emulate.c 110 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Opcode effective-address decode tables.
  30. * Note that we only emulate instructions that have at least one memory
  31. * operand (excluding implicit stack references). We assume that stack
  32. * references and instruction fetches will never occur in special memory
  33. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  34. * not be handled.
  35. */
  36. /* Operand sizes: 8-bit operands or specified/overridden size. */
  37. #define ByteOp (1<<0) /* 8-bit operands. */
  38. /* Destination operand type. */
  39. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  40. #define DstReg (2<<1) /* Register operand. */
  41. #define DstMem (3<<1) /* Memory operand. */
  42. #define DstAcc (4<<1) /* Destination Accumulator */
  43. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  44. #define DstMem64 (6<<1) /* 64bit memory operand */
  45. #define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
  46. #define DstDX (8<<1) /* Destination is in DX register */
  47. #define DstMask (0xf<<1)
  48. /* Source operand type. */
  49. #define SrcNone (0<<5) /* No source operand. */
  50. #define SrcReg (1<<5) /* Register operand. */
  51. #define SrcMem (2<<5) /* Memory operand. */
  52. #define SrcMem16 (3<<5) /* Memory operand (16-bit). */
  53. #define SrcMem32 (4<<5) /* Memory operand (32-bit). */
  54. #define SrcImm (5<<5) /* Immediate operand. */
  55. #define SrcImmByte (6<<5) /* 8-bit sign-extended immediate operand. */
  56. #define SrcOne (7<<5) /* Implied '1' */
  57. #define SrcImmUByte (8<<5) /* 8-bit unsigned immediate operand. */
  58. #define SrcImmU (9<<5) /* Immediate operand, unsigned */
  59. #define SrcSI (0xa<<5) /* Source is in the DS:RSI */
  60. #define SrcImmFAddr (0xb<<5) /* Source is immediate far address */
  61. #define SrcMemFAddr (0xc<<5) /* Source is far address in memory */
  62. #define SrcAcc (0xd<<5) /* Source Accumulator */
  63. #define SrcImmU16 (0xe<<5) /* Immediate operand, unsigned, 16 bits */
  64. #define SrcDX (0xf<<5) /* Source is in DX register */
  65. #define SrcMask (0xf<<5)
  66. /* Generic ModRM decode. */
  67. #define ModRM (1<<9)
  68. /* Destination is only written; never read. */
  69. #define Mov (1<<10)
  70. #define BitOp (1<<11)
  71. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  72. #define String (1<<13) /* String instruction (rep capable) */
  73. #define Stack (1<<14) /* Stack instruction (push/pop) */
  74. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  75. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  76. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  77. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  78. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  79. #define Sse (1<<18) /* SSE Vector instruction */
  80. /* Misc flags */
  81. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  82. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  83. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  84. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  85. #define Undefined (1<<25) /* No Such Instruction */
  86. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  87. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  88. #define No64 (1<<28)
  89. /* Source 2 operand type */
  90. #define Src2None (0<<29)
  91. #define Src2CL (1<<29)
  92. #define Src2ImmByte (2<<29)
  93. #define Src2One (3<<29)
  94. #define Src2Imm (4<<29)
  95. #define Src2Mask (7<<29)
  96. #define X2(x...) x, x
  97. #define X3(x...) X2(x), x
  98. #define X4(x...) X2(x), X2(x)
  99. #define X5(x...) X4(x), x
  100. #define X6(x...) X4(x), X2(x)
  101. #define X7(x...) X4(x), X3(x)
  102. #define X8(x...) X4(x), X4(x)
  103. #define X16(x...) X8(x), X8(x)
  104. struct opcode {
  105. u32 flags;
  106. u8 intercept;
  107. union {
  108. int (*execute)(struct x86_emulate_ctxt *ctxt);
  109. struct opcode *group;
  110. struct group_dual *gdual;
  111. struct gprefix *gprefix;
  112. } u;
  113. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  114. };
  115. struct group_dual {
  116. struct opcode mod012[8];
  117. struct opcode mod3[8];
  118. };
  119. struct gprefix {
  120. struct opcode pfx_no;
  121. struct opcode pfx_66;
  122. struct opcode pfx_f2;
  123. struct opcode pfx_f3;
  124. };
  125. /* EFLAGS bit definitions. */
  126. #define EFLG_ID (1<<21)
  127. #define EFLG_VIP (1<<20)
  128. #define EFLG_VIF (1<<19)
  129. #define EFLG_AC (1<<18)
  130. #define EFLG_VM (1<<17)
  131. #define EFLG_RF (1<<16)
  132. #define EFLG_IOPL (3<<12)
  133. #define EFLG_NT (1<<14)
  134. #define EFLG_OF (1<<11)
  135. #define EFLG_DF (1<<10)
  136. #define EFLG_IF (1<<9)
  137. #define EFLG_TF (1<<8)
  138. #define EFLG_SF (1<<7)
  139. #define EFLG_ZF (1<<6)
  140. #define EFLG_AF (1<<4)
  141. #define EFLG_PF (1<<2)
  142. #define EFLG_CF (1<<0)
  143. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  144. #define EFLG_RESERVED_ONE_MASK 2
  145. /*
  146. * Instruction emulation:
  147. * Most instructions are emulated directly via a fragment of inline assembly
  148. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  149. * any modified flags.
  150. */
  151. #if defined(CONFIG_X86_64)
  152. #define _LO32 "k" /* force 32-bit operand */
  153. #define _STK "%%rsp" /* stack pointer */
  154. #elif defined(__i386__)
  155. #define _LO32 "" /* force 32-bit operand */
  156. #define _STK "%%esp" /* stack pointer */
  157. #endif
  158. /*
  159. * These EFLAGS bits are restored from saved value during emulation, and
  160. * any changes are written back to the saved value after emulation.
  161. */
  162. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  163. /* Before executing instruction: restore necessary bits in EFLAGS. */
  164. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  165. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  166. "movl %"_sav",%"_LO32 _tmp"; " \
  167. "push %"_tmp"; " \
  168. "push %"_tmp"; " \
  169. "movl %"_msk",%"_LO32 _tmp"; " \
  170. "andl %"_LO32 _tmp",("_STK"); " \
  171. "pushf; " \
  172. "notl %"_LO32 _tmp"; " \
  173. "andl %"_LO32 _tmp",("_STK"); " \
  174. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  175. "pop %"_tmp"; " \
  176. "orl %"_LO32 _tmp",("_STK"); " \
  177. "popf; " \
  178. "pop %"_sav"; "
  179. /* After executing instruction: write-back necessary bits in EFLAGS. */
  180. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  181. /* _sav |= EFLAGS & _msk; */ \
  182. "pushf; " \
  183. "pop %"_tmp"; " \
  184. "andl %"_msk",%"_LO32 _tmp"; " \
  185. "orl %"_LO32 _tmp",%"_sav"; "
  186. #ifdef CONFIG_X86_64
  187. #define ON64(x) x
  188. #else
  189. #define ON64(x)
  190. #endif
  191. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
  192. do { \
  193. __asm__ __volatile__ ( \
  194. _PRE_EFLAGS("0", "4", "2") \
  195. _op _suffix " %"_x"3,%1; " \
  196. _POST_EFLAGS("0", "4", "2") \
  197. : "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
  198. "=&r" (_tmp) \
  199. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  200. } while (0)
  201. /* Raw emulation: instruction has two explicit operands. */
  202. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  203. do { \
  204. unsigned long _tmp; \
  205. \
  206. switch ((_dst).bytes) { \
  207. case 2: \
  208. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
  209. break; \
  210. case 4: \
  211. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
  212. break; \
  213. case 8: \
  214. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
  215. break; \
  216. } \
  217. } while (0)
  218. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  219. do { \
  220. unsigned long _tmp; \
  221. switch ((_dst).bytes) { \
  222. case 1: \
  223. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
  224. break; \
  225. default: \
  226. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  227. _wx, _wy, _lx, _ly, _qx, _qy); \
  228. break; \
  229. } \
  230. } while (0)
  231. /* Source operand is byte-sized and may be restricted to just %cl. */
  232. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  233. __emulate_2op(_op, _src, _dst, _eflags, \
  234. "b", "c", "b", "c", "b", "c", "b", "c")
  235. /* Source operand is byte, word, long or quad sized. */
  236. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  237. __emulate_2op(_op, _src, _dst, _eflags, \
  238. "b", "q", "w", "r", _LO32, "r", "", "r")
  239. /* Source operand is word, long or quad sized. */
  240. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  241. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  242. "w", "r", _LO32, "r", "", "r")
  243. /* Instruction has three operands and one operand is stored in ECX register */
  244. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  245. do { \
  246. unsigned long _tmp; \
  247. _type _clv = (_cl).val; \
  248. _type _srcv = (_src).val; \
  249. _type _dstv = (_dst).val; \
  250. \
  251. __asm__ __volatile__ ( \
  252. _PRE_EFLAGS("0", "5", "2") \
  253. _op _suffix " %4,%1 \n" \
  254. _POST_EFLAGS("0", "5", "2") \
  255. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  256. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  257. ); \
  258. \
  259. (_cl).val = (unsigned long) _clv; \
  260. (_src).val = (unsigned long) _srcv; \
  261. (_dst).val = (unsigned long) _dstv; \
  262. } while (0)
  263. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  264. do { \
  265. switch ((_dst).bytes) { \
  266. case 2: \
  267. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  268. "w", unsigned short); \
  269. break; \
  270. case 4: \
  271. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  272. "l", unsigned int); \
  273. break; \
  274. case 8: \
  275. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  276. "q", unsigned long)); \
  277. break; \
  278. } \
  279. } while (0)
  280. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  281. do { \
  282. unsigned long _tmp; \
  283. \
  284. __asm__ __volatile__ ( \
  285. _PRE_EFLAGS("0", "3", "2") \
  286. _op _suffix " %1; " \
  287. _POST_EFLAGS("0", "3", "2") \
  288. : "=m" (_eflags), "+m" ((_dst).val), \
  289. "=&r" (_tmp) \
  290. : "i" (EFLAGS_MASK)); \
  291. } while (0)
  292. /* Instruction has only one explicit operand (no source operand). */
  293. #define emulate_1op(_op, _dst, _eflags) \
  294. do { \
  295. switch ((_dst).bytes) { \
  296. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  297. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  298. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  299. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  300. } \
  301. } while (0)
  302. #define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
  303. do { \
  304. unsigned long _tmp; \
  305. \
  306. __asm__ __volatile__ ( \
  307. _PRE_EFLAGS("0", "4", "1") \
  308. _op _suffix " %5; " \
  309. _POST_EFLAGS("0", "4", "1") \
  310. : "=m" (_eflags), "=&r" (_tmp), \
  311. "+a" (_rax), "+d" (_rdx) \
  312. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  313. "a" (_rax), "d" (_rdx)); \
  314. } while (0)
  315. #define __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _suffix, _ex) \
  316. do { \
  317. unsigned long _tmp; \
  318. \
  319. __asm__ __volatile__ ( \
  320. _PRE_EFLAGS("0", "5", "1") \
  321. "1: \n\t" \
  322. _op _suffix " %6; " \
  323. "2: \n\t" \
  324. _POST_EFLAGS("0", "5", "1") \
  325. ".pushsection .fixup,\"ax\" \n\t" \
  326. "3: movb $1, %4 \n\t" \
  327. "jmp 2b \n\t" \
  328. ".popsection \n\t" \
  329. _ASM_EXTABLE(1b, 3b) \
  330. : "=m" (_eflags), "=&r" (_tmp), \
  331. "+a" (_rax), "+d" (_rdx), "+qm"(_ex) \
  332. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  333. "a" (_rax), "d" (_rdx)); \
  334. } while (0)
  335. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  336. #define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
  337. do { \
  338. switch((_src).bytes) { \
  339. case 1: \
  340. __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  341. _eflags, "b"); \
  342. break; \
  343. case 2: \
  344. __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  345. _eflags, "w"); \
  346. break; \
  347. case 4: \
  348. __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  349. _eflags, "l"); \
  350. break; \
  351. case 8: \
  352. ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  353. _eflags, "q")); \
  354. break; \
  355. } \
  356. } while (0)
  357. #define emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _ex) \
  358. do { \
  359. switch((_src).bytes) { \
  360. case 1: \
  361. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  362. _eflags, "b", _ex); \
  363. break; \
  364. case 2: \
  365. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  366. _eflags, "w", _ex); \
  367. break; \
  368. case 4: \
  369. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  370. _eflags, "l", _ex); \
  371. break; \
  372. case 8: ON64( \
  373. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  374. _eflags, "q", _ex)); \
  375. break; \
  376. } \
  377. } while (0)
  378. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  379. enum x86_intercept intercept,
  380. enum x86_intercept_stage stage)
  381. {
  382. struct x86_instruction_info info = {
  383. .intercept = intercept,
  384. .rep_prefix = ctxt->decode.rep_prefix,
  385. .modrm_mod = ctxt->decode.modrm_mod,
  386. .modrm_reg = ctxt->decode.modrm_reg,
  387. .modrm_rm = ctxt->decode.modrm_rm,
  388. .src_val = ctxt->decode.src.val64,
  389. .src_bytes = ctxt->decode.src.bytes,
  390. .dst_bytes = ctxt->decode.dst.bytes,
  391. .ad_bytes = ctxt->decode.ad_bytes,
  392. .next_rip = ctxt->eip,
  393. };
  394. return ctxt->ops->intercept(ctxt, &info, stage);
  395. }
  396. static inline unsigned long ad_mask(struct decode_cache *c)
  397. {
  398. return (1UL << (c->ad_bytes << 3)) - 1;
  399. }
  400. /* Access/update address held in a register, based on addressing mode. */
  401. static inline unsigned long
  402. address_mask(struct decode_cache *c, unsigned long reg)
  403. {
  404. if (c->ad_bytes == sizeof(unsigned long))
  405. return reg;
  406. else
  407. return reg & ad_mask(c);
  408. }
  409. static inline unsigned long
  410. register_address(struct decode_cache *c, unsigned long reg)
  411. {
  412. return address_mask(c, reg);
  413. }
  414. static inline void
  415. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  416. {
  417. if (c->ad_bytes == sizeof(unsigned long))
  418. *reg += inc;
  419. else
  420. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  421. }
  422. static inline void jmp_rel(struct decode_cache *c, int rel)
  423. {
  424. register_address_increment(c, &c->eip, rel);
  425. }
  426. static u32 desc_limit_scaled(struct desc_struct *desc)
  427. {
  428. u32 limit = get_desc_limit(desc);
  429. return desc->g ? (limit << 12) | 0xfff : limit;
  430. }
  431. static void set_seg_override(struct decode_cache *c, int seg)
  432. {
  433. c->has_seg_override = true;
  434. c->seg_override = seg;
  435. }
  436. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  437. {
  438. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  439. return 0;
  440. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  441. }
  442. static unsigned seg_override(struct x86_emulate_ctxt *ctxt,
  443. struct decode_cache *c)
  444. {
  445. if (!c->has_seg_override)
  446. return 0;
  447. return c->seg_override;
  448. }
  449. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  450. u32 error, bool valid)
  451. {
  452. ctxt->exception.vector = vec;
  453. ctxt->exception.error_code = error;
  454. ctxt->exception.error_code_valid = valid;
  455. return X86EMUL_PROPAGATE_FAULT;
  456. }
  457. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  458. {
  459. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  460. }
  461. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  462. {
  463. return emulate_exception(ctxt, GP_VECTOR, err, true);
  464. }
  465. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  466. {
  467. return emulate_exception(ctxt, SS_VECTOR, err, true);
  468. }
  469. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  470. {
  471. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  472. }
  473. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  474. {
  475. return emulate_exception(ctxt, TS_VECTOR, err, true);
  476. }
  477. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  478. {
  479. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  480. }
  481. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  482. {
  483. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  484. }
  485. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  486. {
  487. u16 selector;
  488. struct desc_struct desc;
  489. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  490. return selector;
  491. }
  492. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  493. unsigned seg)
  494. {
  495. u16 dummy;
  496. u32 base3;
  497. struct desc_struct desc;
  498. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  499. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  500. }
  501. static int __linearize(struct x86_emulate_ctxt *ctxt,
  502. struct segmented_address addr,
  503. unsigned size, bool write, bool fetch,
  504. ulong *linear)
  505. {
  506. struct decode_cache *c = &ctxt->decode;
  507. struct desc_struct desc;
  508. bool usable;
  509. ulong la;
  510. u32 lim;
  511. u16 sel;
  512. unsigned cpl, rpl;
  513. la = seg_base(ctxt, addr.seg) + addr.ea;
  514. switch (ctxt->mode) {
  515. case X86EMUL_MODE_REAL:
  516. break;
  517. case X86EMUL_MODE_PROT64:
  518. if (((signed long)la << 16) >> 16 != la)
  519. return emulate_gp(ctxt, 0);
  520. break;
  521. default:
  522. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  523. addr.seg);
  524. if (!usable)
  525. goto bad;
  526. /* code segment or read-only data segment */
  527. if (((desc.type & 8) || !(desc.type & 2)) && write)
  528. goto bad;
  529. /* unreadable code segment */
  530. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  531. goto bad;
  532. lim = desc_limit_scaled(&desc);
  533. if ((desc.type & 8) || !(desc.type & 4)) {
  534. /* expand-up segment */
  535. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  536. goto bad;
  537. } else {
  538. /* exapand-down segment */
  539. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  540. goto bad;
  541. lim = desc.d ? 0xffffffff : 0xffff;
  542. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  543. goto bad;
  544. }
  545. cpl = ctxt->ops->cpl(ctxt);
  546. rpl = sel & 3;
  547. cpl = max(cpl, rpl);
  548. if (!(desc.type & 8)) {
  549. /* data segment */
  550. if (cpl > desc.dpl)
  551. goto bad;
  552. } else if ((desc.type & 8) && !(desc.type & 4)) {
  553. /* nonconforming code segment */
  554. if (cpl != desc.dpl)
  555. goto bad;
  556. } else if ((desc.type & 8) && (desc.type & 4)) {
  557. /* conforming code segment */
  558. if (cpl < desc.dpl)
  559. goto bad;
  560. }
  561. break;
  562. }
  563. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : c->ad_bytes != 8)
  564. la &= (u32)-1;
  565. *linear = la;
  566. return X86EMUL_CONTINUE;
  567. bad:
  568. if (addr.seg == VCPU_SREG_SS)
  569. return emulate_ss(ctxt, addr.seg);
  570. else
  571. return emulate_gp(ctxt, addr.seg);
  572. }
  573. static int linearize(struct x86_emulate_ctxt *ctxt,
  574. struct segmented_address addr,
  575. unsigned size, bool write,
  576. ulong *linear)
  577. {
  578. return __linearize(ctxt, addr, size, write, false, linear);
  579. }
  580. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  581. struct segmented_address addr,
  582. void *data,
  583. unsigned size)
  584. {
  585. int rc;
  586. ulong linear;
  587. rc = linearize(ctxt, addr, size, false, &linear);
  588. if (rc != X86EMUL_CONTINUE)
  589. return rc;
  590. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  591. }
  592. static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt,
  593. unsigned long eip, u8 *dest)
  594. {
  595. struct fetch_cache *fc = &ctxt->decode.fetch;
  596. int rc;
  597. int size, cur_size;
  598. if (eip == fc->end) {
  599. unsigned long linear;
  600. struct segmented_address addr = { .seg=VCPU_SREG_CS, .ea=eip};
  601. cur_size = fc->end - fc->start;
  602. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  603. rc = __linearize(ctxt, addr, size, false, true, &linear);
  604. if (rc != X86EMUL_CONTINUE)
  605. return rc;
  606. rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
  607. size, &ctxt->exception);
  608. if (rc != X86EMUL_CONTINUE)
  609. return rc;
  610. fc->end += size;
  611. }
  612. *dest = fc->data[eip - fc->start];
  613. return X86EMUL_CONTINUE;
  614. }
  615. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  616. unsigned long eip, void *dest, unsigned size)
  617. {
  618. int rc;
  619. /* x86 instructions are limited to 15 bytes. */
  620. if (eip + size - ctxt->eip > 15)
  621. return X86EMUL_UNHANDLEABLE;
  622. while (size--) {
  623. rc = do_insn_fetch_byte(ctxt, eip++, dest++);
  624. if (rc != X86EMUL_CONTINUE)
  625. return rc;
  626. }
  627. return X86EMUL_CONTINUE;
  628. }
  629. /* Fetch next part of the instruction being emulated. */
  630. #define insn_fetch(_type, _size, _eip) \
  631. ({ unsigned long _x; \
  632. rc = do_insn_fetch(ctxt, (_eip), &_x, (_size)); \
  633. if (rc != X86EMUL_CONTINUE) \
  634. goto done; \
  635. (_eip) += (_size); \
  636. (_type)_x; \
  637. })
  638. #define insn_fetch_arr(_arr, _size, _eip) \
  639. ({ rc = do_insn_fetch(ctxt, (_eip), _arr, (_size)); \
  640. if (rc != X86EMUL_CONTINUE) \
  641. goto done; \
  642. (_eip) += (_size); \
  643. })
  644. /*
  645. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  646. * pointer into the block that addresses the relevant register.
  647. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  648. */
  649. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  650. int highbyte_regs)
  651. {
  652. void *p;
  653. p = &regs[modrm_reg];
  654. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  655. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  656. return p;
  657. }
  658. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  659. struct segmented_address addr,
  660. u16 *size, unsigned long *address, int op_bytes)
  661. {
  662. int rc;
  663. if (op_bytes == 2)
  664. op_bytes = 3;
  665. *address = 0;
  666. rc = segmented_read_std(ctxt, addr, size, 2);
  667. if (rc != X86EMUL_CONTINUE)
  668. return rc;
  669. addr.ea += 2;
  670. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  671. return rc;
  672. }
  673. static int test_cc(unsigned int condition, unsigned int flags)
  674. {
  675. int rc = 0;
  676. switch ((condition & 15) >> 1) {
  677. case 0: /* o */
  678. rc |= (flags & EFLG_OF);
  679. break;
  680. case 1: /* b/c/nae */
  681. rc |= (flags & EFLG_CF);
  682. break;
  683. case 2: /* z/e */
  684. rc |= (flags & EFLG_ZF);
  685. break;
  686. case 3: /* be/na */
  687. rc |= (flags & (EFLG_CF|EFLG_ZF));
  688. break;
  689. case 4: /* s */
  690. rc |= (flags & EFLG_SF);
  691. break;
  692. case 5: /* p/pe */
  693. rc |= (flags & EFLG_PF);
  694. break;
  695. case 7: /* le/ng */
  696. rc |= (flags & EFLG_ZF);
  697. /* fall through */
  698. case 6: /* l/nge */
  699. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  700. break;
  701. }
  702. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  703. return (!!rc ^ (condition & 1));
  704. }
  705. static void fetch_register_operand(struct operand *op)
  706. {
  707. switch (op->bytes) {
  708. case 1:
  709. op->val = *(u8 *)op->addr.reg;
  710. break;
  711. case 2:
  712. op->val = *(u16 *)op->addr.reg;
  713. break;
  714. case 4:
  715. op->val = *(u32 *)op->addr.reg;
  716. break;
  717. case 8:
  718. op->val = *(u64 *)op->addr.reg;
  719. break;
  720. }
  721. }
  722. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  723. {
  724. ctxt->ops->get_fpu(ctxt);
  725. switch (reg) {
  726. case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
  727. case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
  728. case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
  729. case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
  730. case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
  731. case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
  732. case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
  733. case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
  734. #ifdef CONFIG_X86_64
  735. case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
  736. case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
  737. case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
  738. case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
  739. case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
  740. case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
  741. case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
  742. case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
  743. #endif
  744. default: BUG();
  745. }
  746. ctxt->ops->put_fpu(ctxt);
  747. }
  748. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  749. int reg)
  750. {
  751. ctxt->ops->get_fpu(ctxt);
  752. switch (reg) {
  753. case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
  754. case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
  755. case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
  756. case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
  757. case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
  758. case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
  759. case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
  760. case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
  761. #ifdef CONFIG_X86_64
  762. case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
  763. case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
  764. case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
  765. case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
  766. case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
  767. case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
  768. case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
  769. case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
  770. #endif
  771. default: BUG();
  772. }
  773. ctxt->ops->put_fpu(ctxt);
  774. }
  775. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  776. struct operand *op,
  777. struct decode_cache *c,
  778. int inhibit_bytereg)
  779. {
  780. unsigned reg = c->modrm_reg;
  781. int highbyte_regs = c->rex_prefix == 0;
  782. if (!(c->d & ModRM))
  783. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  784. if (c->d & Sse) {
  785. op->type = OP_XMM;
  786. op->bytes = 16;
  787. op->addr.xmm = reg;
  788. read_sse_reg(ctxt, &op->vec_val, reg);
  789. return;
  790. }
  791. op->type = OP_REG;
  792. if ((c->d & ByteOp) && !inhibit_bytereg) {
  793. op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
  794. op->bytes = 1;
  795. } else {
  796. op->addr.reg = decode_register(reg, c->regs, 0);
  797. op->bytes = c->op_bytes;
  798. }
  799. fetch_register_operand(op);
  800. op->orig_val = op->val;
  801. }
  802. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  803. struct operand *op)
  804. {
  805. struct decode_cache *c = &ctxt->decode;
  806. u8 sib;
  807. int index_reg = 0, base_reg = 0, scale;
  808. int rc = X86EMUL_CONTINUE;
  809. ulong modrm_ea = 0;
  810. if (c->rex_prefix) {
  811. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  812. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  813. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  814. }
  815. c->modrm = insn_fetch(u8, 1, c->eip);
  816. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  817. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  818. c->modrm_rm |= (c->modrm & 0x07);
  819. c->modrm_seg = VCPU_SREG_DS;
  820. if (c->modrm_mod == 3) {
  821. op->type = OP_REG;
  822. op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  823. op->addr.reg = decode_register(c->modrm_rm,
  824. c->regs, c->d & ByteOp);
  825. if (c->d & Sse) {
  826. op->type = OP_XMM;
  827. op->bytes = 16;
  828. op->addr.xmm = c->modrm_rm;
  829. read_sse_reg(ctxt, &op->vec_val, c->modrm_rm);
  830. return rc;
  831. }
  832. fetch_register_operand(op);
  833. return rc;
  834. }
  835. op->type = OP_MEM;
  836. if (c->ad_bytes == 2) {
  837. unsigned bx = c->regs[VCPU_REGS_RBX];
  838. unsigned bp = c->regs[VCPU_REGS_RBP];
  839. unsigned si = c->regs[VCPU_REGS_RSI];
  840. unsigned di = c->regs[VCPU_REGS_RDI];
  841. /* 16-bit ModR/M decode. */
  842. switch (c->modrm_mod) {
  843. case 0:
  844. if (c->modrm_rm == 6)
  845. modrm_ea += insn_fetch(u16, 2, c->eip);
  846. break;
  847. case 1:
  848. modrm_ea += insn_fetch(s8, 1, c->eip);
  849. break;
  850. case 2:
  851. modrm_ea += insn_fetch(u16, 2, c->eip);
  852. break;
  853. }
  854. switch (c->modrm_rm) {
  855. case 0:
  856. modrm_ea += bx + si;
  857. break;
  858. case 1:
  859. modrm_ea += bx + di;
  860. break;
  861. case 2:
  862. modrm_ea += bp + si;
  863. break;
  864. case 3:
  865. modrm_ea += bp + di;
  866. break;
  867. case 4:
  868. modrm_ea += si;
  869. break;
  870. case 5:
  871. modrm_ea += di;
  872. break;
  873. case 6:
  874. if (c->modrm_mod != 0)
  875. modrm_ea += bp;
  876. break;
  877. case 7:
  878. modrm_ea += bx;
  879. break;
  880. }
  881. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  882. (c->modrm_rm == 6 && c->modrm_mod != 0))
  883. c->modrm_seg = VCPU_SREG_SS;
  884. modrm_ea = (u16)modrm_ea;
  885. } else {
  886. /* 32/64-bit ModR/M decode. */
  887. if ((c->modrm_rm & 7) == 4) {
  888. sib = insn_fetch(u8, 1, c->eip);
  889. index_reg |= (sib >> 3) & 7;
  890. base_reg |= sib & 7;
  891. scale = sib >> 6;
  892. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  893. modrm_ea += insn_fetch(s32, 4, c->eip);
  894. else
  895. modrm_ea += c->regs[base_reg];
  896. if (index_reg != 4)
  897. modrm_ea += c->regs[index_reg] << scale;
  898. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  899. if (ctxt->mode == X86EMUL_MODE_PROT64)
  900. c->rip_relative = 1;
  901. } else
  902. modrm_ea += c->regs[c->modrm_rm];
  903. switch (c->modrm_mod) {
  904. case 0:
  905. if (c->modrm_rm == 5)
  906. modrm_ea += insn_fetch(s32, 4, c->eip);
  907. break;
  908. case 1:
  909. modrm_ea += insn_fetch(s8, 1, c->eip);
  910. break;
  911. case 2:
  912. modrm_ea += insn_fetch(s32, 4, c->eip);
  913. break;
  914. }
  915. }
  916. op->addr.mem.ea = modrm_ea;
  917. done:
  918. return rc;
  919. }
  920. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  921. struct operand *op)
  922. {
  923. struct decode_cache *c = &ctxt->decode;
  924. int rc = X86EMUL_CONTINUE;
  925. op->type = OP_MEM;
  926. switch (c->ad_bytes) {
  927. case 2:
  928. op->addr.mem.ea = insn_fetch(u16, 2, c->eip);
  929. break;
  930. case 4:
  931. op->addr.mem.ea = insn_fetch(u32, 4, c->eip);
  932. break;
  933. case 8:
  934. op->addr.mem.ea = insn_fetch(u64, 8, c->eip);
  935. break;
  936. }
  937. done:
  938. return rc;
  939. }
  940. static void fetch_bit_operand(struct decode_cache *c)
  941. {
  942. long sv = 0, mask;
  943. if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
  944. mask = ~(c->dst.bytes * 8 - 1);
  945. if (c->src.bytes == 2)
  946. sv = (s16)c->src.val & (s16)mask;
  947. else if (c->src.bytes == 4)
  948. sv = (s32)c->src.val & (s32)mask;
  949. c->dst.addr.mem.ea += (sv >> 3);
  950. }
  951. /* only subword offset */
  952. c->src.val &= (c->dst.bytes << 3) - 1;
  953. }
  954. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  955. unsigned long addr, void *dest, unsigned size)
  956. {
  957. int rc;
  958. struct read_cache *mc = &ctxt->decode.mem_read;
  959. while (size) {
  960. int n = min(size, 8u);
  961. size -= n;
  962. if (mc->pos < mc->end)
  963. goto read_cached;
  964. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, n,
  965. &ctxt->exception);
  966. if (rc != X86EMUL_CONTINUE)
  967. return rc;
  968. mc->end += n;
  969. read_cached:
  970. memcpy(dest, mc->data + mc->pos, n);
  971. mc->pos += n;
  972. dest += n;
  973. addr += n;
  974. }
  975. return X86EMUL_CONTINUE;
  976. }
  977. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  978. struct segmented_address addr,
  979. void *data,
  980. unsigned size)
  981. {
  982. int rc;
  983. ulong linear;
  984. rc = linearize(ctxt, addr, size, false, &linear);
  985. if (rc != X86EMUL_CONTINUE)
  986. return rc;
  987. return read_emulated(ctxt, linear, data, size);
  988. }
  989. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  990. struct segmented_address addr,
  991. const void *data,
  992. unsigned size)
  993. {
  994. int rc;
  995. ulong linear;
  996. rc = linearize(ctxt, addr, size, true, &linear);
  997. if (rc != X86EMUL_CONTINUE)
  998. return rc;
  999. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1000. &ctxt->exception);
  1001. }
  1002. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1003. struct segmented_address addr,
  1004. const void *orig_data, const void *data,
  1005. unsigned size)
  1006. {
  1007. int rc;
  1008. ulong linear;
  1009. rc = linearize(ctxt, addr, size, true, &linear);
  1010. if (rc != X86EMUL_CONTINUE)
  1011. return rc;
  1012. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1013. size, &ctxt->exception);
  1014. }
  1015. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1016. unsigned int size, unsigned short port,
  1017. void *dest)
  1018. {
  1019. struct read_cache *rc = &ctxt->decode.io_read;
  1020. if (rc->pos == rc->end) { /* refill pio read ahead */
  1021. struct decode_cache *c = &ctxt->decode;
  1022. unsigned int in_page, n;
  1023. unsigned int count = c->rep_prefix ?
  1024. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  1025. in_page = (ctxt->eflags & EFLG_DF) ?
  1026. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  1027. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  1028. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1029. count);
  1030. if (n == 0)
  1031. n = 1;
  1032. rc->pos = rc->end = 0;
  1033. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1034. return 0;
  1035. rc->end = n * size;
  1036. }
  1037. memcpy(dest, rc->data + rc->pos, size);
  1038. rc->pos += size;
  1039. return 1;
  1040. }
  1041. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1042. u16 selector, struct desc_ptr *dt)
  1043. {
  1044. struct x86_emulate_ops *ops = ctxt->ops;
  1045. if (selector & 1 << 2) {
  1046. struct desc_struct desc;
  1047. u16 sel;
  1048. memset (dt, 0, sizeof *dt);
  1049. if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
  1050. return;
  1051. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1052. dt->address = get_desc_base(&desc);
  1053. } else
  1054. ops->get_gdt(ctxt, dt);
  1055. }
  1056. /* allowed just for 8 bytes segments */
  1057. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1058. u16 selector, struct desc_struct *desc)
  1059. {
  1060. struct desc_ptr dt;
  1061. u16 index = selector >> 3;
  1062. ulong addr;
  1063. get_descriptor_table_ptr(ctxt, selector, &dt);
  1064. if (dt.size < index * 8 + 7)
  1065. return emulate_gp(ctxt, selector & 0xfffc);
  1066. addr = dt.address + index * 8;
  1067. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1068. &ctxt->exception);
  1069. }
  1070. /* allowed just for 8 bytes segments */
  1071. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1072. u16 selector, struct desc_struct *desc)
  1073. {
  1074. struct desc_ptr dt;
  1075. u16 index = selector >> 3;
  1076. ulong addr;
  1077. get_descriptor_table_ptr(ctxt, selector, &dt);
  1078. if (dt.size < index * 8 + 7)
  1079. return emulate_gp(ctxt, selector & 0xfffc);
  1080. addr = dt.address + index * 8;
  1081. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1082. &ctxt->exception);
  1083. }
  1084. /* Does not support long mode */
  1085. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1086. u16 selector, int seg)
  1087. {
  1088. struct desc_struct seg_desc;
  1089. u8 dpl, rpl, cpl;
  1090. unsigned err_vec = GP_VECTOR;
  1091. u32 err_code = 0;
  1092. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1093. int ret;
  1094. memset(&seg_desc, 0, sizeof seg_desc);
  1095. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1096. || ctxt->mode == X86EMUL_MODE_REAL) {
  1097. /* set real mode segment descriptor */
  1098. set_desc_base(&seg_desc, selector << 4);
  1099. set_desc_limit(&seg_desc, 0xffff);
  1100. seg_desc.type = 3;
  1101. seg_desc.p = 1;
  1102. seg_desc.s = 1;
  1103. goto load;
  1104. }
  1105. /* NULL selector is not valid for TR, CS and SS */
  1106. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1107. && null_selector)
  1108. goto exception;
  1109. /* TR should be in GDT only */
  1110. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1111. goto exception;
  1112. if (null_selector) /* for NULL selector skip all following checks */
  1113. goto load;
  1114. ret = read_segment_descriptor(ctxt, selector, &seg_desc);
  1115. if (ret != X86EMUL_CONTINUE)
  1116. return ret;
  1117. err_code = selector & 0xfffc;
  1118. err_vec = GP_VECTOR;
  1119. /* can't load system descriptor into segment selecor */
  1120. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1121. goto exception;
  1122. if (!seg_desc.p) {
  1123. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1124. goto exception;
  1125. }
  1126. rpl = selector & 3;
  1127. dpl = seg_desc.dpl;
  1128. cpl = ctxt->ops->cpl(ctxt);
  1129. switch (seg) {
  1130. case VCPU_SREG_SS:
  1131. /*
  1132. * segment is not a writable data segment or segment
  1133. * selector's RPL != CPL or segment selector's RPL != CPL
  1134. */
  1135. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1136. goto exception;
  1137. break;
  1138. case VCPU_SREG_CS:
  1139. if (!(seg_desc.type & 8))
  1140. goto exception;
  1141. if (seg_desc.type & 4) {
  1142. /* conforming */
  1143. if (dpl > cpl)
  1144. goto exception;
  1145. } else {
  1146. /* nonconforming */
  1147. if (rpl > cpl || dpl != cpl)
  1148. goto exception;
  1149. }
  1150. /* CS(RPL) <- CPL */
  1151. selector = (selector & 0xfffc) | cpl;
  1152. break;
  1153. case VCPU_SREG_TR:
  1154. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1155. goto exception;
  1156. break;
  1157. case VCPU_SREG_LDTR:
  1158. if (seg_desc.s || seg_desc.type != 2)
  1159. goto exception;
  1160. break;
  1161. default: /* DS, ES, FS, or GS */
  1162. /*
  1163. * segment is not a data or readable code segment or
  1164. * ((segment is a data or nonconforming code segment)
  1165. * and (both RPL and CPL > DPL))
  1166. */
  1167. if ((seg_desc.type & 0xa) == 0x8 ||
  1168. (((seg_desc.type & 0xc) != 0xc) &&
  1169. (rpl > dpl && cpl > dpl)))
  1170. goto exception;
  1171. break;
  1172. }
  1173. if (seg_desc.s) {
  1174. /* mark segment as accessed */
  1175. seg_desc.type |= 1;
  1176. ret = write_segment_descriptor(ctxt, selector, &seg_desc);
  1177. if (ret != X86EMUL_CONTINUE)
  1178. return ret;
  1179. }
  1180. load:
  1181. ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
  1182. return X86EMUL_CONTINUE;
  1183. exception:
  1184. emulate_exception(ctxt, err_vec, err_code, true);
  1185. return X86EMUL_PROPAGATE_FAULT;
  1186. }
  1187. static void write_register_operand(struct operand *op)
  1188. {
  1189. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1190. switch (op->bytes) {
  1191. case 1:
  1192. *(u8 *)op->addr.reg = (u8)op->val;
  1193. break;
  1194. case 2:
  1195. *(u16 *)op->addr.reg = (u16)op->val;
  1196. break;
  1197. case 4:
  1198. *op->addr.reg = (u32)op->val;
  1199. break; /* 64b: zero-extend */
  1200. case 8:
  1201. *op->addr.reg = op->val;
  1202. break;
  1203. }
  1204. }
  1205. static int writeback(struct x86_emulate_ctxt *ctxt)
  1206. {
  1207. int rc;
  1208. struct decode_cache *c = &ctxt->decode;
  1209. switch (c->dst.type) {
  1210. case OP_REG:
  1211. write_register_operand(&c->dst);
  1212. break;
  1213. case OP_MEM:
  1214. if (c->lock_prefix)
  1215. rc = segmented_cmpxchg(ctxt,
  1216. c->dst.addr.mem,
  1217. &c->dst.orig_val,
  1218. &c->dst.val,
  1219. c->dst.bytes);
  1220. else
  1221. rc = segmented_write(ctxt,
  1222. c->dst.addr.mem,
  1223. &c->dst.val,
  1224. c->dst.bytes);
  1225. if (rc != X86EMUL_CONTINUE)
  1226. return rc;
  1227. break;
  1228. case OP_XMM:
  1229. write_sse_reg(ctxt, &c->dst.vec_val, c->dst.addr.xmm);
  1230. break;
  1231. case OP_NONE:
  1232. /* no writeback */
  1233. break;
  1234. default:
  1235. break;
  1236. }
  1237. return X86EMUL_CONTINUE;
  1238. }
  1239. static int em_push(struct x86_emulate_ctxt *ctxt)
  1240. {
  1241. struct decode_cache *c = &ctxt->decode;
  1242. struct segmented_address addr;
  1243. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1244. addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1245. addr.seg = VCPU_SREG_SS;
  1246. /* Disable writeback. */
  1247. c->dst.type = OP_NONE;
  1248. return segmented_write(ctxt, addr, &c->src.val, c->op_bytes);
  1249. }
  1250. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1251. void *dest, int len)
  1252. {
  1253. struct decode_cache *c = &ctxt->decode;
  1254. int rc;
  1255. struct segmented_address addr;
  1256. addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1257. addr.seg = VCPU_SREG_SS;
  1258. rc = segmented_read(ctxt, addr, dest, len);
  1259. if (rc != X86EMUL_CONTINUE)
  1260. return rc;
  1261. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1262. return rc;
  1263. }
  1264. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1265. {
  1266. struct decode_cache *c = &ctxt->decode;
  1267. return emulate_pop(ctxt, &c->dst.val, c->op_bytes);
  1268. }
  1269. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1270. void *dest, int len)
  1271. {
  1272. int rc;
  1273. unsigned long val, change_mask;
  1274. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1275. int cpl = ctxt->ops->cpl(ctxt);
  1276. rc = emulate_pop(ctxt, &val, len);
  1277. if (rc != X86EMUL_CONTINUE)
  1278. return rc;
  1279. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1280. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1281. switch(ctxt->mode) {
  1282. case X86EMUL_MODE_PROT64:
  1283. case X86EMUL_MODE_PROT32:
  1284. case X86EMUL_MODE_PROT16:
  1285. if (cpl == 0)
  1286. change_mask |= EFLG_IOPL;
  1287. if (cpl <= iopl)
  1288. change_mask |= EFLG_IF;
  1289. break;
  1290. case X86EMUL_MODE_VM86:
  1291. if (iopl < 3)
  1292. return emulate_gp(ctxt, 0);
  1293. change_mask |= EFLG_IF;
  1294. break;
  1295. default: /* real mode */
  1296. change_mask |= (EFLG_IOPL | EFLG_IF);
  1297. break;
  1298. }
  1299. *(unsigned long *)dest =
  1300. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1301. return rc;
  1302. }
  1303. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1304. {
  1305. struct decode_cache *c = &ctxt->decode;
  1306. c->dst.type = OP_REG;
  1307. c->dst.addr.reg = &ctxt->eflags;
  1308. c->dst.bytes = c->op_bytes;
  1309. return emulate_popf(ctxt, &c->dst.val, c->op_bytes);
  1310. }
  1311. static int emulate_push_sreg(struct x86_emulate_ctxt *ctxt, int seg)
  1312. {
  1313. struct decode_cache *c = &ctxt->decode;
  1314. c->src.val = get_segment_selector(ctxt, seg);
  1315. return em_push(ctxt);
  1316. }
  1317. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt, int seg)
  1318. {
  1319. struct decode_cache *c = &ctxt->decode;
  1320. unsigned long selector;
  1321. int rc;
  1322. rc = emulate_pop(ctxt, &selector, c->op_bytes);
  1323. if (rc != X86EMUL_CONTINUE)
  1324. return rc;
  1325. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1326. return rc;
  1327. }
  1328. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1329. {
  1330. struct decode_cache *c = &ctxt->decode;
  1331. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1332. int rc = X86EMUL_CONTINUE;
  1333. int reg = VCPU_REGS_RAX;
  1334. while (reg <= VCPU_REGS_RDI) {
  1335. (reg == VCPU_REGS_RSP) ?
  1336. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1337. rc = em_push(ctxt);
  1338. if (rc != X86EMUL_CONTINUE)
  1339. return rc;
  1340. ++reg;
  1341. }
  1342. return rc;
  1343. }
  1344. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1345. {
  1346. struct decode_cache *c = &ctxt->decode;
  1347. c->src.val = (unsigned long)ctxt->eflags;
  1348. return em_push(ctxt);
  1349. }
  1350. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1351. {
  1352. struct decode_cache *c = &ctxt->decode;
  1353. int rc = X86EMUL_CONTINUE;
  1354. int reg = VCPU_REGS_RDI;
  1355. while (reg >= VCPU_REGS_RAX) {
  1356. if (reg == VCPU_REGS_RSP) {
  1357. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1358. c->op_bytes);
  1359. --reg;
  1360. }
  1361. rc = emulate_pop(ctxt, &c->regs[reg], c->op_bytes);
  1362. if (rc != X86EMUL_CONTINUE)
  1363. break;
  1364. --reg;
  1365. }
  1366. return rc;
  1367. }
  1368. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1369. {
  1370. struct decode_cache *c = &ctxt->decode;
  1371. struct x86_emulate_ops *ops = ctxt->ops;
  1372. int rc;
  1373. struct desc_ptr dt;
  1374. gva_t cs_addr;
  1375. gva_t eip_addr;
  1376. u16 cs, eip;
  1377. /* TODO: Add limit checks */
  1378. c->src.val = ctxt->eflags;
  1379. rc = em_push(ctxt);
  1380. if (rc != X86EMUL_CONTINUE)
  1381. return rc;
  1382. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1383. c->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1384. rc = em_push(ctxt);
  1385. if (rc != X86EMUL_CONTINUE)
  1386. return rc;
  1387. c->src.val = c->eip;
  1388. rc = em_push(ctxt);
  1389. if (rc != X86EMUL_CONTINUE)
  1390. return rc;
  1391. ops->get_idt(ctxt, &dt);
  1392. eip_addr = dt.address + (irq << 2);
  1393. cs_addr = dt.address + (irq << 2) + 2;
  1394. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1395. if (rc != X86EMUL_CONTINUE)
  1396. return rc;
  1397. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1398. if (rc != X86EMUL_CONTINUE)
  1399. return rc;
  1400. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1401. if (rc != X86EMUL_CONTINUE)
  1402. return rc;
  1403. c->eip = eip;
  1404. return rc;
  1405. }
  1406. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1407. {
  1408. switch(ctxt->mode) {
  1409. case X86EMUL_MODE_REAL:
  1410. return emulate_int_real(ctxt, irq);
  1411. case X86EMUL_MODE_VM86:
  1412. case X86EMUL_MODE_PROT16:
  1413. case X86EMUL_MODE_PROT32:
  1414. case X86EMUL_MODE_PROT64:
  1415. default:
  1416. /* Protected mode interrupts unimplemented yet */
  1417. return X86EMUL_UNHANDLEABLE;
  1418. }
  1419. }
  1420. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1421. {
  1422. struct decode_cache *c = &ctxt->decode;
  1423. int rc = X86EMUL_CONTINUE;
  1424. unsigned long temp_eip = 0;
  1425. unsigned long temp_eflags = 0;
  1426. unsigned long cs = 0;
  1427. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1428. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1429. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1430. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1431. /* TODO: Add stack limit check */
  1432. rc = emulate_pop(ctxt, &temp_eip, c->op_bytes);
  1433. if (rc != X86EMUL_CONTINUE)
  1434. return rc;
  1435. if (temp_eip & ~0xffff)
  1436. return emulate_gp(ctxt, 0);
  1437. rc = emulate_pop(ctxt, &cs, c->op_bytes);
  1438. if (rc != X86EMUL_CONTINUE)
  1439. return rc;
  1440. rc = emulate_pop(ctxt, &temp_eflags, c->op_bytes);
  1441. if (rc != X86EMUL_CONTINUE)
  1442. return rc;
  1443. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1444. if (rc != X86EMUL_CONTINUE)
  1445. return rc;
  1446. c->eip = temp_eip;
  1447. if (c->op_bytes == 4)
  1448. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1449. else if (c->op_bytes == 2) {
  1450. ctxt->eflags &= ~0xffff;
  1451. ctxt->eflags |= temp_eflags;
  1452. }
  1453. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1454. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1455. return rc;
  1456. }
  1457. static int emulate_iret(struct x86_emulate_ctxt *ctxt)
  1458. {
  1459. switch(ctxt->mode) {
  1460. case X86EMUL_MODE_REAL:
  1461. return emulate_iret_real(ctxt);
  1462. case X86EMUL_MODE_VM86:
  1463. case X86EMUL_MODE_PROT16:
  1464. case X86EMUL_MODE_PROT32:
  1465. case X86EMUL_MODE_PROT64:
  1466. default:
  1467. /* iret from protected mode unimplemented yet */
  1468. return X86EMUL_UNHANDLEABLE;
  1469. }
  1470. }
  1471. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1472. {
  1473. struct decode_cache *c = &ctxt->decode;
  1474. int rc;
  1475. unsigned short sel;
  1476. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1477. rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
  1478. if (rc != X86EMUL_CONTINUE)
  1479. return rc;
  1480. c->eip = 0;
  1481. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  1482. return X86EMUL_CONTINUE;
  1483. }
  1484. static int em_grp1a(struct x86_emulate_ctxt *ctxt)
  1485. {
  1486. struct decode_cache *c = &ctxt->decode;
  1487. return emulate_pop(ctxt, &c->dst.val, c->dst.bytes);
  1488. }
  1489. static int em_grp2(struct x86_emulate_ctxt *ctxt)
  1490. {
  1491. struct decode_cache *c = &ctxt->decode;
  1492. switch (c->modrm_reg) {
  1493. case 0: /* rol */
  1494. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1495. break;
  1496. case 1: /* ror */
  1497. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1498. break;
  1499. case 2: /* rcl */
  1500. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1501. break;
  1502. case 3: /* rcr */
  1503. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1504. break;
  1505. case 4: /* sal/shl */
  1506. case 6: /* sal/shl */
  1507. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1508. break;
  1509. case 5: /* shr */
  1510. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1511. break;
  1512. case 7: /* sar */
  1513. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1514. break;
  1515. }
  1516. return X86EMUL_CONTINUE;
  1517. }
  1518. static int em_grp3(struct x86_emulate_ctxt *ctxt)
  1519. {
  1520. struct decode_cache *c = &ctxt->decode;
  1521. unsigned long *rax = &c->regs[VCPU_REGS_RAX];
  1522. unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
  1523. u8 de = 0;
  1524. switch (c->modrm_reg) {
  1525. case 0 ... 1: /* test */
  1526. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1527. break;
  1528. case 2: /* not */
  1529. c->dst.val = ~c->dst.val;
  1530. break;
  1531. case 3: /* neg */
  1532. emulate_1op("neg", c->dst, ctxt->eflags);
  1533. break;
  1534. case 4: /* mul */
  1535. emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
  1536. break;
  1537. case 5: /* imul */
  1538. emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
  1539. break;
  1540. case 6: /* div */
  1541. emulate_1op_rax_rdx_ex("div", c->src, *rax, *rdx,
  1542. ctxt->eflags, de);
  1543. break;
  1544. case 7: /* idiv */
  1545. emulate_1op_rax_rdx_ex("idiv", c->src, *rax, *rdx,
  1546. ctxt->eflags, de);
  1547. break;
  1548. default:
  1549. return X86EMUL_UNHANDLEABLE;
  1550. }
  1551. if (de)
  1552. return emulate_de(ctxt);
  1553. return X86EMUL_CONTINUE;
  1554. }
  1555. static int em_grp45(struct x86_emulate_ctxt *ctxt)
  1556. {
  1557. struct decode_cache *c = &ctxt->decode;
  1558. int rc = X86EMUL_CONTINUE;
  1559. switch (c->modrm_reg) {
  1560. case 0: /* inc */
  1561. emulate_1op("inc", c->dst, ctxt->eflags);
  1562. break;
  1563. case 1: /* dec */
  1564. emulate_1op("dec", c->dst, ctxt->eflags);
  1565. break;
  1566. case 2: /* call near abs */ {
  1567. long int old_eip;
  1568. old_eip = c->eip;
  1569. c->eip = c->src.val;
  1570. c->src.val = old_eip;
  1571. rc = em_push(ctxt);
  1572. break;
  1573. }
  1574. case 4: /* jmp abs */
  1575. c->eip = c->src.val;
  1576. break;
  1577. case 5: /* jmp far */
  1578. rc = em_jmp_far(ctxt);
  1579. break;
  1580. case 6: /* push */
  1581. rc = em_push(ctxt);
  1582. break;
  1583. }
  1584. return rc;
  1585. }
  1586. static int em_grp9(struct x86_emulate_ctxt *ctxt)
  1587. {
  1588. struct decode_cache *c = &ctxt->decode;
  1589. u64 old = c->dst.orig_val64;
  1590. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1591. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1592. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1593. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1594. ctxt->eflags &= ~EFLG_ZF;
  1595. } else {
  1596. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1597. (u32) c->regs[VCPU_REGS_RBX];
  1598. ctxt->eflags |= EFLG_ZF;
  1599. }
  1600. return X86EMUL_CONTINUE;
  1601. }
  1602. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt)
  1603. {
  1604. struct decode_cache *c = &ctxt->decode;
  1605. int rc;
  1606. unsigned long cs;
  1607. rc = emulate_pop(ctxt, &c->eip, c->op_bytes);
  1608. if (rc != X86EMUL_CONTINUE)
  1609. return rc;
  1610. if (c->op_bytes == 4)
  1611. c->eip = (u32)c->eip;
  1612. rc = emulate_pop(ctxt, &cs, c->op_bytes);
  1613. if (rc != X86EMUL_CONTINUE)
  1614. return rc;
  1615. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1616. return rc;
  1617. }
  1618. static int emulate_load_segment(struct x86_emulate_ctxt *ctxt, int seg)
  1619. {
  1620. struct decode_cache *c = &ctxt->decode;
  1621. unsigned short sel;
  1622. int rc;
  1623. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1624. rc = load_segment_descriptor(ctxt, sel, seg);
  1625. if (rc != X86EMUL_CONTINUE)
  1626. return rc;
  1627. c->dst.val = c->src.val;
  1628. return rc;
  1629. }
  1630. static void
  1631. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1632. struct desc_struct *cs, struct desc_struct *ss)
  1633. {
  1634. u16 selector;
  1635. memset(cs, 0, sizeof(struct desc_struct));
  1636. ctxt->ops->get_segment(ctxt, &selector, cs, NULL, VCPU_SREG_CS);
  1637. memset(ss, 0, sizeof(struct desc_struct));
  1638. cs->l = 0; /* will be adjusted later */
  1639. set_desc_base(cs, 0); /* flat segment */
  1640. cs->g = 1; /* 4kb granularity */
  1641. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1642. cs->type = 0x0b; /* Read, Execute, Accessed */
  1643. cs->s = 1;
  1644. cs->dpl = 0; /* will be adjusted later */
  1645. cs->p = 1;
  1646. cs->d = 1;
  1647. set_desc_base(ss, 0); /* flat segment */
  1648. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1649. ss->g = 1; /* 4kb granularity */
  1650. ss->s = 1;
  1651. ss->type = 0x03; /* Read/Write, Accessed */
  1652. ss->d = 1; /* 32bit stack segment */
  1653. ss->dpl = 0;
  1654. ss->p = 1;
  1655. }
  1656. static int emulate_syscall(struct x86_emulate_ctxt *ctxt)
  1657. {
  1658. struct decode_cache *c = &ctxt->decode;
  1659. struct x86_emulate_ops *ops = ctxt->ops;
  1660. struct desc_struct cs, ss;
  1661. u64 msr_data;
  1662. u16 cs_sel, ss_sel;
  1663. u64 efer = 0;
  1664. /* syscall is not available in real mode */
  1665. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1666. ctxt->mode == X86EMUL_MODE_VM86)
  1667. return emulate_ud(ctxt);
  1668. ops->get_msr(ctxt, MSR_EFER, &efer);
  1669. setup_syscalls_segments(ctxt, &cs, &ss);
  1670. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1671. msr_data >>= 32;
  1672. cs_sel = (u16)(msr_data & 0xfffc);
  1673. ss_sel = (u16)(msr_data + 8);
  1674. if (efer & EFER_LMA) {
  1675. cs.d = 0;
  1676. cs.l = 1;
  1677. }
  1678. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1679. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1680. c->regs[VCPU_REGS_RCX] = c->eip;
  1681. if (efer & EFER_LMA) {
  1682. #ifdef CONFIG_X86_64
  1683. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1684. ops->get_msr(ctxt,
  1685. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1686. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1687. c->eip = msr_data;
  1688. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  1689. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1690. #endif
  1691. } else {
  1692. /* legacy mode */
  1693. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1694. c->eip = (u32)msr_data;
  1695. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1696. }
  1697. return X86EMUL_CONTINUE;
  1698. }
  1699. static int emulate_sysenter(struct x86_emulate_ctxt *ctxt)
  1700. {
  1701. struct decode_cache *c = &ctxt->decode;
  1702. struct x86_emulate_ops *ops = ctxt->ops;
  1703. struct desc_struct cs, ss;
  1704. u64 msr_data;
  1705. u16 cs_sel, ss_sel;
  1706. u64 efer = 0;
  1707. ops->get_msr(ctxt, MSR_EFER, &efer);
  1708. /* inject #GP if in real mode */
  1709. if (ctxt->mode == X86EMUL_MODE_REAL)
  1710. return emulate_gp(ctxt, 0);
  1711. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1712. * Therefore, we inject an #UD.
  1713. */
  1714. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1715. return emulate_ud(ctxt);
  1716. setup_syscalls_segments(ctxt, &cs, &ss);
  1717. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1718. switch (ctxt->mode) {
  1719. case X86EMUL_MODE_PROT32:
  1720. if ((msr_data & 0xfffc) == 0x0)
  1721. return emulate_gp(ctxt, 0);
  1722. break;
  1723. case X86EMUL_MODE_PROT64:
  1724. if (msr_data == 0x0)
  1725. return emulate_gp(ctxt, 0);
  1726. break;
  1727. }
  1728. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1729. cs_sel = (u16)msr_data;
  1730. cs_sel &= ~SELECTOR_RPL_MASK;
  1731. ss_sel = cs_sel + 8;
  1732. ss_sel &= ~SELECTOR_RPL_MASK;
  1733. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  1734. cs.d = 0;
  1735. cs.l = 1;
  1736. }
  1737. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1738. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1739. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  1740. c->eip = msr_data;
  1741. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  1742. c->regs[VCPU_REGS_RSP] = msr_data;
  1743. return X86EMUL_CONTINUE;
  1744. }
  1745. static int emulate_sysexit(struct x86_emulate_ctxt *ctxt)
  1746. {
  1747. struct decode_cache *c = &ctxt->decode;
  1748. struct x86_emulate_ops *ops = ctxt->ops;
  1749. struct desc_struct cs, ss;
  1750. u64 msr_data;
  1751. int usermode;
  1752. u16 cs_sel, ss_sel;
  1753. /* inject #GP if in real mode or Virtual 8086 mode */
  1754. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1755. ctxt->mode == X86EMUL_MODE_VM86)
  1756. return emulate_gp(ctxt, 0);
  1757. setup_syscalls_segments(ctxt, &cs, &ss);
  1758. if ((c->rex_prefix & 0x8) != 0x0)
  1759. usermode = X86EMUL_MODE_PROT64;
  1760. else
  1761. usermode = X86EMUL_MODE_PROT32;
  1762. cs.dpl = 3;
  1763. ss.dpl = 3;
  1764. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1765. switch (usermode) {
  1766. case X86EMUL_MODE_PROT32:
  1767. cs_sel = (u16)(msr_data + 16);
  1768. if ((msr_data & 0xfffc) == 0x0)
  1769. return emulate_gp(ctxt, 0);
  1770. ss_sel = (u16)(msr_data + 24);
  1771. break;
  1772. case X86EMUL_MODE_PROT64:
  1773. cs_sel = (u16)(msr_data + 32);
  1774. if (msr_data == 0x0)
  1775. return emulate_gp(ctxt, 0);
  1776. ss_sel = cs_sel + 8;
  1777. cs.d = 0;
  1778. cs.l = 1;
  1779. break;
  1780. }
  1781. cs_sel |= SELECTOR_RPL_MASK;
  1782. ss_sel |= SELECTOR_RPL_MASK;
  1783. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1784. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1785. c->eip = c->regs[VCPU_REGS_RDX];
  1786. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1787. return X86EMUL_CONTINUE;
  1788. }
  1789. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  1790. {
  1791. int iopl;
  1792. if (ctxt->mode == X86EMUL_MODE_REAL)
  1793. return false;
  1794. if (ctxt->mode == X86EMUL_MODE_VM86)
  1795. return true;
  1796. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1797. return ctxt->ops->cpl(ctxt) > iopl;
  1798. }
  1799. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1800. u16 port, u16 len)
  1801. {
  1802. struct x86_emulate_ops *ops = ctxt->ops;
  1803. struct desc_struct tr_seg;
  1804. u32 base3;
  1805. int r;
  1806. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  1807. unsigned mask = (1 << len) - 1;
  1808. unsigned long base;
  1809. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  1810. if (!tr_seg.p)
  1811. return false;
  1812. if (desc_limit_scaled(&tr_seg) < 103)
  1813. return false;
  1814. base = get_desc_base(&tr_seg);
  1815. #ifdef CONFIG_X86_64
  1816. base |= ((u64)base3) << 32;
  1817. #endif
  1818. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  1819. if (r != X86EMUL_CONTINUE)
  1820. return false;
  1821. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1822. return false;
  1823. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  1824. if (r != X86EMUL_CONTINUE)
  1825. return false;
  1826. if ((perm >> bit_idx) & mask)
  1827. return false;
  1828. return true;
  1829. }
  1830. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1831. u16 port, u16 len)
  1832. {
  1833. if (ctxt->perm_ok)
  1834. return true;
  1835. if (emulator_bad_iopl(ctxt))
  1836. if (!emulator_io_port_access_allowed(ctxt, port, len))
  1837. return false;
  1838. ctxt->perm_ok = true;
  1839. return true;
  1840. }
  1841. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1842. struct tss_segment_16 *tss)
  1843. {
  1844. struct decode_cache *c = &ctxt->decode;
  1845. tss->ip = c->eip;
  1846. tss->flag = ctxt->eflags;
  1847. tss->ax = c->regs[VCPU_REGS_RAX];
  1848. tss->cx = c->regs[VCPU_REGS_RCX];
  1849. tss->dx = c->regs[VCPU_REGS_RDX];
  1850. tss->bx = c->regs[VCPU_REGS_RBX];
  1851. tss->sp = c->regs[VCPU_REGS_RSP];
  1852. tss->bp = c->regs[VCPU_REGS_RBP];
  1853. tss->si = c->regs[VCPU_REGS_RSI];
  1854. tss->di = c->regs[VCPU_REGS_RDI];
  1855. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  1856. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  1857. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  1858. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  1859. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1860. }
  1861. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1862. struct tss_segment_16 *tss)
  1863. {
  1864. struct decode_cache *c = &ctxt->decode;
  1865. int ret;
  1866. c->eip = tss->ip;
  1867. ctxt->eflags = tss->flag | 2;
  1868. c->regs[VCPU_REGS_RAX] = tss->ax;
  1869. c->regs[VCPU_REGS_RCX] = tss->cx;
  1870. c->regs[VCPU_REGS_RDX] = tss->dx;
  1871. c->regs[VCPU_REGS_RBX] = tss->bx;
  1872. c->regs[VCPU_REGS_RSP] = tss->sp;
  1873. c->regs[VCPU_REGS_RBP] = tss->bp;
  1874. c->regs[VCPU_REGS_RSI] = tss->si;
  1875. c->regs[VCPU_REGS_RDI] = tss->di;
  1876. /*
  1877. * SDM says that segment selectors are loaded before segment
  1878. * descriptors
  1879. */
  1880. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  1881. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  1882. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  1883. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  1884. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  1885. /*
  1886. * Now load segment descriptors. If fault happenes at this stage
  1887. * it is handled in a context of new task
  1888. */
  1889. ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
  1890. if (ret != X86EMUL_CONTINUE)
  1891. return ret;
  1892. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  1893. if (ret != X86EMUL_CONTINUE)
  1894. return ret;
  1895. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  1896. if (ret != X86EMUL_CONTINUE)
  1897. return ret;
  1898. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  1899. if (ret != X86EMUL_CONTINUE)
  1900. return ret;
  1901. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  1902. if (ret != X86EMUL_CONTINUE)
  1903. return ret;
  1904. return X86EMUL_CONTINUE;
  1905. }
  1906. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1907. u16 tss_selector, u16 old_tss_sel,
  1908. ulong old_tss_base, struct desc_struct *new_desc)
  1909. {
  1910. struct x86_emulate_ops *ops = ctxt->ops;
  1911. struct tss_segment_16 tss_seg;
  1912. int ret;
  1913. u32 new_tss_base = get_desc_base(new_desc);
  1914. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1915. &ctxt->exception);
  1916. if (ret != X86EMUL_CONTINUE)
  1917. /* FIXME: need to provide precise fault address */
  1918. return ret;
  1919. save_state_to_tss16(ctxt, &tss_seg);
  1920. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1921. &ctxt->exception);
  1922. if (ret != X86EMUL_CONTINUE)
  1923. /* FIXME: need to provide precise fault address */
  1924. return ret;
  1925. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  1926. &ctxt->exception);
  1927. if (ret != X86EMUL_CONTINUE)
  1928. /* FIXME: need to provide precise fault address */
  1929. return ret;
  1930. if (old_tss_sel != 0xffff) {
  1931. tss_seg.prev_task_link = old_tss_sel;
  1932. ret = ops->write_std(ctxt, new_tss_base,
  1933. &tss_seg.prev_task_link,
  1934. sizeof tss_seg.prev_task_link,
  1935. &ctxt->exception);
  1936. if (ret != X86EMUL_CONTINUE)
  1937. /* FIXME: need to provide precise fault address */
  1938. return ret;
  1939. }
  1940. return load_state_from_tss16(ctxt, &tss_seg);
  1941. }
  1942. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1943. struct tss_segment_32 *tss)
  1944. {
  1945. struct decode_cache *c = &ctxt->decode;
  1946. tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
  1947. tss->eip = c->eip;
  1948. tss->eflags = ctxt->eflags;
  1949. tss->eax = c->regs[VCPU_REGS_RAX];
  1950. tss->ecx = c->regs[VCPU_REGS_RCX];
  1951. tss->edx = c->regs[VCPU_REGS_RDX];
  1952. tss->ebx = c->regs[VCPU_REGS_RBX];
  1953. tss->esp = c->regs[VCPU_REGS_RSP];
  1954. tss->ebp = c->regs[VCPU_REGS_RBP];
  1955. tss->esi = c->regs[VCPU_REGS_RSI];
  1956. tss->edi = c->regs[VCPU_REGS_RDI];
  1957. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  1958. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  1959. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  1960. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  1961. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  1962. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  1963. tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1964. }
  1965. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1966. struct tss_segment_32 *tss)
  1967. {
  1968. struct decode_cache *c = &ctxt->decode;
  1969. int ret;
  1970. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  1971. return emulate_gp(ctxt, 0);
  1972. c->eip = tss->eip;
  1973. ctxt->eflags = tss->eflags | 2;
  1974. c->regs[VCPU_REGS_RAX] = tss->eax;
  1975. c->regs[VCPU_REGS_RCX] = tss->ecx;
  1976. c->regs[VCPU_REGS_RDX] = tss->edx;
  1977. c->regs[VCPU_REGS_RBX] = tss->ebx;
  1978. c->regs[VCPU_REGS_RSP] = tss->esp;
  1979. c->regs[VCPU_REGS_RBP] = tss->ebp;
  1980. c->regs[VCPU_REGS_RSI] = tss->esi;
  1981. c->regs[VCPU_REGS_RDI] = tss->edi;
  1982. /*
  1983. * SDM says that segment selectors are loaded before segment
  1984. * descriptors
  1985. */
  1986. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  1987. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  1988. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  1989. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  1990. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  1991. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  1992. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  1993. /*
  1994. * Now load segment descriptors. If fault happenes at this stage
  1995. * it is handled in a context of new task
  1996. */
  1997. ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  1998. if (ret != X86EMUL_CONTINUE)
  1999. return ret;
  2000. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2001. if (ret != X86EMUL_CONTINUE)
  2002. return ret;
  2003. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2004. if (ret != X86EMUL_CONTINUE)
  2005. return ret;
  2006. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2007. if (ret != X86EMUL_CONTINUE)
  2008. return ret;
  2009. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2010. if (ret != X86EMUL_CONTINUE)
  2011. return ret;
  2012. ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
  2013. if (ret != X86EMUL_CONTINUE)
  2014. return ret;
  2015. ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
  2016. if (ret != X86EMUL_CONTINUE)
  2017. return ret;
  2018. return X86EMUL_CONTINUE;
  2019. }
  2020. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2021. u16 tss_selector, u16 old_tss_sel,
  2022. ulong old_tss_base, struct desc_struct *new_desc)
  2023. {
  2024. struct x86_emulate_ops *ops = ctxt->ops;
  2025. struct tss_segment_32 tss_seg;
  2026. int ret;
  2027. u32 new_tss_base = get_desc_base(new_desc);
  2028. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2029. &ctxt->exception);
  2030. if (ret != X86EMUL_CONTINUE)
  2031. /* FIXME: need to provide precise fault address */
  2032. return ret;
  2033. save_state_to_tss32(ctxt, &tss_seg);
  2034. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2035. &ctxt->exception);
  2036. if (ret != X86EMUL_CONTINUE)
  2037. /* FIXME: need to provide precise fault address */
  2038. return ret;
  2039. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2040. &ctxt->exception);
  2041. if (ret != X86EMUL_CONTINUE)
  2042. /* FIXME: need to provide precise fault address */
  2043. return ret;
  2044. if (old_tss_sel != 0xffff) {
  2045. tss_seg.prev_task_link = old_tss_sel;
  2046. ret = ops->write_std(ctxt, new_tss_base,
  2047. &tss_seg.prev_task_link,
  2048. sizeof tss_seg.prev_task_link,
  2049. &ctxt->exception);
  2050. if (ret != X86EMUL_CONTINUE)
  2051. /* FIXME: need to provide precise fault address */
  2052. return ret;
  2053. }
  2054. return load_state_from_tss32(ctxt, &tss_seg);
  2055. }
  2056. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2057. u16 tss_selector, int reason,
  2058. bool has_error_code, u32 error_code)
  2059. {
  2060. struct x86_emulate_ops *ops = ctxt->ops;
  2061. struct desc_struct curr_tss_desc, next_tss_desc;
  2062. int ret;
  2063. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2064. ulong old_tss_base =
  2065. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2066. u32 desc_limit;
  2067. /* FIXME: old_tss_base == ~0 ? */
  2068. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2069. if (ret != X86EMUL_CONTINUE)
  2070. return ret;
  2071. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2072. if (ret != X86EMUL_CONTINUE)
  2073. return ret;
  2074. /* FIXME: check that next_tss_desc is tss */
  2075. if (reason != TASK_SWITCH_IRET) {
  2076. if ((tss_selector & 3) > next_tss_desc.dpl ||
  2077. ops->cpl(ctxt) > next_tss_desc.dpl)
  2078. return emulate_gp(ctxt, 0);
  2079. }
  2080. desc_limit = desc_limit_scaled(&next_tss_desc);
  2081. if (!next_tss_desc.p ||
  2082. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2083. desc_limit < 0x2b)) {
  2084. emulate_ts(ctxt, tss_selector & 0xfffc);
  2085. return X86EMUL_PROPAGATE_FAULT;
  2086. }
  2087. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2088. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2089. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2090. }
  2091. if (reason == TASK_SWITCH_IRET)
  2092. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2093. /* set back link to prev task only if NT bit is set in eflags
  2094. note that old_tss_sel is not used afetr this point */
  2095. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2096. old_tss_sel = 0xffff;
  2097. if (next_tss_desc.type & 8)
  2098. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2099. old_tss_base, &next_tss_desc);
  2100. else
  2101. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2102. old_tss_base, &next_tss_desc);
  2103. if (ret != X86EMUL_CONTINUE)
  2104. return ret;
  2105. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2106. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2107. if (reason != TASK_SWITCH_IRET) {
  2108. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2109. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2110. }
  2111. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2112. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2113. if (has_error_code) {
  2114. struct decode_cache *c = &ctxt->decode;
  2115. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2116. c->lock_prefix = 0;
  2117. c->src.val = (unsigned long) error_code;
  2118. ret = em_push(ctxt);
  2119. }
  2120. return ret;
  2121. }
  2122. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2123. u16 tss_selector, int reason,
  2124. bool has_error_code, u32 error_code)
  2125. {
  2126. struct decode_cache *c = &ctxt->decode;
  2127. int rc;
  2128. c->eip = ctxt->eip;
  2129. c->dst.type = OP_NONE;
  2130. rc = emulator_do_task_switch(ctxt, tss_selector, reason,
  2131. has_error_code, error_code);
  2132. if (rc == X86EMUL_CONTINUE)
  2133. ctxt->eip = c->eip;
  2134. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2135. }
  2136. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  2137. int reg, struct operand *op)
  2138. {
  2139. struct decode_cache *c = &ctxt->decode;
  2140. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2141. register_address_increment(c, &c->regs[reg], df * op->bytes);
  2142. op->addr.mem.ea = register_address(c, c->regs[reg]);
  2143. op->addr.mem.seg = seg;
  2144. }
  2145. static int em_das(struct x86_emulate_ctxt *ctxt)
  2146. {
  2147. struct decode_cache *c = &ctxt->decode;
  2148. u8 al, old_al;
  2149. bool af, cf, old_cf;
  2150. cf = ctxt->eflags & X86_EFLAGS_CF;
  2151. al = c->dst.val;
  2152. old_al = al;
  2153. old_cf = cf;
  2154. cf = false;
  2155. af = ctxt->eflags & X86_EFLAGS_AF;
  2156. if ((al & 0x0f) > 9 || af) {
  2157. al -= 6;
  2158. cf = old_cf | (al >= 250);
  2159. af = true;
  2160. } else {
  2161. af = false;
  2162. }
  2163. if (old_al > 0x99 || old_cf) {
  2164. al -= 0x60;
  2165. cf = true;
  2166. }
  2167. c->dst.val = al;
  2168. /* Set PF, ZF, SF */
  2169. c->src.type = OP_IMM;
  2170. c->src.val = 0;
  2171. c->src.bytes = 1;
  2172. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2173. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2174. if (cf)
  2175. ctxt->eflags |= X86_EFLAGS_CF;
  2176. if (af)
  2177. ctxt->eflags |= X86_EFLAGS_AF;
  2178. return X86EMUL_CONTINUE;
  2179. }
  2180. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2181. {
  2182. struct decode_cache *c = &ctxt->decode;
  2183. u16 sel, old_cs;
  2184. ulong old_eip;
  2185. int rc;
  2186. old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2187. old_eip = c->eip;
  2188. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2189. if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
  2190. return X86EMUL_CONTINUE;
  2191. c->eip = 0;
  2192. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2193. c->src.val = old_cs;
  2194. rc = em_push(ctxt);
  2195. if (rc != X86EMUL_CONTINUE)
  2196. return rc;
  2197. c->src.val = old_eip;
  2198. return em_push(ctxt);
  2199. }
  2200. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2201. {
  2202. struct decode_cache *c = &ctxt->decode;
  2203. int rc;
  2204. c->dst.type = OP_REG;
  2205. c->dst.addr.reg = &c->eip;
  2206. c->dst.bytes = c->op_bytes;
  2207. rc = emulate_pop(ctxt, &c->dst.val, c->op_bytes);
  2208. if (rc != X86EMUL_CONTINUE)
  2209. return rc;
  2210. register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
  2211. return X86EMUL_CONTINUE;
  2212. }
  2213. static int em_add(struct x86_emulate_ctxt *ctxt)
  2214. {
  2215. struct decode_cache *c = &ctxt->decode;
  2216. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2217. return X86EMUL_CONTINUE;
  2218. }
  2219. static int em_or(struct x86_emulate_ctxt *ctxt)
  2220. {
  2221. struct decode_cache *c = &ctxt->decode;
  2222. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2223. return X86EMUL_CONTINUE;
  2224. }
  2225. static int em_adc(struct x86_emulate_ctxt *ctxt)
  2226. {
  2227. struct decode_cache *c = &ctxt->decode;
  2228. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2229. return X86EMUL_CONTINUE;
  2230. }
  2231. static int em_sbb(struct x86_emulate_ctxt *ctxt)
  2232. {
  2233. struct decode_cache *c = &ctxt->decode;
  2234. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2235. return X86EMUL_CONTINUE;
  2236. }
  2237. static int em_and(struct x86_emulate_ctxt *ctxt)
  2238. {
  2239. struct decode_cache *c = &ctxt->decode;
  2240. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2241. return X86EMUL_CONTINUE;
  2242. }
  2243. static int em_sub(struct x86_emulate_ctxt *ctxt)
  2244. {
  2245. struct decode_cache *c = &ctxt->decode;
  2246. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2247. return X86EMUL_CONTINUE;
  2248. }
  2249. static int em_xor(struct x86_emulate_ctxt *ctxt)
  2250. {
  2251. struct decode_cache *c = &ctxt->decode;
  2252. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2253. return X86EMUL_CONTINUE;
  2254. }
  2255. static int em_cmp(struct x86_emulate_ctxt *ctxt)
  2256. {
  2257. struct decode_cache *c = &ctxt->decode;
  2258. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2259. /* Disable writeback. */
  2260. c->dst.type = OP_NONE;
  2261. return X86EMUL_CONTINUE;
  2262. }
  2263. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2264. {
  2265. struct decode_cache *c = &ctxt->decode;
  2266. emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
  2267. return X86EMUL_CONTINUE;
  2268. }
  2269. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2270. {
  2271. struct decode_cache *c = &ctxt->decode;
  2272. c->dst.val = c->src2.val;
  2273. return em_imul(ctxt);
  2274. }
  2275. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2276. {
  2277. struct decode_cache *c = &ctxt->decode;
  2278. c->dst.type = OP_REG;
  2279. c->dst.bytes = c->src.bytes;
  2280. c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
  2281. c->dst.val = ~((c->src.val >> (c->src.bytes * 8 - 1)) - 1);
  2282. return X86EMUL_CONTINUE;
  2283. }
  2284. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2285. {
  2286. struct decode_cache *c = &ctxt->decode;
  2287. u64 tsc = 0;
  2288. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2289. c->regs[VCPU_REGS_RAX] = (u32)tsc;
  2290. c->regs[VCPU_REGS_RDX] = tsc >> 32;
  2291. return X86EMUL_CONTINUE;
  2292. }
  2293. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2294. {
  2295. struct decode_cache *c = &ctxt->decode;
  2296. c->dst.val = c->src.val;
  2297. return X86EMUL_CONTINUE;
  2298. }
  2299. static int em_movdqu(struct x86_emulate_ctxt *ctxt)
  2300. {
  2301. struct decode_cache *c = &ctxt->decode;
  2302. memcpy(&c->dst.vec_val, &c->src.vec_val, c->op_bytes);
  2303. return X86EMUL_CONTINUE;
  2304. }
  2305. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2306. {
  2307. struct decode_cache *c = &ctxt->decode;
  2308. int rc;
  2309. ulong linear;
  2310. rc = linearize(ctxt, c->src.addr.mem, 1, false, &linear);
  2311. if (rc == X86EMUL_CONTINUE)
  2312. ctxt->ops->invlpg(ctxt, linear);
  2313. /* Disable writeback. */
  2314. c->dst.type = OP_NONE;
  2315. return X86EMUL_CONTINUE;
  2316. }
  2317. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2318. {
  2319. ulong cr0;
  2320. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2321. cr0 &= ~X86_CR0_TS;
  2322. ctxt->ops->set_cr(ctxt, 0, cr0);
  2323. return X86EMUL_CONTINUE;
  2324. }
  2325. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2326. {
  2327. struct decode_cache *c = &ctxt->decode;
  2328. int rc;
  2329. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2330. return X86EMUL_UNHANDLEABLE;
  2331. rc = ctxt->ops->fix_hypercall(ctxt);
  2332. if (rc != X86EMUL_CONTINUE)
  2333. return rc;
  2334. /* Let the processor re-execute the fixed hypercall */
  2335. c->eip = ctxt->eip;
  2336. /* Disable writeback. */
  2337. c->dst.type = OP_NONE;
  2338. return X86EMUL_CONTINUE;
  2339. }
  2340. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2341. {
  2342. struct decode_cache *c = &ctxt->decode;
  2343. struct desc_ptr desc_ptr;
  2344. int rc;
  2345. rc = read_descriptor(ctxt, c->src.addr.mem,
  2346. &desc_ptr.size, &desc_ptr.address,
  2347. c->op_bytes);
  2348. if (rc != X86EMUL_CONTINUE)
  2349. return rc;
  2350. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2351. /* Disable writeback. */
  2352. c->dst.type = OP_NONE;
  2353. return X86EMUL_CONTINUE;
  2354. }
  2355. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2356. {
  2357. struct decode_cache *c = &ctxt->decode;
  2358. int rc;
  2359. rc = ctxt->ops->fix_hypercall(ctxt);
  2360. /* Disable writeback. */
  2361. c->dst.type = OP_NONE;
  2362. return rc;
  2363. }
  2364. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2365. {
  2366. struct decode_cache *c = &ctxt->decode;
  2367. struct desc_ptr desc_ptr;
  2368. int rc;
  2369. rc = read_descriptor(ctxt, c->src.addr.mem,
  2370. &desc_ptr.size, &desc_ptr.address,
  2371. c->op_bytes);
  2372. if (rc != X86EMUL_CONTINUE)
  2373. return rc;
  2374. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2375. /* Disable writeback. */
  2376. c->dst.type = OP_NONE;
  2377. return X86EMUL_CONTINUE;
  2378. }
  2379. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2380. {
  2381. struct decode_cache *c = &ctxt->decode;
  2382. c->dst.bytes = 2;
  2383. c->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2384. return X86EMUL_CONTINUE;
  2385. }
  2386. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2387. {
  2388. struct decode_cache *c = &ctxt->decode;
  2389. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2390. | (c->src.val & 0x0f));
  2391. c->dst.type = OP_NONE;
  2392. return X86EMUL_CONTINUE;
  2393. }
  2394. static bool valid_cr(int nr)
  2395. {
  2396. switch (nr) {
  2397. case 0:
  2398. case 2 ... 4:
  2399. case 8:
  2400. return true;
  2401. default:
  2402. return false;
  2403. }
  2404. }
  2405. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2406. {
  2407. struct decode_cache *c = &ctxt->decode;
  2408. if (!valid_cr(c->modrm_reg))
  2409. return emulate_ud(ctxt);
  2410. return X86EMUL_CONTINUE;
  2411. }
  2412. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2413. {
  2414. struct decode_cache *c = &ctxt->decode;
  2415. u64 new_val = c->src.val64;
  2416. int cr = c->modrm_reg;
  2417. u64 efer = 0;
  2418. static u64 cr_reserved_bits[] = {
  2419. 0xffffffff00000000ULL,
  2420. 0, 0, 0, /* CR3 checked later */
  2421. CR4_RESERVED_BITS,
  2422. 0, 0, 0,
  2423. CR8_RESERVED_BITS,
  2424. };
  2425. if (!valid_cr(cr))
  2426. return emulate_ud(ctxt);
  2427. if (new_val & cr_reserved_bits[cr])
  2428. return emulate_gp(ctxt, 0);
  2429. switch (cr) {
  2430. case 0: {
  2431. u64 cr4;
  2432. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  2433. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  2434. return emulate_gp(ctxt, 0);
  2435. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2436. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2437. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  2438. !(cr4 & X86_CR4_PAE))
  2439. return emulate_gp(ctxt, 0);
  2440. break;
  2441. }
  2442. case 3: {
  2443. u64 rsvd = 0;
  2444. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2445. if (efer & EFER_LMA)
  2446. rsvd = CR3_L_MODE_RESERVED_BITS;
  2447. else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
  2448. rsvd = CR3_PAE_RESERVED_BITS;
  2449. else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
  2450. rsvd = CR3_NONPAE_RESERVED_BITS;
  2451. if (new_val & rsvd)
  2452. return emulate_gp(ctxt, 0);
  2453. break;
  2454. }
  2455. case 4: {
  2456. u64 cr4;
  2457. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2458. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2459. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  2460. return emulate_gp(ctxt, 0);
  2461. break;
  2462. }
  2463. }
  2464. return X86EMUL_CONTINUE;
  2465. }
  2466. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  2467. {
  2468. unsigned long dr7;
  2469. ctxt->ops->get_dr(ctxt, 7, &dr7);
  2470. /* Check if DR7.Global_Enable is set */
  2471. return dr7 & (1 << 13);
  2472. }
  2473. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  2474. {
  2475. struct decode_cache *c = &ctxt->decode;
  2476. int dr = c->modrm_reg;
  2477. u64 cr4;
  2478. if (dr > 7)
  2479. return emulate_ud(ctxt);
  2480. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2481. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  2482. return emulate_ud(ctxt);
  2483. if (check_dr7_gd(ctxt))
  2484. return emulate_db(ctxt);
  2485. return X86EMUL_CONTINUE;
  2486. }
  2487. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  2488. {
  2489. struct decode_cache *c = &ctxt->decode;
  2490. u64 new_val = c->src.val64;
  2491. int dr = c->modrm_reg;
  2492. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  2493. return emulate_gp(ctxt, 0);
  2494. return check_dr_read(ctxt);
  2495. }
  2496. static int check_svme(struct x86_emulate_ctxt *ctxt)
  2497. {
  2498. u64 efer;
  2499. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2500. if (!(efer & EFER_SVME))
  2501. return emulate_ud(ctxt);
  2502. return X86EMUL_CONTINUE;
  2503. }
  2504. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  2505. {
  2506. u64 rax = ctxt->decode.regs[VCPU_REGS_RAX];
  2507. /* Valid physical address? */
  2508. if (rax & 0xffff000000000000ULL)
  2509. return emulate_gp(ctxt, 0);
  2510. return check_svme(ctxt);
  2511. }
  2512. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  2513. {
  2514. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2515. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  2516. return emulate_ud(ctxt);
  2517. return X86EMUL_CONTINUE;
  2518. }
  2519. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  2520. {
  2521. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2522. u64 rcx = ctxt->decode.regs[VCPU_REGS_RCX];
  2523. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  2524. (rcx > 3))
  2525. return emulate_gp(ctxt, 0);
  2526. return X86EMUL_CONTINUE;
  2527. }
  2528. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  2529. {
  2530. struct decode_cache *c = &ctxt->decode;
  2531. c->dst.bytes = min(c->dst.bytes, 4u);
  2532. if (!emulator_io_permited(ctxt, c->src.val, c->dst.bytes))
  2533. return emulate_gp(ctxt, 0);
  2534. return X86EMUL_CONTINUE;
  2535. }
  2536. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  2537. {
  2538. struct decode_cache *c = &ctxt->decode;
  2539. c->src.bytes = min(c->src.bytes, 4u);
  2540. if (!emulator_io_permited(ctxt, c->dst.val, c->src.bytes))
  2541. return emulate_gp(ctxt, 0);
  2542. return X86EMUL_CONTINUE;
  2543. }
  2544. #define D(_y) { .flags = (_y) }
  2545. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  2546. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  2547. .check_perm = (_p) }
  2548. #define N D(0)
  2549. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  2550. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2551. #define GD(_f, _g) { .flags = ((_f) | GroupDual), .u.gdual = (_g) }
  2552. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2553. #define II(_f, _e, _i) \
  2554. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  2555. #define IIP(_f, _e, _i, _p) \
  2556. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  2557. .check_perm = (_p) }
  2558. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  2559. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2560. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  2561. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2562. #define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  2563. I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  2564. I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  2565. static struct opcode group7_rm1[] = {
  2566. DI(SrcNone | ModRM | Priv, monitor),
  2567. DI(SrcNone | ModRM | Priv, mwait),
  2568. N, N, N, N, N, N,
  2569. };
  2570. static struct opcode group7_rm3[] = {
  2571. DIP(SrcNone | ModRM | Prot | Priv, vmrun, check_svme_pa),
  2572. II(SrcNone | ModRM | Prot | VendorSpecific, em_vmmcall, vmmcall),
  2573. DIP(SrcNone | ModRM | Prot | Priv, vmload, check_svme_pa),
  2574. DIP(SrcNone | ModRM | Prot | Priv, vmsave, check_svme_pa),
  2575. DIP(SrcNone | ModRM | Prot | Priv, stgi, check_svme),
  2576. DIP(SrcNone | ModRM | Prot | Priv, clgi, check_svme),
  2577. DIP(SrcNone | ModRM | Prot | Priv, skinit, check_svme),
  2578. DIP(SrcNone | ModRM | Prot | Priv, invlpga, check_svme),
  2579. };
  2580. static struct opcode group7_rm7[] = {
  2581. N,
  2582. DIP(SrcNone | ModRM, rdtscp, check_rdtsc),
  2583. N, N, N, N, N, N,
  2584. };
  2585. static struct opcode group1[] = {
  2586. I(Lock, em_add),
  2587. I(Lock, em_or),
  2588. I(Lock, em_adc),
  2589. I(Lock, em_sbb),
  2590. I(Lock, em_and),
  2591. I(Lock, em_sub),
  2592. I(Lock, em_xor),
  2593. I(0, em_cmp),
  2594. };
  2595. static struct opcode group1A[] = {
  2596. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  2597. };
  2598. static struct opcode group3[] = {
  2599. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  2600. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2601. X4(D(SrcMem | ModRM)),
  2602. };
  2603. static struct opcode group4[] = {
  2604. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2605. N, N, N, N, N, N,
  2606. };
  2607. static struct opcode group5[] = {
  2608. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2609. D(SrcMem | ModRM | Stack),
  2610. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2611. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2612. D(SrcMem | ModRM | Stack), N,
  2613. };
  2614. static struct opcode group6[] = {
  2615. DI(ModRM | Prot, sldt),
  2616. DI(ModRM | Prot, str),
  2617. DI(ModRM | Prot | Priv, lldt),
  2618. DI(ModRM | Prot | Priv, ltr),
  2619. N, N, N, N,
  2620. };
  2621. static struct group_dual group7 = { {
  2622. DI(ModRM | Mov | DstMem | Priv, sgdt),
  2623. DI(ModRM | Mov | DstMem | Priv, sidt),
  2624. II(ModRM | SrcMem | Priv, em_lgdt, lgdt),
  2625. II(ModRM | SrcMem | Priv, em_lidt, lidt),
  2626. II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
  2627. II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw),
  2628. II(SrcMem | ModRM | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  2629. }, {
  2630. I(SrcNone | ModRM | Priv | VendorSpecific, em_vmcall),
  2631. EXT(0, group7_rm1),
  2632. N, EXT(0, group7_rm3),
  2633. II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
  2634. II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw), EXT(0, group7_rm7),
  2635. } };
  2636. static struct opcode group8[] = {
  2637. N, N, N, N,
  2638. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  2639. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  2640. };
  2641. static struct group_dual group9 = { {
  2642. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  2643. }, {
  2644. N, N, N, N, N, N, N, N,
  2645. } };
  2646. static struct opcode group11[] = {
  2647. I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
  2648. };
  2649. static struct gprefix pfx_0f_6f_0f_7f = {
  2650. N, N, N, I(Sse, em_movdqu),
  2651. };
  2652. static struct opcode opcode_table[256] = {
  2653. /* 0x00 - 0x07 */
  2654. I6ALU(Lock, em_add),
  2655. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2656. /* 0x08 - 0x0F */
  2657. I6ALU(Lock, em_or),
  2658. D(ImplicitOps | Stack | No64), N,
  2659. /* 0x10 - 0x17 */
  2660. I6ALU(Lock, em_adc),
  2661. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2662. /* 0x18 - 0x1F */
  2663. I6ALU(Lock, em_sbb),
  2664. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2665. /* 0x20 - 0x27 */
  2666. I6ALU(Lock, em_and), N, N,
  2667. /* 0x28 - 0x2F */
  2668. I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  2669. /* 0x30 - 0x37 */
  2670. I6ALU(Lock, em_xor), N, N,
  2671. /* 0x38 - 0x3F */
  2672. I6ALU(0, em_cmp), N, N,
  2673. /* 0x40 - 0x4F */
  2674. X16(D(DstReg)),
  2675. /* 0x50 - 0x57 */
  2676. X8(I(SrcReg | Stack, em_push)),
  2677. /* 0x58 - 0x5F */
  2678. X8(I(DstReg | Stack, em_pop)),
  2679. /* 0x60 - 0x67 */
  2680. I(ImplicitOps | Stack | No64, em_pusha),
  2681. I(ImplicitOps | Stack | No64, em_popa),
  2682. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2683. N, N, N, N,
  2684. /* 0x68 - 0x6F */
  2685. I(SrcImm | Mov | Stack, em_push),
  2686. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2687. I(SrcImmByte | Mov | Stack, em_push),
  2688. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2689. D2bvIP(DstDI | SrcDX | Mov | String, ins, check_perm_in), /* insb, insw/insd */
  2690. D2bvIP(SrcSI | DstDX | String, outs, check_perm_out), /* outsb, outsw/outsd */
  2691. /* 0x70 - 0x7F */
  2692. X16(D(SrcImmByte)),
  2693. /* 0x80 - 0x87 */
  2694. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2695. G(DstMem | SrcImm | ModRM | Group, group1),
  2696. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2697. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2698. D2bv(DstMem | SrcReg | ModRM), D2bv(DstMem | SrcReg | ModRM | Lock),
  2699. /* 0x88 - 0x8F */
  2700. I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
  2701. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  2702. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
  2703. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  2704. /* 0x90 - 0x97 */
  2705. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  2706. /* 0x98 - 0x9F */
  2707. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2708. I(SrcImmFAddr | No64, em_call_far), N,
  2709. II(ImplicitOps | Stack, em_pushf, pushf),
  2710. II(ImplicitOps | Stack, em_popf, popf), N, N,
  2711. /* 0xA0 - 0xA7 */
  2712. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  2713. I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
  2714. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  2715. I2bv(SrcSI | DstDI | String, em_cmp),
  2716. /* 0xA8 - 0xAF */
  2717. D2bv(DstAcc | SrcImm),
  2718. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  2719. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  2720. I2bv(SrcAcc | DstDI | String, em_cmp),
  2721. /* 0xB0 - 0xB7 */
  2722. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  2723. /* 0xB8 - 0xBF */
  2724. X8(I(DstReg | SrcImm | Mov, em_mov)),
  2725. /* 0xC0 - 0xC7 */
  2726. D2bv(DstMem | SrcImmByte | ModRM),
  2727. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2728. D(ImplicitOps | Stack),
  2729. D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
  2730. G(ByteOp, group11), G(0, group11),
  2731. /* 0xC8 - 0xCF */
  2732. N, N, N, D(ImplicitOps | Stack),
  2733. D(ImplicitOps), DI(SrcImmByte, intn),
  2734. D(ImplicitOps | No64), DI(ImplicitOps, iret),
  2735. /* 0xD0 - 0xD7 */
  2736. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  2737. N, N, N, N,
  2738. /* 0xD8 - 0xDF */
  2739. N, N, N, N, N, N, N, N,
  2740. /* 0xE0 - 0xE7 */
  2741. X4(D(SrcImmByte)),
  2742. D2bvIP(SrcImmUByte | DstAcc, in, check_perm_in),
  2743. D2bvIP(SrcAcc | DstImmUByte, out, check_perm_out),
  2744. /* 0xE8 - 0xEF */
  2745. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2746. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  2747. D2bvIP(SrcDX | DstAcc, in, check_perm_in),
  2748. D2bvIP(SrcAcc | DstDX, out, check_perm_out),
  2749. /* 0xF0 - 0xF7 */
  2750. N, DI(ImplicitOps, icebp), N, N,
  2751. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  2752. G(ByteOp, group3), G(0, group3),
  2753. /* 0xF8 - 0xFF */
  2754. D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
  2755. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2756. };
  2757. static struct opcode twobyte_table[256] = {
  2758. /* 0x00 - 0x0F */
  2759. G(0, group6), GD(0, &group7), N, N,
  2760. N, D(ImplicitOps | VendorSpecific), DI(ImplicitOps | Priv, clts), N,
  2761. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  2762. N, D(ImplicitOps | ModRM), N, N,
  2763. /* 0x10 - 0x1F */
  2764. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2765. /* 0x20 - 0x2F */
  2766. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  2767. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  2768. DIP(ModRM | SrcMem | Priv | Op3264, cr_write, check_cr_write),
  2769. DIP(ModRM | SrcMem | Priv | Op3264, dr_write, check_dr_write),
  2770. N, N, N, N,
  2771. N, N, N, N, N, N, N, N,
  2772. /* 0x30 - 0x3F */
  2773. DI(ImplicitOps | Priv, wrmsr),
  2774. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  2775. DI(ImplicitOps | Priv, rdmsr),
  2776. DIP(ImplicitOps | Priv, rdpmc, check_rdpmc),
  2777. D(ImplicitOps | VendorSpecific), D(ImplicitOps | Priv | VendorSpecific),
  2778. N, N,
  2779. N, N, N, N, N, N, N, N,
  2780. /* 0x40 - 0x4F */
  2781. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2782. /* 0x50 - 0x5F */
  2783. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2784. /* 0x60 - 0x6F */
  2785. N, N, N, N,
  2786. N, N, N, N,
  2787. N, N, N, N,
  2788. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2789. /* 0x70 - 0x7F */
  2790. N, N, N, N,
  2791. N, N, N, N,
  2792. N, N, N, N,
  2793. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2794. /* 0x80 - 0x8F */
  2795. X16(D(SrcImm)),
  2796. /* 0x90 - 0x9F */
  2797. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2798. /* 0xA0 - 0xA7 */
  2799. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2800. DI(ImplicitOps, cpuid), D(DstMem | SrcReg | ModRM | BitOp),
  2801. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2802. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2803. /* 0xA8 - 0xAF */
  2804. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2805. DI(ImplicitOps, rsm), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2806. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2807. D(DstMem | SrcReg | Src2CL | ModRM),
  2808. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2809. /* 0xB0 - 0xB7 */
  2810. D2bv(DstMem | SrcReg | ModRM | Lock),
  2811. D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2812. D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
  2813. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2814. /* 0xB8 - 0xBF */
  2815. N, N,
  2816. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2817. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2818. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2819. /* 0xC0 - 0xCF */
  2820. D2bv(DstMem | SrcReg | ModRM | Lock),
  2821. N, D(DstMem | SrcReg | ModRM | Mov),
  2822. N, N, N, GD(0, &group9),
  2823. N, N, N, N, N, N, N, N,
  2824. /* 0xD0 - 0xDF */
  2825. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2826. /* 0xE0 - 0xEF */
  2827. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2828. /* 0xF0 - 0xFF */
  2829. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2830. };
  2831. #undef D
  2832. #undef N
  2833. #undef G
  2834. #undef GD
  2835. #undef I
  2836. #undef GP
  2837. #undef EXT
  2838. #undef D2bv
  2839. #undef D2bvIP
  2840. #undef I2bv
  2841. #undef I6ALU
  2842. static unsigned imm_size(struct decode_cache *c)
  2843. {
  2844. unsigned size;
  2845. size = (c->d & ByteOp) ? 1 : c->op_bytes;
  2846. if (size == 8)
  2847. size = 4;
  2848. return size;
  2849. }
  2850. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2851. unsigned size, bool sign_extension)
  2852. {
  2853. struct decode_cache *c = &ctxt->decode;
  2854. int rc = X86EMUL_CONTINUE;
  2855. op->type = OP_IMM;
  2856. op->bytes = size;
  2857. op->addr.mem.ea = c->eip;
  2858. /* NB. Immediates are sign-extended as necessary. */
  2859. switch (op->bytes) {
  2860. case 1:
  2861. op->val = insn_fetch(s8, 1, c->eip);
  2862. break;
  2863. case 2:
  2864. op->val = insn_fetch(s16, 2, c->eip);
  2865. break;
  2866. case 4:
  2867. op->val = insn_fetch(s32, 4, c->eip);
  2868. break;
  2869. }
  2870. if (!sign_extension) {
  2871. switch (op->bytes) {
  2872. case 1:
  2873. op->val &= 0xff;
  2874. break;
  2875. case 2:
  2876. op->val &= 0xffff;
  2877. break;
  2878. case 4:
  2879. op->val &= 0xffffffff;
  2880. break;
  2881. }
  2882. }
  2883. done:
  2884. return rc;
  2885. }
  2886. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  2887. {
  2888. struct decode_cache *c = &ctxt->decode;
  2889. int rc = X86EMUL_CONTINUE;
  2890. int mode = ctxt->mode;
  2891. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  2892. bool op_prefix = false;
  2893. struct opcode opcode;
  2894. struct operand memop = { .type = OP_NONE }, *memopp = NULL;
  2895. c->eip = ctxt->eip;
  2896. c->fetch.start = c->eip;
  2897. c->fetch.end = c->fetch.start + insn_len;
  2898. if (insn_len > 0)
  2899. memcpy(c->fetch.data, insn, insn_len);
  2900. switch (mode) {
  2901. case X86EMUL_MODE_REAL:
  2902. case X86EMUL_MODE_VM86:
  2903. case X86EMUL_MODE_PROT16:
  2904. def_op_bytes = def_ad_bytes = 2;
  2905. break;
  2906. case X86EMUL_MODE_PROT32:
  2907. def_op_bytes = def_ad_bytes = 4;
  2908. break;
  2909. #ifdef CONFIG_X86_64
  2910. case X86EMUL_MODE_PROT64:
  2911. def_op_bytes = 4;
  2912. def_ad_bytes = 8;
  2913. break;
  2914. #endif
  2915. default:
  2916. return -1;
  2917. }
  2918. c->op_bytes = def_op_bytes;
  2919. c->ad_bytes = def_ad_bytes;
  2920. /* Legacy prefixes. */
  2921. for (;;) {
  2922. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2923. case 0x66: /* operand-size override */
  2924. op_prefix = true;
  2925. /* switch between 2/4 bytes */
  2926. c->op_bytes = def_op_bytes ^ 6;
  2927. break;
  2928. case 0x67: /* address-size override */
  2929. if (mode == X86EMUL_MODE_PROT64)
  2930. /* switch between 4/8 bytes */
  2931. c->ad_bytes = def_ad_bytes ^ 12;
  2932. else
  2933. /* switch between 2/4 bytes */
  2934. c->ad_bytes = def_ad_bytes ^ 6;
  2935. break;
  2936. case 0x26: /* ES override */
  2937. case 0x2e: /* CS override */
  2938. case 0x36: /* SS override */
  2939. case 0x3e: /* DS override */
  2940. set_seg_override(c, (c->b >> 3) & 3);
  2941. break;
  2942. case 0x64: /* FS override */
  2943. case 0x65: /* GS override */
  2944. set_seg_override(c, c->b & 7);
  2945. break;
  2946. case 0x40 ... 0x4f: /* REX */
  2947. if (mode != X86EMUL_MODE_PROT64)
  2948. goto done_prefixes;
  2949. c->rex_prefix = c->b;
  2950. continue;
  2951. case 0xf0: /* LOCK */
  2952. c->lock_prefix = 1;
  2953. break;
  2954. case 0xf2: /* REPNE/REPNZ */
  2955. case 0xf3: /* REP/REPE/REPZ */
  2956. c->rep_prefix = c->b;
  2957. break;
  2958. default:
  2959. goto done_prefixes;
  2960. }
  2961. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2962. c->rex_prefix = 0;
  2963. }
  2964. done_prefixes:
  2965. /* REX prefix. */
  2966. if (c->rex_prefix & 8)
  2967. c->op_bytes = 8; /* REX.W */
  2968. /* Opcode byte(s). */
  2969. opcode = opcode_table[c->b];
  2970. /* Two-byte opcode? */
  2971. if (c->b == 0x0f) {
  2972. c->twobyte = 1;
  2973. c->b = insn_fetch(u8, 1, c->eip);
  2974. opcode = twobyte_table[c->b];
  2975. }
  2976. c->d = opcode.flags;
  2977. while (c->d & GroupMask) {
  2978. switch (c->d & GroupMask) {
  2979. case Group:
  2980. c->modrm = insn_fetch(u8, 1, c->eip);
  2981. --c->eip;
  2982. goffset = (c->modrm >> 3) & 7;
  2983. opcode = opcode.u.group[goffset];
  2984. break;
  2985. case GroupDual:
  2986. c->modrm = insn_fetch(u8, 1, c->eip);
  2987. --c->eip;
  2988. goffset = (c->modrm >> 3) & 7;
  2989. if ((c->modrm >> 6) == 3)
  2990. opcode = opcode.u.gdual->mod3[goffset];
  2991. else
  2992. opcode = opcode.u.gdual->mod012[goffset];
  2993. break;
  2994. case RMExt:
  2995. goffset = c->modrm & 7;
  2996. opcode = opcode.u.group[goffset];
  2997. break;
  2998. case Prefix:
  2999. if (c->rep_prefix && op_prefix)
  3000. return X86EMUL_UNHANDLEABLE;
  3001. simd_prefix = op_prefix ? 0x66 : c->rep_prefix;
  3002. switch (simd_prefix) {
  3003. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3004. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3005. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3006. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3007. }
  3008. break;
  3009. default:
  3010. return X86EMUL_UNHANDLEABLE;
  3011. }
  3012. c->d &= ~GroupMask;
  3013. c->d |= opcode.flags;
  3014. }
  3015. c->execute = opcode.u.execute;
  3016. c->check_perm = opcode.check_perm;
  3017. c->intercept = opcode.intercept;
  3018. /* Unrecognised? */
  3019. if (c->d == 0 || (c->d & Undefined))
  3020. return -1;
  3021. if (!(c->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  3022. return -1;
  3023. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  3024. c->op_bytes = 8;
  3025. if (c->d & Op3264) {
  3026. if (mode == X86EMUL_MODE_PROT64)
  3027. c->op_bytes = 8;
  3028. else
  3029. c->op_bytes = 4;
  3030. }
  3031. if (c->d & Sse)
  3032. c->op_bytes = 16;
  3033. /* ModRM and SIB bytes. */
  3034. if (c->d & ModRM) {
  3035. rc = decode_modrm(ctxt, &memop);
  3036. if (!c->has_seg_override)
  3037. set_seg_override(c, c->modrm_seg);
  3038. } else if (c->d & MemAbs)
  3039. rc = decode_abs(ctxt, &memop);
  3040. if (rc != X86EMUL_CONTINUE)
  3041. goto done;
  3042. if (!c->has_seg_override)
  3043. set_seg_override(c, VCPU_SREG_DS);
  3044. memop.addr.mem.seg = seg_override(ctxt, c);
  3045. if (memop.type == OP_MEM && c->ad_bytes != 8)
  3046. memop.addr.mem.ea = (u32)memop.addr.mem.ea;
  3047. /*
  3048. * Decode and fetch the source operand: register, memory
  3049. * or immediate.
  3050. */
  3051. switch (c->d & SrcMask) {
  3052. case SrcNone:
  3053. break;
  3054. case SrcReg:
  3055. decode_register_operand(ctxt, &c->src, c, 0);
  3056. break;
  3057. case SrcMem16:
  3058. memop.bytes = 2;
  3059. goto srcmem_common;
  3060. case SrcMem32:
  3061. memop.bytes = 4;
  3062. goto srcmem_common;
  3063. case SrcMem:
  3064. memop.bytes = (c->d & ByteOp) ? 1 :
  3065. c->op_bytes;
  3066. srcmem_common:
  3067. c->src = memop;
  3068. memopp = &c->src;
  3069. break;
  3070. case SrcImmU16:
  3071. rc = decode_imm(ctxt, &c->src, 2, false);
  3072. break;
  3073. case SrcImm:
  3074. rc = decode_imm(ctxt, &c->src, imm_size(c), true);
  3075. break;
  3076. case SrcImmU:
  3077. rc = decode_imm(ctxt, &c->src, imm_size(c), false);
  3078. break;
  3079. case SrcImmByte:
  3080. rc = decode_imm(ctxt, &c->src, 1, true);
  3081. break;
  3082. case SrcImmUByte:
  3083. rc = decode_imm(ctxt, &c->src, 1, false);
  3084. break;
  3085. case SrcAcc:
  3086. c->src.type = OP_REG;
  3087. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  3088. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  3089. fetch_register_operand(&c->src);
  3090. break;
  3091. case SrcOne:
  3092. c->src.bytes = 1;
  3093. c->src.val = 1;
  3094. break;
  3095. case SrcSI:
  3096. c->src.type = OP_MEM;
  3097. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  3098. c->src.addr.mem.ea =
  3099. register_address(c, c->regs[VCPU_REGS_RSI]);
  3100. c->src.addr.mem.seg = seg_override(ctxt, c);
  3101. c->src.val = 0;
  3102. break;
  3103. case SrcImmFAddr:
  3104. c->src.type = OP_IMM;
  3105. c->src.addr.mem.ea = c->eip;
  3106. c->src.bytes = c->op_bytes + 2;
  3107. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  3108. break;
  3109. case SrcMemFAddr:
  3110. memop.bytes = c->op_bytes + 2;
  3111. goto srcmem_common;
  3112. break;
  3113. case SrcDX:
  3114. c->src.type = OP_REG;
  3115. c->src.bytes = 2;
  3116. c->src.addr.reg = &c->regs[VCPU_REGS_RDX];
  3117. fetch_register_operand(&c->src);
  3118. break;
  3119. }
  3120. if (rc != X86EMUL_CONTINUE)
  3121. goto done;
  3122. /*
  3123. * Decode and fetch the second source operand: register, memory
  3124. * or immediate.
  3125. */
  3126. switch (c->d & Src2Mask) {
  3127. case Src2None:
  3128. break;
  3129. case Src2CL:
  3130. c->src2.bytes = 1;
  3131. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  3132. break;
  3133. case Src2ImmByte:
  3134. rc = decode_imm(ctxt, &c->src2, 1, true);
  3135. break;
  3136. case Src2One:
  3137. c->src2.bytes = 1;
  3138. c->src2.val = 1;
  3139. break;
  3140. case Src2Imm:
  3141. rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
  3142. break;
  3143. }
  3144. if (rc != X86EMUL_CONTINUE)
  3145. goto done;
  3146. /* Decode and fetch the destination operand: register or memory. */
  3147. switch (c->d & DstMask) {
  3148. case DstReg:
  3149. decode_register_operand(ctxt, &c->dst, c,
  3150. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  3151. break;
  3152. case DstImmUByte:
  3153. c->dst.type = OP_IMM;
  3154. c->dst.addr.mem.ea = c->eip;
  3155. c->dst.bytes = 1;
  3156. c->dst.val = insn_fetch(u8, 1, c->eip);
  3157. break;
  3158. case DstMem:
  3159. case DstMem64:
  3160. c->dst = memop;
  3161. memopp = &c->dst;
  3162. if ((c->d & DstMask) == DstMem64)
  3163. c->dst.bytes = 8;
  3164. else
  3165. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  3166. if (c->d & BitOp)
  3167. fetch_bit_operand(c);
  3168. c->dst.orig_val = c->dst.val;
  3169. break;
  3170. case DstAcc:
  3171. c->dst.type = OP_REG;
  3172. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  3173. c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
  3174. fetch_register_operand(&c->dst);
  3175. c->dst.orig_val = c->dst.val;
  3176. break;
  3177. case DstDI:
  3178. c->dst.type = OP_MEM;
  3179. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  3180. c->dst.addr.mem.ea =
  3181. register_address(c, c->regs[VCPU_REGS_RDI]);
  3182. c->dst.addr.mem.seg = VCPU_SREG_ES;
  3183. c->dst.val = 0;
  3184. break;
  3185. case DstDX:
  3186. c->dst.type = OP_REG;
  3187. c->dst.bytes = 2;
  3188. c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
  3189. fetch_register_operand(&c->dst);
  3190. break;
  3191. case ImplicitOps:
  3192. /* Special instructions do their own operand decoding. */
  3193. default:
  3194. c->dst.type = OP_NONE; /* Disable writeback. */
  3195. break;
  3196. }
  3197. done:
  3198. if (memopp && memopp->type == OP_MEM && c->rip_relative)
  3199. memopp->addr.mem.ea += c->eip;
  3200. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3201. }
  3202. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3203. {
  3204. struct decode_cache *c = &ctxt->decode;
  3205. /* The second termination condition only applies for REPE
  3206. * and REPNE. Test if the repeat string operation prefix is
  3207. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3208. * corresponding termination condition according to:
  3209. * - if REPE/REPZ and ZF = 0 then done
  3210. * - if REPNE/REPNZ and ZF = 1 then done
  3211. */
  3212. if (((c->b == 0xa6) || (c->b == 0xa7) ||
  3213. (c->b == 0xae) || (c->b == 0xaf))
  3214. && (((c->rep_prefix == REPE_PREFIX) &&
  3215. ((ctxt->eflags & EFLG_ZF) == 0))
  3216. || ((c->rep_prefix == REPNE_PREFIX) &&
  3217. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3218. return true;
  3219. return false;
  3220. }
  3221. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3222. {
  3223. struct x86_emulate_ops *ops = ctxt->ops;
  3224. u64 msr_data;
  3225. struct decode_cache *c = &ctxt->decode;
  3226. int rc = X86EMUL_CONTINUE;
  3227. int saved_dst_type = c->dst.type;
  3228. int irq; /* Used for int 3, int, and into */
  3229. ctxt->decode.mem_read.pos = 0;
  3230. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  3231. rc = emulate_ud(ctxt);
  3232. goto done;
  3233. }
  3234. /* LOCK prefix is allowed only with some instructions */
  3235. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  3236. rc = emulate_ud(ctxt);
  3237. goto done;
  3238. }
  3239. if ((c->d & SrcMask) == SrcMemFAddr && c->src.type != OP_MEM) {
  3240. rc = emulate_ud(ctxt);
  3241. goto done;
  3242. }
  3243. if ((c->d & Sse)
  3244. && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)
  3245. || !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3246. rc = emulate_ud(ctxt);
  3247. goto done;
  3248. }
  3249. if ((c->d & Sse) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3250. rc = emulate_nm(ctxt);
  3251. goto done;
  3252. }
  3253. if (unlikely(ctxt->guest_mode) && c->intercept) {
  3254. rc = emulator_check_intercept(ctxt, c->intercept,
  3255. X86_ICPT_PRE_EXCEPT);
  3256. if (rc != X86EMUL_CONTINUE)
  3257. goto done;
  3258. }
  3259. /* Privileged instruction can be executed only in CPL=0 */
  3260. if ((c->d & Priv) && ops->cpl(ctxt)) {
  3261. rc = emulate_gp(ctxt, 0);
  3262. goto done;
  3263. }
  3264. /* Instruction can only be executed in protected mode */
  3265. if ((c->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
  3266. rc = emulate_ud(ctxt);
  3267. goto done;
  3268. }
  3269. /* Do instruction specific permission checks */
  3270. if (c->check_perm) {
  3271. rc = c->check_perm(ctxt);
  3272. if (rc != X86EMUL_CONTINUE)
  3273. goto done;
  3274. }
  3275. if (unlikely(ctxt->guest_mode) && c->intercept) {
  3276. rc = emulator_check_intercept(ctxt, c->intercept,
  3277. X86_ICPT_POST_EXCEPT);
  3278. if (rc != X86EMUL_CONTINUE)
  3279. goto done;
  3280. }
  3281. if (c->rep_prefix && (c->d & String)) {
  3282. /* All REP prefixes have the same first termination condition */
  3283. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  3284. ctxt->eip = c->eip;
  3285. goto done;
  3286. }
  3287. }
  3288. if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
  3289. rc = segmented_read(ctxt, c->src.addr.mem,
  3290. c->src.valptr, c->src.bytes);
  3291. if (rc != X86EMUL_CONTINUE)
  3292. goto done;
  3293. c->src.orig_val64 = c->src.val64;
  3294. }
  3295. if (c->src2.type == OP_MEM) {
  3296. rc = segmented_read(ctxt, c->src2.addr.mem,
  3297. &c->src2.val, c->src2.bytes);
  3298. if (rc != X86EMUL_CONTINUE)
  3299. goto done;
  3300. }
  3301. if ((c->d & DstMask) == ImplicitOps)
  3302. goto special_insn;
  3303. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  3304. /* optimisation - avoid slow emulated read if Mov */
  3305. rc = segmented_read(ctxt, c->dst.addr.mem,
  3306. &c->dst.val, c->dst.bytes);
  3307. if (rc != X86EMUL_CONTINUE)
  3308. goto done;
  3309. }
  3310. c->dst.orig_val = c->dst.val;
  3311. special_insn:
  3312. if (unlikely(ctxt->guest_mode) && c->intercept) {
  3313. rc = emulator_check_intercept(ctxt, c->intercept,
  3314. X86_ICPT_POST_MEMACCESS);
  3315. if (rc != X86EMUL_CONTINUE)
  3316. goto done;
  3317. }
  3318. if (c->execute) {
  3319. rc = c->execute(ctxt);
  3320. if (rc != X86EMUL_CONTINUE)
  3321. goto done;
  3322. goto writeback;
  3323. }
  3324. if (c->twobyte)
  3325. goto twobyte_insn;
  3326. switch (c->b) {
  3327. case 0x06: /* push es */
  3328. rc = emulate_push_sreg(ctxt, VCPU_SREG_ES);
  3329. break;
  3330. case 0x07: /* pop es */
  3331. rc = emulate_pop_sreg(ctxt, VCPU_SREG_ES);
  3332. break;
  3333. case 0x0e: /* push cs */
  3334. rc = emulate_push_sreg(ctxt, VCPU_SREG_CS);
  3335. break;
  3336. case 0x16: /* push ss */
  3337. rc = emulate_push_sreg(ctxt, VCPU_SREG_SS);
  3338. break;
  3339. case 0x17: /* pop ss */
  3340. rc = emulate_pop_sreg(ctxt, VCPU_SREG_SS);
  3341. break;
  3342. case 0x1e: /* push ds */
  3343. rc = emulate_push_sreg(ctxt, VCPU_SREG_DS);
  3344. break;
  3345. case 0x1f: /* pop ds */
  3346. rc = emulate_pop_sreg(ctxt, VCPU_SREG_DS);
  3347. break;
  3348. case 0x40 ... 0x47: /* inc r16/r32 */
  3349. emulate_1op("inc", c->dst, ctxt->eflags);
  3350. break;
  3351. case 0x48 ... 0x4f: /* dec r16/r32 */
  3352. emulate_1op("dec", c->dst, ctxt->eflags);
  3353. break;
  3354. case 0x63: /* movsxd */
  3355. if (ctxt->mode != X86EMUL_MODE_PROT64)
  3356. goto cannot_emulate;
  3357. c->dst.val = (s32) c->src.val;
  3358. break;
  3359. case 0x6c: /* insb */
  3360. case 0x6d: /* insw/insd */
  3361. c->src.val = c->regs[VCPU_REGS_RDX];
  3362. goto do_io_in;
  3363. case 0x6e: /* outsb */
  3364. case 0x6f: /* outsw/outsd */
  3365. c->dst.val = c->regs[VCPU_REGS_RDX];
  3366. goto do_io_out;
  3367. break;
  3368. case 0x70 ... 0x7f: /* jcc (short) */
  3369. if (test_cc(c->b, ctxt->eflags))
  3370. jmp_rel(c, c->src.val);
  3371. break;
  3372. case 0x84 ... 0x85:
  3373. test:
  3374. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  3375. break;
  3376. case 0x86 ... 0x87: /* xchg */
  3377. xchg:
  3378. /* Write back the register source. */
  3379. c->src.val = c->dst.val;
  3380. write_register_operand(&c->src);
  3381. /*
  3382. * Write back the memory destination with implicit LOCK
  3383. * prefix.
  3384. */
  3385. c->dst.val = c->src.orig_val;
  3386. c->lock_prefix = 1;
  3387. break;
  3388. case 0x8c: /* mov r/m, sreg */
  3389. if (c->modrm_reg > VCPU_SREG_GS) {
  3390. rc = emulate_ud(ctxt);
  3391. goto done;
  3392. }
  3393. c->dst.val = get_segment_selector(ctxt, c->modrm_reg);
  3394. break;
  3395. case 0x8d: /* lea r16/r32, m */
  3396. c->dst.val = c->src.addr.mem.ea;
  3397. break;
  3398. case 0x8e: { /* mov seg, r/m16 */
  3399. uint16_t sel;
  3400. sel = c->src.val;
  3401. if (c->modrm_reg == VCPU_SREG_CS ||
  3402. c->modrm_reg > VCPU_SREG_GS) {
  3403. rc = emulate_ud(ctxt);
  3404. goto done;
  3405. }
  3406. if (c->modrm_reg == VCPU_SREG_SS)
  3407. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  3408. rc = load_segment_descriptor(ctxt, sel, c->modrm_reg);
  3409. c->dst.type = OP_NONE; /* Disable writeback. */
  3410. break;
  3411. }
  3412. case 0x8f: /* pop (sole member of Grp1a) */
  3413. rc = em_grp1a(ctxt);
  3414. break;
  3415. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  3416. if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
  3417. break;
  3418. goto xchg;
  3419. case 0x98: /* cbw/cwde/cdqe */
  3420. switch (c->op_bytes) {
  3421. case 2: c->dst.val = (s8)c->dst.val; break;
  3422. case 4: c->dst.val = (s16)c->dst.val; break;
  3423. case 8: c->dst.val = (s32)c->dst.val; break;
  3424. }
  3425. break;
  3426. case 0xa8 ... 0xa9: /* test ax, imm */
  3427. goto test;
  3428. case 0xc0 ... 0xc1:
  3429. rc = em_grp2(ctxt);
  3430. break;
  3431. case 0xc3: /* ret */
  3432. c->dst.type = OP_REG;
  3433. c->dst.addr.reg = &c->eip;
  3434. c->dst.bytes = c->op_bytes;
  3435. rc = em_pop(ctxt);
  3436. break;
  3437. case 0xc4: /* les */
  3438. rc = emulate_load_segment(ctxt, VCPU_SREG_ES);
  3439. break;
  3440. case 0xc5: /* lds */
  3441. rc = emulate_load_segment(ctxt, VCPU_SREG_DS);
  3442. break;
  3443. case 0xcb: /* ret far */
  3444. rc = emulate_ret_far(ctxt);
  3445. break;
  3446. case 0xcc: /* int3 */
  3447. irq = 3;
  3448. goto do_interrupt;
  3449. case 0xcd: /* int n */
  3450. irq = c->src.val;
  3451. do_interrupt:
  3452. rc = emulate_int(ctxt, irq);
  3453. break;
  3454. case 0xce: /* into */
  3455. if (ctxt->eflags & EFLG_OF) {
  3456. irq = 4;
  3457. goto do_interrupt;
  3458. }
  3459. break;
  3460. case 0xcf: /* iret */
  3461. rc = emulate_iret(ctxt);
  3462. break;
  3463. case 0xd0 ... 0xd1: /* Grp2 */
  3464. rc = em_grp2(ctxt);
  3465. break;
  3466. case 0xd2 ... 0xd3: /* Grp2 */
  3467. c->src.val = c->regs[VCPU_REGS_RCX];
  3468. rc = em_grp2(ctxt);
  3469. break;
  3470. case 0xe0 ... 0xe2: /* loop/loopz/loopnz */
  3471. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3472. if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
  3473. (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
  3474. jmp_rel(c, c->src.val);
  3475. break;
  3476. case 0xe3: /* jcxz/jecxz/jrcxz */
  3477. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0)
  3478. jmp_rel(c, c->src.val);
  3479. break;
  3480. case 0xe4: /* inb */
  3481. case 0xe5: /* in */
  3482. goto do_io_in;
  3483. case 0xe6: /* outb */
  3484. case 0xe7: /* out */
  3485. goto do_io_out;
  3486. case 0xe8: /* call (near) */ {
  3487. long int rel = c->src.val;
  3488. c->src.val = (unsigned long) c->eip;
  3489. jmp_rel(c, rel);
  3490. rc = em_push(ctxt);
  3491. break;
  3492. }
  3493. case 0xe9: /* jmp rel */
  3494. goto jmp;
  3495. case 0xea: /* jmp far */
  3496. rc = em_jmp_far(ctxt);
  3497. break;
  3498. case 0xeb:
  3499. jmp: /* jmp rel short */
  3500. jmp_rel(c, c->src.val);
  3501. c->dst.type = OP_NONE; /* Disable writeback. */
  3502. break;
  3503. case 0xec: /* in al,dx */
  3504. case 0xed: /* in (e/r)ax,dx */
  3505. do_io_in:
  3506. if (!pio_in_emulated(ctxt, c->dst.bytes, c->src.val,
  3507. &c->dst.val))
  3508. goto done; /* IO is needed */
  3509. break;
  3510. case 0xee: /* out dx,al */
  3511. case 0xef: /* out dx,(e/r)ax */
  3512. do_io_out:
  3513. ops->pio_out_emulated(ctxt, c->src.bytes, c->dst.val,
  3514. &c->src.val, 1);
  3515. c->dst.type = OP_NONE; /* Disable writeback. */
  3516. break;
  3517. case 0xf4: /* hlt */
  3518. ctxt->ops->halt(ctxt);
  3519. break;
  3520. case 0xf5: /* cmc */
  3521. /* complement carry flag from eflags reg */
  3522. ctxt->eflags ^= EFLG_CF;
  3523. break;
  3524. case 0xf6 ... 0xf7: /* Grp3 */
  3525. rc = em_grp3(ctxt);
  3526. break;
  3527. case 0xf8: /* clc */
  3528. ctxt->eflags &= ~EFLG_CF;
  3529. break;
  3530. case 0xf9: /* stc */
  3531. ctxt->eflags |= EFLG_CF;
  3532. break;
  3533. case 0xfa: /* cli */
  3534. if (emulator_bad_iopl(ctxt)) {
  3535. rc = emulate_gp(ctxt, 0);
  3536. goto done;
  3537. } else
  3538. ctxt->eflags &= ~X86_EFLAGS_IF;
  3539. break;
  3540. case 0xfb: /* sti */
  3541. if (emulator_bad_iopl(ctxt)) {
  3542. rc = emulate_gp(ctxt, 0);
  3543. goto done;
  3544. } else {
  3545. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  3546. ctxt->eflags |= X86_EFLAGS_IF;
  3547. }
  3548. break;
  3549. case 0xfc: /* cld */
  3550. ctxt->eflags &= ~EFLG_DF;
  3551. break;
  3552. case 0xfd: /* std */
  3553. ctxt->eflags |= EFLG_DF;
  3554. break;
  3555. case 0xfe: /* Grp4 */
  3556. rc = em_grp45(ctxt);
  3557. break;
  3558. case 0xff: /* Grp5 */
  3559. rc = em_grp45(ctxt);
  3560. break;
  3561. default:
  3562. goto cannot_emulate;
  3563. }
  3564. if (rc != X86EMUL_CONTINUE)
  3565. goto done;
  3566. writeback:
  3567. rc = writeback(ctxt);
  3568. if (rc != X86EMUL_CONTINUE)
  3569. goto done;
  3570. /*
  3571. * restore dst type in case the decoding will be reused
  3572. * (happens for string instruction )
  3573. */
  3574. c->dst.type = saved_dst_type;
  3575. if ((c->d & SrcMask) == SrcSI)
  3576. string_addr_inc(ctxt, seg_override(ctxt, c),
  3577. VCPU_REGS_RSI, &c->src);
  3578. if ((c->d & DstMask) == DstDI)
  3579. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3580. &c->dst);
  3581. if (c->rep_prefix && (c->d & String)) {
  3582. struct read_cache *r = &ctxt->decode.io_read;
  3583. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3584. if (!string_insn_completed(ctxt)) {
  3585. /*
  3586. * Re-enter guest when pio read ahead buffer is empty
  3587. * or, if it is not used, after each 1024 iteration.
  3588. */
  3589. if ((r->end != 0 || c->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3590. (r->end == 0 || r->end != r->pos)) {
  3591. /*
  3592. * Reset read cache. Usually happens before
  3593. * decode, but since instruction is restarted
  3594. * we have to do it here.
  3595. */
  3596. ctxt->decode.mem_read.end = 0;
  3597. return EMULATION_RESTART;
  3598. }
  3599. goto done; /* skip rip writeback */
  3600. }
  3601. }
  3602. ctxt->eip = c->eip;
  3603. done:
  3604. if (rc == X86EMUL_PROPAGATE_FAULT)
  3605. ctxt->have_exception = true;
  3606. if (rc == X86EMUL_INTERCEPTED)
  3607. return EMULATION_INTERCEPTED;
  3608. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3609. twobyte_insn:
  3610. switch (c->b) {
  3611. case 0x05: /* syscall */
  3612. rc = emulate_syscall(ctxt);
  3613. break;
  3614. case 0x06:
  3615. rc = em_clts(ctxt);
  3616. break;
  3617. case 0x09: /* wbinvd */
  3618. (ctxt->ops->wbinvd)(ctxt);
  3619. break;
  3620. case 0x08: /* invd */
  3621. case 0x0d: /* GrpP (prefetch) */
  3622. case 0x18: /* Grp16 (prefetch/nop) */
  3623. break;
  3624. case 0x20: /* mov cr, reg */
  3625. c->dst.val = ops->get_cr(ctxt, c->modrm_reg);
  3626. break;
  3627. case 0x21: /* mov from dr to reg */
  3628. ops->get_dr(ctxt, c->modrm_reg, &c->dst.val);
  3629. break;
  3630. case 0x22: /* mov reg, cr */
  3631. if (ops->set_cr(ctxt, c->modrm_reg, c->src.val)) {
  3632. emulate_gp(ctxt, 0);
  3633. rc = X86EMUL_PROPAGATE_FAULT;
  3634. goto done;
  3635. }
  3636. c->dst.type = OP_NONE;
  3637. break;
  3638. case 0x23: /* mov from reg to dr */
  3639. if (ops->set_dr(ctxt, c->modrm_reg, c->src.val &
  3640. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3641. ~0ULL : ~0U)) < 0) {
  3642. /* #UD condition is already handled by the code above */
  3643. emulate_gp(ctxt, 0);
  3644. rc = X86EMUL_PROPAGATE_FAULT;
  3645. goto done;
  3646. }
  3647. c->dst.type = OP_NONE; /* no writeback */
  3648. break;
  3649. case 0x30:
  3650. /* wrmsr */
  3651. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  3652. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  3653. if (ops->set_msr(ctxt, c->regs[VCPU_REGS_RCX], msr_data)) {
  3654. emulate_gp(ctxt, 0);
  3655. rc = X86EMUL_PROPAGATE_FAULT;
  3656. goto done;
  3657. }
  3658. rc = X86EMUL_CONTINUE;
  3659. break;
  3660. case 0x32:
  3661. /* rdmsr */
  3662. if (ops->get_msr(ctxt, c->regs[VCPU_REGS_RCX], &msr_data)) {
  3663. emulate_gp(ctxt, 0);
  3664. rc = X86EMUL_PROPAGATE_FAULT;
  3665. goto done;
  3666. } else {
  3667. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3668. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3669. }
  3670. rc = X86EMUL_CONTINUE;
  3671. break;
  3672. case 0x34: /* sysenter */
  3673. rc = emulate_sysenter(ctxt);
  3674. break;
  3675. case 0x35: /* sysexit */
  3676. rc = emulate_sysexit(ctxt);
  3677. break;
  3678. case 0x40 ... 0x4f: /* cmov */
  3679. c->dst.val = c->dst.orig_val = c->src.val;
  3680. if (!test_cc(c->b, ctxt->eflags))
  3681. c->dst.type = OP_NONE; /* no writeback */
  3682. break;
  3683. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3684. if (test_cc(c->b, ctxt->eflags))
  3685. jmp_rel(c, c->src.val);
  3686. break;
  3687. case 0x90 ... 0x9f: /* setcc r/m8 */
  3688. c->dst.val = test_cc(c->b, ctxt->eflags);
  3689. break;
  3690. case 0xa0: /* push fs */
  3691. rc = emulate_push_sreg(ctxt, VCPU_SREG_FS);
  3692. break;
  3693. case 0xa1: /* pop fs */
  3694. rc = emulate_pop_sreg(ctxt, VCPU_SREG_FS);
  3695. break;
  3696. case 0xa3:
  3697. bt: /* bt */
  3698. c->dst.type = OP_NONE;
  3699. /* only subword offset */
  3700. c->src.val &= (c->dst.bytes << 3) - 1;
  3701. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3702. break;
  3703. case 0xa4: /* shld imm8, r, r/m */
  3704. case 0xa5: /* shld cl, r, r/m */
  3705. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3706. break;
  3707. case 0xa8: /* push gs */
  3708. rc = emulate_push_sreg(ctxt, VCPU_SREG_GS);
  3709. break;
  3710. case 0xa9: /* pop gs */
  3711. rc = emulate_pop_sreg(ctxt, VCPU_SREG_GS);
  3712. break;
  3713. case 0xab:
  3714. bts: /* bts */
  3715. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3716. break;
  3717. case 0xac: /* shrd imm8, r, r/m */
  3718. case 0xad: /* shrd cl, r, r/m */
  3719. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3720. break;
  3721. case 0xae: /* clflush */
  3722. break;
  3723. case 0xb0 ... 0xb1: /* cmpxchg */
  3724. /*
  3725. * Save real source value, then compare EAX against
  3726. * destination.
  3727. */
  3728. c->src.orig_val = c->src.val;
  3729. c->src.val = c->regs[VCPU_REGS_RAX];
  3730. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3731. if (ctxt->eflags & EFLG_ZF) {
  3732. /* Success: write back to memory. */
  3733. c->dst.val = c->src.orig_val;
  3734. } else {
  3735. /* Failure: write the value we saw to EAX. */
  3736. c->dst.type = OP_REG;
  3737. c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3738. }
  3739. break;
  3740. case 0xb2: /* lss */
  3741. rc = emulate_load_segment(ctxt, VCPU_SREG_SS);
  3742. break;
  3743. case 0xb3:
  3744. btr: /* btr */
  3745. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3746. break;
  3747. case 0xb4: /* lfs */
  3748. rc = emulate_load_segment(ctxt, VCPU_SREG_FS);
  3749. break;
  3750. case 0xb5: /* lgs */
  3751. rc = emulate_load_segment(ctxt, VCPU_SREG_GS);
  3752. break;
  3753. case 0xb6 ... 0xb7: /* movzx */
  3754. c->dst.bytes = c->op_bytes;
  3755. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3756. : (u16) c->src.val;
  3757. break;
  3758. case 0xba: /* Grp8 */
  3759. switch (c->modrm_reg & 3) {
  3760. case 0:
  3761. goto bt;
  3762. case 1:
  3763. goto bts;
  3764. case 2:
  3765. goto btr;
  3766. case 3:
  3767. goto btc;
  3768. }
  3769. break;
  3770. case 0xbb:
  3771. btc: /* btc */
  3772. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3773. break;
  3774. case 0xbc: { /* bsf */
  3775. u8 zf;
  3776. __asm__ ("bsf %2, %0; setz %1"
  3777. : "=r"(c->dst.val), "=q"(zf)
  3778. : "r"(c->src.val));
  3779. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3780. if (zf) {
  3781. ctxt->eflags |= X86_EFLAGS_ZF;
  3782. c->dst.type = OP_NONE; /* Disable writeback. */
  3783. }
  3784. break;
  3785. }
  3786. case 0xbd: { /* bsr */
  3787. u8 zf;
  3788. __asm__ ("bsr %2, %0; setz %1"
  3789. : "=r"(c->dst.val), "=q"(zf)
  3790. : "r"(c->src.val));
  3791. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3792. if (zf) {
  3793. ctxt->eflags |= X86_EFLAGS_ZF;
  3794. c->dst.type = OP_NONE; /* Disable writeback. */
  3795. }
  3796. break;
  3797. }
  3798. case 0xbe ... 0xbf: /* movsx */
  3799. c->dst.bytes = c->op_bytes;
  3800. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3801. (s16) c->src.val;
  3802. break;
  3803. case 0xc0 ... 0xc1: /* xadd */
  3804. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  3805. /* Write back the register source. */
  3806. c->src.val = c->dst.orig_val;
  3807. write_register_operand(&c->src);
  3808. break;
  3809. case 0xc3: /* movnti */
  3810. c->dst.bytes = c->op_bytes;
  3811. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3812. (u64) c->src.val;
  3813. break;
  3814. case 0xc7: /* Grp9 (cmpxchg8b) */
  3815. rc = em_grp9(ctxt);
  3816. break;
  3817. default:
  3818. goto cannot_emulate;
  3819. }
  3820. if (rc != X86EMUL_CONTINUE)
  3821. goto done;
  3822. goto writeback;
  3823. cannot_emulate:
  3824. return EMULATION_FAILED;
  3825. }