omap-serial.c 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908
  1. /*
  2. * Driver for OMAP-UART controller.
  3. * Based on drivers/serial/8250.c
  4. *
  5. * Copyright (C) 2010 Texas Instruments.
  6. *
  7. * Authors:
  8. * Govindraj R <govindraj.raja@ti.com>
  9. * Thara Gopinath <thara@ti.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * Note: This driver is made separate from 8250 driver as we cannot
  17. * over load 8250 driver with omap platform specific configuration for
  18. * features like DMA, it makes easier to implement features like DMA and
  19. * hardware flow control and software flow control configuration with
  20. * this driver as required for the omap-platform.
  21. */
  22. #if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  23. #define SUPPORT_SYSRQ
  24. #endif
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/console.h>
  28. #include <linux/serial_reg.h>
  29. #include <linux/delay.h>
  30. #include <linux/slab.h>
  31. #include <linux/tty.h>
  32. #include <linux/tty_flip.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/io.h>
  35. #include <linux/clk.h>
  36. #include <linux/serial_core.h>
  37. #include <linux/irq.h>
  38. #include <linux/pm_runtime.h>
  39. #include <linux/of.h>
  40. #include <linux/gpio.h>
  41. #include <linux/of_gpio.h>
  42. #include <linux/platform_data/serial-omap.h>
  43. #include <dt-bindings/gpio/gpio.h>
  44. #define OMAP_MAX_HSUART_PORTS 6
  45. #define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
  46. #define OMAP_UART_REV_42 0x0402
  47. #define OMAP_UART_REV_46 0x0406
  48. #define OMAP_UART_REV_52 0x0502
  49. #define OMAP_UART_REV_63 0x0603
  50. #define OMAP_UART_TX_WAKEUP_EN BIT(7)
  51. /* Feature flags */
  52. #define OMAP_UART_WER_HAS_TX_WAKEUP BIT(0)
  53. #define UART_ERRATA_i202_MDR1_ACCESS BIT(0)
  54. #define UART_ERRATA_i291_DMA_FORCEIDLE BIT(1)
  55. #define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
  56. /* SCR register bitmasks */
  57. #define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
  58. #define OMAP_UART_SCR_TX_TRIG_GRANU1_MASK (1 << 6)
  59. #define OMAP_UART_SCR_TX_EMPTY (1 << 3)
  60. /* FCR register bitmasks */
  61. #define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
  62. #define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
  63. /* MVR register bitmasks */
  64. #define OMAP_UART_MVR_SCHEME_SHIFT 30
  65. #define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
  66. #define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
  67. #define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
  68. #define OMAP_UART_MVR_MAJ_MASK 0x700
  69. #define OMAP_UART_MVR_MAJ_SHIFT 8
  70. #define OMAP_UART_MVR_MIN_MASK 0x3f
  71. #define OMAP_UART_DMA_CH_FREE -1
  72. #define MSR_SAVE_FLAGS UART_MSR_ANY_DELTA
  73. #define OMAP_MODE13X_SPEED 230400
  74. /* WER = 0x7F
  75. * Enable module level wakeup in WER reg
  76. */
  77. #define OMAP_UART_WER_MOD_WKUP 0X7F
  78. /* Enable XON/XOFF flow control on output */
  79. #define OMAP_UART_SW_TX 0x08
  80. /* Enable XON/XOFF flow control on input */
  81. #define OMAP_UART_SW_RX 0x02
  82. #define OMAP_UART_SW_CLR 0xF0
  83. #define OMAP_UART_TCR_TRIG 0x0F
  84. struct uart_omap_dma {
  85. u8 uart_dma_tx;
  86. u8 uart_dma_rx;
  87. int rx_dma_channel;
  88. int tx_dma_channel;
  89. dma_addr_t rx_buf_dma_phys;
  90. dma_addr_t tx_buf_dma_phys;
  91. unsigned int uart_base;
  92. /*
  93. * Buffer for rx dma.It is not required for tx because the buffer
  94. * comes from port structure.
  95. */
  96. unsigned char *rx_buf;
  97. unsigned int prev_rx_dma_pos;
  98. int tx_buf_size;
  99. int tx_dma_used;
  100. int rx_dma_used;
  101. spinlock_t tx_lock;
  102. spinlock_t rx_lock;
  103. /* timer to poll activity on rx dma */
  104. struct timer_list rx_timer;
  105. unsigned int rx_buf_size;
  106. unsigned int rx_poll_rate;
  107. unsigned int rx_timeout;
  108. };
  109. struct uart_omap_port {
  110. struct uart_port port;
  111. struct uart_omap_dma uart_dma;
  112. struct device *dev;
  113. unsigned char ier;
  114. unsigned char lcr;
  115. unsigned char mcr;
  116. unsigned char fcr;
  117. unsigned char efr;
  118. unsigned char dll;
  119. unsigned char dlh;
  120. unsigned char mdr1;
  121. unsigned char scr;
  122. unsigned char wer;
  123. int use_dma;
  124. /*
  125. * Some bits in registers are cleared on a read, so they must
  126. * be saved whenever the register is read but the bits will not
  127. * be immediately processed.
  128. */
  129. unsigned int lsr_break_flag;
  130. unsigned char msr_saved_flags;
  131. char name[20];
  132. unsigned long port_activity;
  133. int context_loss_cnt;
  134. u32 errata;
  135. u8 wakeups_enabled;
  136. u32 features;
  137. int DTR_gpio;
  138. int DTR_inverted;
  139. int DTR_active;
  140. struct serial_rs485 rs485;
  141. int rts_gpio;
  142. struct pm_qos_request pm_qos_request;
  143. u32 latency;
  144. u32 calc_latency;
  145. struct work_struct qos_work;
  146. bool is_suspending;
  147. };
  148. #define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
  149. static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
  150. /* Forward declaration of functions */
  151. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
  152. static struct workqueue_struct *serial_omap_uart_wq;
  153. static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
  154. {
  155. offset <<= up->port.regshift;
  156. return readw(up->port.membase + offset);
  157. }
  158. static inline void serial_out(struct uart_omap_port *up, int offset, int value)
  159. {
  160. offset <<= up->port.regshift;
  161. writew(value, up->port.membase + offset);
  162. }
  163. static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
  164. {
  165. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
  166. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
  167. UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
  168. serial_out(up, UART_FCR, 0);
  169. }
  170. static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
  171. {
  172. struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
  173. if (!pdata || !pdata->get_context_loss_count)
  174. return -EINVAL;
  175. return pdata->get_context_loss_count(up->dev);
  176. }
  177. static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
  178. {
  179. struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
  180. if (!pdata || !pdata->enable_wakeup)
  181. return;
  182. pdata->enable_wakeup(up->dev, enable);
  183. }
  184. /*
  185. * serial_omap_baud_is_mode16 - check if baud rate is MODE16X
  186. * @port: uart port info
  187. * @baud: baudrate for which mode needs to be determined
  188. *
  189. * Returns true if baud rate is MODE16X and false if MODE13X
  190. * Original table in OMAP TRM named "UART Mode Baud Rates, Divisor Values,
  191. * and Error Rates" determines modes not for all common baud rates.
  192. * E.g. for 1000000 baud rate mode must be 16x, but according to that
  193. * table it's determined as 13x.
  194. */
  195. static bool
  196. serial_omap_baud_is_mode16(struct uart_port *port, unsigned int baud)
  197. {
  198. unsigned int n13 = port->uartclk / (13 * baud);
  199. unsigned int n16 = port->uartclk / (16 * baud);
  200. int baudAbsDiff13 = baud - (port->uartclk / (13 * n13));
  201. int baudAbsDiff16 = baud - (port->uartclk / (16 * n16));
  202. if(baudAbsDiff13 < 0)
  203. baudAbsDiff13 = -baudAbsDiff13;
  204. if(baudAbsDiff16 < 0)
  205. baudAbsDiff16 = -baudAbsDiff16;
  206. return (baudAbsDiff13 > baudAbsDiff16);
  207. }
  208. /*
  209. * serial_omap_get_divisor - calculate divisor value
  210. * @port: uart port info
  211. * @baud: baudrate for which divisor needs to be calculated.
  212. */
  213. static unsigned int
  214. serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
  215. {
  216. unsigned int divisor;
  217. if (!serial_omap_baud_is_mode16(port, baud))
  218. divisor = 13;
  219. else
  220. divisor = 16;
  221. return port->uartclk/(baud * divisor);
  222. }
  223. static void serial_omap_enable_ms(struct uart_port *port)
  224. {
  225. struct uart_omap_port *up = to_uart_omap_port(port);
  226. dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
  227. pm_runtime_get_sync(up->dev);
  228. up->ier |= UART_IER_MSI;
  229. serial_out(up, UART_IER, up->ier);
  230. pm_runtime_mark_last_busy(up->dev);
  231. pm_runtime_put_autosuspend(up->dev);
  232. }
  233. static void serial_omap_stop_tx(struct uart_port *port)
  234. {
  235. struct uart_omap_port *up = to_uart_omap_port(port);
  236. struct circ_buf *xmit = &up->port.state->xmit;
  237. int res;
  238. pm_runtime_get_sync(up->dev);
  239. /* handle rs485 */
  240. if (up->rs485.flags & SER_RS485_ENABLED) {
  241. /* do nothing if current tx not yet completed */
  242. res = serial_in(up, UART_LSR) & UART_LSR_TEMT;
  243. if (!res)
  244. return;
  245. /* if there's no more data to send, turn off rts */
  246. if (uart_circ_empty(xmit)) {
  247. /* if rts not already disabled */
  248. res = (up->rs485.flags & SER_RS485_RTS_AFTER_SEND) ? 1 : 0;
  249. if (gpio_get_value(up->rts_gpio) != res) {
  250. if (up->rs485.delay_rts_after_send > 0) {
  251. mdelay(up->rs485.delay_rts_after_send);
  252. }
  253. gpio_set_value(up->rts_gpio, res);
  254. }
  255. }
  256. }
  257. if (up->ier & UART_IER_THRI) {
  258. up->ier &= ~UART_IER_THRI;
  259. serial_out(up, UART_IER, up->ier);
  260. }
  261. if ((up->rs485.flags & SER_RS485_ENABLED) &&
  262. !(up->rs485.flags & SER_RS485_RX_DURING_TX)) {
  263. up->ier = UART_IER_RLSI | UART_IER_RDI;
  264. serial_out(up, UART_IER, up->ier);
  265. }
  266. pm_runtime_mark_last_busy(up->dev);
  267. pm_runtime_put_autosuspend(up->dev);
  268. }
  269. static void serial_omap_stop_rx(struct uart_port *port)
  270. {
  271. struct uart_omap_port *up = to_uart_omap_port(port);
  272. pm_runtime_get_sync(up->dev);
  273. up->ier &= ~UART_IER_RLSI;
  274. up->port.read_status_mask &= ~UART_LSR_DR;
  275. serial_out(up, UART_IER, up->ier);
  276. pm_runtime_mark_last_busy(up->dev);
  277. pm_runtime_put_autosuspend(up->dev);
  278. }
  279. static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
  280. {
  281. struct circ_buf *xmit = &up->port.state->xmit;
  282. int count;
  283. if (up->port.x_char) {
  284. serial_out(up, UART_TX, up->port.x_char);
  285. up->port.icount.tx++;
  286. up->port.x_char = 0;
  287. return;
  288. }
  289. if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
  290. serial_omap_stop_tx(&up->port);
  291. return;
  292. }
  293. count = up->port.fifosize -
  294. (serial_in(up, UART_OMAP_TXFIFO_LVL) & 0xFF);
  295. do {
  296. serial_out(up, UART_TX, xmit->buf[xmit->tail]);
  297. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  298. up->port.icount.tx++;
  299. if (uart_circ_empty(xmit))
  300. break;
  301. } while (--count > 0);
  302. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) {
  303. spin_unlock(&up->port.lock);
  304. uart_write_wakeup(&up->port);
  305. spin_lock(&up->port.lock);
  306. }
  307. if (uart_circ_empty(xmit))
  308. serial_omap_stop_tx(&up->port);
  309. }
  310. static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
  311. {
  312. if (!(up->ier & UART_IER_THRI)) {
  313. up->ier |= UART_IER_THRI;
  314. serial_out(up, UART_IER, up->ier);
  315. }
  316. }
  317. static void serial_omap_start_tx(struct uart_port *port)
  318. {
  319. struct uart_omap_port *up = to_uart_omap_port(port);
  320. int res;
  321. pm_runtime_get_sync(up->dev);
  322. /* handle rs485 */
  323. if (up->rs485.flags & SER_RS485_ENABLED) {
  324. /* if rts not already enabled */
  325. res = (up->rs485.flags & SER_RS485_RTS_ON_SEND) ? 1 : 0;
  326. if (gpio_get_value(up->rts_gpio) != res) {
  327. gpio_set_value(up->rts_gpio, res);
  328. if (up->rs485.delay_rts_before_send > 0) {
  329. mdelay(up->rs485.delay_rts_before_send);
  330. }
  331. }
  332. }
  333. if ((up->rs485.flags & SER_RS485_ENABLED) &&
  334. !(up->rs485.flags & SER_RS485_RX_DURING_TX))
  335. serial_omap_stop_rx(port);
  336. serial_omap_enable_ier_thri(up);
  337. pm_runtime_mark_last_busy(up->dev);
  338. pm_runtime_put_autosuspend(up->dev);
  339. }
  340. static void serial_omap_throttle(struct uart_port *port)
  341. {
  342. struct uart_omap_port *up = to_uart_omap_port(port);
  343. unsigned long flags;
  344. pm_runtime_get_sync(up->dev);
  345. spin_lock_irqsave(&up->port.lock, flags);
  346. up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
  347. serial_out(up, UART_IER, up->ier);
  348. spin_unlock_irqrestore(&up->port.lock, flags);
  349. pm_runtime_mark_last_busy(up->dev);
  350. pm_runtime_put_autosuspend(up->dev);
  351. }
  352. static void serial_omap_unthrottle(struct uart_port *port)
  353. {
  354. struct uart_omap_port *up = to_uart_omap_port(port);
  355. unsigned long flags;
  356. pm_runtime_get_sync(up->dev);
  357. spin_lock_irqsave(&up->port.lock, flags);
  358. up->ier |= UART_IER_RLSI | UART_IER_RDI;
  359. serial_out(up, UART_IER, up->ier);
  360. spin_unlock_irqrestore(&up->port.lock, flags);
  361. pm_runtime_mark_last_busy(up->dev);
  362. pm_runtime_put_autosuspend(up->dev);
  363. }
  364. static unsigned int check_modem_status(struct uart_omap_port *up)
  365. {
  366. unsigned int status;
  367. status = serial_in(up, UART_MSR);
  368. status |= up->msr_saved_flags;
  369. up->msr_saved_flags = 0;
  370. if ((status & UART_MSR_ANY_DELTA) == 0)
  371. return status;
  372. if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
  373. up->port.state != NULL) {
  374. if (status & UART_MSR_TERI)
  375. up->port.icount.rng++;
  376. if (status & UART_MSR_DDSR)
  377. up->port.icount.dsr++;
  378. if (status & UART_MSR_DDCD)
  379. uart_handle_dcd_change
  380. (&up->port, status & UART_MSR_DCD);
  381. if (status & UART_MSR_DCTS)
  382. uart_handle_cts_change
  383. (&up->port, status & UART_MSR_CTS);
  384. wake_up_interruptible(&up->port.state->port.delta_msr_wait);
  385. }
  386. return status;
  387. }
  388. static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
  389. {
  390. unsigned int flag;
  391. unsigned char ch = 0;
  392. if (likely(lsr & UART_LSR_DR))
  393. ch = serial_in(up, UART_RX);
  394. up->port.icount.rx++;
  395. flag = TTY_NORMAL;
  396. if (lsr & UART_LSR_BI) {
  397. flag = TTY_BREAK;
  398. lsr &= ~(UART_LSR_FE | UART_LSR_PE);
  399. up->port.icount.brk++;
  400. /*
  401. * We do the SysRQ and SAK checking
  402. * here because otherwise the break
  403. * may get masked by ignore_status_mask
  404. * or read_status_mask.
  405. */
  406. if (uart_handle_break(&up->port))
  407. return;
  408. }
  409. if (lsr & UART_LSR_PE) {
  410. flag = TTY_PARITY;
  411. up->port.icount.parity++;
  412. }
  413. if (lsr & UART_LSR_FE) {
  414. flag = TTY_FRAME;
  415. up->port.icount.frame++;
  416. }
  417. if (lsr & UART_LSR_OE)
  418. up->port.icount.overrun++;
  419. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  420. if (up->port.line == up->port.cons->index) {
  421. /* Recover the break flag from console xmit */
  422. lsr |= up->lsr_break_flag;
  423. }
  424. #endif
  425. uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
  426. }
  427. static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
  428. {
  429. unsigned char ch = 0;
  430. unsigned int flag;
  431. if (!(lsr & UART_LSR_DR))
  432. return;
  433. ch = serial_in(up, UART_RX);
  434. flag = TTY_NORMAL;
  435. up->port.icount.rx++;
  436. if (uart_handle_sysrq_char(&up->port, ch))
  437. return;
  438. uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
  439. }
  440. /**
  441. * serial_omap_irq() - This handles the interrupt from one port
  442. * @irq: uart port irq number
  443. * @dev_id: uart port info
  444. */
  445. static irqreturn_t serial_omap_irq(int irq, void *dev_id)
  446. {
  447. struct uart_omap_port *up = dev_id;
  448. unsigned int iir, lsr;
  449. unsigned int type;
  450. irqreturn_t ret = IRQ_NONE;
  451. int max_count = 256;
  452. spin_lock(&up->port.lock);
  453. pm_runtime_get_sync(up->dev);
  454. do {
  455. iir = serial_in(up, UART_IIR);
  456. if (iir & UART_IIR_NO_INT)
  457. break;
  458. ret = IRQ_HANDLED;
  459. lsr = serial_in(up, UART_LSR);
  460. /* extract IRQ type from IIR register */
  461. type = iir & 0x3e;
  462. switch (type) {
  463. case UART_IIR_MSI:
  464. check_modem_status(up);
  465. break;
  466. case UART_IIR_THRI:
  467. transmit_chars(up, lsr);
  468. break;
  469. case UART_IIR_RX_TIMEOUT:
  470. /* FALLTHROUGH */
  471. case UART_IIR_RDI:
  472. serial_omap_rdi(up, lsr);
  473. break;
  474. case UART_IIR_RLSI:
  475. serial_omap_rlsi(up, lsr);
  476. break;
  477. case UART_IIR_CTS_RTS_DSR:
  478. /* simply try again */
  479. break;
  480. case UART_IIR_XOFF:
  481. /* FALLTHROUGH */
  482. default:
  483. break;
  484. }
  485. } while (!(iir & UART_IIR_NO_INT) && max_count--);
  486. spin_unlock(&up->port.lock);
  487. tty_flip_buffer_push(&up->port.state->port);
  488. pm_runtime_mark_last_busy(up->dev);
  489. pm_runtime_put_autosuspend(up->dev);
  490. up->port_activity = jiffies;
  491. return ret;
  492. }
  493. static unsigned int serial_omap_tx_empty(struct uart_port *port)
  494. {
  495. struct uart_omap_port *up = to_uart_omap_port(port);
  496. unsigned long flags = 0;
  497. unsigned int ret = 0;
  498. pm_runtime_get_sync(up->dev);
  499. dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
  500. spin_lock_irqsave(&up->port.lock, flags);
  501. ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
  502. spin_unlock_irqrestore(&up->port.lock, flags);
  503. pm_runtime_mark_last_busy(up->dev);
  504. pm_runtime_put_autosuspend(up->dev);
  505. return ret;
  506. }
  507. static unsigned int serial_omap_get_mctrl(struct uart_port *port)
  508. {
  509. struct uart_omap_port *up = to_uart_omap_port(port);
  510. unsigned int status;
  511. unsigned int ret = 0;
  512. pm_runtime_get_sync(up->dev);
  513. status = check_modem_status(up);
  514. pm_runtime_mark_last_busy(up->dev);
  515. pm_runtime_put_autosuspend(up->dev);
  516. dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
  517. if (status & UART_MSR_DCD)
  518. ret |= TIOCM_CAR;
  519. if (status & UART_MSR_RI)
  520. ret |= TIOCM_RNG;
  521. if (status & UART_MSR_DSR)
  522. ret |= TIOCM_DSR;
  523. if (status & UART_MSR_CTS)
  524. ret |= TIOCM_CTS;
  525. return ret;
  526. }
  527. static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
  528. {
  529. struct uart_omap_port *up = to_uart_omap_port(port);
  530. unsigned char mcr = 0, old_mcr;
  531. dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
  532. if (mctrl & TIOCM_RTS)
  533. mcr |= UART_MCR_RTS;
  534. if (mctrl & TIOCM_DTR)
  535. mcr |= UART_MCR_DTR;
  536. if (mctrl & TIOCM_OUT1)
  537. mcr |= UART_MCR_OUT1;
  538. if (mctrl & TIOCM_OUT2)
  539. mcr |= UART_MCR_OUT2;
  540. if (mctrl & TIOCM_LOOP)
  541. mcr |= UART_MCR_LOOP;
  542. pm_runtime_get_sync(up->dev);
  543. old_mcr = serial_in(up, UART_MCR);
  544. old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
  545. UART_MCR_DTR | UART_MCR_RTS);
  546. up->mcr = old_mcr | mcr;
  547. serial_out(up, UART_MCR, up->mcr);
  548. pm_runtime_mark_last_busy(up->dev);
  549. pm_runtime_put_autosuspend(up->dev);
  550. if (gpio_is_valid(up->DTR_gpio) &&
  551. !!(mctrl & TIOCM_DTR) != up->DTR_active) {
  552. up->DTR_active = !up->DTR_active;
  553. if (gpio_cansleep(up->DTR_gpio))
  554. schedule_work(&up->qos_work);
  555. else
  556. gpio_set_value(up->DTR_gpio,
  557. up->DTR_active != up->DTR_inverted);
  558. }
  559. }
  560. static void serial_omap_break_ctl(struct uart_port *port, int break_state)
  561. {
  562. struct uart_omap_port *up = to_uart_omap_port(port);
  563. unsigned long flags = 0;
  564. dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
  565. pm_runtime_get_sync(up->dev);
  566. spin_lock_irqsave(&up->port.lock, flags);
  567. if (break_state == -1)
  568. up->lcr |= UART_LCR_SBC;
  569. else
  570. up->lcr &= ~UART_LCR_SBC;
  571. serial_out(up, UART_LCR, up->lcr);
  572. spin_unlock_irqrestore(&up->port.lock, flags);
  573. pm_runtime_mark_last_busy(up->dev);
  574. pm_runtime_put_autosuspend(up->dev);
  575. }
  576. static int serial_omap_startup(struct uart_port *port)
  577. {
  578. struct uart_omap_port *up = to_uart_omap_port(port);
  579. unsigned long flags = 0;
  580. int retval;
  581. /*
  582. * Allocate the IRQ
  583. */
  584. retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
  585. up->name, up);
  586. if (retval)
  587. return retval;
  588. dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
  589. pm_runtime_get_sync(up->dev);
  590. /*
  591. * Clear the FIFO buffers and disable them.
  592. * (they will be reenabled in set_termios())
  593. */
  594. serial_omap_clear_fifos(up);
  595. /* For Hardware flow control */
  596. serial_out(up, UART_MCR, UART_MCR_RTS);
  597. /*
  598. * Clear the interrupt registers.
  599. */
  600. (void) serial_in(up, UART_LSR);
  601. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  602. (void) serial_in(up, UART_RX);
  603. (void) serial_in(up, UART_IIR);
  604. (void) serial_in(up, UART_MSR);
  605. /*
  606. * Now, initialize the UART
  607. */
  608. serial_out(up, UART_LCR, UART_LCR_WLEN8);
  609. spin_lock_irqsave(&up->port.lock, flags);
  610. /*
  611. * Most PC uarts need OUT2 raised to enable interrupts.
  612. */
  613. up->port.mctrl |= TIOCM_OUT2;
  614. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  615. spin_unlock_irqrestore(&up->port.lock, flags);
  616. up->msr_saved_flags = 0;
  617. /*
  618. * Finally, enable interrupts. Note: Modem status interrupts
  619. * are set via set_termios(), which will be occurring imminently
  620. * anyway, so we don't enable them here.
  621. */
  622. up->ier = UART_IER_RLSI | UART_IER_RDI;
  623. serial_out(up, UART_IER, up->ier);
  624. /* Enable module level wake up */
  625. up->wer = OMAP_UART_WER_MOD_WKUP;
  626. if (up->features & OMAP_UART_WER_HAS_TX_WAKEUP)
  627. up->wer |= OMAP_UART_TX_WAKEUP_EN;
  628. serial_out(up, UART_OMAP_WER, up->wer);
  629. pm_runtime_mark_last_busy(up->dev);
  630. pm_runtime_put_autosuspend(up->dev);
  631. up->port_activity = jiffies;
  632. return 0;
  633. }
  634. static void serial_omap_shutdown(struct uart_port *port)
  635. {
  636. struct uart_omap_port *up = to_uart_omap_port(port);
  637. unsigned long flags = 0;
  638. dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
  639. pm_runtime_get_sync(up->dev);
  640. /*
  641. * Disable interrupts from this port
  642. */
  643. up->ier = 0;
  644. serial_out(up, UART_IER, 0);
  645. spin_lock_irqsave(&up->port.lock, flags);
  646. up->port.mctrl &= ~TIOCM_OUT2;
  647. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  648. spin_unlock_irqrestore(&up->port.lock, flags);
  649. /*
  650. * Disable break condition and FIFOs
  651. */
  652. serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
  653. serial_omap_clear_fifos(up);
  654. /*
  655. * Read data port to reset things, and then free the irq
  656. */
  657. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  658. (void) serial_in(up, UART_RX);
  659. pm_runtime_mark_last_busy(up->dev);
  660. pm_runtime_put_autosuspend(up->dev);
  661. free_irq(up->port.irq, up);
  662. }
  663. static void serial_omap_uart_qos_work(struct work_struct *work)
  664. {
  665. struct uart_omap_port *up = container_of(work, struct uart_omap_port,
  666. qos_work);
  667. pm_qos_update_request(&up->pm_qos_request, up->latency);
  668. if (gpio_is_valid(up->DTR_gpio))
  669. gpio_set_value_cansleep(up->DTR_gpio,
  670. up->DTR_active != up->DTR_inverted);
  671. }
  672. static void
  673. serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
  674. struct ktermios *old)
  675. {
  676. struct uart_omap_port *up = to_uart_omap_port(port);
  677. unsigned char cval = 0;
  678. unsigned long flags = 0;
  679. unsigned int baud, quot;
  680. switch (termios->c_cflag & CSIZE) {
  681. case CS5:
  682. cval = UART_LCR_WLEN5;
  683. break;
  684. case CS6:
  685. cval = UART_LCR_WLEN6;
  686. break;
  687. case CS7:
  688. cval = UART_LCR_WLEN7;
  689. break;
  690. default:
  691. case CS8:
  692. cval = UART_LCR_WLEN8;
  693. break;
  694. }
  695. if (termios->c_cflag & CSTOPB)
  696. cval |= UART_LCR_STOP;
  697. if (termios->c_cflag & PARENB)
  698. cval |= UART_LCR_PARITY;
  699. if (!(termios->c_cflag & PARODD))
  700. cval |= UART_LCR_EPAR;
  701. if (termios->c_cflag & CMSPAR)
  702. cval |= UART_LCR_SPAR;
  703. /*
  704. * Ask the core to calculate the divisor for us.
  705. */
  706. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
  707. quot = serial_omap_get_divisor(port, baud);
  708. /* calculate wakeup latency constraint */
  709. up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
  710. up->latency = up->calc_latency;
  711. schedule_work(&up->qos_work);
  712. up->dll = quot & 0xff;
  713. up->dlh = quot >> 8;
  714. up->mdr1 = UART_OMAP_MDR1_DISABLE;
  715. up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
  716. UART_FCR_ENABLE_FIFO;
  717. /*
  718. * Ok, we're now changing the port state. Do it with
  719. * interrupts disabled.
  720. */
  721. pm_runtime_get_sync(up->dev);
  722. spin_lock_irqsave(&up->port.lock, flags);
  723. /*
  724. * Update the per-port timeout.
  725. */
  726. uart_update_timeout(port, termios->c_cflag, baud);
  727. up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
  728. if (termios->c_iflag & INPCK)
  729. up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
  730. if (termios->c_iflag & (BRKINT | PARMRK))
  731. up->port.read_status_mask |= UART_LSR_BI;
  732. /*
  733. * Characters to ignore
  734. */
  735. up->port.ignore_status_mask = 0;
  736. if (termios->c_iflag & IGNPAR)
  737. up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
  738. if (termios->c_iflag & IGNBRK) {
  739. up->port.ignore_status_mask |= UART_LSR_BI;
  740. /*
  741. * If we're ignoring parity and break indicators,
  742. * ignore overruns too (for real raw support).
  743. */
  744. if (termios->c_iflag & IGNPAR)
  745. up->port.ignore_status_mask |= UART_LSR_OE;
  746. }
  747. /*
  748. * ignore all characters if CREAD is not set
  749. */
  750. if ((termios->c_cflag & CREAD) == 0)
  751. up->port.ignore_status_mask |= UART_LSR_DR;
  752. /*
  753. * Modem status interrupts
  754. */
  755. up->ier &= ~UART_IER_MSI;
  756. if (UART_ENABLE_MS(&up->port, termios->c_cflag))
  757. up->ier |= UART_IER_MSI;
  758. serial_out(up, UART_IER, up->ier);
  759. serial_out(up, UART_LCR, cval); /* reset DLAB */
  760. up->lcr = cval;
  761. up->scr = 0;
  762. /* FIFOs and DMA Settings */
  763. /* FCR can be changed only when the
  764. * baud clock is not running
  765. * DLL_REG and DLH_REG set to 0.
  766. */
  767. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  768. serial_out(up, UART_DLL, 0);
  769. serial_out(up, UART_DLM, 0);
  770. serial_out(up, UART_LCR, 0);
  771. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  772. up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
  773. up->efr &= ~UART_EFR_SCD;
  774. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  775. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  776. up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
  777. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  778. /* FIFO ENABLE, DMA MODE */
  779. up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
  780. /*
  781. * NOTE: Setting OMAP_UART_SCR_RX_TRIG_GRANU1_MASK
  782. * sets Enables the granularity of 1 for TRIGGER RX
  783. * level. Along with setting RX FIFO trigger level
  784. * to 1 (as noted below, 16 characters) and TLR[3:0]
  785. * to zero this will result RX FIFO threshold level
  786. * to 1 character, instead of 16 as noted in comment
  787. * below.
  788. */
  789. /* Set receive FIFO threshold to 16 characters and
  790. * transmit FIFO threshold to 16 spaces
  791. */
  792. up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
  793. up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
  794. up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
  795. UART_FCR_ENABLE_FIFO;
  796. serial_out(up, UART_FCR, up->fcr);
  797. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  798. serial_out(up, UART_OMAP_SCR, up->scr);
  799. /* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
  800. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  801. serial_out(up, UART_MCR, up->mcr);
  802. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  803. serial_out(up, UART_EFR, up->efr);
  804. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  805. /* Protocol, Baud Rate, and Interrupt Settings */
  806. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  807. serial_omap_mdr1_errataset(up, up->mdr1);
  808. else
  809. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  810. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  811. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  812. serial_out(up, UART_LCR, 0);
  813. serial_out(up, UART_IER, 0);
  814. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  815. serial_out(up, UART_DLL, up->dll); /* LS of divisor */
  816. serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
  817. serial_out(up, UART_LCR, 0);
  818. serial_out(up, UART_IER, up->ier);
  819. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  820. serial_out(up, UART_EFR, up->efr);
  821. serial_out(up, UART_LCR, cval);
  822. if (!serial_omap_baud_is_mode16(port, baud))
  823. up->mdr1 = UART_OMAP_MDR1_13X_MODE;
  824. else
  825. up->mdr1 = UART_OMAP_MDR1_16X_MODE;
  826. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  827. serial_omap_mdr1_errataset(up, up->mdr1);
  828. else
  829. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  830. /* Configure flow control */
  831. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  832. /* XON1/XOFF1 accessible mode B, TCRTLR=0, ECB=0 */
  833. serial_out(up, UART_XON1, termios->c_cc[VSTART]);
  834. serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
  835. /* Enable access to TCR/TLR */
  836. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  837. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  838. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  839. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
  840. if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
  841. /* Enable AUTORTS and AUTOCTS */
  842. up->efr |= UART_EFR_CTS | UART_EFR_RTS;
  843. /* Ensure MCR RTS is asserted */
  844. up->mcr |= UART_MCR_RTS;
  845. } else {
  846. /* Disable AUTORTS and AUTOCTS */
  847. up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
  848. }
  849. if (up->port.flags & UPF_SOFT_FLOW) {
  850. /* clear SW control mode bits */
  851. up->efr &= OMAP_UART_SW_CLR;
  852. /*
  853. * IXON Flag:
  854. * Enable XON/XOFF flow control on input.
  855. * Receiver compares XON1, XOFF1.
  856. */
  857. if (termios->c_iflag & IXON)
  858. up->efr |= OMAP_UART_SW_RX;
  859. /*
  860. * IXOFF Flag:
  861. * Enable XON/XOFF flow control on output.
  862. * Transmit XON1, XOFF1
  863. */
  864. if (termios->c_iflag & IXOFF)
  865. up->efr |= OMAP_UART_SW_TX;
  866. /*
  867. * IXANY Flag:
  868. * Enable any character to restart output.
  869. * Operation resumes after receiving any
  870. * character after recognition of the XOFF character
  871. */
  872. if (termios->c_iflag & IXANY)
  873. up->mcr |= UART_MCR_XONANY;
  874. else
  875. up->mcr &= ~UART_MCR_XONANY;
  876. }
  877. serial_out(up, UART_MCR, up->mcr);
  878. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  879. serial_out(up, UART_EFR, up->efr);
  880. serial_out(up, UART_LCR, up->lcr);
  881. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  882. spin_unlock_irqrestore(&up->port.lock, flags);
  883. pm_runtime_mark_last_busy(up->dev);
  884. pm_runtime_put_autosuspend(up->dev);
  885. dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
  886. }
  887. static int serial_omap_set_wake(struct uart_port *port, unsigned int state)
  888. {
  889. struct uart_omap_port *up = to_uart_omap_port(port);
  890. serial_omap_enable_wakeup(up, state);
  891. return 0;
  892. }
  893. static void
  894. serial_omap_pm(struct uart_port *port, unsigned int state,
  895. unsigned int oldstate)
  896. {
  897. struct uart_omap_port *up = to_uart_omap_port(port);
  898. unsigned char efr;
  899. dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
  900. pm_runtime_get_sync(up->dev);
  901. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  902. efr = serial_in(up, UART_EFR);
  903. serial_out(up, UART_EFR, efr | UART_EFR_ECB);
  904. serial_out(up, UART_LCR, 0);
  905. serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
  906. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  907. serial_out(up, UART_EFR, efr);
  908. serial_out(up, UART_LCR, 0);
  909. if (!device_may_wakeup(up->dev)) {
  910. if (!state)
  911. pm_runtime_forbid(up->dev);
  912. else
  913. pm_runtime_allow(up->dev);
  914. }
  915. pm_runtime_mark_last_busy(up->dev);
  916. pm_runtime_put_autosuspend(up->dev);
  917. }
  918. static void serial_omap_release_port(struct uart_port *port)
  919. {
  920. dev_dbg(port->dev, "serial_omap_release_port+\n");
  921. }
  922. static int serial_omap_request_port(struct uart_port *port)
  923. {
  924. dev_dbg(port->dev, "serial_omap_request_port+\n");
  925. return 0;
  926. }
  927. static void serial_omap_config_port(struct uart_port *port, int flags)
  928. {
  929. struct uart_omap_port *up = to_uart_omap_port(port);
  930. dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
  931. up->port.line);
  932. up->port.type = PORT_OMAP;
  933. up->port.flags |= UPF_SOFT_FLOW | UPF_HARD_FLOW;
  934. }
  935. static int
  936. serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
  937. {
  938. /* we don't want the core code to modify any port params */
  939. dev_dbg(port->dev, "serial_omap_verify_port+\n");
  940. return -EINVAL;
  941. }
  942. static const char *
  943. serial_omap_type(struct uart_port *port)
  944. {
  945. struct uart_omap_port *up = to_uart_omap_port(port);
  946. dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
  947. return up->name;
  948. }
  949. #define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
  950. static inline void wait_for_xmitr(struct uart_omap_port *up)
  951. {
  952. unsigned int status, tmout = 10000;
  953. /* Wait up to 10ms for the character(s) to be sent. */
  954. do {
  955. status = serial_in(up, UART_LSR);
  956. if (status & UART_LSR_BI)
  957. up->lsr_break_flag = UART_LSR_BI;
  958. if (--tmout == 0)
  959. break;
  960. udelay(1);
  961. } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
  962. /* Wait up to 1s for flow control if necessary */
  963. if (up->port.flags & UPF_CONS_FLOW) {
  964. tmout = 1000000;
  965. for (tmout = 1000000; tmout; tmout--) {
  966. unsigned int msr = serial_in(up, UART_MSR);
  967. up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
  968. if (msr & UART_MSR_CTS)
  969. break;
  970. udelay(1);
  971. }
  972. }
  973. }
  974. #ifdef CONFIG_CONSOLE_POLL
  975. static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
  976. {
  977. struct uart_omap_port *up = to_uart_omap_port(port);
  978. pm_runtime_get_sync(up->dev);
  979. wait_for_xmitr(up);
  980. serial_out(up, UART_TX, ch);
  981. pm_runtime_mark_last_busy(up->dev);
  982. pm_runtime_put_autosuspend(up->dev);
  983. }
  984. static int serial_omap_poll_get_char(struct uart_port *port)
  985. {
  986. struct uart_omap_port *up = to_uart_omap_port(port);
  987. unsigned int status;
  988. pm_runtime_get_sync(up->dev);
  989. status = serial_in(up, UART_LSR);
  990. if (!(status & UART_LSR_DR)) {
  991. status = NO_POLL_CHAR;
  992. goto out;
  993. }
  994. status = serial_in(up, UART_RX);
  995. out:
  996. pm_runtime_mark_last_busy(up->dev);
  997. pm_runtime_put_autosuspend(up->dev);
  998. return status;
  999. }
  1000. #endif /* CONFIG_CONSOLE_POLL */
  1001. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  1002. static struct uart_omap_port *serial_omap_console_ports[OMAP_MAX_HSUART_PORTS];
  1003. static struct uart_driver serial_omap_reg;
  1004. static void serial_omap_console_putchar(struct uart_port *port, int ch)
  1005. {
  1006. struct uart_omap_port *up = to_uart_omap_port(port);
  1007. wait_for_xmitr(up);
  1008. serial_out(up, UART_TX, ch);
  1009. }
  1010. static void
  1011. serial_omap_console_write(struct console *co, const char *s,
  1012. unsigned int count)
  1013. {
  1014. struct uart_omap_port *up = serial_omap_console_ports[co->index];
  1015. unsigned long flags;
  1016. unsigned int ier;
  1017. int locked = 1;
  1018. pm_runtime_get_sync(up->dev);
  1019. local_irq_save(flags);
  1020. if (up->port.sysrq)
  1021. locked = 0;
  1022. else if (oops_in_progress)
  1023. locked = spin_trylock(&up->port.lock);
  1024. else
  1025. spin_lock(&up->port.lock);
  1026. /*
  1027. * First save the IER then disable the interrupts
  1028. */
  1029. ier = serial_in(up, UART_IER);
  1030. serial_out(up, UART_IER, 0);
  1031. uart_console_write(&up->port, s, count, serial_omap_console_putchar);
  1032. /*
  1033. * Finally, wait for transmitter to become empty
  1034. * and restore the IER
  1035. */
  1036. wait_for_xmitr(up);
  1037. serial_out(up, UART_IER, ier);
  1038. /*
  1039. * The receive handling will happen properly because the
  1040. * receive ready bit will still be set; it is not cleared
  1041. * on read. However, modem control will not, we must
  1042. * call it if we have saved something in the saved flags
  1043. * while processing with interrupts off.
  1044. */
  1045. if (up->msr_saved_flags)
  1046. check_modem_status(up);
  1047. pm_runtime_mark_last_busy(up->dev);
  1048. pm_runtime_put_autosuspend(up->dev);
  1049. if (locked)
  1050. spin_unlock(&up->port.lock);
  1051. local_irq_restore(flags);
  1052. }
  1053. static int __init
  1054. serial_omap_console_setup(struct console *co, char *options)
  1055. {
  1056. struct uart_omap_port *up;
  1057. int baud = 115200;
  1058. int bits = 8;
  1059. int parity = 'n';
  1060. int flow = 'n';
  1061. if (serial_omap_console_ports[co->index] == NULL)
  1062. return -ENODEV;
  1063. up = serial_omap_console_ports[co->index];
  1064. if (options)
  1065. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1066. return uart_set_options(&up->port, co, baud, parity, bits, flow);
  1067. }
  1068. static struct console serial_omap_console = {
  1069. .name = OMAP_SERIAL_NAME,
  1070. .write = serial_omap_console_write,
  1071. .device = uart_console_device,
  1072. .setup = serial_omap_console_setup,
  1073. .flags = CON_PRINTBUFFER,
  1074. .index = -1,
  1075. .data = &serial_omap_reg,
  1076. };
  1077. static void serial_omap_add_console_port(struct uart_omap_port *up)
  1078. {
  1079. serial_omap_console_ports[up->port.line] = up;
  1080. }
  1081. #define OMAP_CONSOLE (&serial_omap_console)
  1082. #else
  1083. #define OMAP_CONSOLE NULL
  1084. static inline void serial_omap_add_console_port(struct uart_omap_port *up)
  1085. {}
  1086. #endif
  1087. /* Enable or disable the rs485 support */
  1088. static void
  1089. serial_omap_config_rs485(struct uart_port *port, struct serial_rs485 *rs485conf)
  1090. {
  1091. struct uart_omap_port *up = to_uart_omap_port(port);
  1092. unsigned long flags;
  1093. unsigned int mode;
  1094. int val;
  1095. pm_runtime_get_sync(up->dev);
  1096. spin_lock_irqsave(&up->port.lock, flags);
  1097. /* Disable interrupts from this port */
  1098. mode = up->ier;
  1099. up->ier = 0;
  1100. serial_out(up, UART_IER, 0);
  1101. /* store new config */
  1102. up->rs485 = *rs485conf;
  1103. /*
  1104. * Just as a precaution, only allow rs485
  1105. * to be enabled if the gpio pin is valid
  1106. */
  1107. if (gpio_is_valid(up->rts_gpio)) {
  1108. /* enable / disable rts */
  1109. val = (up->rs485.flags & SER_RS485_ENABLED) ?
  1110. SER_RS485_RTS_AFTER_SEND : SER_RS485_RTS_ON_SEND;
  1111. val = (up->rs485.flags & val) ? 1 : 0;
  1112. gpio_set_value(up->rts_gpio, val);
  1113. } else
  1114. up->rs485.flags &= ~SER_RS485_ENABLED;
  1115. /* Enable interrupts */
  1116. up->ier = mode;
  1117. serial_out(up, UART_IER, up->ier);
  1118. spin_unlock_irqrestore(&up->port.lock, flags);
  1119. pm_runtime_mark_last_busy(up->dev);
  1120. pm_runtime_put_autosuspend(up->dev);
  1121. }
  1122. static int
  1123. serial_omap_ioctl(struct uart_port *port, unsigned int cmd, unsigned long arg)
  1124. {
  1125. struct serial_rs485 rs485conf;
  1126. switch (cmd) {
  1127. case TIOCSRS485:
  1128. if (copy_from_user(&rs485conf, (struct serial_rs485 *) arg,
  1129. sizeof(rs485conf)))
  1130. return -EFAULT;
  1131. serial_omap_config_rs485(port, &rs485conf);
  1132. break;
  1133. case TIOCGRS485:
  1134. if (copy_to_user((struct serial_rs485 *) arg,
  1135. &(to_uart_omap_port(port)->rs485),
  1136. sizeof(rs485conf)))
  1137. return -EFAULT;
  1138. break;
  1139. default:
  1140. return -ENOIOCTLCMD;
  1141. }
  1142. return 0;
  1143. }
  1144. static struct uart_ops serial_omap_pops = {
  1145. .tx_empty = serial_omap_tx_empty,
  1146. .set_mctrl = serial_omap_set_mctrl,
  1147. .get_mctrl = serial_omap_get_mctrl,
  1148. .stop_tx = serial_omap_stop_tx,
  1149. .start_tx = serial_omap_start_tx,
  1150. .throttle = serial_omap_throttle,
  1151. .unthrottle = serial_omap_unthrottle,
  1152. .stop_rx = serial_omap_stop_rx,
  1153. .enable_ms = serial_omap_enable_ms,
  1154. .break_ctl = serial_omap_break_ctl,
  1155. .startup = serial_omap_startup,
  1156. .shutdown = serial_omap_shutdown,
  1157. .set_termios = serial_omap_set_termios,
  1158. .pm = serial_omap_pm,
  1159. .set_wake = serial_omap_set_wake,
  1160. .type = serial_omap_type,
  1161. .release_port = serial_omap_release_port,
  1162. .request_port = serial_omap_request_port,
  1163. .config_port = serial_omap_config_port,
  1164. .verify_port = serial_omap_verify_port,
  1165. .ioctl = serial_omap_ioctl,
  1166. #ifdef CONFIG_CONSOLE_POLL
  1167. .poll_put_char = serial_omap_poll_put_char,
  1168. .poll_get_char = serial_omap_poll_get_char,
  1169. #endif
  1170. };
  1171. static struct uart_driver serial_omap_reg = {
  1172. .owner = THIS_MODULE,
  1173. .driver_name = "OMAP-SERIAL",
  1174. .dev_name = OMAP_SERIAL_NAME,
  1175. .nr = OMAP_MAX_HSUART_PORTS,
  1176. .cons = OMAP_CONSOLE,
  1177. };
  1178. #ifdef CONFIG_PM_SLEEP
  1179. static int serial_omap_prepare(struct device *dev)
  1180. {
  1181. struct uart_omap_port *up = dev_get_drvdata(dev);
  1182. up->is_suspending = true;
  1183. return 0;
  1184. }
  1185. static void serial_omap_complete(struct device *dev)
  1186. {
  1187. struct uart_omap_port *up = dev_get_drvdata(dev);
  1188. up->is_suspending = false;
  1189. }
  1190. static int serial_omap_suspend(struct device *dev)
  1191. {
  1192. struct uart_omap_port *up = dev_get_drvdata(dev);
  1193. uart_suspend_port(&serial_omap_reg, &up->port);
  1194. flush_work(&up->qos_work);
  1195. return 0;
  1196. }
  1197. static int serial_omap_resume(struct device *dev)
  1198. {
  1199. struct uart_omap_port *up = dev_get_drvdata(dev);
  1200. uart_resume_port(&serial_omap_reg, &up->port);
  1201. return 0;
  1202. }
  1203. #else
  1204. #define serial_omap_prepare NULL
  1205. #define serial_omap_complete NULL
  1206. #endif /* CONFIG_PM_SLEEP */
  1207. static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
  1208. {
  1209. u32 mvr, scheme;
  1210. u16 revision, major, minor;
  1211. mvr = readl(up->port.membase + (UART_OMAP_MVER << up->port.regshift));
  1212. /* Check revision register scheme */
  1213. scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
  1214. switch (scheme) {
  1215. case 0: /* Legacy Scheme: OMAP2/3 */
  1216. /* MINOR_REV[0:4], MAJOR_REV[4:7] */
  1217. major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
  1218. OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
  1219. minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
  1220. break;
  1221. case 1:
  1222. /* New Scheme: OMAP4+ */
  1223. /* MINOR_REV[0:5], MAJOR_REV[8:10] */
  1224. major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
  1225. OMAP_UART_MVR_MAJ_SHIFT;
  1226. minor = (mvr & OMAP_UART_MVR_MIN_MASK);
  1227. break;
  1228. default:
  1229. dev_warn(up->dev,
  1230. "Unknown %s revision, defaulting to highest\n",
  1231. up->name);
  1232. /* highest possible revision */
  1233. major = 0xff;
  1234. minor = 0xff;
  1235. }
  1236. /* normalize revision for the driver */
  1237. revision = UART_BUILD_REVISION(major, minor);
  1238. switch (revision) {
  1239. case OMAP_UART_REV_46:
  1240. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1241. UART_ERRATA_i291_DMA_FORCEIDLE);
  1242. break;
  1243. case OMAP_UART_REV_52:
  1244. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1245. UART_ERRATA_i291_DMA_FORCEIDLE);
  1246. up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
  1247. break;
  1248. case OMAP_UART_REV_63:
  1249. up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
  1250. up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
  1251. break;
  1252. default:
  1253. break;
  1254. }
  1255. }
  1256. static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
  1257. {
  1258. struct omap_uart_port_info *omap_up_info;
  1259. omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
  1260. if (!omap_up_info)
  1261. return NULL; /* out of memory */
  1262. of_property_read_u32(dev->of_node, "clock-frequency",
  1263. &omap_up_info->uartclk);
  1264. return omap_up_info;
  1265. }
  1266. static int serial_omap_probe_rs485(struct uart_omap_port *up,
  1267. struct device_node *np)
  1268. {
  1269. struct serial_rs485 *rs485conf = &up->rs485;
  1270. u32 rs485_delay[2];
  1271. enum of_gpio_flags flags;
  1272. int ret;
  1273. rs485conf->flags = 0;
  1274. up->rts_gpio = -EINVAL;
  1275. if (!np)
  1276. return 0;
  1277. if (of_property_read_bool(np, "rs485-rts-active-high"))
  1278. rs485conf->flags |= SER_RS485_RTS_ON_SEND;
  1279. else
  1280. rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
  1281. /* check for tx enable gpio */
  1282. up->rts_gpio = of_get_named_gpio_flags(np, "rts-gpio", 0, &flags);
  1283. if (gpio_is_valid(up->rts_gpio)) {
  1284. ret = gpio_request(up->rts_gpio, "omap-serial");
  1285. if (ret < 0)
  1286. return ret;
  1287. ret = gpio_direction_output(up->rts_gpio,
  1288. flags & SER_RS485_RTS_AFTER_SEND);
  1289. if (ret < 0)
  1290. return ret;
  1291. } else
  1292. up->rts_gpio = -EINVAL;
  1293. if (of_property_read_u32_array(np, "rs485-rts-delay",
  1294. rs485_delay, 2) == 0) {
  1295. rs485conf->delay_rts_before_send = rs485_delay[0];
  1296. rs485conf->delay_rts_after_send = rs485_delay[1];
  1297. }
  1298. if (of_property_read_bool(np, "rs485-rx-during-tx"))
  1299. rs485conf->flags |= SER_RS485_RX_DURING_TX;
  1300. if (of_property_read_bool(np, "linux,rs485-enabled-at-boot-time"))
  1301. rs485conf->flags |= SER_RS485_ENABLED;
  1302. return 0;
  1303. }
  1304. static int serial_omap_probe(struct platform_device *pdev)
  1305. {
  1306. struct uart_omap_port *up;
  1307. struct resource *mem, *irq;
  1308. struct omap_uart_port_info *omap_up_info = dev_get_platdata(&pdev->dev);
  1309. int ret;
  1310. if (pdev->dev.of_node) {
  1311. omap_up_info = of_get_uart_port_info(&pdev->dev);
  1312. pdev->dev.platform_data = omap_up_info;
  1313. }
  1314. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1315. if (!mem) {
  1316. dev_err(&pdev->dev, "no mem resource?\n");
  1317. return -ENODEV;
  1318. }
  1319. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1320. if (!irq) {
  1321. dev_err(&pdev->dev, "no irq resource?\n");
  1322. return -ENODEV;
  1323. }
  1324. if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
  1325. pdev->dev.driver->name)) {
  1326. dev_err(&pdev->dev, "memory region already claimed\n");
  1327. return -EBUSY;
  1328. }
  1329. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1330. omap_up_info->DTR_present) {
  1331. ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
  1332. if (ret < 0)
  1333. return ret;
  1334. ret = gpio_direction_output(omap_up_info->DTR_gpio,
  1335. omap_up_info->DTR_inverted);
  1336. if (ret < 0)
  1337. return ret;
  1338. }
  1339. up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
  1340. if (!up)
  1341. return -ENOMEM;
  1342. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1343. omap_up_info->DTR_present) {
  1344. up->DTR_gpio = omap_up_info->DTR_gpio;
  1345. up->DTR_inverted = omap_up_info->DTR_inverted;
  1346. } else
  1347. up->DTR_gpio = -EINVAL;
  1348. up->DTR_active = 0;
  1349. up->dev = &pdev->dev;
  1350. up->port.dev = &pdev->dev;
  1351. up->port.type = PORT_OMAP;
  1352. up->port.iotype = UPIO_MEM;
  1353. up->port.irq = irq->start;
  1354. up->port.regshift = 2;
  1355. up->port.fifosize = 64;
  1356. up->port.ops = &serial_omap_pops;
  1357. if (pdev->dev.of_node)
  1358. up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
  1359. else
  1360. up->port.line = pdev->id;
  1361. if (up->port.line < 0) {
  1362. dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
  1363. up->port.line);
  1364. ret = -ENODEV;
  1365. goto err_port_line;
  1366. }
  1367. ret = serial_omap_probe_rs485(up, pdev->dev.of_node);
  1368. if (ret < 0)
  1369. goto err_rs485;
  1370. sprintf(up->name, "OMAP UART%d", up->port.line);
  1371. up->port.mapbase = mem->start;
  1372. up->port.membase = devm_ioremap(&pdev->dev, mem->start,
  1373. resource_size(mem));
  1374. if (!up->port.membase) {
  1375. dev_err(&pdev->dev, "can't ioremap UART\n");
  1376. ret = -ENOMEM;
  1377. goto err_ioremap;
  1378. }
  1379. up->port.flags = omap_up_info->flags;
  1380. up->port.uartclk = omap_up_info->uartclk;
  1381. if (!up->port.uartclk) {
  1382. up->port.uartclk = DEFAULT_CLK_SPEED;
  1383. dev_warn(&pdev->dev, "No clock speed specified: using default:"
  1384. "%d\n", DEFAULT_CLK_SPEED);
  1385. }
  1386. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1387. up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1388. pm_qos_add_request(&up->pm_qos_request,
  1389. PM_QOS_CPU_DMA_LATENCY, up->latency);
  1390. serial_omap_uart_wq = create_singlethread_workqueue(up->name);
  1391. INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
  1392. platform_set_drvdata(pdev, up);
  1393. if (omap_up_info->autosuspend_timeout == 0)
  1394. omap_up_info->autosuspend_timeout = -1;
  1395. device_init_wakeup(up->dev, true);
  1396. pm_runtime_use_autosuspend(&pdev->dev);
  1397. pm_runtime_set_autosuspend_delay(&pdev->dev,
  1398. omap_up_info->autosuspend_timeout);
  1399. pm_runtime_irq_safe(&pdev->dev);
  1400. pm_runtime_enable(&pdev->dev);
  1401. pm_runtime_get_sync(&pdev->dev);
  1402. omap_serial_fill_features_erratas(up);
  1403. ui[up->port.line] = up;
  1404. serial_omap_add_console_port(up);
  1405. ret = uart_add_one_port(&serial_omap_reg, &up->port);
  1406. if (ret != 0)
  1407. goto err_add_port;
  1408. pm_runtime_mark_last_busy(up->dev);
  1409. pm_runtime_put_autosuspend(up->dev);
  1410. return 0;
  1411. err_add_port:
  1412. pm_runtime_put(&pdev->dev);
  1413. pm_runtime_disable(&pdev->dev);
  1414. err_ioremap:
  1415. err_rs485:
  1416. err_port_line:
  1417. dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
  1418. pdev->id, __func__, ret);
  1419. return ret;
  1420. }
  1421. static int serial_omap_remove(struct platform_device *dev)
  1422. {
  1423. struct uart_omap_port *up = platform_get_drvdata(dev);
  1424. pm_runtime_put_sync(up->dev);
  1425. pm_runtime_disable(up->dev);
  1426. uart_remove_one_port(&serial_omap_reg, &up->port);
  1427. pm_qos_remove_request(&up->pm_qos_request);
  1428. return 0;
  1429. }
  1430. /*
  1431. * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
  1432. * The access to uart register after MDR1 Access
  1433. * causes UART to corrupt data.
  1434. *
  1435. * Need a delay =
  1436. * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
  1437. * give 10 times as much
  1438. */
  1439. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
  1440. {
  1441. u8 timeout = 255;
  1442. serial_out(up, UART_OMAP_MDR1, mdr1);
  1443. udelay(2);
  1444. serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
  1445. UART_FCR_CLEAR_RCVR);
  1446. /*
  1447. * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
  1448. * TX_FIFO_E bit is 1.
  1449. */
  1450. while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
  1451. (UART_LSR_THRE | UART_LSR_DR))) {
  1452. timeout--;
  1453. if (!timeout) {
  1454. /* Should *never* happen. we warn and carry on */
  1455. dev_crit(up->dev, "Errata i202: timedout %x\n",
  1456. serial_in(up, UART_LSR));
  1457. break;
  1458. }
  1459. udelay(1);
  1460. }
  1461. }
  1462. #ifdef CONFIG_PM_RUNTIME
  1463. static void serial_omap_restore_context(struct uart_omap_port *up)
  1464. {
  1465. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1466. serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
  1467. else
  1468. serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
  1469. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1470. serial_out(up, UART_EFR, UART_EFR_ECB);
  1471. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1472. serial_out(up, UART_IER, 0x0);
  1473. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1474. serial_out(up, UART_DLL, up->dll);
  1475. serial_out(up, UART_DLM, up->dlh);
  1476. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1477. serial_out(up, UART_IER, up->ier);
  1478. serial_out(up, UART_FCR, up->fcr);
  1479. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  1480. serial_out(up, UART_MCR, up->mcr);
  1481. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1482. serial_out(up, UART_OMAP_SCR, up->scr);
  1483. serial_out(up, UART_EFR, up->efr);
  1484. serial_out(up, UART_LCR, up->lcr);
  1485. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1486. serial_omap_mdr1_errataset(up, up->mdr1);
  1487. else
  1488. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  1489. serial_out(up, UART_OMAP_WER, up->wer);
  1490. }
  1491. static int serial_omap_runtime_suspend(struct device *dev)
  1492. {
  1493. struct uart_omap_port *up = dev_get_drvdata(dev);
  1494. if (!up)
  1495. return -EINVAL;
  1496. /*
  1497. * When using 'no_console_suspend', the console UART must not be
  1498. * suspended. Since driver suspend is managed by runtime suspend,
  1499. * preventing runtime suspend (by returning error) will keep device
  1500. * active during suspend.
  1501. */
  1502. if (up->is_suspending && !console_suspend_enabled &&
  1503. uart_console(&up->port))
  1504. return -EBUSY;
  1505. up->context_loss_cnt = serial_omap_get_context_loss_count(up);
  1506. if (device_may_wakeup(dev)) {
  1507. if (!up->wakeups_enabled) {
  1508. serial_omap_enable_wakeup(up, true);
  1509. up->wakeups_enabled = true;
  1510. }
  1511. } else {
  1512. if (up->wakeups_enabled) {
  1513. serial_omap_enable_wakeup(up, false);
  1514. up->wakeups_enabled = false;
  1515. }
  1516. }
  1517. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1518. schedule_work(&up->qos_work);
  1519. return 0;
  1520. }
  1521. static int serial_omap_runtime_resume(struct device *dev)
  1522. {
  1523. struct uart_omap_port *up = dev_get_drvdata(dev);
  1524. int loss_cnt = serial_omap_get_context_loss_count(up);
  1525. if (loss_cnt < 0) {
  1526. dev_dbg(dev, "serial_omap_get_context_loss_count failed : %d\n",
  1527. loss_cnt);
  1528. serial_omap_restore_context(up);
  1529. } else if (up->context_loss_cnt != loss_cnt) {
  1530. serial_omap_restore_context(up);
  1531. }
  1532. up->latency = up->calc_latency;
  1533. schedule_work(&up->qos_work);
  1534. return 0;
  1535. }
  1536. #endif
  1537. static const struct dev_pm_ops serial_omap_dev_pm_ops = {
  1538. SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
  1539. SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
  1540. serial_omap_runtime_resume, NULL)
  1541. .prepare = serial_omap_prepare,
  1542. .complete = serial_omap_complete,
  1543. };
  1544. #if defined(CONFIG_OF)
  1545. static const struct of_device_id omap_serial_of_match[] = {
  1546. { .compatible = "ti,omap2-uart" },
  1547. { .compatible = "ti,omap3-uart" },
  1548. { .compatible = "ti,omap4-uart" },
  1549. {},
  1550. };
  1551. MODULE_DEVICE_TABLE(of, omap_serial_of_match);
  1552. #endif
  1553. static struct platform_driver serial_omap_driver = {
  1554. .probe = serial_omap_probe,
  1555. .remove = serial_omap_remove,
  1556. .driver = {
  1557. .name = DRIVER_NAME,
  1558. .pm = &serial_omap_dev_pm_ops,
  1559. .of_match_table = of_match_ptr(omap_serial_of_match),
  1560. },
  1561. };
  1562. static int __init serial_omap_init(void)
  1563. {
  1564. int ret;
  1565. ret = uart_register_driver(&serial_omap_reg);
  1566. if (ret != 0)
  1567. return ret;
  1568. ret = platform_driver_register(&serial_omap_driver);
  1569. if (ret != 0)
  1570. uart_unregister_driver(&serial_omap_reg);
  1571. return ret;
  1572. }
  1573. static void __exit serial_omap_exit(void)
  1574. {
  1575. platform_driver_unregister(&serial_omap_driver);
  1576. uart_unregister_driver(&serial_omap_reg);
  1577. }
  1578. module_init(serial_omap_init);
  1579. module_exit(serial_omap_exit);
  1580. MODULE_DESCRIPTION("OMAP High Speed UART driver");
  1581. MODULE_LICENSE("GPL");
  1582. MODULE_AUTHOR("Texas Instruments Inc");