emulate.c 95 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affilates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #ifndef __KERNEL__
  23. #include <stdio.h>
  24. #include <stdint.h>
  25. #include <public/xen.h>
  26. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  27. #else
  28. #include <linux/kvm_host.h>
  29. #include "kvm_cache_regs.h"
  30. #define DPRINTF(x...) do {} while (0)
  31. #endif
  32. #include <linux/module.h>
  33. #include <asm/kvm_emulate.h>
  34. #include "x86.h"
  35. #include "tss.h"
  36. /*
  37. * Opcode effective-address decode tables.
  38. * Note that we only emulate instructions that have at least one memory
  39. * operand (excluding implicit stack references). We assume that stack
  40. * references and instruction fetches will never occur in special memory
  41. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  42. * not be handled.
  43. */
  44. /* Operand sizes: 8-bit operands or specified/overridden size. */
  45. #define ByteOp (1<<0) /* 8-bit operands. */
  46. /* Destination operand type. */
  47. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  48. #define DstReg (2<<1) /* Register operand. */
  49. #define DstMem (3<<1) /* Memory operand. */
  50. #define DstAcc (4<<1) /* Destination Accumulator */
  51. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  52. #define DstMem64 (6<<1) /* 64bit memory operand */
  53. #define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
  54. #define DstMask (7<<1)
  55. /* Source operand type. */
  56. #define SrcNone (0<<4) /* No source operand. */
  57. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  58. #define SrcReg (1<<4) /* Register operand. */
  59. #define SrcMem (2<<4) /* Memory operand. */
  60. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  61. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  62. #define SrcImm (5<<4) /* Immediate operand. */
  63. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  64. #define SrcOne (7<<4) /* Implied '1' */
  65. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  66. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  67. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  68. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  69. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  70. #define SrcAcc (0xd<<4) /* Source Accumulator */
  71. #define SrcMask (0xf<<4)
  72. /* Generic ModRM decode. */
  73. #define ModRM (1<<8)
  74. /* Destination is only written; never read. */
  75. #define Mov (1<<9)
  76. #define BitOp (1<<10)
  77. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  78. #define String (1<<12) /* String instruction (rep capable) */
  79. #define Stack (1<<13) /* Stack instruction (push/pop) */
  80. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  81. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  82. /* Misc flags */
  83. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  84. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  85. #define Undefined (1<<25) /* No Such Instruction */
  86. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  87. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  88. #define No64 (1<<28)
  89. /* Source 2 operand type */
  90. #define Src2None (0<<29)
  91. #define Src2CL (1<<29)
  92. #define Src2ImmByte (2<<29)
  93. #define Src2One (3<<29)
  94. #define Src2Mask (7<<29)
  95. #define X2(x...) x, x
  96. #define X3(x...) X2(x), x
  97. #define X4(x...) X2(x), X2(x)
  98. #define X5(x...) X4(x), x
  99. #define X6(x...) X4(x), X2(x)
  100. #define X7(x...) X4(x), X3(x)
  101. #define X8(x...) X4(x), X4(x)
  102. #define X16(x...) X8(x), X8(x)
  103. struct opcode {
  104. u32 flags;
  105. union {
  106. int (*execute)(struct x86_emulate_ctxt *ctxt);
  107. struct opcode *group;
  108. struct group_dual *gdual;
  109. } u;
  110. };
  111. struct group_dual {
  112. struct opcode mod012[8];
  113. struct opcode mod3[8];
  114. };
  115. /* EFLAGS bit definitions. */
  116. #define EFLG_ID (1<<21)
  117. #define EFLG_VIP (1<<20)
  118. #define EFLG_VIF (1<<19)
  119. #define EFLG_AC (1<<18)
  120. #define EFLG_VM (1<<17)
  121. #define EFLG_RF (1<<16)
  122. #define EFLG_IOPL (3<<12)
  123. #define EFLG_NT (1<<14)
  124. #define EFLG_OF (1<<11)
  125. #define EFLG_DF (1<<10)
  126. #define EFLG_IF (1<<9)
  127. #define EFLG_TF (1<<8)
  128. #define EFLG_SF (1<<7)
  129. #define EFLG_ZF (1<<6)
  130. #define EFLG_AF (1<<4)
  131. #define EFLG_PF (1<<2)
  132. #define EFLG_CF (1<<0)
  133. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  134. #define EFLG_RESERVED_ONE_MASK 2
  135. /*
  136. * Instruction emulation:
  137. * Most instructions are emulated directly via a fragment of inline assembly
  138. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  139. * any modified flags.
  140. */
  141. #if defined(CONFIG_X86_64)
  142. #define _LO32 "k" /* force 32-bit operand */
  143. #define _STK "%%rsp" /* stack pointer */
  144. #elif defined(__i386__)
  145. #define _LO32 "" /* force 32-bit operand */
  146. #define _STK "%%esp" /* stack pointer */
  147. #endif
  148. /*
  149. * These EFLAGS bits are restored from saved value during emulation, and
  150. * any changes are written back to the saved value after emulation.
  151. */
  152. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  153. /* Before executing instruction: restore necessary bits in EFLAGS. */
  154. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  155. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  156. "movl %"_sav",%"_LO32 _tmp"; " \
  157. "push %"_tmp"; " \
  158. "push %"_tmp"; " \
  159. "movl %"_msk",%"_LO32 _tmp"; " \
  160. "andl %"_LO32 _tmp",("_STK"); " \
  161. "pushf; " \
  162. "notl %"_LO32 _tmp"; " \
  163. "andl %"_LO32 _tmp",("_STK"); " \
  164. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  165. "pop %"_tmp"; " \
  166. "orl %"_LO32 _tmp",("_STK"); " \
  167. "popf; " \
  168. "pop %"_sav"; "
  169. /* After executing instruction: write-back necessary bits in EFLAGS. */
  170. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  171. /* _sav |= EFLAGS & _msk; */ \
  172. "pushf; " \
  173. "pop %"_tmp"; " \
  174. "andl %"_msk",%"_LO32 _tmp"; " \
  175. "orl %"_LO32 _tmp",%"_sav"; "
  176. #ifdef CONFIG_X86_64
  177. #define ON64(x) x
  178. #else
  179. #define ON64(x)
  180. #endif
  181. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
  182. do { \
  183. __asm__ __volatile__ ( \
  184. _PRE_EFLAGS("0", "4", "2") \
  185. _op _suffix " %"_x"3,%1; " \
  186. _POST_EFLAGS("0", "4", "2") \
  187. : "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
  188. "=&r" (_tmp) \
  189. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  190. } while (0)
  191. /* Raw emulation: instruction has two explicit operands. */
  192. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  193. do { \
  194. unsigned long _tmp; \
  195. \
  196. switch ((_dst).bytes) { \
  197. case 2: \
  198. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
  199. break; \
  200. case 4: \
  201. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
  202. break; \
  203. case 8: \
  204. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
  205. break; \
  206. } \
  207. } while (0)
  208. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  209. do { \
  210. unsigned long _tmp; \
  211. switch ((_dst).bytes) { \
  212. case 1: \
  213. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
  214. break; \
  215. default: \
  216. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  217. _wx, _wy, _lx, _ly, _qx, _qy); \
  218. break; \
  219. } \
  220. } while (0)
  221. /* Source operand is byte-sized and may be restricted to just %cl. */
  222. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  223. __emulate_2op(_op, _src, _dst, _eflags, \
  224. "b", "c", "b", "c", "b", "c", "b", "c")
  225. /* Source operand is byte, word, long or quad sized. */
  226. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  227. __emulate_2op(_op, _src, _dst, _eflags, \
  228. "b", "q", "w", "r", _LO32, "r", "", "r")
  229. /* Source operand is word, long or quad sized. */
  230. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  231. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  232. "w", "r", _LO32, "r", "", "r")
  233. /* Instruction has three operands and one operand is stored in ECX register */
  234. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  235. do { \
  236. unsigned long _tmp; \
  237. _type _clv = (_cl).val; \
  238. _type _srcv = (_src).val; \
  239. _type _dstv = (_dst).val; \
  240. \
  241. __asm__ __volatile__ ( \
  242. _PRE_EFLAGS("0", "5", "2") \
  243. _op _suffix " %4,%1 \n" \
  244. _POST_EFLAGS("0", "5", "2") \
  245. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  246. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  247. ); \
  248. \
  249. (_cl).val = (unsigned long) _clv; \
  250. (_src).val = (unsigned long) _srcv; \
  251. (_dst).val = (unsigned long) _dstv; \
  252. } while (0)
  253. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  254. do { \
  255. switch ((_dst).bytes) { \
  256. case 2: \
  257. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  258. "w", unsigned short); \
  259. break; \
  260. case 4: \
  261. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  262. "l", unsigned int); \
  263. break; \
  264. case 8: \
  265. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  266. "q", unsigned long)); \
  267. break; \
  268. } \
  269. } while (0)
  270. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  271. do { \
  272. unsigned long _tmp; \
  273. \
  274. __asm__ __volatile__ ( \
  275. _PRE_EFLAGS("0", "3", "2") \
  276. _op _suffix " %1; " \
  277. _POST_EFLAGS("0", "3", "2") \
  278. : "=m" (_eflags), "+m" ((_dst).val), \
  279. "=&r" (_tmp) \
  280. : "i" (EFLAGS_MASK)); \
  281. } while (0)
  282. /* Instruction has only one explicit operand (no source operand). */
  283. #define emulate_1op(_op, _dst, _eflags) \
  284. do { \
  285. switch ((_dst).bytes) { \
  286. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  287. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  288. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  289. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  290. } \
  291. } while (0)
  292. #define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
  293. do { \
  294. unsigned long _tmp; \
  295. \
  296. __asm__ __volatile__ ( \
  297. _PRE_EFLAGS("0", "4", "1") \
  298. _op _suffix " %5; " \
  299. _POST_EFLAGS("0", "4", "1") \
  300. : "=m" (_eflags), "=&r" (_tmp), \
  301. "+a" (_rax), "+d" (_rdx) \
  302. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  303. "a" (_rax), "d" (_rdx)); \
  304. } while (0)
  305. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  306. #define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
  307. do { \
  308. switch((_src).bytes) { \
  309. case 1: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "b"); break; \
  310. case 2: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "w"); break; \
  311. case 4: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "l"); break; \
  312. case 8: ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "q")); break; \
  313. } \
  314. } while (0)
  315. /* Fetch next part of the instruction being emulated. */
  316. #define insn_fetch(_type, _size, _eip) \
  317. ({ unsigned long _x; \
  318. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  319. if (rc != X86EMUL_CONTINUE) \
  320. goto done; \
  321. (_eip) += (_size); \
  322. (_type)_x; \
  323. })
  324. #define insn_fetch_arr(_arr, _size, _eip) \
  325. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  326. if (rc != X86EMUL_CONTINUE) \
  327. goto done; \
  328. (_eip) += (_size); \
  329. })
  330. static inline unsigned long ad_mask(struct decode_cache *c)
  331. {
  332. return (1UL << (c->ad_bytes << 3)) - 1;
  333. }
  334. /* Access/update address held in a register, based on addressing mode. */
  335. static inline unsigned long
  336. address_mask(struct decode_cache *c, unsigned long reg)
  337. {
  338. if (c->ad_bytes == sizeof(unsigned long))
  339. return reg;
  340. else
  341. return reg & ad_mask(c);
  342. }
  343. static inline unsigned long
  344. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  345. {
  346. return base + address_mask(c, reg);
  347. }
  348. static inline void
  349. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  350. {
  351. if (c->ad_bytes == sizeof(unsigned long))
  352. *reg += inc;
  353. else
  354. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  355. }
  356. static inline void jmp_rel(struct decode_cache *c, int rel)
  357. {
  358. register_address_increment(c, &c->eip, rel);
  359. }
  360. static void set_seg_override(struct decode_cache *c, int seg)
  361. {
  362. c->has_seg_override = true;
  363. c->seg_override = seg;
  364. }
  365. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  366. struct x86_emulate_ops *ops, int seg)
  367. {
  368. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  369. return 0;
  370. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  371. }
  372. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  373. struct x86_emulate_ops *ops,
  374. struct decode_cache *c)
  375. {
  376. if (!c->has_seg_override)
  377. return 0;
  378. return seg_base(ctxt, ops, c->seg_override);
  379. }
  380. static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
  381. struct x86_emulate_ops *ops)
  382. {
  383. return seg_base(ctxt, ops, VCPU_SREG_ES);
  384. }
  385. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
  386. struct x86_emulate_ops *ops)
  387. {
  388. return seg_base(ctxt, ops, VCPU_SREG_SS);
  389. }
  390. static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  391. u32 error, bool valid)
  392. {
  393. ctxt->exception = vec;
  394. ctxt->error_code = error;
  395. ctxt->error_code_valid = valid;
  396. ctxt->restart = false;
  397. }
  398. static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  399. {
  400. emulate_exception(ctxt, GP_VECTOR, err, true);
  401. }
  402. static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
  403. int err)
  404. {
  405. ctxt->cr2 = addr;
  406. emulate_exception(ctxt, PF_VECTOR, err, true);
  407. }
  408. static void emulate_ud(struct x86_emulate_ctxt *ctxt)
  409. {
  410. emulate_exception(ctxt, UD_VECTOR, 0, false);
  411. }
  412. static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  413. {
  414. emulate_exception(ctxt, TS_VECTOR, err, true);
  415. }
  416. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  417. struct x86_emulate_ops *ops,
  418. unsigned long eip, u8 *dest)
  419. {
  420. struct fetch_cache *fc = &ctxt->decode.fetch;
  421. int rc;
  422. int size, cur_size;
  423. if (eip == fc->end) {
  424. cur_size = fc->end - fc->start;
  425. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  426. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  427. size, ctxt->vcpu, NULL);
  428. if (rc != X86EMUL_CONTINUE)
  429. return rc;
  430. fc->end += size;
  431. }
  432. *dest = fc->data[eip - fc->start];
  433. return X86EMUL_CONTINUE;
  434. }
  435. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  436. struct x86_emulate_ops *ops,
  437. unsigned long eip, void *dest, unsigned size)
  438. {
  439. int rc;
  440. /* x86 instructions are limited to 15 bytes. */
  441. if (eip + size - ctxt->eip > 15)
  442. return X86EMUL_UNHANDLEABLE;
  443. while (size--) {
  444. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  445. if (rc != X86EMUL_CONTINUE)
  446. return rc;
  447. }
  448. return X86EMUL_CONTINUE;
  449. }
  450. /*
  451. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  452. * pointer into the block that addresses the relevant register.
  453. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  454. */
  455. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  456. int highbyte_regs)
  457. {
  458. void *p;
  459. p = &regs[modrm_reg];
  460. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  461. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  462. return p;
  463. }
  464. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  465. struct x86_emulate_ops *ops,
  466. ulong addr,
  467. u16 *size, unsigned long *address, int op_bytes)
  468. {
  469. int rc;
  470. if (op_bytes == 2)
  471. op_bytes = 3;
  472. *address = 0;
  473. rc = ops->read_std(addr, (unsigned long *)size, 2, ctxt->vcpu, NULL);
  474. if (rc != X86EMUL_CONTINUE)
  475. return rc;
  476. rc = ops->read_std(addr + 2, address, op_bytes, ctxt->vcpu, NULL);
  477. return rc;
  478. }
  479. static int test_cc(unsigned int condition, unsigned int flags)
  480. {
  481. int rc = 0;
  482. switch ((condition & 15) >> 1) {
  483. case 0: /* o */
  484. rc |= (flags & EFLG_OF);
  485. break;
  486. case 1: /* b/c/nae */
  487. rc |= (flags & EFLG_CF);
  488. break;
  489. case 2: /* z/e */
  490. rc |= (flags & EFLG_ZF);
  491. break;
  492. case 3: /* be/na */
  493. rc |= (flags & (EFLG_CF|EFLG_ZF));
  494. break;
  495. case 4: /* s */
  496. rc |= (flags & EFLG_SF);
  497. break;
  498. case 5: /* p/pe */
  499. rc |= (flags & EFLG_PF);
  500. break;
  501. case 7: /* le/ng */
  502. rc |= (flags & EFLG_ZF);
  503. /* fall through */
  504. case 6: /* l/nge */
  505. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  506. break;
  507. }
  508. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  509. return (!!rc ^ (condition & 1));
  510. }
  511. static void fetch_register_operand(struct operand *op)
  512. {
  513. switch (op->bytes) {
  514. case 1:
  515. op->val = *(u8 *)op->addr.reg;
  516. break;
  517. case 2:
  518. op->val = *(u16 *)op->addr.reg;
  519. break;
  520. case 4:
  521. op->val = *(u32 *)op->addr.reg;
  522. break;
  523. case 8:
  524. op->val = *(u64 *)op->addr.reg;
  525. break;
  526. }
  527. }
  528. static void decode_register_operand(struct operand *op,
  529. struct decode_cache *c,
  530. int inhibit_bytereg)
  531. {
  532. unsigned reg = c->modrm_reg;
  533. int highbyte_regs = c->rex_prefix == 0;
  534. if (!(c->d & ModRM))
  535. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  536. op->type = OP_REG;
  537. if ((c->d & ByteOp) && !inhibit_bytereg) {
  538. op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
  539. op->bytes = 1;
  540. } else {
  541. op->addr.reg = decode_register(reg, c->regs, 0);
  542. op->bytes = c->op_bytes;
  543. }
  544. fetch_register_operand(op);
  545. op->orig_val = op->val;
  546. }
  547. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  548. struct x86_emulate_ops *ops,
  549. struct operand *op)
  550. {
  551. struct decode_cache *c = &ctxt->decode;
  552. u8 sib;
  553. int index_reg = 0, base_reg = 0, scale;
  554. int rc = X86EMUL_CONTINUE;
  555. ulong modrm_ea = 0;
  556. if (c->rex_prefix) {
  557. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  558. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  559. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  560. }
  561. c->modrm = insn_fetch(u8, 1, c->eip);
  562. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  563. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  564. c->modrm_rm |= (c->modrm & 0x07);
  565. c->modrm_seg = VCPU_SREG_DS;
  566. if (c->modrm_mod == 3) {
  567. op->type = OP_REG;
  568. op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  569. op->addr.reg = decode_register(c->modrm_rm,
  570. c->regs, c->d & ByteOp);
  571. fetch_register_operand(op);
  572. return rc;
  573. }
  574. op->type = OP_MEM;
  575. if (c->ad_bytes == 2) {
  576. unsigned bx = c->regs[VCPU_REGS_RBX];
  577. unsigned bp = c->regs[VCPU_REGS_RBP];
  578. unsigned si = c->regs[VCPU_REGS_RSI];
  579. unsigned di = c->regs[VCPU_REGS_RDI];
  580. /* 16-bit ModR/M decode. */
  581. switch (c->modrm_mod) {
  582. case 0:
  583. if (c->modrm_rm == 6)
  584. modrm_ea += insn_fetch(u16, 2, c->eip);
  585. break;
  586. case 1:
  587. modrm_ea += insn_fetch(s8, 1, c->eip);
  588. break;
  589. case 2:
  590. modrm_ea += insn_fetch(u16, 2, c->eip);
  591. break;
  592. }
  593. switch (c->modrm_rm) {
  594. case 0:
  595. modrm_ea += bx + si;
  596. break;
  597. case 1:
  598. modrm_ea += bx + di;
  599. break;
  600. case 2:
  601. modrm_ea += bp + si;
  602. break;
  603. case 3:
  604. modrm_ea += bp + di;
  605. break;
  606. case 4:
  607. modrm_ea += si;
  608. break;
  609. case 5:
  610. modrm_ea += di;
  611. break;
  612. case 6:
  613. if (c->modrm_mod != 0)
  614. modrm_ea += bp;
  615. break;
  616. case 7:
  617. modrm_ea += bx;
  618. break;
  619. }
  620. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  621. (c->modrm_rm == 6 && c->modrm_mod != 0))
  622. c->modrm_seg = VCPU_SREG_SS;
  623. modrm_ea = (u16)modrm_ea;
  624. } else {
  625. /* 32/64-bit ModR/M decode. */
  626. if ((c->modrm_rm & 7) == 4) {
  627. sib = insn_fetch(u8, 1, c->eip);
  628. index_reg |= (sib >> 3) & 7;
  629. base_reg |= sib & 7;
  630. scale = sib >> 6;
  631. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  632. modrm_ea += insn_fetch(s32, 4, c->eip);
  633. else
  634. modrm_ea += c->regs[base_reg];
  635. if (index_reg != 4)
  636. modrm_ea += c->regs[index_reg] << scale;
  637. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  638. if (ctxt->mode == X86EMUL_MODE_PROT64)
  639. c->rip_relative = 1;
  640. } else
  641. modrm_ea += c->regs[c->modrm_rm];
  642. switch (c->modrm_mod) {
  643. case 0:
  644. if (c->modrm_rm == 5)
  645. modrm_ea += insn_fetch(s32, 4, c->eip);
  646. break;
  647. case 1:
  648. modrm_ea += insn_fetch(s8, 1, c->eip);
  649. break;
  650. case 2:
  651. modrm_ea += insn_fetch(s32, 4, c->eip);
  652. break;
  653. }
  654. }
  655. op->addr.mem = modrm_ea;
  656. done:
  657. return rc;
  658. }
  659. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  660. struct x86_emulate_ops *ops,
  661. struct operand *op)
  662. {
  663. struct decode_cache *c = &ctxt->decode;
  664. int rc = X86EMUL_CONTINUE;
  665. op->type = OP_MEM;
  666. switch (c->ad_bytes) {
  667. case 2:
  668. op->addr.mem = insn_fetch(u16, 2, c->eip);
  669. break;
  670. case 4:
  671. op->addr.mem = insn_fetch(u32, 4, c->eip);
  672. break;
  673. case 8:
  674. op->addr.mem = insn_fetch(u64, 8, c->eip);
  675. break;
  676. }
  677. done:
  678. return rc;
  679. }
  680. static void fetch_bit_operand(struct decode_cache *c)
  681. {
  682. long sv, mask;
  683. if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
  684. mask = ~(c->dst.bytes * 8 - 1);
  685. if (c->src.bytes == 2)
  686. sv = (s16)c->src.val & (s16)mask;
  687. else if (c->src.bytes == 4)
  688. sv = (s32)c->src.val & (s32)mask;
  689. c->dst.addr.mem += (sv >> 3);
  690. }
  691. /* only subword offset */
  692. c->src.val &= (c->dst.bytes << 3) - 1;
  693. }
  694. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  695. struct x86_emulate_ops *ops,
  696. unsigned long addr, void *dest, unsigned size)
  697. {
  698. int rc;
  699. struct read_cache *mc = &ctxt->decode.mem_read;
  700. u32 err;
  701. while (size) {
  702. int n = min(size, 8u);
  703. size -= n;
  704. if (mc->pos < mc->end)
  705. goto read_cached;
  706. rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
  707. ctxt->vcpu);
  708. if (rc == X86EMUL_PROPAGATE_FAULT)
  709. emulate_pf(ctxt, addr, err);
  710. if (rc != X86EMUL_CONTINUE)
  711. return rc;
  712. mc->end += n;
  713. read_cached:
  714. memcpy(dest, mc->data + mc->pos, n);
  715. mc->pos += n;
  716. dest += n;
  717. addr += n;
  718. }
  719. return X86EMUL_CONTINUE;
  720. }
  721. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  722. struct x86_emulate_ops *ops,
  723. unsigned int size, unsigned short port,
  724. void *dest)
  725. {
  726. struct read_cache *rc = &ctxt->decode.io_read;
  727. if (rc->pos == rc->end) { /* refill pio read ahead */
  728. struct decode_cache *c = &ctxt->decode;
  729. unsigned int in_page, n;
  730. unsigned int count = c->rep_prefix ?
  731. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  732. in_page = (ctxt->eflags & EFLG_DF) ?
  733. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  734. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  735. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  736. count);
  737. if (n == 0)
  738. n = 1;
  739. rc->pos = rc->end = 0;
  740. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  741. return 0;
  742. rc->end = n * size;
  743. }
  744. memcpy(dest, rc->data + rc->pos, size);
  745. rc->pos += size;
  746. return 1;
  747. }
  748. static u32 desc_limit_scaled(struct desc_struct *desc)
  749. {
  750. u32 limit = get_desc_limit(desc);
  751. return desc->g ? (limit << 12) | 0xfff : limit;
  752. }
  753. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  754. struct x86_emulate_ops *ops,
  755. u16 selector, struct desc_ptr *dt)
  756. {
  757. if (selector & 1 << 2) {
  758. struct desc_struct desc;
  759. memset (dt, 0, sizeof *dt);
  760. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  761. return;
  762. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  763. dt->address = get_desc_base(&desc);
  764. } else
  765. ops->get_gdt(dt, ctxt->vcpu);
  766. }
  767. /* allowed just for 8 bytes segments */
  768. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  769. struct x86_emulate_ops *ops,
  770. u16 selector, struct desc_struct *desc)
  771. {
  772. struct desc_ptr dt;
  773. u16 index = selector >> 3;
  774. int ret;
  775. u32 err;
  776. ulong addr;
  777. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  778. if (dt.size < index * 8 + 7) {
  779. emulate_gp(ctxt, selector & 0xfffc);
  780. return X86EMUL_PROPAGATE_FAULT;
  781. }
  782. addr = dt.address + index * 8;
  783. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  784. if (ret == X86EMUL_PROPAGATE_FAULT)
  785. emulate_pf(ctxt, addr, err);
  786. return ret;
  787. }
  788. /* allowed just for 8 bytes segments */
  789. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  790. struct x86_emulate_ops *ops,
  791. u16 selector, struct desc_struct *desc)
  792. {
  793. struct desc_ptr dt;
  794. u16 index = selector >> 3;
  795. u32 err;
  796. ulong addr;
  797. int ret;
  798. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  799. if (dt.size < index * 8 + 7) {
  800. emulate_gp(ctxt, selector & 0xfffc);
  801. return X86EMUL_PROPAGATE_FAULT;
  802. }
  803. addr = dt.address + index * 8;
  804. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  805. if (ret == X86EMUL_PROPAGATE_FAULT)
  806. emulate_pf(ctxt, addr, err);
  807. return ret;
  808. }
  809. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  810. struct x86_emulate_ops *ops,
  811. u16 selector, int seg)
  812. {
  813. struct desc_struct seg_desc;
  814. u8 dpl, rpl, cpl;
  815. unsigned err_vec = GP_VECTOR;
  816. u32 err_code = 0;
  817. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  818. int ret;
  819. memset(&seg_desc, 0, sizeof seg_desc);
  820. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  821. || ctxt->mode == X86EMUL_MODE_REAL) {
  822. /* set real mode segment descriptor */
  823. set_desc_base(&seg_desc, selector << 4);
  824. set_desc_limit(&seg_desc, 0xffff);
  825. seg_desc.type = 3;
  826. seg_desc.p = 1;
  827. seg_desc.s = 1;
  828. goto load;
  829. }
  830. /* NULL selector is not valid for TR, CS and SS */
  831. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  832. && null_selector)
  833. goto exception;
  834. /* TR should be in GDT only */
  835. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  836. goto exception;
  837. if (null_selector) /* for NULL selector skip all following checks */
  838. goto load;
  839. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  840. if (ret != X86EMUL_CONTINUE)
  841. return ret;
  842. err_code = selector & 0xfffc;
  843. err_vec = GP_VECTOR;
  844. /* can't load system descriptor into segment selecor */
  845. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  846. goto exception;
  847. if (!seg_desc.p) {
  848. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  849. goto exception;
  850. }
  851. rpl = selector & 3;
  852. dpl = seg_desc.dpl;
  853. cpl = ops->cpl(ctxt->vcpu);
  854. switch (seg) {
  855. case VCPU_SREG_SS:
  856. /*
  857. * segment is not a writable data segment or segment
  858. * selector's RPL != CPL or segment selector's RPL != CPL
  859. */
  860. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  861. goto exception;
  862. break;
  863. case VCPU_SREG_CS:
  864. if (!(seg_desc.type & 8))
  865. goto exception;
  866. if (seg_desc.type & 4) {
  867. /* conforming */
  868. if (dpl > cpl)
  869. goto exception;
  870. } else {
  871. /* nonconforming */
  872. if (rpl > cpl || dpl != cpl)
  873. goto exception;
  874. }
  875. /* CS(RPL) <- CPL */
  876. selector = (selector & 0xfffc) | cpl;
  877. break;
  878. case VCPU_SREG_TR:
  879. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  880. goto exception;
  881. break;
  882. case VCPU_SREG_LDTR:
  883. if (seg_desc.s || seg_desc.type != 2)
  884. goto exception;
  885. break;
  886. default: /* DS, ES, FS, or GS */
  887. /*
  888. * segment is not a data or readable code segment or
  889. * ((segment is a data or nonconforming code segment)
  890. * and (both RPL and CPL > DPL))
  891. */
  892. if ((seg_desc.type & 0xa) == 0x8 ||
  893. (((seg_desc.type & 0xc) != 0xc) &&
  894. (rpl > dpl && cpl > dpl)))
  895. goto exception;
  896. break;
  897. }
  898. if (seg_desc.s) {
  899. /* mark segment as accessed */
  900. seg_desc.type |= 1;
  901. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  902. if (ret != X86EMUL_CONTINUE)
  903. return ret;
  904. }
  905. load:
  906. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  907. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  908. return X86EMUL_CONTINUE;
  909. exception:
  910. emulate_exception(ctxt, err_vec, err_code, true);
  911. return X86EMUL_PROPAGATE_FAULT;
  912. }
  913. static void write_register_operand(struct operand *op)
  914. {
  915. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  916. switch (op->bytes) {
  917. case 1:
  918. *(u8 *)op->addr.reg = (u8)op->val;
  919. break;
  920. case 2:
  921. *(u16 *)op->addr.reg = (u16)op->val;
  922. break;
  923. case 4:
  924. *op->addr.reg = (u32)op->val;
  925. break; /* 64b: zero-extend */
  926. case 8:
  927. *op->addr.reg = op->val;
  928. break;
  929. }
  930. }
  931. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  932. struct x86_emulate_ops *ops)
  933. {
  934. int rc;
  935. struct decode_cache *c = &ctxt->decode;
  936. u32 err;
  937. switch (c->dst.type) {
  938. case OP_REG:
  939. write_register_operand(&c->dst);
  940. break;
  941. case OP_MEM:
  942. if (c->lock_prefix)
  943. rc = ops->cmpxchg_emulated(
  944. c->dst.addr.mem,
  945. &c->dst.orig_val,
  946. &c->dst.val,
  947. c->dst.bytes,
  948. &err,
  949. ctxt->vcpu);
  950. else
  951. rc = ops->write_emulated(
  952. c->dst.addr.mem,
  953. &c->dst.val,
  954. c->dst.bytes,
  955. &err,
  956. ctxt->vcpu);
  957. if (rc == X86EMUL_PROPAGATE_FAULT)
  958. emulate_pf(ctxt, c->dst.addr.mem, err);
  959. if (rc != X86EMUL_CONTINUE)
  960. return rc;
  961. break;
  962. case OP_NONE:
  963. /* no writeback */
  964. break;
  965. default:
  966. break;
  967. }
  968. return X86EMUL_CONTINUE;
  969. }
  970. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  971. struct x86_emulate_ops *ops)
  972. {
  973. struct decode_cache *c = &ctxt->decode;
  974. c->dst.type = OP_MEM;
  975. c->dst.bytes = c->op_bytes;
  976. c->dst.val = c->src.val;
  977. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  978. c->dst.addr.mem = register_address(c, ss_base(ctxt, ops),
  979. c->regs[VCPU_REGS_RSP]);
  980. }
  981. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  982. struct x86_emulate_ops *ops,
  983. void *dest, int len)
  984. {
  985. struct decode_cache *c = &ctxt->decode;
  986. int rc;
  987. rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
  988. c->regs[VCPU_REGS_RSP]),
  989. dest, len);
  990. if (rc != X86EMUL_CONTINUE)
  991. return rc;
  992. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  993. return rc;
  994. }
  995. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  996. struct x86_emulate_ops *ops,
  997. void *dest, int len)
  998. {
  999. int rc;
  1000. unsigned long val, change_mask;
  1001. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1002. int cpl = ops->cpl(ctxt->vcpu);
  1003. rc = emulate_pop(ctxt, ops, &val, len);
  1004. if (rc != X86EMUL_CONTINUE)
  1005. return rc;
  1006. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1007. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1008. switch(ctxt->mode) {
  1009. case X86EMUL_MODE_PROT64:
  1010. case X86EMUL_MODE_PROT32:
  1011. case X86EMUL_MODE_PROT16:
  1012. if (cpl == 0)
  1013. change_mask |= EFLG_IOPL;
  1014. if (cpl <= iopl)
  1015. change_mask |= EFLG_IF;
  1016. break;
  1017. case X86EMUL_MODE_VM86:
  1018. if (iopl < 3) {
  1019. emulate_gp(ctxt, 0);
  1020. return X86EMUL_PROPAGATE_FAULT;
  1021. }
  1022. change_mask |= EFLG_IF;
  1023. break;
  1024. default: /* real mode */
  1025. change_mask |= (EFLG_IOPL | EFLG_IF);
  1026. break;
  1027. }
  1028. *(unsigned long *)dest =
  1029. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1030. return rc;
  1031. }
  1032. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1033. struct x86_emulate_ops *ops, int seg)
  1034. {
  1035. struct decode_cache *c = &ctxt->decode;
  1036. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  1037. emulate_push(ctxt, ops);
  1038. }
  1039. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1040. struct x86_emulate_ops *ops, int seg)
  1041. {
  1042. struct decode_cache *c = &ctxt->decode;
  1043. unsigned long selector;
  1044. int rc;
  1045. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1046. if (rc != X86EMUL_CONTINUE)
  1047. return rc;
  1048. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1049. return rc;
  1050. }
  1051. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1052. struct x86_emulate_ops *ops)
  1053. {
  1054. struct decode_cache *c = &ctxt->decode;
  1055. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1056. int rc = X86EMUL_CONTINUE;
  1057. int reg = VCPU_REGS_RAX;
  1058. while (reg <= VCPU_REGS_RDI) {
  1059. (reg == VCPU_REGS_RSP) ?
  1060. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1061. emulate_push(ctxt, ops);
  1062. rc = writeback(ctxt, ops);
  1063. if (rc != X86EMUL_CONTINUE)
  1064. return rc;
  1065. ++reg;
  1066. }
  1067. /* Disable writeback. */
  1068. c->dst.type = OP_NONE;
  1069. return rc;
  1070. }
  1071. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1072. struct x86_emulate_ops *ops)
  1073. {
  1074. struct decode_cache *c = &ctxt->decode;
  1075. int rc = X86EMUL_CONTINUE;
  1076. int reg = VCPU_REGS_RDI;
  1077. while (reg >= VCPU_REGS_RAX) {
  1078. if (reg == VCPU_REGS_RSP) {
  1079. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1080. c->op_bytes);
  1081. --reg;
  1082. }
  1083. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1084. if (rc != X86EMUL_CONTINUE)
  1085. break;
  1086. --reg;
  1087. }
  1088. return rc;
  1089. }
  1090. int emulate_int_real(struct x86_emulate_ctxt *ctxt,
  1091. struct x86_emulate_ops *ops, int irq)
  1092. {
  1093. struct decode_cache *c = &ctxt->decode;
  1094. int rc;
  1095. struct desc_ptr dt;
  1096. gva_t cs_addr;
  1097. gva_t eip_addr;
  1098. u16 cs, eip;
  1099. u32 err;
  1100. /* TODO: Add limit checks */
  1101. c->src.val = ctxt->eflags;
  1102. emulate_push(ctxt, ops);
  1103. rc = writeback(ctxt, ops);
  1104. if (rc != X86EMUL_CONTINUE)
  1105. return rc;
  1106. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1107. c->src.val = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1108. emulate_push(ctxt, ops);
  1109. rc = writeback(ctxt, ops);
  1110. if (rc != X86EMUL_CONTINUE)
  1111. return rc;
  1112. c->src.val = c->eip;
  1113. emulate_push(ctxt, ops);
  1114. rc = writeback(ctxt, ops);
  1115. if (rc != X86EMUL_CONTINUE)
  1116. return rc;
  1117. c->dst.type = OP_NONE;
  1118. ops->get_idt(&dt, ctxt->vcpu);
  1119. eip_addr = dt.address + (irq << 2);
  1120. cs_addr = dt.address + (irq << 2) + 2;
  1121. rc = ops->read_std(cs_addr, &cs, 2, ctxt->vcpu, &err);
  1122. if (rc != X86EMUL_CONTINUE)
  1123. return rc;
  1124. rc = ops->read_std(eip_addr, &eip, 2, ctxt->vcpu, &err);
  1125. if (rc != X86EMUL_CONTINUE)
  1126. return rc;
  1127. rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
  1128. if (rc != X86EMUL_CONTINUE)
  1129. return rc;
  1130. c->eip = eip;
  1131. return rc;
  1132. }
  1133. static int emulate_int(struct x86_emulate_ctxt *ctxt,
  1134. struct x86_emulate_ops *ops, int irq)
  1135. {
  1136. switch(ctxt->mode) {
  1137. case X86EMUL_MODE_REAL:
  1138. return emulate_int_real(ctxt, ops, irq);
  1139. case X86EMUL_MODE_VM86:
  1140. case X86EMUL_MODE_PROT16:
  1141. case X86EMUL_MODE_PROT32:
  1142. case X86EMUL_MODE_PROT64:
  1143. default:
  1144. /* Protected mode interrupts unimplemented yet */
  1145. return X86EMUL_UNHANDLEABLE;
  1146. }
  1147. }
  1148. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1149. struct x86_emulate_ops *ops)
  1150. {
  1151. struct decode_cache *c = &ctxt->decode;
  1152. int rc = X86EMUL_CONTINUE;
  1153. unsigned long temp_eip = 0;
  1154. unsigned long temp_eflags = 0;
  1155. unsigned long cs = 0;
  1156. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1157. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1158. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1159. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1160. /* TODO: Add stack limit check */
  1161. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1162. if (rc != X86EMUL_CONTINUE)
  1163. return rc;
  1164. if (temp_eip & ~0xffff) {
  1165. emulate_gp(ctxt, 0);
  1166. return X86EMUL_PROPAGATE_FAULT;
  1167. }
  1168. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1169. if (rc != X86EMUL_CONTINUE)
  1170. return rc;
  1171. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1172. if (rc != X86EMUL_CONTINUE)
  1173. return rc;
  1174. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1175. if (rc != X86EMUL_CONTINUE)
  1176. return rc;
  1177. c->eip = temp_eip;
  1178. if (c->op_bytes == 4)
  1179. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1180. else if (c->op_bytes == 2) {
  1181. ctxt->eflags &= ~0xffff;
  1182. ctxt->eflags |= temp_eflags;
  1183. }
  1184. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1185. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1186. return rc;
  1187. }
  1188. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1189. struct x86_emulate_ops* ops)
  1190. {
  1191. switch(ctxt->mode) {
  1192. case X86EMUL_MODE_REAL:
  1193. return emulate_iret_real(ctxt, ops);
  1194. case X86EMUL_MODE_VM86:
  1195. case X86EMUL_MODE_PROT16:
  1196. case X86EMUL_MODE_PROT32:
  1197. case X86EMUL_MODE_PROT64:
  1198. default:
  1199. /* iret from protected mode unimplemented yet */
  1200. return X86EMUL_UNHANDLEABLE;
  1201. }
  1202. }
  1203. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1204. struct x86_emulate_ops *ops)
  1205. {
  1206. struct decode_cache *c = &ctxt->decode;
  1207. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1208. }
  1209. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1210. {
  1211. struct decode_cache *c = &ctxt->decode;
  1212. switch (c->modrm_reg) {
  1213. case 0: /* rol */
  1214. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1215. break;
  1216. case 1: /* ror */
  1217. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1218. break;
  1219. case 2: /* rcl */
  1220. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1221. break;
  1222. case 3: /* rcr */
  1223. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1224. break;
  1225. case 4: /* sal/shl */
  1226. case 6: /* sal/shl */
  1227. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1228. break;
  1229. case 5: /* shr */
  1230. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1231. break;
  1232. case 7: /* sar */
  1233. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1234. break;
  1235. }
  1236. }
  1237. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1238. struct x86_emulate_ops *ops)
  1239. {
  1240. struct decode_cache *c = &ctxt->decode;
  1241. unsigned long *rax = &c->regs[VCPU_REGS_RAX];
  1242. unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
  1243. switch (c->modrm_reg) {
  1244. case 0 ... 1: /* test */
  1245. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1246. break;
  1247. case 2: /* not */
  1248. c->dst.val = ~c->dst.val;
  1249. break;
  1250. case 3: /* neg */
  1251. emulate_1op("neg", c->dst, ctxt->eflags);
  1252. break;
  1253. case 4: /* mul */
  1254. emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
  1255. break;
  1256. case 5: /* imul */
  1257. emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
  1258. break;
  1259. case 6: /* div */
  1260. emulate_1op_rax_rdx("div", c->src, *rax, *rdx, ctxt->eflags);
  1261. break;
  1262. case 7: /* idiv */
  1263. emulate_1op_rax_rdx("idiv", c->src, *rax, *rdx, ctxt->eflags);
  1264. break;
  1265. default:
  1266. return X86EMUL_UNHANDLEABLE;
  1267. }
  1268. return X86EMUL_CONTINUE;
  1269. }
  1270. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1271. struct x86_emulate_ops *ops)
  1272. {
  1273. struct decode_cache *c = &ctxt->decode;
  1274. switch (c->modrm_reg) {
  1275. case 0: /* inc */
  1276. emulate_1op("inc", c->dst, ctxt->eflags);
  1277. break;
  1278. case 1: /* dec */
  1279. emulate_1op("dec", c->dst, ctxt->eflags);
  1280. break;
  1281. case 2: /* call near abs */ {
  1282. long int old_eip;
  1283. old_eip = c->eip;
  1284. c->eip = c->src.val;
  1285. c->src.val = old_eip;
  1286. emulate_push(ctxt, ops);
  1287. break;
  1288. }
  1289. case 4: /* jmp abs */
  1290. c->eip = c->src.val;
  1291. break;
  1292. case 6: /* push */
  1293. emulate_push(ctxt, ops);
  1294. break;
  1295. }
  1296. return X86EMUL_CONTINUE;
  1297. }
  1298. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1299. struct x86_emulate_ops *ops)
  1300. {
  1301. struct decode_cache *c = &ctxt->decode;
  1302. u64 old = c->dst.orig_val64;
  1303. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1304. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1305. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1306. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1307. ctxt->eflags &= ~EFLG_ZF;
  1308. } else {
  1309. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1310. (u32) c->regs[VCPU_REGS_RBX];
  1311. ctxt->eflags |= EFLG_ZF;
  1312. }
  1313. return X86EMUL_CONTINUE;
  1314. }
  1315. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1316. struct x86_emulate_ops *ops)
  1317. {
  1318. struct decode_cache *c = &ctxt->decode;
  1319. int rc;
  1320. unsigned long cs;
  1321. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1322. if (rc != X86EMUL_CONTINUE)
  1323. return rc;
  1324. if (c->op_bytes == 4)
  1325. c->eip = (u32)c->eip;
  1326. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1327. if (rc != X86EMUL_CONTINUE)
  1328. return rc;
  1329. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1330. return rc;
  1331. }
  1332. static inline void
  1333. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1334. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1335. struct desc_struct *ss)
  1336. {
  1337. memset(cs, 0, sizeof(struct desc_struct));
  1338. ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
  1339. memset(ss, 0, sizeof(struct desc_struct));
  1340. cs->l = 0; /* will be adjusted later */
  1341. set_desc_base(cs, 0); /* flat segment */
  1342. cs->g = 1; /* 4kb granularity */
  1343. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1344. cs->type = 0x0b; /* Read, Execute, Accessed */
  1345. cs->s = 1;
  1346. cs->dpl = 0; /* will be adjusted later */
  1347. cs->p = 1;
  1348. cs->d = 1;
  1349. set_desc_base(ss, 0); /* flat segment */
  1350. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1351. ss->g = 1; /* 4kb granularity */
  1352. ss->s = 1;
  1353. ss->type = 0x03; /* Read/Write, Accessed */
  1354. ss->d = 1; /* 32bit stack segment */
  1355. ss->dpl = 0;
  1356. ss->p = 1;
  1357. }
  1358. static int
  1359. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1360. {
  1361. struct decode_cache *c = &ctxt->decode;
  1362. struct desc_struct cs, ss;
  1363. u64 msr_data;
  1364. u16 cs_sel, ss_sel;
  1365. /* syscall is not available in real mode */
  1366. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1367. ctxt->mode == X86EMUL_MODE_VM86) {
  1368. emulate_ud(ctxt);
  1369. return X86EMUL_PROPAGATE_FAULT;
  1370. }
  1371. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1372. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1373. msr_data >>= 32;
  1374. cs_sel = (u16)(msr_data & 0xfffc);
  1375. ss_sel = (u16)(msr_data + 8);
  1376. if (is_long_mode(ctxt->vcpu)) {
  1377. cs.d = 0;
  1378. cs.l = 1;
  1379. }
  1380. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1381. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1382. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1383. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1384. c->regs[VCPU_REGS_RCX] = c->eip;
  1385. if (is_long_mode(ctxt->vcpu)) {
  1386. #ifdef CONFIG_X86_64
  1387. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1388. ops->get_msr(ctxt->vcpu,
  1389. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1390. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1391. c->eip = msr_data;
  1392. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1393. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1394. #endif
  1395. } else {
  1396. /* legacy mode */
  1397. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1398. c->eip = (u32)msr_data;
  1399. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1400. }
  1401. return X86EMUL_CONTINUE;
  1402. }
  1403. static int
  1404. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1405. {
  1406. struct decode_cache *c = &ctxt->decode;
  1407. struct desc_struct cs, ss;
  1408. u64 msr_data;
  1409. u16 cs_sel, ss_sel;
  1410. /* inject #GP if in real mode */
  1411. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1412. emulate_gp(ctxt, 0);
  1413. return X86EMUL_PROPAGATE_FAULT;
  1414. }
  1415. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1416. * Therefore, we inject an #UD.
  1417. */
  1418. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1419. emulate_ud(ctxt);
  1420. return X86EMUL_PROPAGATE_FAULT;
  1421. }
  1422. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1423. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1424. switch (ctxt->mode) {
  1425. case X86EMUL_MODE_PROT32:
  1426. if ((msr_data & 0xfffc) == 0x0) {
  1427. emulate_gp(ctxt, 0);
  1428. return X86EMUL_PROPAGATE_FAULT;
  1429. }
  1430. break;
  1431. case X86EMUL_MODE_PROT64:
  1432. if (msr_data == 0x0) {
  1433. emulate_gp(ctxt, 0);
  1434. return X86EMUL_PROPAGATE_FAULT;
  1435. }
  1436. break;
  1437. }
  1438. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1439. cs_sel = (u16)msr_data;
  1440. cs_sel &= ~SELECTOR_RPL_MASK;
  1441. ss_sel = cs_sel + 8;
  1442. ss_sel &= ~SELECTOR_RPL_MASK;
  1443. if (ctxt->mode == X86EMUL_MODE_PROT64
  1444. || is_long_mode(ctxt->vcpu)) {
  1445. cs.d = 0;
  1446. cs.l = 1;
  1447. }
  1448. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1449. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1450. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1451. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1452. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1453. c->eip = msr_data;
  1454. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1455. c->regs[VCPU_REGS_RSP] = msr_data;
  1456. return X86EMUL_CONTINUE;
  1457. }
  1458. static int
  1459. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1460. {
  1461. struct decode_cache *c = &ctxt->decode;
  1462. struct desc_struct cs, ss;
  1463. u64 msr_data;
  1464. int usermode;
  1465. u16 cs_sel, ss_sel;
  1466. /* inject #GP if in real mode or Virtual 8086 mode */
  1467. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1468. ctxt->mode == X86EMUL_MODE_VM86) {
  1469. emulate_gp(ctxt, 0);
  1470. return X86EMUL_PROPAGATE_FAULT;
  1471. }
  1472. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1473. if ((c->rex_prefix & 0x8) != 0x0)
  1474. usermode = X86EMUL_MODE_PROT64;
  1475. else
  1476. usermode = X86EMUL_MODE_PROT32;
  1477. cs.dpl = 3;
  1478. ss.dpl = 3;
  1479. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1480. switch (usermode) {
  1481. case X86EMUL_MODE_PROT32:
  1482. cs_sel = (u16)(msr_data + 16);
  1483. if ((msr_data & 0xfffc) == 0x0) {
  1484. emulate_gp(ctxt, 0);
  1485. return X86EMUL_PROPAGATE_FAULT;
  1486. }
  1487. ss_sel = (u16)(msr_data + 24);
  1488. break;
  1489. case X86EMUL_MODE_PROT64:
  1490. cs_sel = (u16)(msr_data + 32);
  1491. if (msr_data == 0x0) {
  1492. emulate_gp(ctxt, 0);
  1493. return X86EMUL_PROPAGATE_FAULT;
  1494. }
  1495. ss_sel = cs_sel + 8;
  1496. cs.d = 0;
  1497. cs.l = 1;
  1498. break;
  1499. }
  1500. cs_sel |= SELECTOR_RPL_MASK;
  1501. ss_sel |= SELECTOR_RPL_MASK;
  1502. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1503. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1504. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1505. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1506. c->eip = c->regs[VCPU_REGS_RDX];
  1507. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1508. return X86EMUL_CONTINUE;
  1509. }
  1510. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1511. struct x86_emulate_ops *ops)
  1512. {
  1513. int iopl;
  1514. if (ctxt->mode == X86EMUL_MODE_REAL)
  1515. return false;
  1516. if (ctxt->mode == X86EMUL_MODE_VM86)
  1517. return true;
  1518. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1519. return ops->cpl(ctxt->vcpu) > iopl;
  1520. }
  1521. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1522. struct x86_emulate_ops *ops,
  1523. u16 port, u16 len)
  1524. {
  1525. struct desc_struct tr_seg;
  1526. int r;
  1527. u16 io_bitmap_ptr;
  1528. u8 perm, bit_idx = port & 0x7;
  1529. unsigned mask = (1 << len) - 1;
  1530. ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
  1531. if (!tr_seg.p)
  1532. return false;
  1533. if (desc_limit_scaled(&tr_seg) < 103)
  1534. return false;
  1535. r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
  1536. ctxt->vcpu, NULL);
  1537. if (r != X86EMUL_CONTINUE)
  1538. return false;
  1539. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1540. return false;
  1541. r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
  1542. &perm, 1, ctxt->vcpu, NULL);
  1543. if (r != X86EMUL_CONTINUE)
  1544. return false;
  1545. if ((perm >> bit_idx) & mask)
  1546. return false;
  1547. return true;
  1548. }
  1549. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1550. struct x86_emulate_ops *ops,
  1551. u16 port, u16 len)
  1552. {
  1553. if (ctxt->perm_ok)
  1554. return true;
  1555. if (emulator_bad_iopl(ctxt, ops))
  1556. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1557. return false;
  1558. ctxt->perm_ok = true;
  1559. return true;
  1560. }
  1561. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1562. struct x86_emulate_ops *ops,
  1563. struct tss_segment_16 *tss)
  1564. {
  1565. struct decode_cache *c = &ctxt->decode;
  1566. tss->ip = c->eip;
  1567. tss->flag = ctxt->eflags;
  1568. tss->ax = c->regs[VCPU_REGS_RAX];
  1569. tss->cx = c->regs[VCPU_REGS_RCX];
  1570. tss->dx = c->regs[VCPU_REGS_RDX];
  1571. tss->bx = c->regs[VCPU_REGS_RBX];
  1572. tss->sp = c->regs[VCPU_REGS_RSP];
  1573. tss->bp = c->regs[VCPU_REGS_RBP];
  1574. tss->si = c->regs[VCPU_REGS_RSI];
  1575. tss->di = c->regs[VCPU_REGS_RDI];
  1576. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1577. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1578. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1579. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1580. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1581. }
  1582. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1583. struct x86_emulate_ops *ops,
  1584. struct tss_segment_16 *tss)
  1585. {
  1586. struct decode_cache *c = &ctxt->decode;
  1587. int ret;
  1588. c->eip = tss->ip;
  1589. ctxt->eflags = tss->flag | 2;
  1590. c->regs[VCPU_REGS_RAX] = tss->ax;
  1591. c->regs[VCPU_REGS_RCX] = tss->cx;
  1592. c->regs[VCPU_REGS_RDX] = tss->dx;
  1593. c->regs[VCPU_REGS_RBX] = tss->bx;
  1594. c->regs[VCPU_REGS_RSP] = tss->sp;
  1595. c->regs[VCPU_REGS_RBP] = tss->bp;
  1596. c->regs[VCPU_REGS_RSI] = tss->si;
  1597. c->regs[VCPU_REGS_RDI] = tss->di;
  1598. /*
  1599. * SDM says that segment selectors are loaded before segment
  1600. * descriptors
  1601. */
  1602. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1603. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1604. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1605. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1606. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1607. /*
  1608. * Now load segment descriptors. If fault happenes at this stage
  1609. * it is handled in a context of new task
  1610. */
  1611. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1612. if (ret != X86EMUL_CONTINUE)
  1613. return ret;
  1614. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1615. if (ret != X86EMUL_CONTINUE)
  1616. return ret;
  1617. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1618. if (ret != X86EMUL_CONTINUE)
  1619. return ret;
  1620. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1621. if (ret != X86EMUL_CONTINUE)
  1622. return ret;
  1623. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1624. if (ret != X86EMUL_CONTINUE)
  1625. return ret;
  1626. return X86EMUL_CONTINUE;
  1627. }
  1628. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1629. struct x86_emulate_ops *ops,
  1630. u16 tss_selector, u16 old_tss_sel,
  1631. ulong old_tss_base, struct desc_struct *new_desc)
  1632. {
  1633. struct tss_segment_16 tss_seg;
  1634. int ret;
  1635. u32 err, new_tss_base = get_desc_base(new_desc);
  1636. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1637. &err);
  1638. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1639. /* FIXME: need to provide precise fault address */
  1640. emulate_pf(ctxt, old_tss_base, err);
  1641. return ret;
  1642. }
  1643. save_state_to_tss16(ctxt, ops, &tss_seg);
  1644. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1645. &err);
  1646. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1647. /* FIXME: need to provide precise fault address */
  1648. emulate_pf(ctxt, old_tss_base, err);
  1649. return ret;
  1650. }
  1651. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1652. &err);
  1653. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1654. /* FIXME: need to provide precise fault address */
  1655. emulate_pf(ctxt, new_tss_base, err);
  1656. return ret;
  1657. }
  1658. if (old_tss_sel != 0xffff) {
  1659. tss_seg.prev_task_link = old_tss_sel;
  1660. ret = ops->write_std(new_tss_base,
  1661. &tss_seg.prev_task_link,
  1662. sizeof tss_seg.prev_task_link,
  1663. ctxt->vcpu, &err);
  1664. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1665. /* FIXME: need to provide precise fault address */
  1666. emulate_pf(ctxt, new_tss_base, err);
  1667. return ret;
  1668. }
  1669. }
  1670. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1671. }
  1672. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1673. struct x86_emulate_ops *ops,
  1674. struct tss_segment_32 *tss)
  1675. {
  1676. struct decode_cache *c = &ctxt->decode;
  1677. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  1678. tss->eip = c->eip;
  1679. tss->eflags = ctxt->eflags;
  1680. tss->eax = c->regs[VCPU_REGS_RAX];
  1681. tss->ecx = c->regs[VCPU_REGS_RCX];
  1682. tss->edx = c->regs[VCPU_REGS_RDX];
  1683. tss->ebx = c->regs[VCPU_REGS_RBX];
  1684. tss->esp = c->regs[VCPU_REGS_RSP];
  1685. tss->ebp = c->regs[VCPU_REGS_RBP];
  1686. tss->esi = c->regs[VCPU_REGS_RSI];
  1687. tss->edi = c->regs[VCPU_REGS_RDI];
  1688. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1689. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1690. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1691. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1692. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  1693. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  1694. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1695. }
  1696. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1697. struct x86_emulate_ops *ops,
  1698. struct tss_segment_32 *tss)
  1699. {
  1700. struct decode_cache *c = &ctxt->decode;
  1701. int ret;
  1702. if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
  1703. emulate_gp(ctxt, 0);
  1704. return X86EMUL_PROPAGATE_FAULT;
  1705. }
  1706. c->eip = tss->eip;
  1707. ctxt->eflags = tss->eflags | 2;
  1708. c->regs[VCPU_REGS_RAX] = tss->eax;
  1709. c->regs[VCPU_REGS_RCX] = tss->ecx;
  1710. c->regs[VCPU_REGS_RDX] = tss->edx;
  1711. c->regs[VCPU_REGS_RBX] = tss->ebx;
  1712. c->regs[VCPU_REGS_RSP] = tss->esp;
  1713. c->regs[VCPU_REGS_RBP] = tss->ebp;
  1714. c->regs[VCPU_REGS_RSI] = tss->esi;
  1715. c->regs[VCPU_REGS_RDI] = tss->edi;
  1716. /*
  1717. * SDM says that segment selectors are loaded before segment
  1718. * descriptors
  1719. */
  1720. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  1721. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1722. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1723. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1724. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1725. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  1726. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  1727. /*
  1728. * Now load segment descriptors. If fault happenes at this stage
  1729. * it is handled in a context of new task
  1730. */
  1731. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  1732. if (ret != X86EMUL_CONTINUE)
  1733. return ret;
  1734. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1735. if (ret != X86EMUL_CONTINUE)
  1736. return ret;
  1737. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1738. if (ret != X86EMUL_CONTINUE)
  1739. return ret;
  1740. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1741. if (ret != X86EMUL_CONTINUE)
  1742. return ret;
  1743. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1744. if (ret != X86EMUL_CONTINUE)
  1745. return ret;
  1746. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  1747. if (ret != X86EMUL_CONTINUE)
  1748. return ret;
  1749. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  1750. if (ret != X86EMUL_CONTINUE)
  1751. return ret;
  1752. return X86EMUL_CONTINUE;
  1753. }
  1754. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  1755. struct x86_emulate_ops *ops,
  1756. u16 tss_selector, u16 old_tss_sel,
  1757. ulong old_tss_base, struct desc_struct *new_desc)
  1758. {
  1759. struct tss_segment_32 tss_seg;
  1760. int ret;
  1761. u32 err, new_tss_base = get_desc_base(new_desc);
  1762. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1763. &err);
  1764. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1765. /* FIXME: need to provide precise fault address */
  1766. emulate_pf(ctxt, old_tss_base, err);
  1767. return ret;
  1768. }
  1769. save_state_to_tss32(ctxt, ops, &tss_seg);
  1770. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1771. &err);
  1772. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1773. /* FIXME: need to provide precise fault address */
  1774. emulate_pf(ctxt, old_tss_base, err);
  1775. return ret;
  1776. }
  1777. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1778. &err);
  1779. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1780. /* FIXME: need to provide precise fault address */
  1781. emulate_pf(ctxt, new_tss_base, err);
  1782. return ret;
  1783. }
  1784. if (old_tss_sel != 0xffff) {
  1785. tss_seg.prev_task_link = old_tss_sel;
  1786. ret = ops->write_std(new_tss_base,
  1787. &tss_seg.prev_task_link,
  1788. sizeof tss_seg.prev_task_link,
  1789. ctxt->vcpu, &err);
  1790. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1791. /* FIXME: need to provide precise fault address */
  1792. emulate_pf(ctxt, new_tss_base, err);
  1793. return ret;
  1794. }
  1795. }
  1796. return load_state_from_tss32(ctxt, ops, &tss_seg);
  1797. }
  1798. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  1799. struct x86_emulate_ops *ops,
  1800. u16 tss_selector, int reason,
  1801. bool has_error_code, u32 error_code)
  1802. {
  1803. struct desc_struct curr_tss_desc, next_tss_desc;
  1804. int ret;
  1805. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  1806. ulong old_tss_base =
  1807. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  1808. u32 desc_limit;
  1809. /* FIXME: old_tss_base == ~0 ? */
  1810. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  1811. if (ret != X86EMUL_CONTINUE)
  1812. return ret;
  1813. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  1814. if (ret != X86EMUL_CONTINUE)
  1815. return ret;
  1816. /* FIXME: check that next_tss_desc is tss */
  1817. if (reason != TASK_SWITCH_IRET) {
  1818. if ((tss_selector & 3) > next_tss_desc.dpl ||
  1819. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  1820. emulate_gp(ctxt, 0);
  1821. return X86EMUL_PROPAGATE_FAULT;
  1822. }
  1823. }
  1824. desc_limit = desc_limit_scaled(&next_tss_desc);
  1825. if (!next_tss_desc.p ||
  1826. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  1827. desc_limit < 0x2b)) {
  1828. emulate_ts(ctxt, tss_selector & 0xfffc);
  1829. return X86EMUL_PROPAGATE_FAULT;
  1830. }
  1831. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  1832. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  1833. write_segment_descriptor(ctxt, ops, old_tss_sel,
  1834. &curr_tss_desc);
  1835. }
  1836. if (reason == TASK_SWITCH_IRET)
  1837. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  1838. /* set back link to prev task only if NT bit is set in eflags
  1839. note that old_tss_sel is not used afetr this point */
  1840. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  1841. old_tss_sel = 0xffff;
  1842. if (next_tss_desc.type & 8)
  1843. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  1844. old_tss_base, &next_tss_desc);
  1845. else
  1846. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  1847. old_tss_base, &next_tss_desc);
  1848. if (ret != X86EMUL_CONTINUE)
  1849. return ret;
  1850. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  1851. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  1852. if (reason != TASK_SWITCH_IRET) {
  1853. next_tss_desc.type |= (1 << 1); /* set busy flag */
  1854. write_segment_descriptor(ctxt, ops, tss_selector,
  1855. &next_tss_desc);
  1856. }
  1857. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  1858. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  1859. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  1860. if (has_error_code) {
  1861. struct decode_cache *c = &ctxt->decode;
  1862. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  1863. c->lock_prefix = 0;
  1864. c->src.val = (unsigned long) error_code;
  1865. emulate_push(ctxt, ops);
  1866. }
  1867. return ret;
  1868. }
  1869. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  1870. u16 tss_selector, int reason,
  1871. bool has_error_code, u32 error_code)
  1872. {
  1873. struct x86_emulate_ops *ops = ctxt->ops;
  1874. struct decode_cache *c = &ctxt->decode;
  1875. int rc;
  1876. c->eip = ctxt->eip;
  1877. c->dst.type = OP_NONE;
  1878. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  1879. has_error_code, error_code);
  1880. if (rc == X86EMUL_CONTINUE) {
  1881. rc = writeback(ctxt, ops);
  1882. if (rc == X86EMUL_CONTINUE)
  1883. ctxt->eip = c->eip;
  1884. }
  1885. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1886. }
  1887. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
  1888. int reg, struct operand *op)
  1889. {
  1890. struct decode_cache *c = &ctxt->decode;
  1891. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  1892. register_address_increment(c, &c->regs[reg], df * op->bytes);
  1893. op->addr.mem = register_address(c, base, c->regs[reg]);
  1894. }
  1895. static int em_push(struct x86_emulate_ctxt *ctxt)
  1896. {
  1897. emulate_push(ctxt, ctxt->ops);
  1898. return X86EMUL_CONTINUE;
  1899. }
  1900. static int em_das(struct x86_emulate_ctxt *ctxt)
  1901. {
  1902. struct decode_cache *c = &ctxt->decode;
  1903. u8 al, old_al;
  1904. bool af, cf, old_cf;
  1905. cf = ctxt->eflags & X86_EFLAGS_CF;
  1906. al = c->dst.val;
  1907. old_al = al;
  1908. old_cf = cf;
  1909. cf = false;
  1910. af = ctxt->eflags & X86_EFLAGS_AF;
  1911. if ((al & 0x0f) > 9 || af) {
  1912. al -= 6;
  1913. cf = old_cf | (al >= 250);
  1914. af = true;
  1915. } else {
  1916. af = false;
  1917. }
  1918. if (old_al > 0x99 || old_cf) {
  1919. al -= 0x60;
  1920. cf = true;
  1921. }
  1922. c->dst.val = al;
  1923. /* Set PF, ZF, SF */
  1924. c->src.type = OP_IMM;
  1925. c->src.val = 0;
  1926. c->src.bytes = 1;
  1927. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1928. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  1929. if (cf)
  1930. ctxt->eflags |= X86_EFLAGS_CF;
  1931. if (af)
  1932. ctxt->eflags |= X86_EFLAGS_AF;
  1933. return X86EMUL_CONTINUE;
  1934. }
  1935. #define D(_y) { .flags = (_y) }
  1936. #define N D(0)
  1937. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  1938. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  1939. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  1940. static struct opcode group1[] = {
  1941. X7(D(Lock)), N
  1942. };
  1943. static struct opcode group1A[] = {
  1944. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  1945. };
  1946. static struct opcode group3[] = {
  1947. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  1948. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  1949. X4(D(SrcMem | ModRM)),
  1950. };
  1951. static struct opcode group4[] = {
  1952. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  1953. N, N, N, N, N, N,
  1954. };
  1955. static struct opcode group5[] = {
  1956. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  1957. D(SrcMem | ModRM | Stack), N,
  1958. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  1959. D(SrcMem | ModRM | Stack), N,
  1960. };
  1961. static struct group_dual group7 = { {
  1962. N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
  1963. D(SrcNone | ModRM | DstMem | Mov), N,
  1964. D(SrcMem16 | ModRM | Mov | Priv),
  1965. D(SrcMem | ModRM | ByteOp | Priv | NoAccess),
  1966. }, {
  1967. D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
  1968. D(SrcNone | ModRM | DstMem | Mov), N,
  1969. D(SrcMem16 | ModRM | Mov | Priv), N,
  1970. } };
  1971. static struct opcode group8[] = {
  1972. N, N, N, N,
  1973. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  1974. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  1975. };
  1976. static struct group_dual group9 = { {
  1977. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  1978. }, {
  1979. N, N, N, N, N, N, N, N,
  1980. } };
  1981. static struct opcode opcode_table[256] = {
  1982. /* 0x00 - 0x07 */
  1983. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1984. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1985. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1986. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  1987. /* 0x08 - 0x0F */
  1988. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1989. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1990. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1991. D(ImplicitOps | Stack | No64), N,
  1992. /* 0x10 - 0x17 */
  1993. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1994. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1995. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1996. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  1997. /* 0x18 - 0x1F */
  1998. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1999. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2000. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  2001. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2002. /* 0x20 - 0x27 */
  2003. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2004. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2005. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  2006. /* 0x28 - 0x2F */
  2007. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2008. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2009. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm),
  2010. N, I(ByteOp | DstAcc | No64, em_das),
  2011. /* 0x30 - 0x37 */
  2012. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2013. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2014. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  2015. /* 0x38 - 0x3F */
  2016. D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
  2017. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2018. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  2019. N, N,
  2020. /* 0x40 - 0x4F */
  2021. X16(D(DstReg)),
  2022. /* 0x50 - 0x57 */
  2023. X8(I(SrcReg | Stack, em_push)),
  2024. /* 0x58 - 0x5F */
  2025. X8(D(DstReg | Stack)),
  2026. /* 0x60 - 0x67 */
  2027. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2028. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2029. N, N, N, N,
  2030. /* 0x68 - 0x6F */
  2031. I(SrcImm | Mov | Stack, em_push), N,
  2032. I(SrcImmByte | Mov | Stack, em_push), N,
  2033. D(DstDI | ByteOp | Mov | String), D(DstDI | Mov | String), /* insb, insw/insd */
  2034. D(SrcSI | ByteOp | ImplicitOps | String), D(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
  2035. /* 0x70 - 0x7F */
  2036. X16(D(SrcImmByte)),
  2037. /* 0x80 - 0x87 */
  2038. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2039. G(DstMem | SrcImm | ModRM | Group, group1),
  2040. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2041. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2042. D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
  2043. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2044. /* 0x88 - 0x8F */
  2045. D(ByteOp | DstMem | SrcReg | ModRM | Mov), D(DstMem | SrcReg | ModRM | Mov),
  2046. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem | ModRM | Mov),
  2047. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
  2048. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  2049. /* 0x90 - 0x97 */
  2050. X8(D(SrcAcc | DstReg)),
  2051. /* 0x98 - 0x9F */
  2052. D(DstAcc | SrcNone), N, D(SrcImmFAddr | No64), N,
  2053. D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
  2054. /* 0xA0 - 0xA7 */
  2055. D(ByteOp | DstAcc | SrcMem | Mov | MemAbs), D(DstAcc | SrcMem | Mov | MemAbs),
  2056. D(ByteOp | DstMem | SrcAcc | Mov | MemAbs), D(DstMem | SrcAcc | Mov | MemAbs),
  2057. D(ByteOp | SrcSI | DstDI | Mov | String), D(SrcSI | DstDI | Mov | String),
  2058. D(ByteOp | SrcSI | DstDI | String), D(SrcSI | DstDI | String),
  2059. /* 0xA8 - 0xAF */
  2060. D(DstAcc | SrcImmByte | ByteOp), D(DstAcc | SrcImm),
  2061. D(ByteOp | SrcAcc | DstDI | Mov | String), D(SrcAcc | DstDI | Mov | String),
  2062. D(ByteOp | SrcSI | DstAcc | Mov | String), D(SrcSI | DstAcc | Mov | String),
  2063. D(ByteOp | SrcAcc | DstDI | String), D(SrcAcc | DstDI | String),
  2064. /* 0xB0 - 0xB7 */
  2065. X8(D(ByteOp | DstReg | SrcImm | Mov)),
  2066. /* 0xB8 - 0xBF */
  2067. X8(D(DstReg | SrcImm | Mov)),
  2068. /* 0xC0 - 0xC7 */
  2069. D(ByteOp | DstMem | SrcImm | ModRM), D(DstMem | SrcImmByte | ModRM),
  2070. N, D(ImplicitOps | Stack), N, N,
  2071. D(ByteOp | DstMem | SrcImm | ModRM | Mov), D(DstMem | SrcImm | ModRM | Mov),
  2072. /* 0xC8 - 0xCF */
  2073. N, N, N, D(ImplicitOps | Stack),
  2074. D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
  2075. /* 0xD0 - 0xD7 */
  2076. D(ByteOp | DstMem | SrcOne | ModRM), D(DstMem | SrcOne | ModRM),
  2077. D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
  2078. N, N, N, N,
  2079. /* 0xD8 - 0xDF */
  2080. N, N, N, N, N, N, N, N,
  2081. /* 0xE0 - 0xE7 */
  2082. X3(D(SrcImmByte)), N,
  2083. D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
  2084. D(ByteOp | SrcAcc | DstImmUByte), D(SrcAcc | DstImmUByte),
  2085. /* 0xE8 - 0xEF */
  2086. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2087. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  2088. D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
  2089. D(ByteOp | SrcAcc | ImplicitOps), D(SrcAcc | ImplicitOps),
  2090. /* 0xF0 - 0xF7 */
  2091. N, N, N, N,
  2092. D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
  2093. /* 0xF8 - 0xFF */
  2094. D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
  2095. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2096. };
  2097. static struct opcode twobyte_table[256] = {
  2098. /* 0x00 - 0x0F */
  2099. N, GD(0, &group7), N, N,
  2100. N, D(ImplicitOps), D(ImplicitOps | Priv), N,
  2101. D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
  2102. N, D(ImplicitOps | ModRM), N, N,
  2103. /* 0x10 - 0x1F */
  2104. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2105. /* 0x20 - 0x2F */
  2106. D(ModRM | DstMem | Priv | Op3264), D(ModRM | DstMem | Priv | Op3264),
  2107. D(ModRM | SrcMem | Priv | Op3264), D(ModRM | SrcMem | Priv | Op3264),
  2108. N, N, N, N,
  2109. N, N, N, N, N, N, N, N,
  2110. /* 0x30 - 0x3F */
  2111. D(ImplicitOps | Priv), N, D(ImplicitOps | Priv), N,
  2112. D(ImplicitOps), D(ImplicitOps | Priv), N, N,
  2113. N, N, N, N, N, N, N, N,
  2114. /* 0x40 - 0x4F */
  2115. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2116. /* 0x50 - 0x5F */
  2117. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2118. /* 0x60 - 0x6F */
  2119. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2120. /* 0x70 - 0x7F */
  2121. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2122. /* 0x80 - 0x8F */
  2123. X16(D(SrcImm)),
  2124. /* 0x90 - 0x9F */
  2125. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2126. /* 0xA0 - 0xA7 */
  2127. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2128. N, D(DstMem | SrcReg | ModRM | BitOp),
  2129. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2130. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2131. /* 0xA8 - 0xAF */
  2132. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2133. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2134. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2135. D(DstMem | SrcReg | Src2CL | ModRM),
  2136. D(ModRM), N,
  2137. /* 0xB0 - 0xB7 */
  2138. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2139. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2140. N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
  2141. D(DstReg | SrcMem16 | ModRM | Mov),
  2142. /* 0xB8 - 0xBF */
  2143. N, N,
  2144. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2145. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2146. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2147. /* 0xC0 - 0xCF */
  2148. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2149. N, D(DstMem | SrcReg | ModRM | Mov),
  2150. N, N, N, GD(0, &group9),
  2151. N, N, N, N, N, N, N, N,
  2152. /* 0xD0 - 0xDF */
  2153. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2154. /* 0xE0 - 0xEF */
  2155. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2156. /* 0xF0 - 0xFF */
  2157. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2158. };
  2159. #undef D
  2160. #undef N
  2161. #undef G
  2162. #undef GD
  2163. #undef I
  2164. int
  2165. x86_decode_insn(struct x86_emulate_ctxt *ctxt)
  2166. {
  2167. struct x86_emulate_ops *ops = ctxt->ops;
  2168. struct decode_cache *c = &ctxt->decode;
  2169. int rc = X86EMUL_CONTINUE;
  2170. int mode = ctxt->mode;
  2171. int def_op_bytes, def_ad_bytes, dual, goffset;
  2172. struct opcode opcode, *g_mod012, *g_mod3;
  2173. struct operand memop = { .type = OP_NONE };
  2174. /* we cannot decode insn before we complete previous rep insn */
  2175. WARN_ON(ctxt->restart);
  2176. c->eip = ctxt->eip;
  2177. c->fetch.start = c->fetch.end = c->eip;
  2178. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  2179. switch (mode) {
  2180. case X86EMUL_MODE_REAL:
  2181. case X86EMUL_MODE_VM86:
  2182. case X86EMUL_MODE_PROT16:
  2183. def_op_bytes = def_ad_bytes = 2;
  2184. break;
  2185. case X86EMUL_MODE_PROT32:
  2186. def_op_bytes = def_ad_bytes = 4;
  2187. break;
  2188. #ifdef CONFIG_X86_64
  2189. case X86EMUL_MODE_PROT64:
  2190. def_op_bytes = 4;
  2191. def_ad_bytes = 8;
  2192. break;
  2193. #endif
  2194. default:
  2195. return -1;
  2196. }
  2197. c->op_bytes = def_op_bytes;
  2198. c->ad_bytes = def_ad_bytes;
  2199. /* Legacy prefixes. */
  2200. for (;;) {
  2201. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2202. case 0x66: /* operand-size override */
  2203. /* switch between 2/4 bytes */
  2204. c->op_bytes = def_op_bytes ^ 6;
  2205. break;
  2206. case 0x67: /* address-size override */
  2207. if (mode == X86EMUL_MODE_PROT64)
  2208. /* switch between 4/8 bytes */
  2209. c->ad_bytes = def_ad_bytes ^ 12;
  2210. else
  2211. /* switch between 2/4 bytes */
  2212. c->ad_bytes = def_ad_bytes ^ 6;
  2213. break;
  2214. case 0x26: /* ES override */
  2215. case 0x2e: /* CS override */
  2216. case 0x36: /* SS override */
  2217. case 0x3e: /* DS override */
  2218. set_seg_override(c, (c->b >> 3) & 3);
  2219. break;
  2220. case 0x64: /* FS override */
  2221. case 0x65: /* GS override */
  2222. set_seg_override(c, c->b & 7);
  2223. break;
  2224. case 0x40 ... 0x4f: /* REX */
  2225. if (mode != X86EMUL_MODE_PROT64)
  2226. goto done_prefixes;
  2227. c->rex_prefix = c->b;
  2228. continue;
  2229. case 0xf0: /* LOCK */
  2230. c->lock_prefix = 1;
  2231. break;
  2232. case 0xf2: /* REPNE/REPNZ */
  2233. c->rep_prefix = REPNE_PREFIX;
  2234. break;
  2235. case 0xf3: /* REP/REPE/REPZ */
  2236. c->rep_prefix = REPE_PREFIX;
  2237. break;
  2238. default:
  2239. goto done_prefixes;
  2240. }
  2241. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2242. c->rex_prefix = 0;
  2243. }
  2244. done_prefixes:
  2245. /* REX prefix. */
  2246. if (c->rex_prefix & 8)
  2247. c->op_bytes = 8; /* REX.W */
  2248. /* Opcode byte(s). */
  2249. opcode = opcode_table[c->b];
  2250. /* Two-byte opcode? */
  2251. if (c->b == 0x0f) {
  2252. c->twobyte = 1;
  2253. c->b = insn_fetch(u8, 1, c->eip);
  2254. opcode = twobyte_table[c->b];
  2255. }
  2256. c->d = opcode.flags;
  2257. if (c->d & Group) {
  2258. dual = c->d & GroupDual;
  2259. c->modrm = insn_fetch(u8, 1, c->eip);
  2260. --c->eip;
  2261. if (c->d & GroupDual) {
  2262. g_mod012 = opcode.u.gdual->mod012;
  2263. g_mod3 = opcode.u.gdual->mod3;
  2264. } else
  2265. g_mod012 = g_mod3 = opcode.u.group;
  2266. c->d &= ~(Group | GroupDual);
  2267. goffset = (c->modrm >> 3) & 7;
  2268. if ((c->modrm >> 6) == 3)
  2269. opcode = g_mod3[goffset];
  2270. else
  2271. opcode = g_mod012[goffset];
  2272. c->d |= opcode.flags;
  2273. }
  2274. c->execute = opcode.u.execute;
  2275. /* Unrecognised? */
  2276. if (c->d == 0 || (c->d & Undefined)) {
  2277. DPRINTF("Cannot emulate %02x\n", c->b);
  2278. return -1;
  2279. }
  2280. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  2281. c->op_bytes = 8;
  2282. if (c->d & Op3264) {
  2283. if (mode == X86EMUL_MODE_PROT64)
  2284. c->op_bytes = 8;
  2285. else
  2286. c->op_bytes = 4;
  2287. }
  2288. /* ModRM and SIB bytes. */
  2289. if (c->d & ModRM) {
  2290. rc = decode_modrm(ctxt, ops, &memop);
  2291. if (!c->has_seg_override)
  2292. set_seg_override(c, c->modrm_seg);
  2293. } else if (c->d & MemAbs)
  2294. rc = decode_abs(ctxt, ops, &memop);
  2295. if (rc != X86EMUL_CONTINUE)
  2296. goto done;
  2297. if (!c->has_seg_override)
  2298. set_seg_override(c, VCPU_SREG_DS);
  2299. if (memop.type == OP_MEM && !(!c->twobyte && c->b == 0x8d))
  2300. memop.addr.mem += seg_override_base(ctxt, ops, c);
  2301. if (memop.type == OP_MEM && c->ad_bytes != 8)
  2302. memop.addr.mem = (u32)memop.addr.mem;
  2303. if (memop.type == OP_MEM && c->rip_relative)
  2304. memop.addr.mem += c->eip;
  2305. /*
  2306. * Decode and fetch the source operand: register, memory
  2307. * or immediate.
  2308. */
  2309. switch (c->d & SrcMask) {
  2310. case SrcNone:
  2311. break;
  2312. case SrcReg:
  2313. decode_register_operand(&c->src, c, 0);
  2314. break;
  2315. case SrcMem16:
  2316. memop.bytes = 2;
  2317. goto srcmem_common;
  2318. case SrcMem32:
  2319. memop.bytes = 4;
  2320. goto srcmem_common;
  2321. case SrcMem:
  2322. memop.bytes = (c->d & ByteOp) ? 1 :
  2323. c->op_bytes;
  2324. srcmem_common:
  2325. c->src = memop;
  2326. break;
  2327. case SrcImm:
  2328. case SrcImmU:
  2329. c->src.type = OP_IMM;
  2330. c->src.addr.mem = c->eip;
  2331. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2332. if (c->src.bytes == 8)
  2333. c->src.bytes = 4;
  2334. /* NB. Immediates are sign-extended as necessary. */
  2335. switch (c->src.bytes) {
  2336. case 1:
  2337. c->src.val = insn_fetch(s8, 1, c->eip);
  2338. break;
  2339. case 2:
  2340. c->src.val = insn_fetch(s16, 2, c->eip);
  2341. break;
  2342. case 4:
  2343. c->src.val = insn_fetch(s32, 4, c->eip);
  2344. break;
  2345. }
  2346. if ((c->d & SrcMask) == SrcImmU) {
  2347. switch (c->src.bytes) {
  2348. case 1:
  2349. c->src.val &= 0xff;
  2350. break;
  2351. case 2:
  2352. c->src.val &= 0xffff;
  2353. break;
  2354. case 4:
  2355. c->src.val &= 0xffffffff;
  2356. break;
  2357. }
  2358. }
  2359. break;
  2360. case SrcImmByte:
  2361. case SrcImmUByte:
  2362. c->src.type = OP_IMM;
  2363. c->src.addr.mem = c->eip;
  2364. c->src.bytes = 1;
  2365. if ((c->d & SrcMask) == SrcImmByte)
  2366. c->src.val = insn_fetch(s8, 1, c->eip);
  2367. else
  2368. c->src.val = insn_fetch(u8, 1, c->eip);
  2369. break;
  2370. case SrcAcc:
  2371. c->src.type = OP_REG;
  2372. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2373. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  2374. fetch_register_operand(&c->src);
  2375. break;
  2376. case SrcOne:
  2377. c->src.bytes = 1;
  2378. c->src.val = 1;
  2379. break;
  2380. case SrcSI:
  2381. c->src.type = OP_MEM;
  2382. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2383. c->src.addr.mem =
  2384. register_address(c, seg_override_base(ctxt, ops, c),
  2385. c->regs[VCPU_REGS_RSI]);
  2386. c->src.val = 0;
  2387. break;
  2388. case SrcImmFAddr:
  2389. c->src.type = OP_IMM;
  2390. c->src.addr.mem = c->eip;
  2391. c->src.bytes = c->op_bytes + 2;
  2392. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  2393. break;
  2394. case SrcMemFAddr:
  2395. memop.bytes = c->op_bytes + 2;
  2396. goto srcmem_common;
  2397. break;
  2398. }
  2399. /*
  2400. * Decode and fetch the second source operand: register, memory
  2401. * or immediate.
  2402. */
  2403. switch (c->d & Src2Mask) {
  2404. case Src2None:
  2405. break;
  2406. case Src2CL:
  2407. c->src2.bytes = 1;
  2408. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  2409. break;
  2410. case Src2ImmByte:
  2411. c->src2.type = OP_IMM;
  2412. c->src2.addr.mem = c->eip;
  2413. c->src2.bytes = 1;
  2414. c->src2.val = insn_fetch(u8, 1, c->eip);
  2415. break;
  2416. case Src2One:
  2417. c->src2.bytes = 1;
  2418. c->src2.val = 1;
  2419. break;
  2420. }
  2421. /* Decode and fetch the destination operand: register or memory. */
  2422. switch (c->d & DstMask) {
  2423. case DstReg:
  2424. decode_register_operand(&c->dst, c,
  2425. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  2426. break;
  2427. case DstImmUByte:
  2428. c->dst.type = OP_IMM;
  2429. c->dst.addr.mem = c->eip;
  2430. c->dst.bytes = 1;
  2431. c->dst.val = insn_fetch(u8, 1, c->eip);
  2432. break;
  2433. case DstMem:
  2434. case DstMem64:
  2435. c->dst = memop;
  2436. if ((c->d & DstMask) == DstMem64)
  2437. c->dst.bytes = 8;
  2438. else
  2439. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2440. if (c->d & BitOp)
  2441. fetch_bit_operand(c);
  2442. c->dst.orig_val = c->dst.val;
  2443. break;
  2444. case DstAcc:
  2445. c->dst.type = OP_REG;
  2446. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2447. c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
  2448. fetch_register_operand(&c->dst);
  2449. c->dst.orig_val = c->dst.val;
  2450. break;
  2451. case DstDI:
  2452. c->dst.type = OP_MEM;
  2453. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2454. c->dst.addr.mem =
  2455. register_address(c, es_base(ctxt, ops),
  2456. c->regs[VCPU_REGS_RDI]);
  2457. c->dst.val = 0;
  2458. break;
  2459. case ImplicitOps:
  2460. /* Special instructions do their own operand decoding. */
  2461. default:
  2462. c->dst.type = OP_NONE; /* Disable writeback. */
  2463. return 0;
  2464. }
  2465. done:
  2466. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2467. }
  2468. int
  2469. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  2470. {
  2471. struct x86_emulate_ops *ops = ctxt->ops;
  2472. u64 msr_data;
  2473. struct decode_cache *c = &ctxt->decode;
  2474. int rc = X86EMUL_CONTINUE;
  2475. int saved_dst_type = c->dst.type;
  2476. int irq; /* Used for int 3, int, and into */
  2477. ctxt->decode.mem_read.pos = 0;
  2478. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2479. emulate_ud(ctxt);
  2480. goto done;
  2481. }
  2482. /* LOCK prefix is allowed only with some instructions */
  2483. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2484. emulate_ud(ctxt);
  2485. goto done;
  2486. }
  2487. /* Privileged instruction can be executed only in CPL=0 */
  2488. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2489. emulate_gp(ctxt, 0);
  2490. goto done;
  2491. }
  2492. if (c->rep_prefix && (c->d & String)) {
  2493. ctxt->restart = true;
  2494. /* All REP prefixes have the same first termination condition */
  2495. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2496. ctxt->restart = false;
  2497. ctxt->eip = c->eip;
  2498. goto done;
  2499. }
  2500. }
  2501. if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
  2502. rc = read_emulated(ctxt, ops, c->src.addr.mem,
  2503. c->src.valptr, c->src.bytes);
  2504. if (rc != X86EMUL_CONTINUE)
  2505. goto done;
  2506. c->src.orig_val64 = c->src.val64;
  2507. }
  2508. if (c->src2.type == OP_MEM) {
  2509. rc = read_emulated(ctxt, ops, c->src2.addr.mem,
  2510. &c->src2.val, c->src2.bytes);
  2511. if (rc != X86EMUL_CONTINUE)
  2512. goto done;
  2513. }
  2514. if ((c->d & DstMask) == ImplicitOps)
  2515. goto special_insn;
  2516. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2517. /* optimisation - avoid slow emulated read if Mov */
  2518. rc = read_emulated(ctxt, ops, c->dst.addr.mem,
  2519. &c->dst.val, c->dst.bytes);
  2520. if (rc != X86EMUL_CONTINUE)
  2521. goto done;
  2522. }
  2523. c->dst.orig_val = c->dst.val;
  2524. special_insn:
  2525. if (c->execute) {
  2526. rc = c->execute(ctxt);
  2527. if (rc != X86EMUL_CONTINUE)
  2528. goto done;
  2529. goto writeback;
  2530. }
  2531. if (c->twobyte)
  2532. goto twobyte_insn;
  2533. switch (c->b) {
  2534. case 0x00 ... 0x05:
  2535. add: /* add */
  2536. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2537. break;
  2538. case 0x06: /* push es */
  2539. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2540. break;
  2541. case 0x07: /* pop es */
  2542. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2543. if (rc != X86EMUL_CONTINUE)
  2544. goto done;
  2545. break;
  2546. case 0x08 ... 0x0d:
  2547. or: /* or */
  2548. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2549. break;
  2550. case 0x0e: /* push cs */
  2551. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2552. break;
  2553. case 0x10 ... 0x15:
  2554. adc: /* adc */
  2555. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2556. break;
  2557. case 0x16: /* push ss */
  2558. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2559. break;
  2560. case 0x17: /* pop ss */
  2561. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2562. if (rc != X86EMUL_CONTINUE)
  2563. goto done;
  2564. break;
  2565. case 0x18 ... 0x1d:
  2566. sbb: /* sbb */
  2567. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2568. break;
  2569. case 0x1e: /* push ds */
  2570. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2571. break;
  2572. case 0x1f: /* pop ds */
  2573. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2574. if (rc != X86EMUL_CONTINUE)
  2575. goto done;
  2576. break;
  2577. case 0x20 ... 0x25:
  2578. and: /* and */
  2579. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2580. break;
  2581. case 0x28 ... 0x2d:
  2582. sub: /* sub */
  2583. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2584. break;
  2585. case 0x30 ... 0x35:
  2586. xor: /* xor */
  2587. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2588. break;
  2589. case 0x38 ... 0x3d:
  2590. cmp: /* cmp */
  2591. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2592. break;
  2593. case 0x40 ... 0x47: /* inc r16/r32 */
  2594. emulate_1op("inc", c->dst, ctxt->eflags);
  2595. break;
  2596. case 0x48 ... 0x4f: /* dec r16/r32 */
  2597. emulate_1op("dec", c->dst, ctxt->eflags);
  2598. break;
  2599. case 0x58 ... 0x5f: /* pop reg */
  2600. pop_instruction:
  2601. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2602. if (rc != X86EMUL_CONTINUE)
  2603. goto done;
  2604. break;
  2605. case 0x60: /* pusha */
  2606. rc = emulate_pusha(ctxt, ops);
  2607. if (rc != X86EMUL_CONTINUE)
  2608. goto done;
  2609. break;
  2610. case 0x61: /* popa */
  2611. rc = emulate_popa(ctxt, ops);
  2612. if (rc != X86EMUL_CONTINUE)
  2613. goto done;
  2614. break;
  2615. case 0x63: /* movsxd */
  2616. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2617. goto cannot_emulate;
  2618. c->dst.val = (s32) c->src.val;
  2619. break;
  2620. case 0x6c: /* insb */
  2621. case 0x6d: /* insw/insd */
  2622. c->src.val = c->regs[VCPU_REGS_RDX];
  2623. goto do_io_in;
  2624. case 0x6e: /* outsb */
  2625. case 0x6f: /* outsw/outsd */
  2626. c->dst.val = c->regs[VCPU_REGS_RDX];
  2627. goto do_io_out;
  2628. break;
  2629. case 0x70 ... 0x7f: /* jcc (short) */
  2630. if (test_cc(c->b, ctxt->eflags))
  2631. jmp_rel(c, c->src.val);
  2632. break;
  2633. case 0x80 ... 0x83: /* Grp1 */
  2634. switch (c->modrm_reg) {
  2635. case 0:
  2636. goto add;
  2637. case 1:
  2638. goto or;
  2639. case 2:
  2640. goto adc;
  2641. case 3:
  2642. goto sbb;
  2643. case 4:
  2644. goto and;
  2645. case 5:
  2646. goto sub;
  2647. case 6:
  2648. goto xor;
  2649. case 7:
  2650. goto cmp;
  2651. }
  2652. break;
  2653. case 0x84 ... 0x85:
  2654. test:
  2655. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2656. break;
  2657. case 0x86 ... 0x87: /* xchg */
  2658. xchg:
  2659. /* Write back the register source. */
  2660. c->src.val = c->dst.val;
  2661. write_register_operand(&c->src);
  2662. /*
  2663. * Write back the memory destination with implicit LOCK
  2664. * prefix.
  2665. */
  2666. c->dst.val = c->src.orig_val;
  2667. c->lock_prefix = 1;
  2668. break;
  2669. case 0x88 ... 0x8b: /* mov */
  2670. goto mov;
  2671. case 0x8c: /* mov r/m, sreg */
  2672. if (c->modrm_reg > VCPU_SREG_GS) {
  2673. emulate_ud(ctxt);
  2674. goto done;
  2675. }
  2676. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2677. break;
  2678. case 0x8d: /* lea r16/r32, m */
  2679. c->dst.val = c->src.addr.mem;
  2680. break;
  2681. case 0x8e: { /* mov seg, r/m16 */
  2682. uint16_t sel;
  2683. sel = c->src.val;
  2684. if (c->modrm_reg == VCPU_SREG_CS ||
  2685. c->modrm_reg > VCPU_SREG_GS) {
  2686. emulate_ud(ctxt);
  2687. goto done;
  2688. }
  2689. if (c->modrm_reg == VCPU_SREG_SS)
  2690. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2691. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2692. c->dst.type = OP_NONE; /* Disable writeback. */
  2693. break;
  2694. }
  2695. case 0x8f: /* pop (sole member of Grp1a) */
  2696. rc = emulate_grp1a(ctxt, ops);
  2697. if (rc != X86EMUL_CONTINUE)
  2698. goto done;
  2699. break;
  2700. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  2701. if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
  2702. break;
  2703. goto xchg;
  2704. case 0x98: /* cbw/cwde/cdqe */
  2705. switch (c->op_bytes) {
  2706. case 2: c->dst.val = (s8)c->dst.val; break;
  2707. case 4: c->dst.val = (s16)c->dst.val; break;
  2708. case 8: c->dst.val = (s32)c->dst.val; break;
  2709. }
  2710. break;
  2711. case 0x9c: /* pushf */
  2712. c->src.val = (unsigned long) ctxt->eflags;
  2713. emulate_push(ctxt, ops);
  2714. break;
  2715. case 0x9d: /* popf */
  2716. c->dst.type = OP_REG;
  2717. c->dst.addr.reg = &ctxt->eflags;
  2718. c->dst.bytes = c->op_bytes;
  2719. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2720. if (rc != X86EMUL_CONTINUE)
  2721. goto done;
  2722. break;
  2723. case 0xa0 ... 0xa3: /* mov */
  2724. case 0xa4 ... 0xa5: /* movs */
  2725. goto mov;
  2726. case 0xa6 ... 0xa7: /* cmps */
  2727. c->dst.type = OP_NONE; /* Disable writeback. */
  2728. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.addr.mem, c->dst.addr.mem);
  2729. goto cmp;
  2730. case 0xa8 ... 0xa9: /* test ax, imm */
  2731. goto test;
  2732. case 0xaa ... 0xab: /* stos */
  2733. case 0xac ... 0xad: /* lods */
  2734. goto mov;
  2735. case 0xae ... 0xaf: /* scas */
  2736. goto cmp;
  2737. case 0xb0 ... 0xbf: /* mov r, imm */
  2738. goto mov;
  2739. case 0xc0 ... 0xc1:
  2740. emulate_grp2(ctxt);
  2741. break;
  2742. case 0xc3: /* ret */
  2743. c->dst.type = OP_REG;
  2744. c->dst.addr.reg = &c->eip;
  2745. c->dst.bytes = c->op_bytes;
  2746. goto pop_instruction;
  2747. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  2748. mov:
  2749. c->dst.val = c->src.val;
  2750. break;
  2751. case 0xcb: /* ret far */
  2752. rc = emulate_ret_far(ctxt, ops);
  2753. if (rc != X86EMUL_CONTINUE)
  2754. goto done;
  2755. break;
  2756. case 0xcc: /* int3 */
  2757. irq = 3;
  2758. goto do_interrupt;
  2759. case 0xcd: /* int n */
  2760. irq = c->src.val;
  2761. do_interrupt:
  2762. rc = emulate_int(ctxt, ops, irq);
  2763. if (rc != X86EMUL_CONTINUE)
  2764. goto done;
  2765. break;
  2766. case 0xce: /* into */
  2767. if (ctxt->eflags & EFLG_OF) {
  2768. irq = 4;
  2769. goto do_interrupt;
  2770. }
  2771. break;
  2772. case 0xcf: /* iret */
  2773. rc = emulate_iret(ctxt, ops);
  2774. if (rc != X86EMUL_CONTINUE)
  2775. goto done;
  2776. break;
  2777. case 0xd0 ... 0xd1: /* Grp2 */
  2778. emulate_grp2(ctxt);
  2779. break;
  2780. case 0xd2 ... 0xd3: /* Grp2 */
  2781. c->src.val = c->regs[VCPU_REGS_RCX];
  2782. emulate_grp2(ctxt);
  2783. break;
  2784. case 0xe0 ... 0xe2: /* loop/loopz/loopnz */
  2785. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2786. if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
  2787. (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
  2788. jmp_rel(c, c->src.val);
  2789. break;
  2790. case 0xe4: /* inb */
  2791. case 0xe5: /* in */
  2792. goto do_io_in;
  2793. case 0xe6: /* outb */
  2794. case 0xe7: /* out */
  2795. goto do_io_out;
  2796. case 0xe8: /* call (near) */ {
  2797. long int rel = c->src.val;
  2798. c->src.val = (unsigned long) c->eip;
  2799. jmp_rel(c, rel);
  2800. emulate_push(ctxt, ops);
  2801. break;
  2802. }
  2803. case 0xe9: /* jmp rel */
  2804. goto jmp;
  2805. case 0xea: { /* jmp far */
  2806. unsigned short sel;
  2807. jump_far:
  2808. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2809. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2810. goto done;
  2811. c->eip = 0;
  2812. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2813. break;
  2814. }
  2815. case 0xeb:
  2816. jmp: /* jmp rel short */
  2817. jmp_rel(c, c->src.val);
  2818. c->dst.type = OP_NONE; /* Disable writeback. */
  2819. break;
  2820. case 0xec: /* in al,dx */
  2821. case 0xed: /* in (e/r)ax,dx */
  2822. c->src.val = c->regs[VCPU_REGS_RDX];
  2823. do_io_in:
  2824. c->dst.bytes = min(c->dst.bytes, 4u);
  2825. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2826. emulate_gp(ctxt, 0);
  2827. goto done;
  2828. }
  2829. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2830. &c->dst.val))
  2831. goto done; /* IO is needed */
  2832. break;
  2833. case 0xee: /* out dx,al */
  2834. case 0xef: /* out dx,(e/r)ax */
  2835. c->dst.val = c->regs[VCPU_REGS_RDX];
  2836. do_io_out:
  2837. c->src.bytes = min(c->src.bytes, 4u);
  2838. if (!emulator_io_permited(ctxt, ops, c->dst.val,
  2839. c->src.bytes)) {
  2840. emulate_gp(ctxt, 0);
  2841. goto done;
  2842. }
  2843. ops->pio_out_emulated(c->src.bytes, c->dst.val,
  2844. &c->src.val, 1, ctxt->vcpu);
  2845. c->dst.type = OP_NONE; /* Disable writeback. */
  2846. break;
  2847. case 0xf4: /* hlt */
  2848. ctxt->vcpu->arch.halt_request = 1;
  2849. break;
  2850. case 0xf5: /* cmc */
  2851. /* complement carry flag from eflags reg */
  2852. ctxt->eflags ^= EFLG_CF;
  2853. break;
  2854. case 0xf6 ... 0xf7: /* Grp3 */
  2855. if (emulate_grp3(ctxt, ops) != X86EMUL_CONTINUE)
  2856. goto cannot_emulate;
  2857. break;
  2858. case 0xf8: /* clc */
  2859. ctxt->eflags &= ~EFLG_CF;
  2860. break;
  2861. case 0xf9: /* stc */
  2862. ctxt->eflags |= EFLG_CF;
  2863. break;
  2864. case 0xfa: /* cli */
  2865. if (emulator_bad_iopl(ctxt, ops)) {
  2866. emulate_gp(ctxt, 0);
  2867. goto done;
  2868. } else
  2869. ctxt->eflags &= ~X86_EFLAGS_IF;
  2870. break;
  2871. case 0xfb: /* sti */
  2872. if (emulator_bad_iopl(ctxt, ops)) {
  2873. emulate_gp(ctxt, 0);
  2874. goto done;
  2875. } else {
  2876. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2877. ctxt->eflags |= X86_EFLAGS_IF;
  2878. }
  2879. break;
  2880. case 0xfc: /* cld */
  2881. ctxt->eflags &= ~EFLG_DF;
  2882. break;
  2883. case 0xfd: /* std */
  2884. ctxt->eflags |= EFLG_DF;
  2885. break;
  2886. case 0xfe: /* Grp4 */
  2887. grp45:
  2888. rc = emulate_grp45(ctxt, ops);
  2889. if (rc != X86EMUL_CONTINUE)
  2890. goto done;
  2891. break;
  2892. case 0xff: /* Grp5 */
  2893. if (c->modrm_reg == 5)
  2894. goto jump_far;
  2895. goto grp45;
  2896. default:
  2897. goto cannot_emulate;
  2898. }
  2899. writeback:
  2900. rc = writeback(ctxt, ops);
  2901. if (rc != X86EMUL_CONTINUE)
  2902. goto done;
  2903. /*
  2904. * restore dst type in case the decoding will be reused
  2905. * (happens for string instruction )
  2906. */
  2907. c->dst.type = saved_dst_type;
  2908. if ((c->d & SrcMask) == SrcSI)
  2909. string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
  2910. VCPU_REGS_RSI, &c->src);
  2911. if ((c->d & DstMask) == DstDI)
  2912. string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
  2913. &c->dst);
  2914. if (c->rep_prefix && (c->d & String)) {
  2915. struct read_cache *rc = &ctxt->decode.io_read;
  2916. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2917. /* The second termination condition only applies for REPE
  2918. * and REPNE. Test if the repeat string operation prefix is
  2919. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2920. * corresponding termination condition according to:
  2921. * - if REPE/REPZ and ZF = 0 then done
  2922. * - if REPNE/REPNZ and ZF = 1 then done
  2923. */
  2924. if (((c->b == 0xa6) || (c->b == 0xa7) ||
  2925. (c->b == 0xae) || (c->b == 0xaf))
  2926. && (((c->rep_prefix == REPE_PREFIX) &&
  2927. ((ctxt->eflags & EFLG_ZF) == 0))
  2928. || ((c->rep_prefix == REPNE_PREFIX) &&
  2929. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  2930. ctxt->restart = false;
  2931. /*
  2932. * Re-enter guest when pio read ahead buffer is empty or,
  2933. * if it is not used, after each 1024 iteration.
  2934. */
  2935. else if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
  2936. (rc->end != 0 && rc->end == rc->pos)) {
  2937. ctxt->restart = false;
  2938. c->eip = ctxt->eip;
  2939. }
  2940. }
  2941. /*
  2942. * reset read cache here in case string instruction is restared
  2943. * without decoding
  2944. */
  2945. ctxt->decode.mem_read.end = 0;
  2946. if (!ctxt->restart)
  2947. ctxt->eip = c->eip;
  2948. done:
  2949. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2950. twobyte_insn:
  2951. switch (c->b) {
  2952. case 0x01: /* lgdt, lidt, lmsw */
  2953. switch (c->modrm_reg) {
  2954. u16 size;
  2955. unsigned long address;
  2956. case 0: /* vmcall */
  2957. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2958. goto cannot_emulate;
  2959. rc = kvm_fix_hypercall(ctxt->vcpu);
  2960. if (rc != X86EMUL_CONTINUE)
  2961. goto done;
  2962. /* Let the processor re-execute the fixed hypercall */
  2963. c->eip = ctxt->eip;
  2964. /* Disable writeback. */
  2965. c->dst.type = OP_NONE;
  2966. break;
  2967. case 2: /* lgdt */
  2968. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  2969. &size, &address, c->op_bytes);
  2970. if (rc != X86EMUL_CONTINUE)
  2971. goto done;
  2972. realmode_lgdt(ctxt->vcpu, size, address);
  2973. /* Disable writeback. */
  2974. c->dst.type = OP_NONE;
  2975. break;
  2976. case 3: /* lidt/vmmcall */
  2977. if (c->modrm_mod == 3) {
  2978. switch (c->modrm_rm) {
  2979. case 1:
  2980. rc = kvm_fix_hypercall(ctxt->vcpu);
  2981. if (rc != X86EMUL_CONTINUE)
  2982. goto done;
  2983. break;
  2984. default:
  2985. goto cannot_emulate;
  2986. }
  2987. } else {
  2988. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  2989. &size, &address,
  2990. c->op_bytes);
  2991. if (rc != X86EMUL_CONTINUE)
  2992. goto done;
  2993. realmode_lidt(ctxt->vcpu, size, address);
  2994. }
  2995. /* Disable writeback. */
  2996. c->dst.type = OP_NONE;
  2997. break;
  2998. case 4: /* smsw */
  2999. c->dst.bytes = 2;
  3000. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  3001. break;
  3002. case 6: /* lmsw */
  3003. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
  3004. (c->src.val & 0x0f), ctxt->vcpu);
  3005. c->dst.type = OP_NONE;
  3006. break;
  3007. case 5: /* not defined */
  3008. emulate_ud(ctxt);
  3009. goto done;
  3010. case 7: /* invlpg*/
  3011. emulate_invlpg(ctxt->vcpu, c->src.addr.mem);
  3012. /* Disable writeback. */
  3013. c->dst.type = OP_NONE;
  3014. break;
  3015. default:
  3016. goto cannot_emulate;
  3017. }
  3018. break;
  3019. case 0x05: /* syscall */
  3020. rc = emulate_syscall(ctxt, ops);
  3021. if (rc != X86EMUL_CONTINUE)
  3022. goto done;
  3023. else
  3024. goto writeback;
  3025. break;
  3026. case 0x06:
  3027. emulate_clts(ctxt->vcpu);
  3028. break;
  3029. case 0x09: /* wbinvd */
  3030. kvm_emulate_wbinvd(ctxt->vcpu);
  3031. break;
  3032. case 0x08: /* invd */
  3033. case 0x0d: /* GrpP (prefetch) */
  3034. case 0x18: /* Grp16 (prefetch/nop) */
  3035. break;
  3036. case 0x20: /* mov cr, reg */
  3037. switch (c->modrm_reg) {
  3038. case 1:
  3039. case 5 ... 7:
  3040. case 9 ... 15:
  3041. emulate_ud(ctxt);
  3042. goto done;
  3043. }
  3044. c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  3045. break;
  3046. case 0x21: /* mov from dr to reg */
  3047. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3048. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3049. emulate_ud(ctxt);
  3050. goto done;
  3051. }
  3052. ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
  3053. break;
  3054. case 0x22: /* mov reg, cr */
  3055. if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
  3056. emulate_gp(ctxt, 0);
  3057. goto done;
  3058. }
  3059. c->dst.type = OP_NONE;
  3060. break;
  3061. case 0x23: /* mov from reg to dr */
  3062. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3063. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3064. emulate_ud(ctxt);
  3065. goto done;
  3066. }
  3067. if (ops->set_dr(c->modrm_reg, c->src.val &
  3068. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3069. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  3070. /* #UD condition is already handled by the code above */
  3071. emulate_gp(ctxt, 0);
  3072. goto done;
  3073. }
  3074. c->dst.type = OP_NONE; /* no writeback */
  3075. break;
  3076. case 0x30:
  3077. /* wrmsr */
  3078. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  3079. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  3080. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  3081. emulate_gp(ctxt, 0);
  3082. goto done;
  3083. }
  3084. rc = X86EMUL_CONTINUE;
  3085. break;
  3086. case 0x32:
  3087. /* rdmsr */
  3088. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  3089. emulate_gp(ctxt, 0);
  3090. goto done;
  3091. } else {
  3092. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3093. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3094. }
  3095. rc = X86EMUL_CONTINUE;
  3096. break;
  3097. case 0x34: /* sysenter */
  3098. rc = emulate_sysenter(ctxt, ops);
  3099. if (rc != X86EMUL_CONTINUE)
  3100. goto done;
  3101. else
  3102. goto writeback;
  3103. break;
  3104. case 0x35: /* sysexit */
  3105. rc = emulate_sysexit(ctxt, ops);
  3106. if (rc != X86EMUL_CONTINUE)
  3107. goto done;
  3108. else
  3109. goto writeback;
  3110. break;
  3111. case 0x40 ... 0x4f: /* cmov */
  3112. c->dst.val = c->dst.orig_val = c->src.val;
  3113. if (!test_cc(c->b, ctxt->eflags))
  3114. c->dst.type = OP_NONE; /* no writeback */
  3115. break;
  3116. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3117. if (test_cc(c->b, ctxt->eflags))
  3118. jmp_rel(c, c->src.val);
  3119. break;
  3120. case 0x90 ... 0x9f: /* setcc r/m8 */
  3121. c->dst.val = test_cc(c->b, ctxt->eflags);
  3122. break;
  3123. case 0xa0: /* push fs */
  3124. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  3125. break;
  3126. case 0xa1: /* pop fs */
  3127. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  3128. if (rc != X86EMUL_CONTINUE)
  3129. goto done;
  3130. break;
  3131. case 0xa3:
  3132. bt: /* bt */
  3133. c->dst.type = OP_NONE;
  3134. /* only subword offset */
  3135. c->src.val &= (c->dst.bytes << 3) - 1;
  3136. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3137. break;
  3138. case 0xa4: /* shld imm8, r, r/m */
  3139. case 0xa5: /* shld cl, r, r/m */
  3140. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3141. break;
  3142. case 0xa8: /* push gs */
  3143. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3144. break;
  3145. case 0xa9: /* pop gs */
  3146. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3147. if (rc != X86EMUL_CONTINUE)
  3148. goto done;
  3149. break;
  3150. case 0xab:
  3151. bts: /* bts */
  3152. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3153. break;
  3154. case 0xac: /* shrd imm8, r, r/m */
  3155. case 0xad: /* shrd cl, r, r/m */
  3156. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3157. break;
  3158. case 0xae: /* clflush */
  3159. break;
  3160. case 0xb0 ... 0xb1: /* cmpxchg */
  3161. /*
  3162. * Save real source value, then compare EAX against
  3163. * destination.
  3164. */
  3165. c->src.orig_val = c->src.val;
  3166. c->src.val = c->regs[VCPU_REGS_RAX];
  3167. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3168. if (ctxt->eflags & EFLG_ZF) {
  3169. /* Success: write back to memory. */
  3170. c->dst.val = c->src.orig_val;
  3171. } else {
  3172. /* Failure: write the value we saw to EAX. */
  3173. c->dst.type = OP_REG;
  3174. c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3175. }
  3176. break;
  3177. case 0xb3:
  3178. btr: /* btr */
  3179. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3180. break;
  3181. case 0xb6 ... 0xb7: /* movzx */
  3182. c->dst.bytes = c->op_bytes;
  3183. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3184. : (u16) c->src.val;
  3185. break;
  3186. case 0xba: /* Grp8 */
  3187. switch (c->modrm_reg & 3) {
  3188. case 0:
  3189. goto bt;
  3190. case 1:
  3191. goto bts;
  3192. case 2:
  3193. goto btr;
  3194. case 3:
  3195. goto btc;
  3196. }
  3197. break;
  3198. case 0xbb:
  3199. btc: /* btc */
  3200. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3201. break;
  3202. case 0xbc: { /* bsf */
  3203. u8 zf;
  3204. __asm__ ("bsf %2, %0; setz %1"
  3205. : "=r"(c->dst.val), "=q"(zf)
  3206. : "r"(c->src.val));
  3207. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3208. if (zf) {
  3209. ctxt->eflags |= X86_EFLAGS_ZF;
  3210. c->dst.type = OP_NONE; /* Disable writeback. */
  3211. }
  3212. break;
  3213. }
  3214. case 0xbd: { /* bsr */
  3215. u8 zf;
  3216. __asm__ ("bsr %2, %0; setz %1"
  3217. : "=r"(c->dst.val), "=q"(zf)
  3218. : "r"(c->src.val));
  3219. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3220. if (zf) {
  3221. ctxt->eflags |= X86_EFLAGS_ZF;
  3222. c->dst.type = OP_NONE; /* Disable writeback. */
  3223. }
  3224. break;
  3225. }
  3226. case 0xbe ... 0xbf: /* movsx */
  3227. c->dst.bytes = c->op_bytes;
  3228. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3229. (s16) c->src.val;
  3230. break;
  3231. case 0xc0 ... 0xc1: /* xadd */
  3232. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  3233. /* Write back the register source. */
  3234. c->src.val = c->dst.orig_val;
  3235. write_register_operand(&c->src);
  3236. break;
  3237. case 0xc3: /* movnti */
  3238. c->dst.bytes = c->op_bytes;
  3239. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3240. (u64) c->src.val;
  3241. break;
  3242. case 0xc7: /* Grp9 (cmpxchg8b) */
  3243. rc = emulate_grp9(ctxt, ops);
  3244. if (rc != X86EMUL_CONTINUE)
  3245. goto done;
  3246. break;
  3247. default:
  3248. goto cannot_emulate;
  3249. }
  3250. goto writeback;
  3251. cannot_emulate:
  3252. DPRINTF("Cannot emulate %02x\n", c->b);
  3253. return -1;
  3254. }