iommu.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747
  1. /*
  2. * IOMMU implementation for Cell Broadband Processor Architecture
  3. *
  4. * (C) Copyright IBM Corporation 2006
  5. *
  6. * Author: Jeremy Kerr <jk@ozlabs.org>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2, or (at your option)
  11. * any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #undef DEBUG
  23. #include <linux/kernel.h>
  24. #include <linux/init.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/notifier.h>
  27. #include <asm/prom.h>
  28. #include <asm/iommu.h>
  29. #include <asm/machdep.h>
  30. #include <asm/pci-bridge.h>
  31. #include <asm/udbg.h>
  32. #include <asm/of_platform.h>
  33. #include <asm/lmb.h>
  34. #include "cbe_regs.h"
  35. #include "interrupt.h"
  36. /* Define CELL_IOMMU_REAL_UNMAP to actually unmap non-used pages
  37. * instead of leaving them mapped to some dummy page. This can be
  38. * enabled once the appropriate workarounds for spider bugs have
  39. * been enabled
  40. */
  41. #define CELL_IOMMU_REAL_UNMAP
  42. /* Define CELL_IOMMU_STRICT_PROTECTION to enforce protection of
  43. * IO PTEs based on the transfer direction. That can be enabled
  44. * once spider-net has been fixed to pass the correct direction
  45. * to the DMA mapping functions
  46. */
  47. #define CELL_IOMMU_STRICT_PROTECTION
  48. #define NR_IOMMUS 2
  49. /* IOC mmap registers */
  50. #define IOC_Reg_Size 0x2000
  51. #define IOC_IOPT_CacheInvd 0x908
  52. #define IOC_IOPT_CacheInvd_NE_Mask 0xffe0000000000000ul
  53. #define IOC_IOPT_CacheInvd_IOPTE_Mask 0x000003fffffffff8ul
  54. #define IOC_IOPT_CacheInvd_Busy 0x0000000000000001ul
  55. #define IOC_IOST_Origin 0x918
  56. #define IOC_IOST_Origin_E 0x8000000000000000ul
  57. #define IOC_IOST_Origin_HW 0x0000000000000800ul
  58. #define IOC_IOST_Origin_HL 0x0000000000000400ul
  59. #define IOC_IO_ExcpStat 0x920
  60. #define IOC_IO_ExcpStat_V 0x8000000000000000ul
  61. #define IOC_IO_ExcpStat_SPF_Mask 0x6000000000000000ul
  62. #define IOC_IO_ExcpStat_SPF_S 0x6000000000000000ul
  63. #define IOC_IO_ExcpStat_SPF_P 0x4000000000000000ul
  64. #define IOC_IO_ExcpStat_ADDR_Mask 0x00000007fffff000ul
  65. #define IOC_IO_ExcpStat_RW_Mask 0x0000000000000800ul
  66. #define IOC_IO_ExcpStat_IOID_Mask 0x00000000000007fful
  67. #define IOC_IO_ExcpMask 0x928
  68. #define IOC_IO_ExcpMask_SFE 0x4000000000000000ul
  69. #define IOC_IO_ExcpMask_PFE 0x2000000000000000ul
  70. #define IOC_IOCmd_Offset 0x1000
  71. #define IOC_IOCmd_Cfg 0xc00
  72. #define IOC_IOCmd_Cfg_TE 0x0000800000000000ul
  73. /* Segment table entries */
  74. #define IOSTE_V 0x8000000000000000ul /* valid */
  75. #define IOSTE_H 0x4000000000000000ul /* cache hint */
  76. #define IOSTE_PT_Base_RPN_Mask 0x3ffffffffffff000ul /* base RPN of IOPT */
  77. #define IOSTE_NPPT_Mask 0x0000000000000fe0ul /* no. pages in IOPT */
  78. #define IOSTE_PS_Mask 0x0000000000000007ul /* page size */
  79. #define IOSTE_PS_4K 0x0000000000000001ul /* - 4kB */
  80. #define IOSTE_PS_64K 0x0000000000000003ul /* - 64kB */
  81. #define IOSTE_PS_1M 0x0000000000000005ul /* - 1MB */
  82. #define IOSTE_PS_16M 0x0000000000000007ul /* - 16MB */
  83. /* Page table entries */
  84. #define IOPTE_PP_W 0x8000000000000000ul /* protection: write */
  85. #define IOPTE_PP_R 0x4000000000000000ul /* protection: read */
  86. #define IOPTE_M 0x2000000000000000ul /* coherency required */
  87. #define IOPTE_SO_R 0x1000000000000000ul /* ordering: writes */
  88. #define IOPTE_SO_RW 0x1800000000000000ul /* ordering: r & w */
  89. #define IOPTE_RPN_Mask 0x07fffffffffff000ul /* RPN */
  90. #define IOPTE_H 0x0000000000000800ul /* cache hint */
  91. #define IOPTE_IOID_Mask 0x00000000000007fful /* ioid */
  92. /* IOMMU sizing */
  93. #define IO_SEGMENT_SHIFT 28
  94. #define IO_PAGENO_BITS (IO_SEGMENT_SHIFT - IOMMU_PAGE_SHIFT)
  95. /* The high bit needs to be set on every DMA address */
  96. #define SPIDER_DMA_OFFSET 0x80000000ul
  97. struct iommu_window {
  98. struct list_head list;
  99. struct cbe_iommu *iommu;
  100. unsigned long offset;
  101. unsigned long size;
  102. unsigned long pte_offset;
  103. unsigned int ioid;
  104. struct iommu_table table;
  105. };
  106. #define NAMESIZE 8
  107. struct cbe_iommu {
  108. int nid;
  109. char name[NAMESIZE];
  110. void __iomem *xlate_regs;
  111. void __iomem *cmd_regs;
  112. unsigned long *stab;
  113. unsigned long *ptab;
  114. void *pad_page;
  115. struct list_head windows;
  116. };
  117. /* Static array of iommus, one per node
  118. * each contains a list of windows, keyed from dma_window property
  119. * - on bus setup, look for a matching window, or create one
  120. * - on dev setup, assign iommu_table ptr
  121. */
  122. static struct cbe_iommu iommus[NR_IOMMUS];
  123. static int cbe_nr_iommus;
  124. static void invalidate_tce_cache(struct cbe_iommu *iommu, unsigned long *pte,
  125. long n_ptes)
  126. {
  127. unsigned long *reg, val;
  128. long n;
  129. reg = iommu->xlate_regs + IOC_IOPT_CacheInvd;
  130. while (n_ptes > 0) {
  131. /* we can invalidate up to 1 << 11 PTEs at once */
  132. n = min(n_ptes, 1l << 11);
  133. val = (((n /*- 1*/) << 53) & IOC_IOPT_CacheInvd_NE_Mask)
  134. | (__pa(pte) & IOC_IOPT_CacheInvd_IOPTE_Mask)
  135. | IOC_IOPT_CacheInvd_Busy;
  136. out_be64(reg, val);
  137. while (in_be64(reg) & IOC_IOPT_CacheInvd_Busy)
  138. ;
  139. n_ptes -= n;
  140. pte += n;
  141. }
  142. }
  143. static void tce_build_cell(struct iommu_table *tbl, long index, long npages,
  144. unsigned long uaddr, enum dma_data_direction direction)
  145. {
  146. int i;
  147. unsigned long *io_pte, base_pte;
  148. struct iommu_window *window =
  149. container_of(tbl, struct iommu_window, table);
  150. /* implementing proper protection causes problems with the spidernet
  151. * driver - check mapping directions later, but allow read & write by
  152. * default for now.*/
  153. #ifdef CELL_IOMMU_STRICT_PROTECTION
  154. /* to avoid referencing a global, we use a trick here to setup the
  155. * protection bit. "prot" is setup to be 3 fields of 4 bits apprended
  156. * together for each of the 3 supported direction values. It is then
  157. * shifted left so that the fields matching the desired direction
  158. * lands on the appropriate bits, and other bits are masked out.
  159. */
  160. const unsigned long prot = 0xc48;
  161. base_pte =
  162. ((prot << (52 + 4 * direction)) & (IOPTE_PP_W | IOPTE_PP_R))
  163. | IOPTE_M | IOPTE_SO_RW | (window->ioid & IOPTE_IOID_Mask);
  164. #else
  165. base_pte = IOPTE_PP_W | IOPTE_PP_R | IOPTE_M | IOPTE_SO_RW |
  166. (window->ioid & IOPTE_IOID_Mask);
  167. #endif
  168. io_pte = (unsigned long *)tbl->it_base + (index - window->pte_offset);
  169. for (i = 0; i < npages; i++, uaddr += IOMMU_PAGE_SIZE)
  170. io_pte[i] = base_pte | (__pa(uaddr) & IOPTE_RPN_Mask);
  171. mb();
  172. invalidate_tce_cache(window->iommu, io_pte, npages);
  173. pr_debug("tce_build_cell(index=%lx,n=%lx,dir=%d,base_pte=%lx)\n",
  174. index, npages, direction, base_pte);
  175. }
  176. static void tce_free_cell(struct iommu_table *tbl, long index, long npages)
  177. {
  178. int i;
  179. unsigned long *io_pte, pte;
  180. struct iommu_window *window =
  181. container_of(tbl, struct iommu_window, table);
  182. pr_debug("tce_free_cell(index=%lx,n=%lx)\n", index, npages);
  183. #ifdef CELL_IOMMU_REAL_UNMAP
  184. pte = 0;
  185. #else
  186. /* spider bridge does PCI reads after freeing - insert a mapping
  187. * to a scratch page instead of an invalid entry */
  188. pte = IOPTE_PP_R | IOPTE_M | IOPTE_SO_RW | __pa(window->iommu->pad_page)
  189. | (window->ioid & IOPTE_IOID_Mask);
  190. #endif
  191. io_pte = (unsigned long *)tbl->it_base + (index - window->pte_offset);
  192. for (i = 0; i < npages; i++)
  193. io_pte[i] = pte;
  194. mb();
  195. invalidate_tce_cache(window->iommu, io_pte, npages);
  196. }
  197. static irqreturn_t ioc_interrupt(int irq, void *data)
  198. {
  199. unsigned long stat;
  200. struct cbe_iommu *iommu = data;
  201. stat = in_be64(iommu->xlate_regs + IOC_IO_ExcpStat);
  202. /* Might want to rate limit it */
  203. printk(KERN_ERR "iommu: DMA exception 0x%016lx\n", stat);
  204. printk(KERN_ERR " V=%d, SPF=[%c%c], RW=%s, IOID=0x%04x\n",
  205. !!(stat & IOC_IO_ExcpStat_V),
  206. (stat & IOC_IO_ExcpStat_SPF_S) ? 'S' : ' ',
  207. (stat & IOC_IO_ExcpStat_SPF_P) ? 'P' : ' ',
  208. (stat & IOC_IO_ExcpStat_RW_Mask) ? "Read" : "Write",
  209. (unsigned int)(stat & IOC_IO_ExcpStat_IOID_Mask));
  210. printk(KERN_ERR " page=0x%016lx\n",
  211. stat & IOC_IO_ExcpStat_ADDR_Mask);
  212. /* clear interrupt */
  213. stat &= ~IOC_IO_ExcpStat_V;
  214. out_be64(iommu->xlate_regs + IOC_IO_ExcpStat, stat);
  215. return IRQ_HANDLED;
  216. }
  217. static int cell_iommu_find_ioc(int nid, unsigned long *base)
  218. {
  219. struct device_node *np;
  220. struct resource r;
  221. *base = 0;
  222. /* First look for new style /be nodes */
  223. for_each_node_by_name(np, "ioc") {
  224. if (of_node_to_nid(np) != nid)
  225. continue;
  226. if (of_address_to_resource(np, 0, &r)) {
  227. printk(KERN_ERR "iommu: can't get address for %s\n",
  228. np->full_name);
  229. continue;
  230. }
  231. *base = r.start;
  232. of_node_put(np);
  233. return 0;
  234. }
  235. /* Ok, let's try the old way */
  236. for_each_node_by_type(np, "cpu") {
  237. const unsigned int *nidp;
  238. const unsigned long *tmp;
  239. nidp = get_property(np, "node-id", NULL);
  240. if (nidp && *nidp == nid) {
  241. tmp = get_property(np, "ioc-translation", NULL);
  242. if (tmp) {
  243. *base = *tmp;
  244. of_node_put(np);
  245. return 0;
  246. }
  247. }
  248. }
  249. return -ENODEV;
  250. }
  251. static void cell_iommu_setup_hardware(struct cbe_iommu *iommu, unsigned long size)
  252. {
  253. struct page *page;
  254. int ret, i;
  255. unsigned long reg, segments, pages_per_segment, ptab_size, n_pte_pages;
  256. unsigned long xlate_base;
  257. unsigned int virq;
  258. if (cell_iommu_find_ioc(iommu->nid, &xlate_base))
  259. panic("%s: missing IOC register mappings for node %d\n",
  260. __FUNCTION__, iommu->nid);
  261. iommu->xlate_regs = ioremap(xlate_base, IOC_Reg_Size);
  262. iommu->cmd_regs = iommu->xlate_regs + IOC_IOCmd_Offset;
  263. segments = size >> IO_SEGMENT_SHIFT;
  264. pages_per_segment = 1ull << IO_PAGENO_BITS;
  265. pr_debug("%s: iommu[%d]: segments: %lu, pages per segment: %lu\n",
  266. __FUNCTION__, iommu->nid, segments, pages_per_segment);
  267. /* set up the segment table */
  268. page = alloc_pages_node(iommu->nid, GFP_KERNEL, 0);
  269. BUG_ON(!page);
  270. iommu->stab = page_address(page);
  271. clear_page(iommu->stab);
  272. /* ... and the page tables. Since these are contiguous, we can treat
  273. * the page tables as one array of ptes, like pSeries does.
  274. */
  275. ptab_size = segments * pages_per_segment * sizeof(unsigned long);
  276. pr_debug("%s: iommu[%d]: ptab_size: %lu, order: %d\n", __FUNCTION__,
  277. iommu->nid, ptab_size, get_order(ptab_size));
  278. page = alloc_pages_node(iommu->nid, GFP_KERNEL, get_order(ptab_size));
  279. BUG_ON(!page);
  280. iommu->ptab = page_address(page);
  281. memset(iommu->ptab, 0, ptab_size);
  282. /* allocate a bogus page for the end of each mapping */
  283. page = alloc_pages_node(iommu->nid, GFP_KERNEL, 0);
  284. BUG_ON(!page);
  285. iommu->pad_page = page_address(page);
  286. clear_page(iommu->pad_page);
  287. /* number of pages needed for a page table */
  288. n_pte_pages = (pages_per_segment *
  289. sizeof(unsigned long)) >> IOMMU_PAGE_SHIFT;
  290. pr_debug("%s: iommu[%d]: stab at %p, ptab at %p, n_pte_pages: %lu\n",
  291. __FUNCTION__, iommu->nid, iommu->stab, iommu->ptab,
  292. n_pte_pages);
  293. /* initialise the STEs */
  294. reg = IOSTE_V | ((n_pte_pages - 1) << 5);
  295. if (IOMMU_PAGE_SIZE == 0x1000)
  296. reg |= IOSTE_PS_4K;
  297. else if (IOMMU_PAGE_SIZE == 0x10000)
  298. reg |= IOSTE_PS_64K;
  299. else {
  300. extern void __unknown_page_size_error(void);
  301. __unknown_page_size_error();
  302. }
  303. pr_debug("Setting up IOMMU stab:\n");
  304. for (i = 0; i * (1ul << IO_SEGMENT_SHIFT) < size; i++) {
  305. iommu->stab[i] = reg |
  306. (__pa(iommu->ptab) + n_pte_pages * IOMMU_PAGE_SIZE * i);
  307. pr_debug("\t[%d] 0x%016lx\n", i, iommu->stab[i]);
  308. }
  309. /* ensure that the STEs have updated */
  310. mb();
  311. /* setup interrupts for the iommu. */
  312. reg = in_be64(iommu->xlate_regs + IOC_IO_ExcpStat);
  313. out_be64(iommu->xlate_regs + IOC_IO_ExcpStat,
  314. reg & ~IOC_IO_ExcpStat_V);
  315. out_be64(iommu->xlate_regs + IOC_IO_ExcpMask,
  316. IOC_IO_ExcpMask_PFE | IOC_IO_ExcpMask_SFE);
  317. virq = irq_create_mapping(NULL,
  318. IIC_IRQ_IOEX_ATI | (iommu->nid << IIC_IRQ_NODE_SHIFT));
  319. BUG_ON(virq == NO_IRQ);
  320. ret = request_irq(virq, ioc_interrupt, IRQF_DISABLED,
  321. iommu->name, iommu);
  322. BUG_ON(ret);
  323. /* set the IOC segment table origin register (and turn on the iommu) */
  324. reg = IOC_IOST_Origin_E | __pa(iommu->stab) | IOC_IOST_Origin_HW;
  325. out_be64(iommu->xlate_regs + IOC_IOST_Origin, reg);
  326. in_be64(iommu->xlate_regs + IOC_IOST_Origin);
  327. /* turn on IO translation */
  328. reg = in_be64(iommu->cmd_regs + IOC_IOCmd_Cfg) | IOC_IOCmd_Cfg_TE;
  329. out_be64(iommu->cmd_regs + IOC_IOCmd_Cfg, reg);
  330. }
  331. #if 0/* Unused for now */
  332. static struct iommu_window *find_window(struct cbe_iommu *iommu,
  333. unsigned long offset, unsigned long size)
  334. {
  335. struct iommu_window *window;
  336. /* todo: check for overlapping (but not equal) windows) */
  337. list_for_each_entry(window, &(iommu->windows), list) {
  338. if (window->offset == offset && window->size == size)
  339. return window;
  340. }
  341. return NULL;
  342. }
  343. #endif
  344. static struct iommu_window * __init
  345. cell_iommu_setup_window(struct cbe_iommu *iommu, struct device_node *np,
  346. unsigned long offset, unsigned long size,
  347. unsigned long pte_offset)
  348. {
  349. struct iommu_window *window;
  350. const unsigned int *ioid;
  351. ioid = get_property(np, "ioid", NULL);
  352. if (ioid == NULL)
  353. printk(KERN_WARNING "iommu: missing ioid for %s using 0\n",
  354. np->full_name);
  355. window = kmalloc_node(sizeof(*window), GFP_KERNEL, iommu->nid);
  356. BUG_ON(window == NULL);
  357. window->offset = offset;
  358. window->size = size;
  359. window->ioid = ioid ? *ioid : 0;
  360. window->iommu = iommu;
  361. window->pte_offset = pte_offset;
  362. window->table.it_blocksize = 16;
  363. window->table.it_base = (unsigned long)iommu->ptab;
  364. window->table.it_index = iommu->nid;
  365. window->table.it_offset = (offset >> IOMMU_PAGE_SHIFT) +
  366. window->pte_offset;
  367. window->table.it_size = size >> IOMMU_PAGE_SHIFT;
  368. iommu_init_table(&window->table, iommu->nid);
  369. pr_debug("\tioid %d\n", window->ioid);
  370. pr_debug("\tblocksize %ld\n", window->table.it_blocksize);
  371. pr_debug("\tbase 0x%016lx\n", window->table.it_base);
  372. pr_debug("\toffset 0x%lx\n", window->table.it_offset);
  373. pr_debug("\tsize %ld\n", window->table.it_size);
  374. list_add(&window->list, &iommu->windows);
  375. if (offset != 0)
  376. return window;
  377. /* We need to map and reserve the first IOMMU page since it's used
  378. * by the spider workaround. In theory, we only need to do that when
  379. * running on spider but it doesn't really matter.
  380. *
  381. * This code also assumes that we have a window that starts at 0,
  382. * which is the case on all spider based blades.
  383. */
  384. __set_bit(0, window->table.it_map);
  385. tce_build_cell(&window->table, window->table.it_offset, 1,
  386. (unsigned long)iommu->pad_page, DMA_TO_DEVICE);
  387. window->table.it_hint = window->table.it_blocksize;
  388. return window;
  389. }
  390. static struct cbe_iommu *cell_iommu_for_node(int nid)
  391. {
  392. int i;
  393. for (i = 0; i < cbe_nr_iommus; i++)
  394. if (iommus[i].nid == nid)
  395. return &iommus[i];
  396. return NULL;
  397. }
  398. static void cell_dma_dev_setup(struct device *dev)
  399. {
  400. struct iommu_window *window;
  401. struct cbe_iommu *iommu;
  402. struct dev_archdata *archdata = &dev->archdata;
  403. /* If we run without iommu, no need to do anything */
  404. if (pci_dma_ops == &dma_direct_ops)
  405. return;
  406. /* Current implementation uses the first window available in that
  407. * node's iommu. We -might- do something smarter later though it may
  408. * never be necessary
  409. */
  410. iommu = cell_iommu_for_node(archdata->numa_node);
  411. if (iommu == NULL || list_empty(&iommu->windows)) {
  412. printk(KERN_ERR "iommu: missing iommu for %s (node %d)\n",
  413. archdata->of_node ? archdata->of_node->full_name : "?",
  414. archdata->numa_node);
  415. return;
  416. }
  417. window = list_entry(iommu->windows.next, struct iommu_window, list);
  418. archdata->dma_data = &window->table;
  419. }
  420. static void cell_pci_dma_dev_setup(struct pci_dev *dev)
  421. {
  422. cell_dma_dev_setup(&dev->dev);
  423. }
  424. static int cell_of_bus_notify(struct notifier_block *nb, unsigned long action,
  425. void *data)
  426. {
  427. struct device *dev = data;
  428. /* We are only intereted in device addition */
  429. if (action != BUS_NOTIFY_ADD_DEVICE)
  430. return 0;
  431. /* We use the PCI DMA ops */
  432. dev->archdata.dma_ops = pci_dma_ops;
  433. cell_dma_dev_setup(dev);
  434. return 0;
  435. }
  436. static struct notifier_block cell_of_bus_notifier = {
  437. .notifier_call = cell_of_bus_notify
  438. };
  439. static int __init cell_iommu_get_window(struct device_node *np,
  440. unsigned long *base,
  441. unsigned long *size)
  442. {
  443. const void *dma_window;
  444. unsigned long index;
  445. /* Use ibm,dma-window if available, else, hard code ! */
  446. dma_window = get_property(np, "ibm,dma-window", NULL);
  447. if (dma_window == NULL) {
  448. *base = 0;
  449. *size = 0x80000000u;
  450. return -ENODEV;
  451. }
  452. of_parse_dma_window(np, dma_window, &index, base, size);
  453. return 0;
  454. }
  455. static void __init cell_iommu_init_one(struct device_node *np, unsigned long offset)
  456. {
  457. struct cbe_iommu *iommu;
  458. unsigned long base, size;
  459. int nid, i;
  460. /* Get node ID */
  461. nid = of_node_to_nid(np);
  462. if (nid < 0) {
  463. printk(KERN_ERR "iommu: failed to get node for %s\n",
  464. np->full_name);
  465. return;
  466. }
  467. pr_debug("iommu: setting up iommu for node %d (%s)\n",
  468. nid, np->full_name);
  469. /* XXX todo: If we can have multiple windows on the same IOMMU, which
  470. * isn't the case today, we probably want here to check wether the
  471. * iommu for that node is already setup.
  472. * However, there might be issue with getting the size right so let's
  473. * ignore that for now. We might want to completely get rid of the
  474. * multiple window support since the cell iommu supports per-page ioids
  475. */
  476. if (cbe_nr_iommus >= NR_IOMMUS) {
  477. printk(KERN_ERR "iommu: too many IOMMUs detected ! (%s)\n",
  478. np->full_name);
  479. return;
  480. }
  481. /* Init base fields */
  482. i = cbe_nr_iommus++;
  483. iommu = &iommus[i];
  484. iommu->stab = 0;
  485. iommu->nid = nid;
  486. snprintf(iommu->name, sizeof(iommu->name), "iommu%d", i);
  487. INIT_LIST_HEAD(&iommu->windows);
  488. /* Obtain a window for it */
  489. cell_iommu_get_window(np, &base, &size);
  490. pr_debug("\ttranslating window 0x%lx...0x%lx\n",
  491. base, base + size - 1);
  492. /* Initialize the hardware */
  493. cell_iommu_setup_hardware(iommu, size);
  494. /* Setup the iommu_table */
  495. cell_iommu_setup_window(iommu, np, base, size,
  496. offset >> IOMMU_PAGE_SHIFT);
  497. }
  498. static void __init cell_disable_iommus(void)
  499. {
  500. int node;
  501. unsigned long base, val;
  502. void __iomem *xregs, *cregs;
  503. /* Make sure IOC translation is disabled on all nodes */
  504. for_each_online_node(node) {
  505. if (cell_iommu_find_ioc(node, &base))
  506. continue;
  507. xregs = ioremap(base, IOC_Reg_Size);
  508. if (xregs == NULL)
  509. continue;
  510. cregs = xregs + IOC_IOCmd_Offset;
  511. pr_debug("iommu: cleaning up iommu on node %d\n", node);
  512. out_be64(xregs + IOC_IOST_Origin, 0);
  513. (void)in_be64(xregs + IOC_IOST_Origin);
  514. val = in_be64(cregs + IOC_IOCmd_Cfg);
  515. val &= ~IOC_IOCmd_Cfg_TE;
  516. out_be64(cregs + IOC_IOCmd_Cfg, val);
  517. (void)in_be64(cregs + IOC_IOCmd_Cfg);
  518. iounmap(xregs);
  519. }
  520. }
  521. static int __init cell_iommu_init_disabled(void)
  522. {
  523. struct device_node *np = NULL;
  524. unsigned long base = 0, size;
  525. /* When no iommu is present, we use direct DMA ops */
  526. pci_dma_ops = &dma_direct_ops;
  527. /* First make sure all IOC translation is turned off */
  528. cell_disable_iommus();
  529. /* If we have no Axon, we set up the spider DMA magic offset */
  530. if (of_find_node_by_name(NULL, "axon") == NULL)
  531. dma_direct_offset = SPIDER_DMA_OFFSET;
  532. /* Now we need to check to see where the memory is mapped
  533. * in PCI space. We assume that all busses use the same dma
  534. * window which is always the case so far on Cell, thus we
  535. * pick up the first pci-internal node we can find and check
  536. * the DMA window from there.
  537. */
  538. for_each_node_by_name(np, "axon") {
  539. if (np->parent == NULL || np->parent->parent != NULL)
  540. continue;
  541. if (cell_iommu_get_window(np, &base, &size) == 0)
  542. break;
  543. }
  544. if (np == NULL) {
  545. for_each_node_by_name(np, "pci-internal") {
  546. if (np->parent == NULL || np->parent->parent != NULL)
  547. continue;
  548. if (cell_iommu_get_window(np, &base, &size) == 0)
  549. break;
  550. }
  551. }
  552. of_node_put(np);
  553. /* If we found a DMA window, we check if it's big enough to enclose
  554. * all of physical memory. If not, we force enable IOMMU
  555. */
  556. if (np && size < lmb_end_of_DRAM()) {
  557. printk(KERN_WARNING "iommu: force-enabled, dma window"
  558. " (%ldMB) smaller than total memory (%ldMB)\n",
  559. size >> 20, lmb_end_of_DRAM() >> 20);
  560. return -ENODEV;
  561. }
  562. dma_direct_offset += base;
  563. printk("iommu: disabled, direct DMA offset is 0x%lx\n",
  564. dma_direct_offset);
  565. return 0;
  566. }
  567. static int __init cell_iommu_init(void)
  568. {
  569. struct device_node *np;
  570. if (!machine_is(cell))
  571. return -ENODEV;
  572. /* If IOMMU is disabled or we have little enough RAM to not need
  573. * to enable it, we setup a direct mapping.
  574. *
  575. * Note: should we make sure we have the IOMMU actually disabled ?
  576. */
  577. if (iommu_is_off ||
  578. (!iommu_force_on && lmb_end_of_DRAM() <= 0x80000000ull))
  579. if (cell_iommu_init_disabled() == 0)
  580. goto bail;
  581. /* Setup various ppc_md. callbacks */
  582. ppc_md.pci_dma_dev_setup = cell_pci_dma_dev_setup;
  583. ppc_md.tce_build = tce_build_cell;
  584. ppc_md.tce_free = tce_free_cell;
  585. /* Create an iommu for each /axon node. */
  586. for_each_node_by_name(np, "axon") {
  587. if (np->parent == NULL || np->parent->parent != NULL)
  588. continue;
  589. cell_iommu_init_one(np, 0);
  590. }
  591. /* Create an iommu for each toplevel /pci-internal node for
  592. * old hardware/firmware
  593. */
  594. for_each_node_by_name(np, "pci-internal") {
  595. if (np->parent == NULL || np->parent->parent != NULL)
  596. continue;
  597. cell_iommu_init_one(np, SPIDER_DMA_OFFSET);
  598. }
  599. /* Setup default PCI iommu ops */
  600. pci_dma_ops = &dma_iommu_ops;
  601. bail:
  602. /* Register callbacks on OF platform device addition/removal
  603. * to handle linking them to the right DMA operations
  604. */
  605. bus_register_notifier(&of_platform_bus_type, &cell_of_bus_notifier);
  606. return 0;
  607. }
  608. arch_initcall(cell_iommu_init);