pci_64.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466
  1. /*
  2. * Port for PPC64 David Engebretsen, IBM Corp.
  3. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  4. *
  5. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  6. * Rework, based on alpha PCI code.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * as published by the Free Software Foundation; either version
  11. * 2 of the License, or (at your option) any later version.
  12. */
  13. #undef DEBUG
  14. #include <linux/kernel.h>
  15. #include <linux/pci.h>
  16. #include <linux/string.h>
  17. #include <linux/init.h>
  18. #include <linux/bootmem.h>
  19. #include <linux/mm.h>
  20. #include <linux/list.h>
  21. #include <linux/syscalls.h>
  22. #include <linux/irq.h>
  23. #include <asm/processor.h>
  24. #include <asm/io.h>
  25. #include <asm/prom.h>
  26. #include <asm/pci-bridge.h>
  27. #include <asm/byteorder.h>
  28. #include <asm/machdep.h>
  29. #include <asm/ppc-pci.h>
  30. #include <asm/firmware.h>
  31. #ifdef DEBUG
  32. #include <asm/udbg.h>
  33. #define DBG(fmt...) printk(fmt)
  34. #else
  35. #define DBG(fmt...)
  36. #endif
  37. unsigned long pci_probe_only = 1;
  38. int pci_assign_all_buses = 0;
  39. static void fixup_resource(struct resource *res, struct pci_dev *dev);
  40. static void do_bus_setup(struct pci_bus *bus);
  41. static void phbs_remap_io(void);
  42. /* pci_io_base -- the base address from which io bars are offsets.
  43. * This is the lowest I/O base address (so bar values are always positive),
  44. * and it *must* be the start of ISA space if an ISA bus exists because
  45. * ISA drivers use hard coded offsets. If no ISA bus exists a dummy
  46. * page is mapped and isa_io_limit prevents access to it.
  47. */
  48. unsigned long isa_io_base; /* NULL if no ISA bus */
  49. EXPORT_SYMBOL(isa_io_base);
  50. unsigned long pci_io_base;
  51. EXPORT_SYMBOL(pci_io_base);
  52. void iSeries_pcibios_init(void);
  53. LIST_HEAD(hose_list);
  54. struct dma_mapping_ops *pci_dma_ops;
  55. EXPORT_SYMBOL(pci_dma_ops);
  56. int global_phb_number; /* Global phb counter */
  57. /* Cached ISA bridge dev. */
  58. struct pci_dev *ppc64_isabridge_dev = NULL;
  59. EXPORT_SYMBOL_GPL(ppc64_isabridge_dev);
  60. static void fixup_broken_pcnet32(struct pci_dev* dev)
  61. {
  62. if ((dev->class>>8 == PCI_CLASS_NETWORK_ETHERNET)) {
  63. dev->vendor = PCI_VENDOR_ID_AMD;
  64. pci_write_config_word(dev, PCI_VENDOR_ID, PCI_VENDOR_ID_AMD);
  65. }
  66. }
  67. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TRIDENT, PCI_ANY_ID, fixup_broken_pcnet32);
  68. void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
  69. struct resource *res)
  70. {
  71. unsigned long offset = 0;
  72. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  73. if (!hose)
  74. return;
  75. if (res->flags & IORESOURCE_IO)
  76. offset = (unsigned long)hose->io_base_virt - pci_io_base;
  77. if (res->flags & IORESOURCE_MEM)
  78. offset = hose->pci_mem_offset;
  79. region->start = res->start - offset;
  80. region->end = res->end - offset;
  81. }
  82. void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
  83. struct pci_bus_region *region)
  84. {
  85. unsigned long offset = 0;
  86. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  87. if (!hose)
  88. return;
  89. if (res->flags & IORESOURCE_IO)
  90. offset = (unsigned long)hose->io_base_virt - pci_io_base;
  91. if (res->flags & IORESOURCE_MEM)
  92. offset = hose->pci_mem_offset;
  93. res->start = region->start + offset;
  94. res->end = region->end + offset;
  95. }
  96. #ifdef CONFIG_HOTPLUG
  97. EXPORT_SYMBOL(pcibios_resource_to_bus);
  98. EXPORT_SYMBOL(pcibios_bus_to_resource);
  99. #endif
  100. /*
  101. * We need to avoid collisions with `mirrored' VGA ports
  102. * and other strange ISA hardware, so we always want the
  103. * addresses to be allocated in the 0x000-0x0ff region
  104. * modulo 0x400.
  105. *
  106. * Why? Because some silly external IO cards only decode
  107. * the low 10 bits of the IO address. The 0x00-0xff region
  108. * is reserved for motherboard devices that decode all 16
  109. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  110. * but we want to try to avoid allocating at 0x2900-0x2bff
  111. * which might have be mirrored at 0x0100-0x03ff..
  112. */
  113. void pcibios_align_resource(void *data, struct resource *res,
  114. resource_size_t size, resource_size_t align)
  115. {
  116. struct pci_dev *dev = data;
  117. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  118. resource_size_t start = res->start;
  119. unsigned long alignto;
  120. if (res->flags & IORESOURCE_IO) {
  121. unsigned long offset = (unsigned long)hose->io_base_virt -
  122. pci_io_base;
  123. /* Make sure we start at our min on all hoses */
  124. if (start - offset < PCIBIOS_MIN_IO)
  125. start = PCIBIOS_MIN_IO + offset;
  126. /*
  127. * Put everything into 0x00-0xff region modulo 0x400
  128. */
  129. if (start & 0x300)
  130. start = (start + 0x3ff) & ~0x3ff;
  131. } else if (res->flags & IORESOURCE_MEM) {
  132. /* Make sure we start at our min on all hoses */
  133. if (start - hose->pci_mem_offset < PCIBIOS_MIN_MEM)
  134. start = PCIBIOS_MIN_MEM + hose->pci_mem_offset;
  135. /* Align to multiple of size of minimum base. */
  136. alignto = max(0x1000UL, align);
  137. start = ALIGN(start, alignto);
  138. }
  139. res->start = start;
  140. }
  141. static DEFINE_SPINLOCK(hose_spinlock);
  142. /*
  143. * pci_controller(phb) initialized common variables.
  144. */
  145. static void __devinit pci_setup_pci_controller(struct pci_controller *hose)
  146. {
  147. memset(hose, 0, sizeof(struct pci_controller));
  148. spin_lock(&hose_spinlock);
  149. hose->global_number = global_phb_number++;
  150. list_add_tail(&hose->list_node, &hose_list);
  151. spin_unlock(&hose_spinlock);
  152. }
  153. struct pci_controller * pcibios_alloc_controller(struct device_node *dev)
  154. {
  155. struct pci_controller *phb;
  156. if (mem_init_done)
  157. phb = kmalloc(sizeof(struct pci_controller), GFP_KERNEL);
  158. else
  159. phb = alloc_bootmem(sizeof (struct pci_controller));
  160. if (phb == NULL)
  161. return NULL;
  162. pci_setup_pci_controller(phb);
  163. phb->arch_data = dev;
  164. phb->is_dynamic = mem_init_done;
  165. if (dev) {
  166. int nid = of_node_to_nid(dev);
  167. if (nid < 0 || !node_online(nid))
  168. nid = -1;
  169. PHB_SET_NODE(phb, nid);
  170. }
  171. return phb;
  172. }
  173. void pcibios_free_controller(struct pci_controller *phb)
  174. {
  175. spin_lock(&hose_spinlock);
  176. list_del(&phb->list_node);
  177. spin_unlock(&hose_spinlock);
  178. if (phb->is_dynamic)
  179. kfree(phb);
  180. }
  181. void __devinit pcibios_claim_one_bus(struct pci_bus *b)
  182. {
  183. struct pci_dev *dev;
  184. struct pci_bus *child_bus;
  185. list_for_each_entry(dev, &b->devices, bus_list) {
  186. int i;
  187. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  188. struct resource *r = &dev->resource[i];
  189. if (r->parent || !r->start || !r->flags)
  190. continue;
  191. pci_claim_resource(dev, i);
  192. }
  193. }
  194. list_for_each_entry(child_bus, &b->children, node)
  195. pcibios_claim_one_bus(child_bus);
  196. }
  197. #ifdef CONFIG_HOTPLUG
  198. EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
  199. #endif
  200. static void __init pcibios_claim_of_setup(void)
  201. {
  202. struct pci_bus *b;
  203. if (firmware_has_feature(FW_FEATURE_ISERIES))
  204. return;
  205. list_for_each_entry(b, &pci_root_buses, node)
  206. pcibios_claim_one_bus(b);
  207. }
  208. static u32 get_int_prop(struct device_node *np, const char *name, u32 def)
  209. {
  210. const u32 *prop;
  211. int len;
  212. prop = get_property(np, name, &len);
  213. if (prop && len >= 4)
  214. return *prop;
  215. return def;
  216. }
  217. static unsigned int pci_parse_of_flags(u32 addr0)
  218. {
  219. unsigned int flags = 0;
  220. if (addr0 & 0x02000000) {
  221. flags = IORESOURCE_MEM | PCI_BASE_ADDRESS_SPACE_MEMORY;
  222. flags |= (addr0 >> 22) & PCI_BASE_ADDRESS_MEM_TYPE_64;
  223. flags |= (addr0 >> 28) & PCI_BASE_ADDRESS_MEM_TYPE_1M;
  224. if (addr0 & 0x40000000)
  225. flags |= IORESOURCE_PREFETCH
  226. | PCI_BASE_ADDRESS_MEM_PREFETCH;
  227. } else if (addr0 & 0x01000000)
  228. flags = IORESOURCE_IO | PCI_BASE_ADDRESS_SPACE_IO;
  229. return flags;
  230. }
  231. #define GET_64BIT(prop, i) ((((u64) (prop)[(i)]) << 32) | (prop)[(i)+1])
  232. static void pci_parse_of_addrs(struct device_node *node, struct pci_dev *dev)
  233. {
  234. u64 base, size;
  235. unsigned int flags;
  236. struct resource *res;
  237. const u32 *addrs;
  238. u32 i;
  239. int proplen;
  240. addrs = get_property(node, "assigned-addresses", &proplen);
  241. if (!addrs)
  242. return;
  243. DBG(" parse addresses (%d bytes) @ %p\n", proplen, addrs);
  244. for (; proplen >= 20; proplen -= 20, addrs += 5) {
  245. flags = pci_parse_of_flags(addrs[0]);
  246. if (!flags)
  247. continue;
  248. base = GET_64BIT(addrs, 1);
  249. size = GET_64BIT(addrs, 3);
  250. if (!size)
  251. continue;
  252. i = addrs[0] & 0xff;
  253. DBG(" base: %llx, size: %llx, i: %x\n",
  254. (unsigned long long)base, (unsigned long long)size, i);
  255. if (PCI_BASE_ADDRESS_0 <= i && i <= PCI_BASE_ADDRESS_5) {
  256. res = &dev->resource[(i - PCI_BASE_ADDRESS_0) >> 2];
  257. } else if (i == dev->rom_base_reg) {
  258. res = &dev->resource[PCI_ROM_RESOURCE];
  259. flags |= IORESOURCE_READONLY | IORESOURCE_CACHEABLE;
  260. } else {
  261. printk(KERN_ERR "PCI: bad cfg reg num 0x%x\n", i);
  262. continue;
  263. }
  264. res->start = base;
  265. res->end = base + size - 1;
  266. res->flags = flags;
  267. res->name = pci_name(dev);
  268. fixup_resource(res, dev);
  269. }
  270. }
  271. struct pci_dev *of_create_pci_dev(struct device_node *node,
  272. struct pci_bus *bus, int devfn)
  273. {
  274. struct pci_dev *dev;
  275. const char *type;
  276. dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
  277. if (!dev)
  278. return NULL;
  279. type = get_property(node, "device_type", NULL);
  280. if (type == NULL)
  281. type = "";
  282. DBG(" create device, devfn: %x, type: %s\n", devfn, type);
  283. dev->bus = bus;
  284. dev->sysdata = node;
  285. dev->dev.parent = bus->bridge;
  286. dev->dev.bus = &pci_bus_type;
  287. dev->devfn = devfn;
  288. dev->multifunction = 0; /* maybe a lie? */
  289. dev->vendor = get_int_prop(node, "vendor-id", 0xffff);
  290. dev->device = get_int_prop(node, "device-id", 0xffff);
  291. dev->subsystem_vendor = get_int_prop(node, "subsystem-vendor-id", 0);
  292. dev->subsystem_device = get_int_prop(node, "subsystem-id", 0);
  293. dev->cfg_size = pci_cfg_space_size(dev);
  294. sprintf(pci_name(dev), "%04x:%02x:%02x.%d", pci_domain_nr(bus),
  295. dev->bus->number, PCI_SLOT(devfn), PCI_FUNC(devfn));
  296. dev->class = get_int_prop(node, "class-code", 0);
  297. DBG(" class: 0x%x\n", dev->class);
  298. dev->current_state = 4; /* unknown power state */
  299. dev->error_state = pci_channel_io_normal;
  300. if (!strcmp(type, "pci") || !strcmp(type, "pciex")) {
  301. /* a PCI-PCI bridge */
  302. dev->hdr_type = PCI_HEADER_TYPE_BRIDGE;
  303. dev->rom_base_reg = PCI_ROM_ADDRESS1;
  304. } else if (!strcmp(type, "cardbus")) {
  305. dev->hdr_type = PCI_HEADER_TYPE_CARDBUS;
  306. } else {
  307. dev->hdr_type = PCI_HEADER_TYPE_NORMAL;
  308. dev->rom_base_reg = PCI_ROM_ADDRESS;
  309. /* Maybe do a default OF mapping here */
  310. dev->irq = NO_IRQ;
  311. }
  312. pci_parse_of_addrs(node, dev);
  313. DBG(" adding to system ...\n");
  314. pci_device_add(dev, bus);
  315. /* XXX pci_scan_msi_device(dev); */
  316. return dev;
  317. }
  318. EXPORT_SYMBOL(of_create_pci_dev);
  319. void __devinit of_scan_bus(struct device_node *node,
  320. struct pci_bus *bus)
  321. {
  322. struct device_node *child = NULL;
  323. const u32 *reg;
  324. int reglen, devfn;
  325. struct pci_dev *dev;
  326. DBG("of_scan_bus(%s) bus no %d... \n", node->full_name, bus->number);
  327. while ((child = of_get_next_child(node, child)) != NULL) {
  328. DBG(" * %s\n", child->full_name);
  329. reg = get_property(child, "reg", &reglen);
  330. if (reg == NULL || reglen < 20)
  331. continue;
  332. devfn = (reg[0] >> 8) & 0xff;
  333. /* create a new pci_dev for this device */
  334. dev = of_create_pci_dev(child, bus, devfn);
  335. if (!dev)
  336. continue;
  337. DBG("dev header type: %x\n", dev->hdr_type);
  338. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
  339. dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
  340. of_scan_pci_bridge(child, dev);
  341. }
  342. do_bus_setup(bus);
  343. }
  344. EXPORT_SYMBOL(of_scan_bus);
  345. void __devinit of_scan_pci_bridge(struct device_node *node,
  346. struct pci_dev *dev)
  347. {
  348. struct pci_bus *bus;
  349. const u32 *busrange, *ranges;
  350. int len, i, mode;
  351. struct resource *res;
  352. unsigned int flags;
  353. u64 size;
  354. DBG("of_scan_pci_bridge(%s)\n", node->full_name);
  355. /* parse bus-range property */
  356. busrange = get_property(node, "bus-range", &len);
  357. if (busrange == NULL || len != 8) {
  358. printk(KERN_DEBUG "Can't get bus-range for PCI-PCI bridge %s\n",
  359. node->full_name);
  360. return;
  361. }
  362. ranges = get_property(node, "ranges", &len);
  363. if (ranges == NULL) {
  364. printk(KERN_DEBUG "Can't get ranges for PCI-PCI bridge %s\n",
  365. node->full_name);
  366. return;
  367. }
  368. bus = pci_add_new_bus(dev->bus, dev, busrange[0]);
  369. if (!bus) {
  370. printk(KERN_ERR "Failed to create pci bus for %s\n",
  371. node->full_name);
  372. return;
  373. }
  374. bus->primary = dev->bus->number;
  375. bus->subordinate = busrange[1];
  376. bus->bridge_ctl = 0;
  377. bus->sysdata = node;
  378. /* parse ranges property */
  379. /* PCI #address-cells == 3 and #size-cells == 2 always */
  380. res = &dev->resource[PCI_BRIDGE_RESOURCES];
  381. for (i = 0; i < PCI_NUM_RESOURCES - PCI_BRIDGE_RESOURCES; ++i) {
  382. res->flags = 0;
  383. bus->resource[i] = res;
  384. ++res;
  385. }
  386. i = 1;
  387. for (; len >= 32; len -= 32, ranges += 8) {
  388. flags = pci_parse_of_flags(ranges[0]);
  389. size = GET_64BIT(ranges, 6);
  390. if (flags == 0 || size == 0)
  391. continue;
  392. if (flags & IORESOURCE_IO) {
  393. res = bus->resource[0];
  394. if (res->flags) {
  395. printk(KERN_ERR "PCI: ignoring extra I/O range"
  396. " for bridge %s\n", node->full_name);
  397. continue;
  398. }
  399. } else {
  400. if (i >= PCI_NUM_RESOURCES - PCI_BRIDGE_RESOURCES) {
  401. printk(KERN_ERR "PCI: too many memory ranges"
  402. " for bridge %s\n", node->full_name);
  403. continue;
  404. }
  405. res = bus->resource[i];
  406. ++i;
  407. }
  408. res->start = GET_64BIT(ranges, 1);
  409. res->end = res->start + size - 1;
  410. res->flags = flags;
  411. fixup_resource(res, dev);
  412. }
  413. sprintf(bus->name, "PCI Bus %04x:%02x", pci_domain_nr(bus),
  414. bus->number);
  415. DBG(" bus name: %s\n", bus->name);
  416. mode = PCI_PROBE_NORMAL;
  417. if (ppc_md.pci_probe_mode)
  418. mode = ppc_md.pci_probe_mode(bus);
  419. DBG(" probe mode: %d\n", mode);
  420. if (mode == PCI_PROBE_DEVTREE)
  421. of_scan_bus(node, bus);
  422. else if (mode == PCI_PROBE_NORMAL)
  423. pci_scan_child_bus(bus);
  424. }
  425. EXPORT_SYMBOL(of_scan_pci_bridge);
  426. void __devinit scan_phb(struct pci_controller *hose)
  427. {
  428. struct pci_bus *bus;
  429. struct device_node *node = hose->arch_data;
  430. int i, mode;
  431. struct resource *res;
  432. DBG("Scanning PHB %s\n", node ? node->full_name : "<NO NAME>");
  433. bus = pci_create_bus(hose->parent, hose->first_busno, hose->ops, node);
  434. if (bus == NULL) {
  435. printk(KERN_ERR "Failed to create bus for PCI domain %04x\n",
  436. hose->global_number);
  437. return;
  438. }
  439. bus->secondary = hose->first_busno;
  440. hose->bus = bus;
  441. bus->resource[0] = res = &hose->io_resource;
  442. if (res->flags && request_resource(&ioport_resource, res))
  443. printk(KERN_ERR "Failed to request PCI IO region "
  444. "on PCI domain %04x\n", hose->global_number);
  445. for (i = 0; i < 3; ++i) {
  446. res = &hose->mem_resources[i];
  447. bus->resource[i+1] = res;
  448. if (res->flags && request_resource(&iomem_resource, res))
  449. printk(KERN_ERR "Failed to request PCI memory region "
  450. "on PCI domain %04x\n", hose->global_number);
  451. }
  452. mode = PCI_PROBE_NORMAL;
  453. if (node && ppc_md.pci_probe_mode)
  454. mode = ppc_md.pci_probe_mode(bus);
  455. DBG(" probe mode: %d\n", mode);
  456. if (mode == PCI_PROBE_DEVTREE) {
  457. bus->subordinate = hose->last_busno;
  458. of_scan_bus(node, bus);
  459. }
  460. if (mode == PCI_PROBE_NORMAL)
  461. hose->last_busno = bus->subordinate = pci_scan_child_bus(bus);
  462. }
  463. static int __init pcibios_init(void)
  464. {
  465. struct pci_controller *hose, *tmp;
  466. /* For now, override phys_mem_access_prot. If we need it,
  467. * later, we may move that initialization to each ppc_md
  468. */
  469. ppc_md.phys_mem_access_prot = pci_phys_mem_access_prot;
  470. if (firmware_has_feature(FW_FEATURE_ISERIES))
  471. iSeries_pcibios_init();
  472. printk(KERN_DEBUG "PCI: Probing PCI hardware\n");
  473. /* Scan all of the recorded PCI controllers. */
  474. list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
  475. scan_phb(hose);
  476. pci_bus_add_devices(hose->bus);
  477. }
  478. if (!firmware_has_feature(FW_FEATURE_ISERIES)) {
  479. if (pci_probe_only)
  480. pcibios_claim_of_setup();
  481. else
  482. /* FIXME: `else' will be removed when
  483. pci_assign_unassigned_resources() is able to work
  484. correctly with [partially] allocated PCI tree. */
  485. pci_assign_unassigned_resources();
  486. }
  487. /* Call machine dependent final fixup */
  488. if (ppc_md.pcibios_fixup)
  489. ppc_md.pcibios_fixup();
  490. /* Cache the location of the ISA bridge (if we have one) */
  491. ppc64_isabridge_dev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  492. if (ppc64_isabridge_dev != NULL)
  493. printk(KERN_DEBUG "ISA bridge at %s\n", pci_name(ppc64_isabridge_dev));
  494. if (!firmware_has_feature(FW_FEATURE_ISERIES))
  495. /* map in PCI I/O space */
  496. phbs_remap_io();
  497. printk(KERN_DEBUG "PCI: Probing PCI hardware done\n");
  498. return 0;
  499. }
  500. subsys_initcall(pcibios_init);
  501. char __init *pcibios_setup(char *str)
  502. {
  503. return str;
  504. }
  505. int pcibios_enable_device(struct pci_dev *dev, int mask)
  506. {
  507. u16 cmd, oldcmd;
  508. int i;
  509. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  510. oldcmd = cmd;
  511. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  512. struct resource *res = &dev->resource[i];
  513. /* Only set up the requested stuff */
  514. if (!(mask & (1<<i)))
  515. continue;
  516. if (res->flags & IORESOURCE_IO)
  517. cmd |= PCI_COMMAND_IO;
  518. if (res->flags & IORESOURCE_MEM)
  519. cmd |= PCI_COMMAND_MEMORY;
  520. }
  521. if (cmd != oldcmd) {
  522. printk(KERN_DEBUG "PCI: Enabling device: (%s), cmd %x\n",
  523. pci_name(dev), cmd);
  524. /* Enable the appropriate bits in the PCI command register. */
  525. pci_write_config_word(dev, PCI_COMMAND, cmd);
  526. }
  527. return 0;
  528. }
  529. /*
  530. * Return the domain number for this bus.
  531. */
  532. int pci_domain_nr(struct pci_bus *bus)
  533. {
  534. if (firmware_has_feature(FW_FEATURE_ISERIES))
  535. return 0;
  536. else {
  537. struct pci_controller *hose = pci_bus_to_host(bus);
  538. return hose->global_number;
  539. }
  540. }
  541. EXPORT_SYMBOL(pci_domain_nr);
  542. /* Decide whether to display the domain number in /proc */
  543. int pci_proc_domain(struct pci_bus *bus)
  544. {
  545. if (firmware_has_feature(FW_FEATURE_ISERIES))
  546. return 0;
  547. else {
  548. struct pci_controller *hose = pci_bus_to_host(bus);
  549. return hose->buid;
  550. }
  551. }
  552. /*
  553. * Platform support for /proc/bus/pci/X/Y mmap()s,
  554. * modelled on the sparc64 implementation by Dave Miller.
  555. * -- paulus.
  556. */
  557. /*
  558. * Adjust vm_pgoff of VMA such that it is the physical page offset
  559. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  560. *
  561. * Basically, the user finds the base address for his device which he wishes
  562. * to mmap. They read the 32-bit value from the config space base register,
  563. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  564. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  565. *
  566. * Returns negative error code on failure, zero on success.
  567. */
  568. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  569. resource_size_t *offset,
  570. enum pci_mmap_state mmap_state)
  571. {
  572. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  573. unsigned long io_offset = 0;
  574. int i, res_bit;
  575. if (hose == 0)
  576. return NULL; /* should never happen */
  577. /* If memory, add on the PCI bridge address offset */
  578. if (mmap_state == pci_mmap_mem) {
  579. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  580. *offset += hose->pci_mem_offset;
  581. #endif
  582. res_bit = IORESOURCE_MEM;
  583. } else {
  584. io_offset = (unsigned long)hose->io_base_virt - pci_io_base;
  585. *offset += io_offset;
  586. res_bit = IORESOURCE_IO;
  587. }
  588. /*
  589. * Check that the offset requested corresponds to one of the
  590. * resources of the device.
  591. */
  592. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  593. struct resource *rp = &dev->resource[i];
  594. int flags = rp->flags;
  595. /* treat ROM as memory (should be already) */
  596. if (i == PCI_ROM_RESOURCE)
  597. flags |= IORESOURCE_MEM;
  598. /* Active and same type? */
  599. if ((flags & res_bit) == 0)
  600. continue;
  601. /* In the range of this resource? */
  602. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  603. continue;
  604. /* found it! construct the final physical address */
  605. if (mmap_state == pci_mmap_io)
  606. *offset += hose->io_base_phys - io_offset;
  607. return rp;
  608. }
  609. return NULL;
  610. }
  611. /*
  612. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  613. * device mapping.
  614. */
  615. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  616. pgprot_t protection,
  617. enum pci_mmap_state mmap_state,
  618. int write_combine)
  619. {
  620. unsigned long prot = pgprot_val(protection);
  621. /* Write combine is always 0 on non-memory space mappings. On
  622. * memory space, if the user didn't pass 1, we check for a
  623. * "prefetchable" resource. This is a bit hackish, but we use
  624. * this to workaround the inability of /sysfs to provide a write
  625. * combine bit
  626. */
  627. if (mmap_state != pci_mmap_mem)
  628. write_combine = 0;
  629. else if (write_combine == 0) {
  630. if (rp->flags & IORESOURCE_PREFETCH)
  631. write_combine = 1;
  632. }
  633. /* XXX would be nice to have a way to ask for write-through */
  634. prot |= _PAGE_NO_CACHE;
  635. if (write_combine)
  636. prot &= ~_PAGE_GUARDED;
  637. else
  638. prot |= _PAGE_GUARDED;
  639. return __pgprot(prot);
  640. }
  641. /*
  642. * This one is used by /dev/mem and fbdev who have no clue about the
  643. * PCI device, it tries to find the PCI device first and calls the
  644. * above routine
  645. */
  646. pgprot_t pci_phys_mem_access_prot(struct file *file,
  647. unsigned long pfn,
  648. unsigned long size,
  649. pgprot_t protection)
  650. {
  651. struct pci_dev *pdev = NULL;
  652. struct resource *found = NULL;
  653. unsigned long prot = pgprot_val(protection);
  654. unsigned long offset = pfn << PAGE_SHIFT;
  655. int i;
  656. if (page_is_ram(pfn))
  657. return __pgprot(prot);
  658. prot |= _PAGE_NO_CACHE | _PAGE_GUARDED;
  659. for_each_pci_dev(pdev) {
  660. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  661. struct resource *rp = &pdev->resource[i];
  662. int flags = rp->flags;
  663. /* Active and same type? */
  664. if ((flags & IORESOURCE_MEM) == 0)
  665. continue;
  666. /* In the range of this resource? */
  667. if (offset < (rp->start & PAGE_MASK) ||
  668. offset > rp->end)
  669. continue;
  670. found = rp;
  671. break;
  672. }
  673. if (found)
  674. break;
  675. }
  676. if (found) {
  677. if (found->flags & IORESOURCE_PREFETCH)
  678. prot &= ~_PAGE_GUARDED;
  679. pci_dev_put(pdev);
  680. }
  681. DBG("non-PCI map for %lx, prot: %lx\n", offset, prot);
  682. return __pgprot(prot);
  683. }
  684. /*
  685. * Perform the actual remap of the pages for a PCI device mapping, as
  686. * appropriate for this architecture. The region in the process to map
  687. * is described by vm_start and vm_end members of VMA, the base physical
  688. * address is found in vm_pgoff.
  689. * The pci device structure is provided so that architectures may make mapping
  690. * decisions on a per-device or per-bus basis.
  691. *
  692. * Returns a negative error code on failure, zero on success.
  693. */
  694. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  695. enum pci_mmap_state mmap_state, int write_combine)
  696. {
  697. resource_size_t offset = vma->vm_pgoff << PAGE_SHIFT;
  698. struct resource *rp;
  699. int ret;
  700. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  701. if (rp == NULL)
  702. return -EINVAL;
  703. vma->vm_pgoff = offset >> PAGE_SHIFT;
  704. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  705. vma->vm_page_prot,
  706. mmap_state, write_combine);
  707. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  708. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  709. return ret;
  710. }
  711. static ssize_t pci_show_devspec(struct device *dev,
  712. struct device_attribute *attr, char *buf)
  713. {
  714. struct pci_dev *pdev;
  715. struct device_node *np;
  716. pdev = to_pci_dev (dev);
  717. np = pci_device_to_OF_node(pdev);
  718. if (np == NULL || np->full_name == NULL)
  719. return 0;
  720. return sprintf(buf, "%s", np->full_name);
  721. }
  722. static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
  723. void pcibios_add_platform_entries(struct pci_dev *pdev)
  724. {
  725. device_create_file(&pdev->dev, &dev_attr_devspec);
  726. }
  727. #define ISA_SPACE_MASK 0x1
  728. #define ISA_SPACE_IO 0x1
  729. static void __devinit pci_process_ISA_OF_ranges(struct device_node *isa_node,
  730. unsigned long phb_io_base_phys,
  731. void __iomem * phb_io_base_virt)
  732. {
  733. /* Remove these asap */
  734. struct pci_address {
  735. u32 a_hi;
  736. u32 a_mid;
  737. u32 a_lo;
  738. };
  739. struct isa_address {
  740. u32 a_hi;
  741. u32 a_lo;
  742. };
  743. struct isa_range {
  744. struct isa_address isa_addr;
  745. struct pci_address pci_addr;
  746. unsigned int size;
  747. };
  748. const struct isa_range *range;
  749. unsigned long pci_addr;
  750. unsigned int isa_addr;
  751. unsigned int size;
  752. int rlen = 0;
  753. range = get_property(isa_node, "ranges", &rlen);
  754. if (range == NULL || (rlen < sizeof(struct isa_range))) {
  755. printk(KERN_ERR "no ISA ranges or unexpected isa range size,"
  756. "mapping 64k\n");
  757. __ioremap_explicit(phb_io_base_phys,
  758. (unsigned long)phb_io_base_virt,
  759. 0x10000, _PAGE_NO_CACHE | _PAGE_GUARDED);
  760. return;
  761. }
  762. /* From "ISA Binding to 1275"
  763. * The ranges property is laid out as an array of elements,
  764. * each of which comprises:
  765. * cells 0 - 1: an ISA address
  766. * cells 2 - 4: a PCI address
  767. * (size depending on dev->n_addr_cells)
  768. * cell 5: the size of the range
  769. */
  770. if ((range->isa_addr.a_hi && ISA_SPACE_MASK) == ISA_SPACE_IO) {
  771. isa_addr = range->isa_addr.a_lo;
  772. pci_addr = (unsigned long) range->pci_addr.a_mid << 32 |
  773. range->pci_addr.a_lo;
  774. /* Assume these are both zero */
  775. if ((pci_addr != 0) || (isa_addr != 0)) {
  776. printk(KERN_ERR "unexpected isa to pci mapping: %s\n",
  777. __FUNCTION__);
  778. return;
  779. }
  780. size = PAGE_ALIGN(range->size);
  781. __ioremap_explicit(phb_io_base_phys,
  782. (unsigned long) phb_io_base_virt,
  783. size, _PAGE_NO_CACHE | _PAGE_GUARDED);
  784. }
  785. }
  786. void __devinit pci_process_bridge_OF_ranges(struct pci_controller *hose,
  787. struct device_node *dev, int prim)
  788. {
  789. const unsigned int *ranges;
  790. unsigned int pci_space;
  791. unsigned long size;
  792. int rlen = 0;
  793. int memno = 0;
  794. struct resource *res;
  795. int np, na = prom_n_addr_cells(dev);
  796. unsigned long pci_addr, cpu_phys_addr;
  797. np = na + 5;
  798. /* From "PCI Binding to 1275"
  799. * The ranges property is laid out as an array of elements,
  800. * each of which comprises:
  801. * cells 0 - 2: a PCI address
  802. * cells 3 or 3+4: a CPU physical address
  803. * (size depending on dev->n_addr_cells)
  804. * cells 4+5 or 5+6: the size of the range
  805. */
  806. ranges = get_property(dev, "ranges", &rlen);
  807. if (ranges == NULL)
  808. return;
  809. hose->io_base_phys = 0;
  810. while ((rlen -= np * sizeof(unsigned int)) >= 0) {
  811. res = NULL;
  812. pci_space = ranges[0];
  813. pci_addr = ((unsigned long)ranges[1] << 32) | ranges[2];
  814. cpu_phys_addr = of_translate_address(dev, &ranges[3]);
  815. size = ((unsigned long)ranges[na+3] << 32) | ranges[na+4];
  816. ranges += np;
  817. if (size == 0)
  818. continue;
  819. /* Now consume following elements while they are contiguous */
  820. while (rlen >= np * sizeof(unsigned int)) {
  821. unsigned long addr, phys;
  822. if (ranges[0] != pci_space)
  823. break;
  824. addr = ((unsigned long)ranges[1] << 32) | ranges[2];
  825. phys = ranges[3];
  826. if (na >= 2)
  827. phys = (phys << 32) | ranges[4];
  828. if (addr != pci_addr + size ||
  829. phys != cpu_phys_addr + size)
  830. break;
  831. size += ((unsigned long)ranges[na+3] << 32)
  832. | ranges[na+4];
  833. ranges += np;
  834. rlen -= np * sizeof(unsigned int);
  835. }
  836. switch ((pci_space >> 24) & 0x3) {
  837. case 1: /* I/O space */
  838. hose->io_base_phys = cpu_phys_addr;
  839. hose->pci_io_size = size;
  840. res = &hose->io_resource;
  841. res->flags = IORESOURCE_IO;
  842. res->start = pci_addr;
  843. DBG("phb%d: IO 0x%lx -> 0x%lx\n", hose->global_number,
  844. res->start, res->start + size - 1);
  845. break;
  846. case 2: /* memory space */
  847. memno = 0;
  848. while (memno < 3 && hose->mem_resources[memno].flags)
  849. ++memno;
  850. if (memno == 0)
  851. hose->pci_mem_offset = cpu_phys_addr - pci_addr;
  852. if (memno < 3) {
  853. res = &hose->mem_resources[memno];
  854. res->flags = IORESOURCE_MEM;
  855. res->start = cpu_phys_addr;
  856. DBG("phb%d: MEM 0x%lx -> 0x%lx\n", hose->global_number,
  857. res->start, res->start + size - 1);
  858. }
  859. break;
  860. }
  861. if (res != NULL) {
  862. res->name = dev->full_name;
  863. res->end = res->start + size - 1;
  864. res->parent = NULL;
  865. res->sibling = NULL;
  866. res->child = NULL;
  867. }
  868. }
  869. }
  870. void __init pci_setup_phb_io(struct pci_controller *hose, int primary)
  871. {
  872. unsigned long size = hose->pci_io_size;
  873. unsigned long io_virt_offset;
  874. struct resource *res;
  875. struct device_node *isa_dn;
  876. hose->io_base_virt = reserve_phb_iospace(size);
  877. DBG("phb%d io_base_phys 0x%lx io_base_virt 0x%lx\n",
  878. hose->global_number, hose->io_base_phys,
  879. (unsigned long) hose->io_base_virt);
  880. if (primary) {
  881. pci_io_base = (unsigned long)hose->io_base_virt;
  882. isa_dn = of_find_node_by_type(NULL, "isa");
  883. if (isa_dn) {
  884. isa_io_base = pci_io_base;
  885. pci_process_ISA_OF_ranges(isa_dn, hose->io_base_phys,
  886. hose->io_base_virt);
  887. of_node_put(isa_dn);
  888. }
  889. }
  890. io_virt_offset = (unsigned long)hose->io_base_virt - pci_io_base;
  891. res = &hose->io_resource;
  892. res->start += io_virt_offset;
  893. res->end += io_virt_offset;
  894. }
  895. void __devinit pci_setup_phb_io_dynamic(struct pci_controller *hose,
  896. int primary)
  897. {
  898. unsigned long size = hose->pci_io_size;
  899. unsigned long io_virt_offset;
  900. struct resource *res;
  901. hose->io_base_virt = __ioremap(hose->io_base_phys, size,
  902. _PAGE_NO_CACHE | _PAGE_GUARDED);
  903. DBG("phb%d io_base_phys 0x%lx io_base_virt 0x%lx\n",
  904. hose->global_number, hose->io_base_phys,
  905. (unsigned long) hose->io_base_virt);
  906. if (primary)
  907. pci_io_base = (unsigned long)hose->io_base_virt;
  908. io_virt_offset = (unsigned long)hose->io_base_virt - pci_io_base;
  909. res = &hose->io_resource;
  910. res->start += io_virt_offset;
  911. res->end += io_virt_offset;
  912. }
  913. static int get_bus_io_range(struct pci_bus *bus, unsigned long *start_phys,
  914. unsigned long *start_virt, unsigned long *size)
  915. {
  916. struct pci_controller *hose = pci_bus_to_host(bus);
  917. struct pci_bus_region region;
  918. struct resource *res;
  919. if (bus->self) {
  920. res = bus->resource[0];
  921. pcibios_resource_to_bus(bus->self, &region, res);
  922. *start_phys = hose->io_base_phys + region.start;
  923. *start_virt = (unsigned long) hose->io_base_virt +
  924. region.start;
  925. if (region.end > region.start)
  926. *size = region.end - region.start + 1;
  927. else {
  928. printk("%s(): unexpected region 0x%lx->0x%lx\n",
  929. __FUNCTION__, region.start, region.end);
  930. return 1;
  931. }
  932. } else {
  933. /* Root Bus */
  934. res = &hose->io_resource;
  935. *start_phys = hose->io_base_phys;
  936. *start_virt = (unsigned long) hose->io_base_virt;
  937. if (res->end > res->start)
  938. *size = res->end - res->start + 1;
  939. else {
  940. printk("%s(): unexpected region 0x%lx->0x%lx\n",
  941. __FUNCTION__, res->start, res->end);
  942. return 1;
  943. }
  944. }
  945. return 0;
  946. }
  947. int unmap_bus_range(struct pci_bus *bus)
  948. {
  949. unsigned long start_phys;
  950. unsigned long start_virt;
  951. unsigned long size;
  952. if (!bus) {
  953. printk(KERN_ERR "%s() expected bus\n", __FUNCTION__);
  954. return 1;
  955. }
  956. if (get_bus_io_range(bus, &start_phys, &start_virt, &size))
  957. return 1;
  958. if (__iounmap_explicit((void __iomem *) start_virt, size))
  959. return 1;
  960. return 0;
  961. }
  962. EXPORT_SYMBOL(unmap_bus_range);
  963. int remap_bus_range(struct pci_bus *bus)
  964. {
  965. unsigned long start_phys;
  966. unsigned long start_virt;
  967. unsigned long size;
  968. if (!bus) {
  969. printk(KERN_ERR "%s() expected bus\n", __FUNCTION__);
  970. return 1;
  971. }
  972. if (get_bus_io_range(bus, &start_phys, &start_virt, &size))
  973. return 1;
  974. if (start_phys == 0)
  975. return 1;
  976. printk(KERN_DEBUG "mapping IO %lx -> %lx, size: %lx\n", start_phys, start_virt, size);
  977. if (__ioremap_explicit(start_phys, start_virt, size,
  978. _PAGE_NO_CACHE | _PAGE_GUARDED))
  979. return 1;
  980. return 0;
  981. }
  982. EXPORT_SYMBOL(remap_bus_range);
  983. static void phbs_remap_io(void)
  984. {
  985. struct pci_controller *hose, *tmp;
  986. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  987. remap_bus_range(hose->bus);
  988. }
  989. static void __devinit fixup_resource(struct resource *res, struct pci_dev *dev)
  990. {
  991. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  992. unsigned long offset;
  993. if (res->flags & IORESOURCE_IO) {
  994. offset = (unsigned long)hose->io_base_virt - pci_io_base;
  995. res->start += offset;
  996. res->end += offset;
  997. } else if (res->flags & IORESOURCE_MEM) {
  998. res->start += hose->pci_mem_offset;
  999. res->end += hose->pci_mem_offset;
  1000. }
  1001. }
  1002. void __devinit pcibios_fixup_device_resources(struct pci_dev *dev,
  1003. struct pci_bus *bus)
  1004. {
  1005. /* Update device resources. */
  1006. int i;
  1007. for (i = 0; i < PCI_NUM_RESOURCES; i++)
  1008. if (dev->resource[i].flags)
  1009. fixup_resource(&dev->resource[i], dev);
  1010. }
  1011. EXPORT_SYMBOL(pcibios_fixup_device_resources);
  1012. void __devinit pcibios_setup_new_device(struct pci_dev *dev)
  1013. {
  1014. struct dev_archdata *sd = &dev->dev.archdata;
  1015. sd->of_node = pci_device_to_OF_node(dev);
  1016. DBG("PCI device %s OF node: %s\n", pci_name(dev),
  1017. sd->of_node ? sd->of_node->full_name : "<none>");
  1018. sd->dma_ops = pci_dma_ops;
  1019. #ifdef CONFIG_NUMA
  1020. sd->numa_node = pcibus_to_node(dev->bus);
  1021. #else
  1022. sd->numa_node = -1;
  1023. #endif
  1024. if (ppc_md.pci_dma_dev_setup)
  1025. ppc_md.pci_dma_dev_setup(dev);
  1026. }
  1027. EXPORT_SYMBOL(pcibios_setup_new_device);
  1028. static void __devinit do_bus_setup(struct pci_bus *bus)
  1029. {
  1030. struct pci_dev *dev;
  1031. if (ppc_md.pci_dma_bus_setup)
  1032. ppc_md.pci_dma_bus_setup(bus);
  1033. list_for_each_entry(dev, &bus->devices, bus_list)
  1034. pcibios_setup_new_device(dev);
  1035. /* Read default IRQs and fixup if necessary */
  1036. list_for_each_entry(dev, &bus->devices, bus_list) {
  1037. pci_read_irq_line(dev);
  1038. if (ppc_md.pci_irq_fixup)
  1039. ppc_md.pci_irq_fixup(dev);
  1040. }
  1041. }
  1042. void __devinit pcibios_fixup_bus(struct pci_bus *bus)
  1043. {
  1044. struct pci_dev *dev = bus->self;
  1045. struct device_node *np;
  1046. np = pci_bus_to_OF_node(bus);
  1047. DBG("pcibios_fixup_bus(%s)\n", np ? np->full_name : "<???>");
  1048. if (dev && pci_probe_only &&
  1049. (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
  1050. /* This is a subordinate bridge */
  1051. pci_read_bridge_bases(bus);
  1052. pcibios_fixup_device_resources(dev, bus);
  1053. }
  1054. do_bus_setup(bus);
  1055. if (!pci_probe_only)
  1056. return;
  1057. list_for_each_entry(dev, &bus->devices, bus_list)
  1058. if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
  1059. pcibios_fixup_device_resources(dev, bus);
  1060. }
  1061. EXPORT_SYMBOL(pcibios_fixup_bus);
  1062. /*
  1063. * Reads the interrupt pin to determine if interrupt is use by card.
  1064. * If the interrupt is used, then gets the interrupt line from the
  1065. * openfirmware and sets it in the pci_dev and pci_config line.
  1066. */
  1067. int pci_read_irq_line(struct pci_dev *pci_dev)
  1068. {
  1069. struct of_irq oirq;
  1070. unsigned int virq;
  1071. DBG("Try to map irq for %s...\n", pci_name(pci_dev));
  1072. #ifdef DEBUG
  1073. memset(&oirq, 0xff, sizeof(oirq));
  1074. #endif
  1075. /* Try to get a mapping from the device-tree */
  1076. if (of_irq_map_pci(pci_dev, &oirq)) {
  1077. u8 line, pin;
  1078. /* If that fails, lets fallback to what is in the config
  1079. * space and map that through the default controller. We
  1080. * also set the type to level low since that's what PCI
  1081. * interrupts are. If your platform does differently, then
  1082. * either provide a proper interrupt tree or don't use this
  1083. * function.
  1084. */
  1085. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  1086. return -1;
  1087. if (pin == 0)
  1088. return -1;
  1089. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  1090. line == 0xff) {
  1091. return -1;
  1092. }
  1093. DBG(" -> no map ! Using irq line %d from PCI config\n", line);
  1094. virq = irq_create_mapping(NULL, line);
  1095. if (virq != NO_IRQ)
  1096. set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  1097. } else {
  1098. DBG(" -> got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  1099. oirq.size, oirq.specifier[0], oirq.specifier[1],
  1100. oirq.controller->full_name);
  1101. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  1102. oirq.size);
  1103. }
  1104. if(virq == NO_IRQ) {
  1105. DBG(" -> failed to map !\n");
  1106. return -1;
  1107. }
  1108. DBG(" -> mapped to linux irq %d\n", virq);
  1109. pci_dev->irq = virq;
  1110. pci_write_config_byte(pci_dev, PCI_INTERRUPT_LINE, virq);
  1111. return 0;
  1112. }
  1113. EXPORT_SYMBOL(pci_read_irq_line);
  1114. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  1115. const struct resource *rsrc,
  1116. resource_size_t *start, resource_size_t *end)
  1117. {
  1118. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  1119. resource_size_t offset = 0;
  1120. if (hose == NULL)
  1121. return;
  1122. if (rsrc->flags & IORESOURCE_IO)
  1123. offset = (unsigned long)hose->io_base_virt - pci_io_base;
  1124. /* We pass a fully fixed up address to userland for MMIO instead of
  1125. * a BAR value because X is lame and expects to be able to use that
  1126. * to pass to /dev/mem !
  1127. *
  1128. * That means that we'll have potentially 64 bits values where some
  1129. * userland apps only expect 32 (like X itself since it thinks only
  1130. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  1131. * 32 bits CHRPs :-(
  1132. *
  1133. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  1134. * has been fixed (and the fix spread enough), we can re-enable the
  1135. * 2 lines below and pass down a BAR value to userland. In that case
  1136. * we'll also have to re-enable the matching code in
  1137. * __pci_mmap_make_offset().
  1138. *
  1139. * BenH.
  1140. */
  1141. #if 0
  1142. else if (rsrc->flags & IORESOURCE_MEM)
  1143. offset = hose->pci_mem_offset;
  1144. #endif
  1145. *start = rsrc->start - offset;
  1146. *end = rsrc->end - offset;
  1147. }
  1148. struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
  1149. {
  1150. if (!have_of)
  1151. return NULL;
  1152. while(node) {
  1153. struct pci_controller *hose, *tmp;
  1154. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  1155. if (hose->arch_data == node)
  1156. return hose;
  1157. node = node->parent;
  1158. }
  1159. return NULL;
  1160. }
  1161. unsigned long pci_address_to_pio(phys_addr_t address)
  1162. {
  1163. struct pci_controller *hose, *tmp;
  1164. list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
  1165. if (address >= hose->io_base_phys &&
  1166. address < (hose->io_base_phys + hose->pci_io_size)) {
  1167. unsigned long base =
  1168. (unsigned long)hose->io_base_virt - pci_io_base;
  1169. return base + (address - hose->io_base_phys);
  1170. }
  1171. }
  1172. return (unsigned int)-1;
  1173. }
  1174. EXPORT_SYMBOL_GPL(pci_address_to_pio);
  1175. #define IOBASE_BRIDGE_NUMBER 0
  1176. #define IOBASE_MEMORY 1
  1177. #define IOBASE_IO 2
  1178. #define IOBASE_ISA_IO 3
  1179. #define IOBASE_ISA_MEM 4
  1180. long sys_pciconfig_iobase(long which, unsigned long in_bus,
  1181. unsigned long in_devfn)
  1182. {
  1183. struct pci_controller* hose;
  1184. struct list_head *ln;
  1185. struct pci_bus *bus = NULL;
  1186. struct device_node *hose_node;
  1187. /* Argh ! Please forgive me for that hack, but that's the
  1188. * simplest way to get existing XFree to not lockup on some
  1189. * G5 machines... So when something asks for bus 0 io base
  1190. * (bus 0 is HT root), we return the AGP one instead.
  1191. */
  1192. if (machine_is_compatible("MacRISC4"))
  1193. if (in_bus == 0)
  1194. in_bus = 0xf0;
  1195. /* That syscall isn't quite compatible with PCI domains, but it's
  1196. * used on pre-domains setup. We return the first match
  1197. */
  1198. for (ln = pci_root_buses.next; ln != &pci_root_buses; ln = ln->next) {
  1199. bus = pci_bus_b(ln);
  1200. if (in_bus >= bus->number && in_bus < (bus->number + bus->subordinate))
  1201. break;
  1202. bus = NULL;
  1203. }
  1204. if (bus == NULL || bus->sysdata == NULL)
  1205. return -ENODEV;
  1206. hose_node = (struct device_node *)bus->sysdata;
  1207. hose = PCI_DN(hose_node)->phb;
  1208. switch (which) {
  1209. case IOBASE_BRIDGE_NUMBER:
  1210. return (long)hose->first_busno;
  1211. case IOBASE_MEMORY:
  1212. return (long)hose->pci_mem_offset;
  1213. case IOBASE_IO:
  1214. return (long)hose->io_base_phys;
  1215. case IOBASE_ISA_IO:
  1216. return (long)isa_io_base;
  1217. case IOBASE_ISA_MEM:
  1218. return -EINVAL;
  1219. }
  1220. return -EOPNOTSUPP;
  1221. }
  1222. #ifdef CONFIG_NUMA
  1223. int pcibus_to_node(struct pci_bus *bus)
  1224. {
  1225. struct pci_controller *phb = pci_bus_to_host(bus);
  1226. return phb->node;
  1227. }
  1228. EXPORT_SYMBOL(pcibus_to_node);
  1229. #endif