lite5200b.dts 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318
  1. /*
  2. * Lite5200B board Device Tree Source
  3. *
  4. * Copyright 2006 Secret Lab Technologies Ltd.
  5. * Grant Likely <grant.likely@secretlab.ca>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. / {
  13. model = "Lite5200b";
  14. compatible = "lite5200b\0lite52xx\0mpc5200b\0mpc52xx";
  15. #address-cells = <1>;
  16. #size-cells = <1>;
  17. cpus {
  18. #cpus = <1>;
  19. #address-cells = <1>;
  20. #size-cells = <0>;
  21. PowerPC,5200@0 {
  22. device_type = "cpu";
  23. reg = <0>;
  24. d-cache-line-size = <20>;
  25. i-cache-line-size = <20>;
  26. d-cache-size = <4000>; // L1, 16K
  27. i-cache-size = <4000>; // L1, 16K
  28. timebase-frequency = <0>; // from bootloader
  29. bus-frequency = <0>; // from bootloader
  30. clock-frequency = <0>; // from bootloader
  31. 32-bit;
  32. };
  33. };
  34. memory {
  35. device_type = "memory";
  36. reg = <00000000 10000000>; // 256MB
  37. };
  38. soc5200@f0000000 {
  39. #interrupt-cells = <3>;
  40. device_type = "soc";
  41. ranges = <0 f0000000 f0010000>;
  42. reg = <f0000000 00010000>;
  43. bus-frequency = <0>; // from bootloader
  44. cdm@200 {
  45. compatible = "mpc5200b-cdm\0mpc52xx-cdm";
  46. reg = <200 38>;
  47. };
  48. pic@500 {
  49. // 5200 interrupts are encoded into two levels;
  50. linux,phandle = <500>;
  51. interrupt-controller;
  52. #interrupt-cells = <3>;
  53. device_type = "interrupt-controller";
  54. compatible = "mpc5200b-pic\0mpc52xx-pic";
  55. reg = <500 80>;
  56. built-in;
  57. };
  58. gpt@600 { // General Purpose Timer
  59. compatible = "mpc5200b-gpt\0mpc52xx-gpt";
  60. device_type = "gpt";
  61. reg = <600 10>;
  62. interrupts = <1 9 0>;
  63. interrupt-parent = <500>;
  64. };
  65. gpt@610 { // General Purpose Timer
  66. compatible = "mpc5200b-gpt\0mpc52xx-gpt";
  67. device_type = "gpt";
  68. reg = <610 10>;
  69. interrupts = <1 a 0>;
  70. interrupt-parent = <500>;
  71. };
  72. gpt@620 { // General Purpose Timer
  73. compatible = "mpc5200b-gpt\0mpc52xx-gpt";
  74. device_type = "gpt";
  75. reg = <620 10>;
  76. interrupts = <1 b 0>;
  77. interrupt-parent = <500>;
  78. };
  79. gpt@630 { // General Purpose Timer
  80. compatible = "mpc5200b-gpt\0mpc52xx-gpt";
  81. device_type = "gpt";
  82. reg = <630 10>;
  83. interrupts = <1 c 0>;
  84. interrupt-parent = <500>;
  85. };
  86. gpt@640 { // General Purpose Timer
  87. compatible = "mpc5200b-gpt\0mpc52xx-gpt";
  88. device_type = "gpt";
  89. reg = <640 10>;
  90. interrupts = <1 d 0>;
  91. interrupt-parent = <500>;
  92. };
  93. gpt@650 { // General Purpose Timer
  94. compatible = "mpc5200b-gpt\0mpc52xx-gpt";
  95. device_type = "gpt";
  96. reg = <650 10>;
  97. interrupts = <1 e 0>;
  98. interrupt-parent = <500>;
  99. };
  100. gpt@660 { // General Purpose Timer
  101. compatible = "mpc5200b-gpt\0mpc52xx-gpt";
  102. device_type = "gpt";
  103. reg = <660 10>;
  104. interrupts = <1 f 0>;
  105. interrupt-parent = <500>;
  106. };
  107. gpt@670 { // General Purpose Timer
  108. compatible = "mpc5200b-gpt\0mpc52xx-gpt";
  109. device_type = "gpt";
  110. reg = <670 10>;
  111. interrupts = <1 10 0>;
  112. interrupt-parent = <500>;
  113. };
  114. rtc@800 { // Real time clock
  115. compatible = "mpc5200b-rtc\0mpc52xx-rtc";
  116. device_type = "rtc";
  117. reg = <800 100>;
  118. interrupts = <1 5 0 1 6 0>;
  119. interrupt-parent = <500>;
  120. };
  121. mscan@900 {
  122. device_type = "mscan";
  123. compatible = "mpc5200b-mscan\0mpc52xx-mscan";
  124. interrupts = <2 11 0>;
  125. interrupt-parent = <500>;
  126. reg = <900 80>;
  127. };
  128. mscan@980 {
  129. device_type = "mscan";
  130. compatible = "mpc5200b-mscan\0mpc52xx-mscan";
  131. interrupts = <1 12 0>;
  132. interrupt-parent = <500>;
  133. reg = <980 80>;
  134. };
  135. gpio@b00 {
  136. compatible = "mpc5200b-gpio\0mpc52xx-gpio";
  137. reg = <b00 40>;
  138. interrupts = <1 7 0>;
  139. interrupt-parent = <500>;
  140. };
  141. gpio-wkup@b00 {
  142. compatible = "mpc5200b-gpio-wkup\0mpc52xx-gpio-wkup";
  143. reg = <c00 40>;
  144. interrupts = <1 8 0 0 3 0>;
  145. interrupt-parent = <500>;
  146. };
  147. pci@0d00 {
  148. #interrupt-cells = <1>;
  149. #size-cells = <2>;
  150. #address-cells = <3>;
  151. device_type = "pci";
  152. compatible = "mpc5200b-pci\0mpc52xx-pci";
  153. reg = <d00 100>;
  154. interrupt-map-mask = <f800 0 0 7>;
  155. interrupt-map = <c000 0 0 1 500 0 0 3 // 1st slot
  156. c000 0 0 2 500 1 1 3
  157. c000 0 0 3 500 1 2 3
  158. c000 0 0 4 500 1 3 3
  159. c800 0 0 1 500 1 1 3 // 2nd slot
  160. c800 0 0 2 500 1 2 3
  161. c800 0 0 3 500 1 3 3
  162. c800 0 0 4 500 0 0 3>;
  163. clock-frequency = <0>; // From boot loader
  164. interrupts = <2 8 0 2 9 0 2 a 0>;
  165. interrupt-parent = <500>;
  166. bus-range = <0 0>;
  167. ranges = <42000000 0 80000000 80000000 0 20000000
  168. 02000000 0 a0000000 a0000000 0 10000000
  169. 01000000 0 00000000 b0000000 0 01000000>;
  170. };
  171. spi@f00 {
  172. device_type = "spi";
  173. compatible = "mpc5200b-spi\0mpc52xx-spi";
  174. reg = <f00 20>;
  175. interrupts = <2 d 0 2 e 0>;
  176. interrupt-parent = <500>;
  177. };
  178. usb@1000 {
  179. device_type = "usb-ohci-be";
  180. compatible = "mpc5200b-ohci\0mpc52xx-ohci\0ohci-be";
  181. reg = <1000 ff>;
  182. interrupts = <2 6 0>;
  183. interrupt-parent = <500>;
  184. };
  185. bestcomm@1200 {
  186. device_type = "dma-controller";
  187. compatible = "mpc5200b-bestcomm\0mpc52xx-bestcomm";
  188. reg = <1200 80>;
  189. interrupts = <3 0 0 3 1 0 3 2 0 3 3 0
  190. 3 4 0 3 5 0 3 6 0 3 7 0
  191. 3 8 0 3 9 0 3 a 0 3 b 0
  192. 3 c 0 3 d 0 3 e 0 3 f 0>;
  193. interrupt-parent = <500>;
  194. };
  195. xlb@1f00 {
  196. compatible = "mpc5200b-xlb\0mpc52xx-xlb";
  197. reg = <1f00 100>;
  198. };
  199. serial@2000 { // PSC1
  200. device_type = "serial";
  201. compatible = "mpc5200b-psc-uart\0mpc52xx-psc-uart";
  202. port-number = <0>; // Logical port assignment
  203. reg = <2000 100>;
  204. interrupts = <2 1 0>;
  205. interrupt-parent = <500>;
  206. };
  207. // PSC2 in spi mode example
  208. spi@2200 { // PSC2
  209. device_type = "spi";
  210. compatible = "mpc5200b-psc-spi\0mpc52xx-psc-spi";
  211. reg = <2200 100>;
  212. interrupts = <2 2 0>;
  213. interrupt-parent = <500>;
  214. };
  215. // PSC3 in CODEC mode example
  216. i2s@2400 { // PSC3
  217. device_type = "sound";
  218. compatible = "mpc5200b-psc-i2s\0mpc52xx-psc-i2s";
  219. reg = <2400 100>;
  220. interrupts = <2 3 0>;
  221. interrupt-parent = <500>;
  222. };
  223. // PSC4 unconfigured
  224. //serial@2600 { // PSC4
  225. // device_type = "serial";
  226. // compatible = "mpc5200b-psc-uart\0mpc52xx-psc-uart";
  227. // reg = <2600 100>;
  228. // interrupts = <2 b 0>;
  229. // interrupt-parent = <500>;
  230. //};
  231. // PSC5 unconfigured
  232. //serial@2800 { // PSC5
  233. // device_type = "serial";
  234. // compatible = "mpc5200b-psc-uart\0mpc52xx-psc-uart";
  235. // reg = <2800 100>;
  236. // interrupts = <2 c 0>;
  237. // interrupt-parent = <500>;
  238. //};
  239. // PSC6 in AC97 mode example
  240. ac97@2c00 { // PSC6
  241. device_type = "sound";
  242. compatible = "mpc5200b-psc-ac97\0mpc52xx-psc-ac97";
  243. reg = <2c00 100>;
  244. interrupts = <2 4 0>;
  245. interrupt-parent = <500>;
  246. };
  247. ethernet@3000 {
  248. device_type = "network";
  249. compatible = "mpc5200b-fec\0mpc52xx-fec";
  250. reg = <3000 800>;
  251. mac-address = [ 02 03 04 05 06 07 ]; // Bad!
  252. interrupts = <2 5 0>;
  253. interrupt-parent = <500>;
  254. };
  255. ata@3a00 {
  256. device_type = "ata";
  257. compatible = "mpc5200b-ata\0mpc52xx-ata";
  258. reg = <3a00 100>;
  259. interrupts = <2 7 0>;
  260. interrupt-parent = <500>;
  261. };
  262. i2c@3d00 {
  263. device_type = "i2c";
  264. compatible = "mpc5200b-i2c\0mpc52xx-i2c";
  265. reg = <3d00 40>;
  266. interrupts = <2 f 0>;
  267. interrupt-parent = <500>;
  268. };
  269. i2c@3d40 {
  270. device_type = "i2c";
  271. compatible = "mpc5200b-i2c\0mpc52xx-i2c";
  272. reg = <3d40 40>;
  273. interrupts = <2 10 0>;
  274. interrupt-parent = <500>;
  275. };
  276. sram@8000 {
  277. device_type = "sram";
  278. compatible = "mpc5200b-sram\0mpc52xx-sram\0sram";
  279. reg = <8000 4000>;
  280. };
  281. };
  282. };