irq.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456
  1. /*
  2. * Platform dependent support for SGI SN
  3. *
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * Copyright (c) 2000-2006 Silicon Graphics, Inc. All Rights Reserved.
  9. */
  10. #include <linux/irq.h>
  11. #include <linux/spinlock.h>
  12. #include <linux/init.h>
  13. #include <asm/sn/addrs.h>
  14. #include <asm/sn/arch.h>
  15. #include <asm/sn/intr.h>
  16. #include <asm/sn/pcibr_provider.h>
  17. #include <asm/sn/pcibus_provider_defs.h>
  18. #include <asm/sn/pcidev.h>
  19. #include <asm/sn/shub_mmr.h>
  20. #include <asm/sn/sn_sal.h>
  21. static void force_interrupt(int irq);
  22. static void register_intr_pda(struct sn_irq_info *sn_irq_info);
  23. static void unregister_intr_pda(struct sn_irq_info *sn_irq_info);
  24. int sn_force_interrupt_flag = 1;
  25. extern int sn_ioif_inited;
  26. struct list_head **sn_irq_lh;
  27. static DEFINE_SPINLOCK(sn_irq_info_lock); /* non-IRQ lock */
  28. u64 sn_intr_alloc(nasid_t local_nasid, int local_widget,
  29. struct sn_irq_info *sn_irq_info,
  30. int req_irq, nasid_t req_nasid,
  31. int req_slice)
  32. {
  33. struct ia64_sal_retval ret_stuff;
  34. ret_stuff.status = 0;
  35. ret_stuff.v0 = 0;
  36. SAL_CALL_NOLOCK(ret_stuff, (u64) SN_SAL_IOIF_INTERRUPT,
  37. (u64) SAL_INTR_ALLOC, (u64) local_nasid,
  38. (u64) local_widget, __pa(sn_irq_info), (u64) req_irq,
  39. (u64) req_nasid, (u64) req_slice);
  40. return ret_stuff.status;
  41. }
  42. void sn_intr_free(nasid_t local_nasid, int local_widget,
  43. struct sn_irq_info *sn_irq_info)
  44. {
  45. struct ia64_sal_retval ret_stuff;
  46. ret_stuff.status = 0;
  47. ret_stuff.v0 = 0;
  48. SAL_CALL_NOLOCK(ret_stuff, (u64) SN_SAL_IOIF_INTERRUPT,
  49. (u64) SAL_INTR_FREE, (u64) local_nasid,
  50. (u64) local_widget, (u64) sn_irq_info->irq_irq,
  51. (u64) sn_irq_info->irq_cookie, 0, 0);
  52. }
  53. static unsigned int sn_startup_irq(unsigned int irq)
  54. {
  55. return 0;
  56. }
  57. static void sn_shutdown_irq(unsigned int irq)
  58. {
  59. }
  60. static void sn_disable_irq(unsigned int irq)
  61. {
  62. }
  63. static void sn_enable_irq(unsigned int irq)
  64. {
  65. }
  66. static void sn_ack_irq(unsigned int irq)
  67. {
  68. u64 event_occurred, mask;
  69. irq = irq & 0xff;
  70. event_occurred = HUB_L((u64*)LOCAL_MMR_ADDR(SH_EVENT_OCCURRED));
  71. mask = event_occurred & SH_ALL_INT_MASK;
  72. HUB_S((u64*)LOCAL_MMR_ADDR(SH_EVENT_OCCURRED_ALIAS), mask);
  73. __set_bit(irq, (volatile void *)pda->sn_in_service_ivecs);
  74. move_native_irq(irq);
  75. }
  76. static void sn_end_irq(unsigned int irq)
  77. {
  78. int ivec;
  79. u64 event_occurred;
  80. ivec = irq & 0xff;
  81. if (ivec == SGI_UART_VECTOR) {
  82. event_occurred = HUB_L((u64*)LOCAL_MMR_ADDR (SH_EVENT_OCCURRED));
  83. /* If the UART bit is set here, we may have received an
  84. * interrupt from the UART that the driver missed. To
  85. * make sure, we IPI ourselves to force us to look again.
  86. */
  87. if (event_occurred & SH_EVENT_OCCURRED_UART_INT_MASK) {
  88. platform_send_ipi(smp_processor_id(), SGI_UART_VECTOR,
  89. IA64_IPI_DM_INT, 0);
  90. }
  91. }
  92. __clear_bit(ivec, (volatile void *)pda->sn_in_service_ivecs);
  93. if (sn_force_interrupt_flag)
  94. force_interrupt(irq);
  95. }
  96. static void sn_irq_info_free(struct rcu_head *head);
  97. struct sn_irq_info *sn_retarget_vector(struct sn_irq_info *sn_irq_info,
  98. nasid_t nasid, int slice)
  99. {
  100. int vector;
  101. int cpuid;
  102. #ifdef CONFIG_SMP
  103. int cpuphys;
  104. #endif
  105. int64_t bridge;
  106. int local_widget, status;
  107. nasid_t local_nasid;
  108. struct sn_irq_info *new_irq_info;
  109. struct sn_pcibus_provider *pci_provider;
  110. new_irq_info = kmalloc(sizeof(struct sn_irq_info), GFP_ATOMIC);
  111. if (new_irq_info == NULL)
  112. return NULL;
  113. memcpy(new_irq_info, sn_irq_info, sizeof(struct sn_irq_info));
  114. bridge = (u64) new_irq_info->irq_bridge;
  115. if (!bridge) {
  116. kfree(new_irq_info);
  117. return NULL; /* irq is not a device interrupt */
  118. }
  119. local_nasid = NASID_GET(bridge);
  120. if (local_nasid & 1)
  121. local_widget = TIO_SWIN_WIDGETNUM(bridge);
  122. else
  123. local_widget = SWIN_WIDGETNUM(bridge);
  124. vector = sn_irq_info->irq_irq;
  125. /* Free the old PROM new_irq_info structure */
  126. sn_intr_free(local_nasid, local_widget, new_irq_info);
  127. unregister_intr_pda(new_irq_info);
  128. /* allocate a new PROM new_irq_info struct */
  129. status = sn_intr_alloc(local_nasid, local_widget,
  130. new_irq_info, vector,
  131. nasid, slice);
  132. /* SAL call failed */
  133. if (status) {
  134. kfree(new_irq_info);
  135. return NULL;
  136. }
  137. /* Update kernels new_irq_info with new target info */
  138. cpuid = nasid_slice_to_cpuid(new_irq_info->irq_nasid,
  139. new_irq_info->irq_slice);
  140. new_irq_info->irq_cpuid = cpuid;
  141. register_intr_pda(new_irq_info);
  142. pci_provider = sn_pci_provider[new_irq_info->irq_bridge_type];
  143. /*
  144. * If this represents a line interrupt, target it. If it's
  145. * an msi (irq_int_bit < 0), it's already targeted.
  146. */
  147. if (new_irq_info->irq_int_bit >= 0 &&
  148. pci_provider && pci_provider->target_interrupt)
  149. (pci_provider->target_interrupt)(new_irq_info);
  150. spin_lock(&sn_irq_info_lock);
  151. list_replace_rcu(&sn_irq_info->list, &new_irq_info->list);
  152. spin_unlock(&sn_irq_info_lock);
  153. call_rcu(&sn_irq_info->rcu, sn_irq_info_free);
  154. #ifdef CONFIG_SMP
  155. cpuphys = cpu_physical_id(cpuid);
  156. set_irq_affinity_info((vector & 0xff), cpuphys, 0);
  157. #endif
  158. return new_irq_info;
  159. }
  160. static void sn_set_affinity_irq(unsigned int irq, cpumask_t mask)
  161. {
  162. struct sn_irq_info *sn_irq_info, *sn_irq_info_safe;
  163. nasid_t nasid;
  164. int slice;
  165. nasid = cpuid_to_nasid(first_cpu(mask));
  166. slice = cpuid_to_slice(first_cpu(mask));
  167. list_for_each_entry_safe(sn_irq_info, sn_irq_info_safe,
  168. sn_irq_lh[irq], list)
  169. (void)sn_retarget_vector(sn_irq_info, nasid, slice);
  170. }
  171. struct hw_interrupt_type irq_type_sn = {
  172. .name = "SN hub",
  173. .startup = sn_startup_irq,
  174. .shutdown = sn_shutdown_irq,
  175. .enable = sn_enable_irq,
  176. .disable = sn_disable_irq,
  177. .ack = sn_ack_irq,
  178. .end = sn_end_irq,
  179. .set_affinity = sn_set_affinity_irq
  180. };
  181. unsigned int sn_local_vector_to_irq(u8 vector)
  182. {
  183. return (CPU_VECTOR_TO_IRQ(smp_processor_id(), vector));
  184. }
  185. void sn_irq_init(void)
  186. {
  187. int i;
  188. irq_desc_t *base_desc = irq_desc;
  189. ia64_first_device_vector = IA64_SN2_FIRST_DEVICE_VECTOR;
  190. ia64_last_device_vector = IA64_SN2_LAST_DEVICE_VECTOR;
  191. for (i = 0; i < NR_IRQS; i++) {
  192. if (base_desc[i].chip == &no_irq_type) {
  193. base_desc[i].chip = &irq_type_sn;
  194. }
  195. }
  196. }
  197. static void register_intr_pda(struct sn_irq_info *sn_irq_info)
  198. {
  199. int irq = sn_irq_info->irq_irq;
  200. int cpu = sn_irq_info->irq_cpuid;
  201. if (pdacpu(cpu)->sn_last_irq < irq) {
  202. pdacpu(cpu)->sn_last_irq = irq;
  203. }
  204. if (pdacpu(cpu)->sn_first_irq == 0 || pdacpu(cpu)->sn_first_irq > irq)
  205. pdacpu(cpu)->sn_first_irq = irq;
  206. }
  207. static void unregister_intr_pda(struct sn_irq_info *sn_irq_info)
  208. {
  209. int irq = sn_irq_info->irq_irq;
  210. int cpu = sn_irq_info->irq_cpuid;
  211. struct sn_irq_info *tmp_irq_info;
  212. int i, foundmatch;
  213. rcu_read_lock();
  214. if (pdacpu(cpu)->sn_last_irq == irq) {
  215. foundmatch = 0;
  216. for (i = pdacpu(cpu)->sn_last_irq - 1;
  217. i && !foundmatch; i--) {
  218. list_for_each_entry_rcu(tmp_irq_info,
  219. sn_irq_lh[i],
  220. list) {
  221. if (tmp_irq_info->irq_cpuid == cpu) {
  222. foundmatch = 1;
  223. break;
  224. }
  225. }
  226. }
  227. pdacpu(cpu)->sn_last_irq = i;
  228. }
  229. if (pdacpu(cpu)->sn_first_irq == irq) {
  230. foundmatch = 0;
  231. for (i = pdacpu(cpu)->sn_first_irq + 1;
  232. i < NR_IRQS && !foundmatch; i++) {
  233. list_for_each_entry_rcu(tmp_irq_info,
  234. sn_irq_lh[i],
  235. list) {
  236. if (tmp_irq_info->irq_cpuid == cpu) {
  237. foundmatch = 1;
  238. break;
  239. }
  240. }
  241. }
  242. pdacpu(cpu)->sn_first_irq = ((i == NR_IRQS) ? 0 : i);
  243. }
  244. rcu_read_unlock();
  245. }
  246. static void sn_irq_info_free(struct rcu_head *head)
  247. {
  248. struct sn_irq_info *sn_irq_info;
  249. sn_irq_info = container_of(head, struct sn_irq_info, rcu);
  250. kfree(sn_irq_info);
  251. }
  252. void sn_irq_fixup(struct pci_dev *pci_dev, struct sn_irq_info *sn_irq_info)
  253. {
  254. nasid_t nasid = sn_irq_info->irq_nasid;
  255. int slice = sn_irq_info->irq_slice;
  256. int cpu = nasid_slice_to_cpuid(nasid, slice);
  257. #ifdef CONFIG_SMP
  258. int cpuphys;
  259. #endif
  260. pci_dev_get(pci_dev);
  261. sn_irq_info->irq_cpuid = cpu;
  262. sn_irq_info->irq_pciioinfo = SN_PCIDEV_INFO(pci_dev);
  263. /* link it into the sn_irq[irq] list */
  264. spin_lock(&sn_irq_info_lock);
  265. list_add_rcu(&sn_irq_info->list, sn_irq_lh[sn_irq_info->irq_irq]);
  266. reserve_irq_vector(sn_irq_info->irq_irq);
  267. spin_unlock(&sn_irq_info_lock);
  268. register_intr_pda(sn_irq_info);
  269. #ifdef CONFIG_SMP
  270. cpuphys = cpu_physical_id(cpu);
  271. set_irq_affinity_info(sn_irq_info->irq_irq, cpuphys, 0);
  272. #endif
  273. }
  274. void sn_irq_unfixup(struct pci_dev *pci_dev)
  275. {
  276. struct sn_irq_info *sn_irq_info;
  277. /* Only cleanup IRQ stuff if this device has a host bus context */
  278. if (!SN_PCIDEV_BUSSOFT(pci_dev))
  279. return;
  280. sn_irq_info = SN_PCIDEV_INFO(pci_dev)->pdi_sn_irq_info;
  281. if (!sn_irq_info)
  282. return;
  283. if (!sn_irq_info->irq_irq) {
  284. kfree(sn_irq_info);
  285. return;
  286. }
  287. unregister_intr_pda(sn_irq_info);
  288. spin_lock(&sn_irq_info_lock);
  289. list_del_rcu(&sn_irq_info->list);
  290. spin_unlock(&sn_irq_info_lock);
  291. if (list_empty(sn_irq_lh[sn_irq_info->irq_irq]))
  292. free_irq_vector(sn_irq_info->irq_irq);
  293. call_rcu(&sn_irq_info->rcu, sn_irq_info_free);
  294. pci_dev_put(pci_dev);
  295. }
  296. static inline void
  297. sn_call_force_intr_provider(struct sn_irq_info *sn_irq_info)
  298. {
  299. struct sn_pcibus_provider *pci_provider;
  300. pci_provider = sn_pci_provider[sn_irq_info->irq_bridge_type];
  301. if (pci_provider && pci_provider->force_interrupt)
  302. (*pci_provider->force_interrupt)(sn_irq_info);
  303. }
  304. static void force_interrupt(int irq)
  305. {
  306. struct sn_irq_info *sn_irq_info;
  307. if (!sn_ioif_inited)
  308. return;
  309. rcu_read_lock();
  310. list_for_each_entry_rcu(sn_irq_info, sn_irq_lh[irq], list)
  311. sn_call_force_intr_provider(sn_irq_info);
  312. rcu_read_unlock();
  313. }
  314. /*
  315. * Check for lost interrupts. If the PIC int_status reg. says that
  316. * an interrupt has been sent, but not handled, and the interrupt
  317. * is not pending in either the cpu irr regs or in the soft irr regs,
  318. * and the interrupt is not in service, then the interrupt may have
  319. * been lost. Force an interrupt on that pin. It is possible that
  320. * the interrupt is in flight, so we may generate a spurious interrupt,
  321. * but we should never miss a real lost interrupt.
  322. */
  323. static void sn_check_intr(int irq, struct sn_irq_info *sn_irq_info)
  324. {
  325. u64 regval;
  326. struct pcidev_info *pcidev_info;
  327. struct pcibus_info *pcibus_info;
  328. /*
  329. * Bridge types attached to TIO (anything but PIC) do not need this WAR
  330. * since they do not target Shub II interrupt registers. If that
  331. * ever changes, this check needs to accomodate.
  332. */
  333. if (sn_irq_info->irq_bridge_type != PCIIO_ASIC_TYPE_PIC)
  334. return;
  335. pcidev_info = (struct pcidev_info *)sn_irq_info->irq_pciioinfo;
  336. if (!pcidev_info)
  337. return;
  338. pcibus_info =
  339. (struct pcibus_info *)pcidev_info->pdi_host_pcidev_info->
  340. pdi_pcibus_info;
  341. regval = pcireg_intr_status_get(pcibus_info);
  342. if (!ia64_get_irr(irq_to_vector(irq))) {
  343. if (!test_bit(irq, pda->sn_in_service_ivecs)) {
  344. regval &= 0xff;
  345. if (sn_irq_info->irq_int_bit & regval &
  346. sn_irq_info->irq_last_intr) {
  347. regval &= ~(sn_irq_info->irq_int_bit & regval);
  348. sn_call_force_intr_provider(sn_irq_info);
  349. }
  350. }
  351. }
  352. sn_irq_info->irq_last_intr = regval;
  353. }
  354. void sn_lb_int_war_check(void)
  355. {
  356. struct sn_irq_info *sn_irq_info;
  357. int i;
  358. if (!sn_ioif_inited || pda->sn_first_irq == 0)
  359. return;
  360. rcu_read_lock();
  361. for (i = pda->sn_first_irq; i <= pda->sn_last_irq; i++) {
  362. list_for_each_entry_rcu(sn_irq_info, sn_irq_lh[i], list) {
  363. sn_check_intr(i, sn_irq_info);
  364. }
  365. }
  366. rcu_read_unlock();
  367. }
  368. void __init sn_irq_lh_init(void)
  369. {
  370. int i;
  371. sn_irq_lh = kmalloc(sizeof(struct list_head *) * NR_IRQS, GFP_KERNEL);
  372. if (!sn_irq_lh)
  373. panic("SN PCI INIT: Failed to allocate memory for PCI init\n");
  374. for (i = 0; i < NR_IRQS; i++) {
  375. sn_irq_lh[i] = kmalloc(sizeof(struct list_head), GFP_KERNEL);
  376. if (!sn_irq_lh[i])
  377. panic("SN PCI INIT: Failed IRQ memory allocation\n");
  378. INIT_LIST_HEAD(sn_irq_lh[i]);
  379. }
  380. }