be_cmds.c 64 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678
  1. /*
  2. * Copyright (C) 2005 - 2011 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include <linux/module.h>
  18. #include "be.h"
  19. #include "be_cmds.h"
  20. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  21. {
  22. return wrb->payload.embedded_payload;
  23. }
  24. static void be_mcc_notify(struct be_adapter *adapter)
  25. {
  26. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  27. u32 val = 0;
  28. if (be_error(adapter))
  29. return;
  30. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  31. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  32. wmb();
  33. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  34. }
  35. /* To check if valid bit is set, check the entire word as we don't know
  36. * the endianness of the data (old entry is host endian while a new entry is
  37. * little endian) */
  38. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  39. {
  40. if (compl->flags != 0) {
  41. compl->flags = le32_to_cpu(compl->flags);
  42. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  43. return true;
  44. } else {
  45. return false;
  46. }
  47. }
  48. /* Need to reset the entire word that houses the valid bit */
  49. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  50. {
  51. compl->flags = 0;
  52. }
  53. static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
  54. {
  55. unsigned long addr;
  56. addr = tag1;
  57. addr = ((addr << 16) << 16) | tag0;
  58. return (void *)addr;
  59. }
  60. static int be_mcc_compl_process(struct be_adapter *adapter,
  61. struct be_mcc_compl *compl)
  62. {
  63. u16 compl_status, extd_status;
  64. struct be_cmd_resp_hdr *resp_hdr;
  65. u8 opcode = 0, subsystem = 0;
  66. /* Just swap the status to host endian; mcc tag is opaquely copied
  67. * from mcc_wrb */
  68. be_dws_le_to_cpu(compl, 4);
  69. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  70. CQE_STATUS_COMPL_MASK;
  71. resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
  72. if (resp_hdr) {
  73. opcode = resp_hdr->opcode;
  74. subsystem = resp_hdr->subsystem;
  75. }
  76. if (((opcode == OPCODE_COMMON_WRITE_FLASHROM) ||
  77. (opcode == OPCODE_COMMON_WRITE_OBJECT)) &&
  78. (subsystem == CMD_SUBSYSTEM_COMMON)) {
  79. adapter->flash_status = compl_status;
  80. complete(&adapter->flash_compl);
  81. }
  82. if (compl_status == MCC_STATUS_SUCCESS) {
  83. if (((opcode == OPCODE_ETH_GET_STATISTICS) ||
  84. (opcode == OPCODE_ETH_GET_PPORT_STATS)) &&
  85. (subsystem == CMD_SUBSYSTEM_ETH)) {
  86. be_parse_stats(adapter);
  87. adapter->stats_cmd_sent = false;
  88. }
  89. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
  90. subsystem == CMD_SUBSYSTEM_COMMON) {
  91. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  92. (void *)resp_hdr;
  93. adapter->drv_stats.be_on_die_temperature =
  94. resp->on_die_temperature;
  95. }
  96. } else {
  97. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
  98. adapter->be_get_temp_freq = 0;
  99. if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
  100. compl_status == MCC_STATUS_ILLEGAL_REQUEST)
  101. goto done;
  102. if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
  103. dev_warn(&adapter->pdev->dev,
  104. "opcode %d-%d is not permitted\n",
  105. opcode, subsystem);
  106. } else {
  107. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  108. CQE_STATUS_EXTD_MASK;
  109. dev_err(&adapter->pdev->dev,
  110. "opcode %d-%d failed:status %d-%d\n",
  111. opcode, subsystem, compl_status, extd_status);
  112. }
  113. }
  114. done:
  115. return compl_status;
  116. }
  117. /* Link state evt is a string of bytes; no need for endian swapping */
  118. static void be_async_link_state_process(struct be_adapter *adapter,
  119. struct be_async_event_link_state *evt)
  120. {
  121. /* When link status changes, link speed must be re-queried from FW */
  122. adapter->phy.link_speed = -1;
  123. /* For the initial link status do not rely on the ASYNC event as
  124. * it may not be received in some cases.
  125. */
  126. if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
  127. be_link_status_update(adapter, evt->port_link_status);
  128. }
  129. /* Grp5 CoS Priority evt */
  130. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  131. struct be_async_event_grp5_cos_priority *evt)
  132. {
  133. if (evt->valid) {
  134. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  135. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  136. adapter->recommended_prio =
  137. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  138. }
  139. }
  140. /* Grp5 QOS Speed evt */
  141. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  142. struct be_async_event_grp5_qos_link_speed *evt)
  143. {
  144. if (evt->physical_port == adapter->port_num) {
  145. /* qos_link_speed is in units of 10 Mbps */
  146. adapter->phy.link_speed = evt->qos_link_speed * 10;
  147. }
  148. }
  149. /*Grp5 PVID evt*/
  150. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  151. struct be_async_event_grp5_pvid_state *evt)
  152. {
  153. if (evt->enabled)
  154. adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
  155. else
  156. adapter->pvid = 0;
  157. }
  158. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  159. u32 trailer, struct be_mcc_compl *evt)
  160. {
  161. u8 event_type = 0;
  162. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  163. ASYNC_TRAILER_EVENT_TYPE_MASK;
  164. switch (event_type) {
  165. case ASYNC_EVENT_COS_PRIORITY:
  166. be_async_grp5_cos_priority_process(adapter,
  167. (struct be_async_event_grp5_cos_priority *)evt);
  168. break;
  169. case ASYNC_EVENT_QOS_SPEED:
  170. be_async_grp5_qos_speed_process(adapter,
  171. (struct be_async_event_grp5_qos_link_speed *)evt);
  172. break;
  173. case ASYNC_EVENT_PVID_STATE:
  174. be_async_grp5_pvid_state_process(adapter,
  175. (struct be_async_event_grp5_pvid_state *)evt);
  176. break;
  177. default:
  178. dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
  179. break;
  180. }
  181. }
  182. static inline bool is_link_state_evt(u32 trailer)
  183. {
  184. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  185. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  186. ASYNC_EVENT_CODE_LINK_STATE;
  187. }
  188. static inline bool is_grp5_evt(u32 trailer)
  189. {
  190. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  191. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  192. ASYNC_EVENT_CODE_GRP_5);
  193. }
  194. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  195. {
  196. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  197. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  198. if (be_mcc_compl_is_new(compl)) {
  199. queue_tail_inc(mcc_cq);
  200. return compl;
  201. }
  202. return NULL;
  203. }
  204. void be_async_mcc_enable(struct be_adapter *adapter)
  205. {
  206. spin_lock_bh(&adapter->mcc_cq_lock);
  207. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  208. adapter->mcc_obj.rearm_cq = true;
  209. spin_unlock_bh(&adapter->mcc_cq_lock);
  210. }
  211. void be_async_mcc_disable(struct be_adapter *adapter)
  212. {
  213. adapter->mcc_obj.rearm_cq = false;
  214. }
  215. int be_process_mcc(struct be_adapter *adapter)
  216. {
  217. struct be_mcc_compl *compl;
  218. int num = 0, status = 0;
  219. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  220. spin_lock_bh(&adapter->mcc_cq_lock);
  221. while ((compl = be_mcc_compl_get(adapter))) {
  222. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  223. /* Interpret flags as an async trailer */
  224. if (is_link_state_evt(compl->flags))
  225. be_async_link_state_process(adapter,
  226. (struct be_async_event_link_state *) compl);
  227. else if (is_grp5_evt(compl->flags))
  228. be_async_grp5_evt_process(adapter,
  229. compl->flags, compl);
  230. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  231. status = be_mcc_compl_process(adapter, compl);
  232. atomic_dec(&mcc_obj->q.used);
  233. }
  234. be_mcc_compl_use(compl);
  235. num++;
  236. }
  237. if (num)
  238. be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
  239. spin_unlock_bh(&adapter->mcc_cq_lock);
  240. return status;
  241. }
  242. /* Wait till no more pending mcc requests are present */
  243. static int be_mcc_wait_compl(struct be_adapter *adapter)
  244. {
  245. #define mcc_timeout 120000 /* 12s timeout */
  246. int i, status = 0;
  247. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  248. for (i = 0; i < mcc_timeout; i++) {
  249. if (be_error(adapter))
  250. return -EIO;
  251. status = be_process_mcc(adapter);
  252. if (atomic_read(&mcc_obj->q.used) == 0)
  253. break;
  254. udelay(100);
  255. }
  256. if (i == mcc_timeout) {
  257. dev_err(&adapter->pdev->dev, "FW not responding\n");
  258. adapter->fw_timeout = true;
  259. return -EIO;
  260. }
  261. return status;
  262. }
  263. /* Notify MCC requests and wait for completion */
  264. static int be_mcc_notify_wait(struct be_adapter *adapter)
  265. {
  266. int status;
  267. struct be_mcc_wrb *wrb;
  268. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  269. u16 index = mcc_obj->q.head;
  270. struct be_cmd_resp_hdr *resp;
  271. index_dec(&index, mcc_obj->q.len);
  272. wrb = queue_index_node(&mcc_obj->q, index);
  273. resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
  274. be_mcc_notify(adapter);
  275. status = be_mcc_wait_compl(adapter);
  276. if (status == -EIO)
  277. goto out;
  278. status = resp->status;
  279. out:
  280. return status;
  281. }
  282. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  283. {
  284. int msecs = 0;
  285. u32 ready;
  286. do {
  287. if (be_error(adapter))
  288. return -EIO;
  289. ready = ioread32(db);
  290. if (ready == 0xffffffff)
  291. return -1;
  292. ready &= MPU_MAILBOX_DB_RDY_MASK;
  293. if (ready)
  294. break;
  295. if (msecs > 4000) {
  296. dev_err(&adapter->pdev->dev, "FW not responding\n");
  297. adapter->fw_timeout = true;
  298. be_detect_dump_ue(adapter);
  299. return -1;
  300. }
  301. msleep(1);
  302. msecs++;
  303. } while (true);
  304. return 0;
  305. }
  306. /*
  307. * Insert the mailbox address into the doorbell in two steps
  308. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  309. */
  310. static int be_mbox_notify_wait(struct be_adapter *adapter)
  311. {
  312. int status;
  313. u32 val = 0;
  314. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  315. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  316. struct be_mcc_mailbox *mbox = mbox_mem->va;
  317. struct be_mcc_compl *compl = &mbox->compl;
  318. /* wait for ready to be set */
  319. status = be_mbox_db_ready_wait(adapter, db);
  320. if (status != 0)
  321. return status;
  322. val |= MPU_MAILBOX_DB_HI_MASK;
  323. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  324. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  325. iowrite32(val, db);
  326. /* wait for ready to be set */
  327. status = be_mbox_db_ready_wait(adapter, db);
  328. if (status != 0)
  329. return status;
  330. val = 0;
  331. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  332. val |= (u32)(mbox_mem->dma >> 4) << 2;
  333. iowrite32(val, db);
  334. status = be_mbox_db_ready_wait(adapter, db);
  335. if (status != 0)
  336. return status;
  337. /* A cq entry has been made now */
  338. if (be_mcc_compl_is_new(compl)) {
  339. status = be_mcc_compl_process(adapter, &mbox->compl);
  340. be_mcc_compl_use(compl);
  341. if (status)
  342. return status;
  343. } else {
  344. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  345. return -1;
  346. }
  347. return 0;
  348. }
  349. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  350. {
  351. u32 sem;
  352. if (lancer_chip(adapter))
  353. sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
  354. else
  355. sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
  356. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  357. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  358. return -1;
  359. else
  360. return 0;
  361. }
  362. int be_cmd_POST(struct be_adapter *adapter)
  363. {
  364. u16 stage;
  365. int status, timeout = 0;
  366. struct device *dev = &adapter->pdev->dev;
  367. do {
  368. status = be_POST_stage_get(adapter, &stage);
  369. if (status) {
  370. dev_err(dev, "POST error; stage=0x%x\n", stage);
  371. return -1;
  372. } else if (stage != POST_STAGE_ARMFW_RDY) {
  373. if (msleep_interruptible(2000)) {
  374. dev_err(dev, "Waiting for POST aborted\n");
  375. return -EINTR;
  376. }
  377. timeout += 2;
  378. } else {
  379. return 0;
  380. }
  381. } while (timeout < 60);
  382. dev_err(dev, "POST timeout; stage=0x%x\n", stage);
  383. return -1;
  384. }
  385. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  386. {
  387. return &wrb->payload.sgl[0];
  388. }
  389. /* Don't touch the hdr after it's prepared */
  390. /* mem will be NULL for embedded commands */
  391. static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  392. u8 subsystem, u8 opcode, int cmd_len,
  393. struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
  394. {
  395. struct be_sge *sge;
  396. unsigned long addr = (unsigned long)req_hdr;
  397. u64 req_addr = addr;
  398. req_hdr->opcode = opcode;
  399. req_hdr->subsystem = subsystem;
  400. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  401. req_hdr->version = 0;
  402. wrb->tag0 = req_addr & 0xFFFFFFFF;
  403. wrb->tag1 = upper_32_bits(req_addr);
  404. wrb->payload_length = cmd_len;
  405. if (mem) {
  406. wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
  407. MCC_WRB_SGE_CNT_SHIFT;
  408. sge = nonembedded_sgl(wrb);
  409. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  410. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  411. sge->len = cpu_to_le32(mem->size);
  412. } else
  413. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  414. be_dws_cpu_to_le(wrb, 8);
  415. }
  416. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  417. struct be_dma_mem *mem)
  418. {
  419. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  420. u64 dma = (u64)mem->dma;
  421. for (i = 0; i < buf_pages; i++) {
  422. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  423. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  424. dma += PAGE_SIZE_4K;
  425. }
  426. }
  427. /* Converts interrupt delay in microseconds to multiplier value */
  428. static u32 eq_delay_to_mult(u32 usec_delay)
  429. {
  430. #define MAX_INTR_RATE 651042
  431. const u32 round = 10;
  432. u32 multiplier;
  433. if (usec_delay == 0)
  434. multiplier = 0;
  435. else {
  436. u32 interrupt_rate = 1000000 / usec_delay;
  437. /* Max delay, corresponding to the lowest interrupt rate */
  438. if (interrupt_rate == 0)
  439. multiplier = 1023;
  440. else {
  441. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  442. multiplier /= interrupt_rate;
  443. /* Round the multiplier to the closest value.*/
  444. multiplier = (multiplier + round/2) / round;
  445. multiplier = min(multiplier, (u32)1023);
  446. }
  447. }
  448. return multiplier;
  449. }
  450. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  451. {
  452. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  453. struct be_mcc_wrb *wrb
  454. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  455. memset(wrb, 0, sizeof(*wrb));
  456. return wrb;
  457. }
  458. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  459. {
  460. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  461. struct be_mcc_wrb *wrb;
  462. if (atomic_read(&mccq->used) >= mccq->len) {
  463. dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
  464. return NULL;
  465. }
  466. wrb = queue_head_node(mccq);
  467. queue_head_inc(mccq);
  468. atomic_inc(&mccq->used);
  469. memset(wrb, 0, sizeof(*wrb));
  470. return wrb;
  471. }
  472. /* Tell fw we're about to start firing cmds by writing a
  473. * special pattern across the wrb hdr; uses mbox
  474. */
  475. int be_cmd_fw_init(struct be_adapter *adapter)
  476. {
  477. u8 *wrb;
  478. int status;
  479. if (mutex_lock_interruptible(&adapter->mbox_lock))
  480. return -1;
  481. wrb = (u8 *)wrb_from_mbox(adapter);
  482. *wrb++ = 0xFF;
  483. *wrb++ = 0x12;
  484. *wrb++ = 0x34;
  485. *wrb++ = 0xFF;
  486. *wrb++ = 0xFF;
  487. *wrb++ = 0x56;
  488. *wrb++ = 0x78;
  489. *wrb = 0xFF;
  490. status = be_mbox_notify_wait(adapter);
  491. mutex_unlock(&adapter->mbox_lock);
  492. return status;
  493. }
  494. /* Tell fw we're done with firing cmds by writing a
  495. * special pattern across the wrb hdr; uses mbox
  496. */
  497. int be_cmd_fw_clean(struct be_adapter *adapter)
  498. {
  499. u8 *wrb;
  500. int status;
  501. if (mutex_lock_interruptible(&adapter->mbox_lock))
  502. return -1;
  503. wrb = (u8 *)wrb_from_mbox(adapter);
  504. *wrb++ = 0xFF;
  505. *wrb++ = 0xAA;
  506. *wrb++ = 0xBB;
  507. *wrb++ = 0xFF;
  508. *wrb++ = 0xFF;
  509. *wrb++ = 0xCC;
  510. *wrb++ = 0xDD;
  511. *wrb = 0xFF;
  512. status = be_mbox_notify_wait(adapter);
  513. mutex_unlock(&adapter->mbox_lock);
  514. return status;
  515. }
  516. int be_cmd_eq_create(struct be_adapter *adapter,
  517. struct be_queue_info *eq, int eq_delay)
  518. {
  519. struct be_mcc_wrb *wrb;
  520. struct be_cmd_req_eq_create *req;
  521. struct be_dma_mem *q_mem = &eq->dma_mem;
  522. int status;
  523. if (mutex_lock_interruptible(&adapter->mbox_lock))
  524. return -1;
  525. wrb = wrb_from_mbox(adapter);
  526. req = embedded_payload(wrb);
  527. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  528. OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
  529. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  530. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  531. /* 4byte eqe*/
  532. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  533. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  534. __ilog2_u32(eq->len/256));
  535. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  536. eq_delay_to_mult(eq_delay));
  537. be_dws_cpu_to_le(req->context, sizeof(req->context));
  538. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  539. status = be_mbox_notify_wait(adapter);
  540. if (!status) {
  541. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  542. eq->id = le16_to_cpu(resp->eq_id);
  543. eq->created = true;
  544. }
  545. mutex_unlock(&adapter->mbox_lock);
  546. return status;
  547. }
  548. /* Use MCC */
  549. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  550. u8 type, bool permanent, u32 if_handle, u32 pmac_id)
  551. {
  552. struct be_mcc_wrb *wrb;
  553. struct be_cmd_req_mac_query *req;
  554. int status;
  555. spin_lock_bh(&adapter->mcc_lock);
  556. wrb = wrb_from_mccq(adapter);
  557. if (!wrb) {
  558. status = -EBUSY;
  559. goto err;
  560. }
  561. req = embedded_payload(wrb);
  562. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  563. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
  564. req->type = type;
  565. if (permanent) {
  566. req->permanent = 1;
  567. } else {
  568. req->if_id = cpu_to_le16((u16) if_handle);
  569. req->pmac_id = cpu_to_le32(pmac_id);
  570. req->permanent = 0;
  571. }
  572. status = be_mcc_notify_wait(adapter);
  573. if (!status) {
  574. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  575. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  576. }
  577. err:
  578. spin_unlock_bh(&adapter->mcc_lock);
  579. return status;
  580. }
  581. /* Uses synchronous MCCQ */
  582. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  583. u32 if_id, u32 *pmac_id, u32 domain)
  584. {
  585. struct be_mcc_wrb *wrb;
  586. struct be_cmd_req_pmac_add *req;
  587. int status;
  588. spin_lock_bh(&adapter->mcc_lock);
  589. wrb = wrb_from_mccq(adapter);
  590. if (!wrb) {
  591. status = -EBUSY;
  592. goto err;
  593. }
  594. req = embedded_payload(wrb);
  595. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  596. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
  597. req->hdr.domain = domain;
  598. req->if_id = cpu_to_le32(if_id);
  599. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  600. status = be_mcc_notify_wait(adapter);
  601. if (!status) {
  602. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  603. *pmac_id = le32_to_cpu(resp->pmac_id);
  604. }
  605. err:
  606. spin_unlock_bh(&adapter->mcc_lock);
  607. if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
  608. status = -EPERM;
  609. return status;
  610. }
  611. /* Uses synchronous MCCQ */
  612. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
  613. {
  614. struct be_mcc_wrb *wrb;
  615. struct be_cmd_req_pmac_del *req;
  616. int status;
  617. if (pmac_id == -1)
  618. return 0;
  619. spin_lock_bh(&adapter->mcc_lock);
  620. wrb = wrb_from_mccq(adapter);
  621. if (!wrb) {
  622. status = -EBUSY;
  623. goto err;
  624. }
  625. req = embedded_payload(wrb);
  626. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  627. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
  628. req->hdr.domain = dom;
  629. req->if_id = cpu_to_le32(if_id);
  630. req->pmac_id = cpu_to_le32(pmac_id);
  631. status = be_mcc_notify_wait(adapter);
  632. err:
  633. spin_unlock_bh(&adapter->mcc_lock);
  634. return status;
  635. }
  636. /* Uses Mbox */
  637. int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
  638. struct be_queue_info *eq, bool no_delay, int coalesce_wm)
  639. {
  640. struct be_mcc_wrb *wrb;
  641. struct be_cmd_req_cq_create *req;
  642. struct be_dma_mem *q_mem = &cq->dma_mem;
  643. void *ctxt;
  644. int status;
  645. if (mutex_lock_interruptible(&adapter->mbox_lock))
  646. return -1;
  647. wrb = wrb_from_mbox(adapter);
  648. req = embedded_payload(wrb);
  649. ctxt = &req->context;
  650. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  651. OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
  652. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  653. if (lancer_chip(adapter)) {
  654. req->hdr.version = 2;
  655. req->page_size = 1; /* 1 for 4K */
  656. AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
  657. no_delay);
  658. AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
  659. __ilog2_u32(cq->len/256));
  660. AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
  661. AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
  662. ctxt, 1);
  663. AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
  664. ctxt, eq->id);
  665. } else {
  666. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  667. coalesce_wm);
  668. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  669. ctxt, no_delay);
  670. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  671. __ilog2_u32(cq->len/256));
  672. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  673. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  674. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  675. }
  676. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  677. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  678. status = be_mbox_notify_wait(adapter);
  679. if (!status) {
  680. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  681. cq->id = le16_to_cpu(resp->cq_id);
  682. cq->created = true;
  683. }
  684. mutex_unlock(&adapter->mbox_lock);
  685. return status;
  686. }
  687. static u32 be_encoded_q_len(int q_len)
  688. {
  689. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  690. if (len_encoded == 16)
  691. len_encoded = 0;
  692. return len_encoded;
  693. }
  694. int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  695. struct be_queue_info *mccq,
  696. struct be_queue_info *cq)
  697. {
  698. struct be_mcc_wrb *wrb;
  699. struct be_cmd_req_mcc_ext_create *req;
  700. struct be_dma_mem *q_mem = &mccq->dma_mem;
  701. void *ctxt;
  702. int status;
  703. if (mutex_lock_interruptible(&adapter->mbox_lock))
  704. return -1;
  705. wrb = wrb_from_mbox(adapter);
  706. req = embedded_payload(wrb);
  707. ctxt = &req->context;
  708. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  709. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
  710. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  711. if (lancer_chip(adapter)) {
  712. req->hdr.version = 1;
  713. req->cq_id = cpu_to_le16(cq->id);
  714. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  715. be_encoded_q_len(mccq->len));
  716. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  717. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  718. ctxt, cq->id);
  719. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  720. ctxt, 1);
  721. } else {
  722. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  723. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  724. be_encoded_q_len(mccq->len));
  725. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  726. }
  727. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  728. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  729. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  730. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  731. status = be_mbox_notify_wait(adapter);
  732. if (!status) {
  733. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  734. mccq->id = le16_to_cpu(resp->id);
  735. mccq->created = true;
  736. }
  737. mutex_unlock(&adapter->mbox_lock);
  738. return status;
  739. }
  740. int be_cmd_mccq_org_create(struct be_adapter *adapter,
  741. struct be_queue_info *mccq,
  742. struct be_queue_info *cq)
  743. {
  744. struct be_mcc_wrb *wrb;
  745. struct be_cmd_req_mcc_create *req;
  746. struct be_dma_mem *q_mem = &mccq->dma_mem;
  747. void *ctxt;
  748. int status;
  749. if (mutex_lock_interruptible(&adapter->mbox_lock))
  750. return -1;
  751. wrb = wrb_from_mbox(adapter);
  752. req = embedded_payload(wrb);
  753. ctxt = &req->context;
  754. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  755. OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
  756. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  757. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  758. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  759. be_encoded_q_len(mccq->len));
  760. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  761. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  762. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  763. status = be_mbox_notify_wait(adapter);
  764. if (!status) {
  765. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  766. mccq->id = le16_to_cpu(resp->id);
  767. mccq->created = true;
  768. }
  769. mutex_unlock(&adapter->mbox_lock);
  770. return status;
  771. }
  772. int be_cmd_mccq_create(struct be_adapter *adapter,
  773. struct be_queue_info *mccq,
  774. struct be_queue_info *cq)
  775. {
  776. int status;
  777. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  778. if (status && !lancer_chip(adapter)) {
  779. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  780. "or newer to avoid conflicting priorities between NIC "
  781. "and FCoE traffic");
  782. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  783. }
  784. return status;
  785. }
  786. int be_cmd_txq_create(struct be_adapter *adapter,
  787. struct be_queue_info *txq,
  788. struct be_queue_info *cq)
  789. {
  790. struct be_mcc_wrb *wrb;
  791. struct be_cmd_req_eth_tx_create *req;
  792. struct be_dma_mem *q_mem = &txq->dma_mem;
  793. void *ctxt;
  794. int status;
  795. spin_lock_bh(&adapter->mcc_lock);
  796. wrb = wrb_from_mccq(adapter);
  797. if (!wrb) {
  798. status = -EBUSY;
  799. goto err;
  800. }
  801. req = embedded_payload(wrb);
  802. ctxt = &req->context;
  803. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  804. OPCODE_ETH_TX_CREATE, sizeof(*req), wrb, NULL);
  805. if (lancer_chip(adapter)) {
  806. req->hdr.version = 1;
  807. AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
  808. adapter->if_handle);
  809. }
  810. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  811. req->ulp_num = BE_ULP1_NUM;
  812. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  813. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  814. be_encoded_q_len(txq->len));
  815. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  816. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  817. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  818. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  819. status = be_mcc_notify_wait(adapter);
  820. if (!status) {
  821. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  822. txq->id = le16_to_cpu(resp->cid);
  823. txq->created = true;
  824. }
  825. err:
  826. spin_unlock_bh(&adapter->mcc_lock);
  827. return status;
  828. }
  829. /* Uses MCC */
  830. int be_cmd_rxq_create(struct be_adapter *adapter,
  831. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  832. u32 if_id, u32 rss, u8 *rss_id)
  833. {
  834. struct be_mcc_wrb *wrb;
  835. struct be_cmd_req_eth_rx_create *req;
  836. struct be_dma_mem *q_mem = &rxq->dma_mem;
  837. int status;
  838. spin_lock_bh(&adapter->mcc_lock);
  839. wrb = wrb_from_mccq(adapter);
  840. if (!wrb) {
  841. status = -EBUSY;
  842. goto err;
  843. }
  844. req = embedded_payload(wrb);
  845. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  846. OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
  847. req->cq_id = cpu_to_le16(cq_id);
  848. req->frag_size = fls(frag_size) - 1;
  849. req->num_pages = 2;
  850. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  851. req->interface_id = cpu_to_le32(if_id);
  852. req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
  853. req->rss_queue = cpu_to_le32(rss);
  854. status = be_mcc_notify_wait(adapter);
  855. if (!status) {
  856. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  857. rxq->id = le16_to_cpu(resp->id);
  858. rxq->created = true;
  859. *rss_id = resp->rss_id;
  860. }
  861. err:
  862. spin_unlock_bh(&adapter->mcc_lock);
  863. return status;
  864. }
  865. /* Generic destroyer function for all types of queues
  866. * Uses Mbox
  867. */
  868. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  869. int queue_type)
  870. {
  871. struct be_mcc_wrb *wrb;
  872. struct be_cmd_req_q_destroy *req;
  873. u8 subsys = 0, opcode = 0;
  874. int status;
  875. if (mutex_lock_interruptible(&adapter->mbox_lock))
  876. return -1;
  877. wrb = wrb_from_mbox(adapter);
  878. req = embedded_payload(wrb);
  879. switch (queue_type) {
  880. case QTYPE_EQ:
  881. subsys = CMD_SUBSYSTEM_COMMON;
  882. opcode = OPCODE_COMMON_EQ_DESTROY;
  883. break;
  884. case QTYPE_CQ:
  885. subsys = CMD_SUBSYSTEM_COMMON;
  886. opcode = OPCODE_COMMON_CQ_DESTROY;
  887. break;
  888. case QTYPE_TXQ:
  889. subsys = CMD_SUBSYSTEM_ETH;
  890. opcode = OPCODE_ETH_TX_DESTROY;
  891. break;
  892. case QTYPE_RXQ:
  893. subsys = CMD_SUBSYSTEM_ETH;
  894. opcode = OPCODE_ETH_RX_DESTROY;
  895. break;
  896. case QTYPE_MCCQ:
  897. subsys = CMD_SUBSYSTEM_COMMON;
  898. opcode = OPCODE_COMMON_MCC_DESTROY;
  899. break;
  900. default:
  901. BUG();
  902. }
  903. be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
  904. NULL);
  905. req->id = cpu_to_le16(q->id);
  906. status = be_mbox_notify_wait(adapter);
  907. if (!status)
  908. q->created = false;
  909. mutex_unlock(&adapter->mbox_lock);
  910. return status;
  911. }
  912. /* Uses MCC */
  913. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  914. {
  915. struct be_mcc_wrb *wrb;
  916. struct be_cmd_req_q_destroy *req;
  917. int status;
  918. spin_lock_bh(&adapter->mcc_lock);
  919. wrb = wrb_from_mccq(adapter);
  920. if (!wrb) {
  921. status = -EBUSY;
  922. goto err;
  923. }
  924. req = embedded_payload(wrb);
  925. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  926. OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
  927. req->id = cpu_to_le16(q->id);
  928. status = be_mcc_notify_wait(adapter);
  929. if (!status)
  930. q->created = false;
  931. err:
  932. spin_unlock_bh(&adapter->mcc_lock);
  933. return status;
  934. }
  935. /* Create an rx filtering policy configuration on an i/f
  936. * Uses MCCQ
  937. */
  938. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  939. u32 *if_handle, u32 domain)
  940. {
  941. struct be_mcc_wrb *wrb;
  942. struct be_cmd_req_if_create *req;
  943. int status;
  944. spin_lock_bh(&adapter->mcc_lock);
  945. wrb = wrb_from_mccq(adapter);
  946. if (!wrb) {
  947. status = -EBUSY;
  948. goto err;
  949. }
  950. req = embedded_payload(wrb);
  951. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  952. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), wrb, NULL);
  953. req->hdr.domain = domain;
  954. req->capability_flags = cpu_to_le32(cap_flags);
  955. req->enable_flags = cpu_to_le32(en_flags);
  956. req->pmac_invalid = true;
  957. status = be_mcc_notify_wait(adapter);
  958. if (!status) {
  959. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  960. *if_handle = le32_to_cpu(resp->interface_id);
  961. }
  962. err:
  963. spin_unlock_bh(&adapter->mcc_lock);
  964. return status;
  965. }
  966. /* Uses MCCQ */
  967. int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
  968. {
  969. struct be_mcc_wrb *wrb;
  970. struct be_cmd_req_if_destroy *req;
  971. int status;
  972. if (interface_id == -1)
  973. return 0;
  974. spin_lock_bh(&adapter->mcc_lock);
  975. wrb = wrb_from_mccq(adapter);
  976. if (!wrb) {
  977. status = -EBUSY;
  978. goto err;
  979. }
  980. req = embedded_payload(wrb);
  981. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  982. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
  983. req->hdr.domain = domain;
  984. req->interface_id = cpu_to_le32(interface_id);
  985. status = be_mcc_notify_wait(adapter);
  986. err:
  987. spin_unlock_bh(&adapter->mcc_lock);
  988. return status;
  989. }
  990. /* Get stats is a non embedded command: the request is not embedded inside
  991. * WRB but is a separate dma memory block
  992. * Uses asynchronous MCC
  993. */
  994. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  995. {
  996. struct be_mcc_wrb *wrb;
  997. struct be_cmd_req_hdr *hdr;
  998. int status = 0;
  999. spin_lock_bh(&adapter->mcc_lock);
  1000. wrb = wrb_from_mccq(adapter);
  1001. if (!wrb) {
  1002. status = -EBUSY;
  1003. goto err;
  1004. }
  1005. hdr = nonemb_cmd->va;
  1006. be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  1007. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
  1008. if (adapter->generation == BE_GEN3)
  1009. hdr->version = 1;
  1010. be_mcc_notify(adapter);
  1011. adapter->stats_cmd_sent = true;
  1012. err:
  1013. spin_unlock_bh(&adapter->mcc_lock);
  1014. return status;
  1015. }
  1016. /* Lancer Stats */
  1017. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1018. struct be_dma_mem *nonemb_cmd)
  1019. {
  1020. struct be_mcc_wrb *wrb;
  1021. struct lancer_cmd_req_pport_stats *req;
  1022. int status = 0;
  1023. spin_lock_bh(&adapter->mcc_lock);
  1024. wrb = wrb_from_mccq(adapter);
  1025. if (!wrb) {
  1026. status = -EBUSY;
  1027. goto err;
  1028. }
  1029. req = nonemb_cmd->va;
  1030. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1031. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
  1032. nonemb_cmd);
  1033. req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
  1034. req->cmd_params.params.reset_stats = 0;
  1035. be_mcc_notify(adapter);
  1036. adapter->stats_cmd_sent = true;
  1037. err:
  1038. spin_unlock_bh(&adapter->mcc_lock);
  1039. return status;
  1040. }
  1041. /* Uses synchronous mcc */
  1042. int be_cmd_link_status_query(struct be_adapter *adapter, u8 *mac_speed,
  1043. u16 *link_speed, u8 *link_status, u32 dom)
  1044. {
  1045. struct be_mcc_wrb *wrb;
  1046. struct be_cmd_req_link_status *req;
  1047. int status;
  1048. spin_lock_bh(&adapter->mcc_lock);
  1049. if (link_status)
  1050. *link_status = LINK_DOWN;
  1051. wrb = wrb_from_mccq(adapter);
  1052. if (!wrb) {
  1053. status = -EBUSY;
  1054. goto err;
  1055. }
  1056. req = embedded_payload(wrb);
  1057. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1058. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
  1059. if (adapter->generation == BE_GEN3 || lancer_chip(adapter))
  1060. req->hdr.version = 1;
  1061. req->hdr.domain = dom;
  1062. status = be_mcc_notify_wait(adapter);
  1063. if (!status) {
  1064. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1065. if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
  1066. if (link_speed)
  1067. *link_speed = le16_to_cpu(resp->link_speed);
  1068. if (mac_speed)
  1069. *mac_speed = resp->mac_speed;
  1070. }
  1071. if (link_status)
  1072. *link_status = resp->logical_link_status;
  1073. }
  1074. err:
  1075. spin_unlock_bh(&adapter->mcc_lock);
  1076. return status;
  1077. }
  1078. /* Uses synchronous mcc */
  1079. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1080. {
  1081. struct be_mcc_wrb *wrb;
  1082. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1083. int status;
  1084. spin_lock_bh(&adapter->mcc_lock);
  1085. wrb = wrb_from_mccq(adapter);
  1086. if (!wrb) {
  1087. status = -EBUSY;
  1088. goto err;
  1089. }
  1090. req = embedded_payload(wrb);
  1091. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1092. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
  1093. wrb, NULL);
  1094. be_mcc_notify(adapter);
  1095. err:
  1096. spin_unlock_bh(&adapter->mcc_lock);
  1097. return status;
  1098. }
  1099. /* Uses synchronous mcc */
  1100. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1101. {
  1102. struct be_mcc_wrb *wrb;
  1103. struct be_cmd_req_get_fat *req;
  1104. int status;
  1105. spin_lock_bh(&adapter->mcc_lock);
  1106. wrb = wrb_from_mccq(adapter);
  1107. if (!wrb) {
  1108. status = -EBUSY;
  1109. goto err;
  1110. }
  1111. req = embedded_payload(wrb);
  1112. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1113. OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
  1114. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1115. status = be_mcc_notify_wait(adapter);
  1116. if (!status) {
  1117. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1118. if (log_size && resp->log_size)
  1119. *log_size = le32_to_cpu(resp->log_size) -
  1120. sizeof(u32);
  1121. }
  1122. err:
  1123. spin_unlock_bh(&adapter->mcc_lock);
  1124. return status;
  1125. }
  1126. void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1127. {
  1128. struct be_dma_mem get_fat_cmd;
  1129. struct be_mcc_wrb *wrb;
  1130. struct be_cmd_req_get_fat *req;
  1131. u32 offset = 0, total_size, buf_size,
  1132. log_offset = sizeof(u32), payload_len;
  1133. int status;
  1134. if (buf_len == 0)
  1135. return;
  1136. total_size = buf_len;
  1137. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1138. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1139. get_fat_cmd.size,
  1140. &get_fat_cmd.dma);
  1141. if (!get_fat_cmd.va) {
  1142. status = -ENOMEM;
  1143. dev_err(&adapter->pdev->dev,
  1144. "Memory allocation failure while retrieving FAT data\n");
  1145. return;
  1146. }
  1147. spin_lock_bh(&adapter->mcc_lock);
  1148. while (total_size) {
  1149. buf_size = min(total_size, (u32)60*1024);
  1150. total_size -= buf_size;
  1151. wrb = wrb_from_mccq(adapter);
  1152. if (!wrb) {
  1153. status = -EBUSY;
  1154. goto err;
  1155. }
  1156. req = get_fat_cmd.va;
  1157. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1158. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1159. OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
  1160. &get_fat_cmd);
  1161. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1162. req->read_log_offset = cpu_to_le32(log_offset);
  1163. req->read_log_length = cpu_to_le32(buf_size);
  1164. req->data_buffer_size = cpu_to_le32(buf_size);
  1165. status = be_mcc_notify_wait(adapter);
  1166. if (!status) {
  1167. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1168. memcpy(buf + offset,
  1169. resp->data_buffer,
  1170. le32_to_cpu(resp->read_log_length));
  1171. } else {
  1172. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1173. goto err;
  1174. }
  1175. offset += buf_size;
  1176. log_offset += buf_size;
  1177. }
  1178. err:
  1179. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1180. get_fat_cmd.va,
  1181. get_fat_cmd.dma);
  1182. spin_unlock_bh(&adapter->mcc_lock);
  1183. }
  1184. /* Uses synchronous mcc */
  1185. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
  1186. char *fw_on_flash)
  1187. {
  1188. struct be_mcc_wrb *wrb;
  1189. struct be_cmd_req_get_fw_version *req;
  1190. int status;
  1191. spin_lock_bh(&adapter->mcc_lock);
  1192. wrb = wrb_from_mccq(adapter);
  1193. if (!wrb) {
  1194. status = -EBUSY;
  1195. goto err;
  1196. }
  1197. req = embedded_payload(wrb);
  1198. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1199. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
  1200. status = be_mcc_notify_wait(adapter);
  1201. if (!status) {
  1202. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1203. strcpy(fw_ver, resp->firmware_version_string);
  1204. if (fw_on_flash)
  1205. strcpy(fw_on_flash, resp->fw_on_flash_version_string);
  1206. }
  1207. err:
  1208. spin_unlock_bh(&adapter->mcc_lock);
  1209. return status;
  1210. }
  1211. /* set the EQ delay interval of an EQ to specified value
  1212. * Uses async mcc
  1213. */
  1214. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  1215. {
  1216. struct be_mcc_wrb *wrb;
  1217. struct be_cmd_req_modify_eq_delay *req;
  1218. int status = 0;
  1219. spin_lock_bh(&adapter->mcc_lock);
  1220. wrb = wrb_from_mccq(adapter);
  1221. if (!wrb) {
  1222. status = -EBUSY;
  1223. goto err;
  1224. }
  1225. req = embedded_payload(wrb);
  1226. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1227. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
  1228. req->num_eq = cpu_to_le32(1);
  1229. req->delay[0].eq_id = cpu_to_le32(eq_id);
  1230. req->delay[0].phase = 0;
  1231. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  1232. be_mcc_notify(adapter);
  1233. err:
  1234. spin_unlock_bh(&adapter->mcc_lock);
  1235. return status;
  1236. }
  1237. /* Uses sycnhronous mcc */
  1238. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1239. u32 num, bool untagged, bool promiscuous)
  1240. {
  1241. struct be_mcc_wrb *wrb;
  1242. struct be_cmd_req_vlan_config *req;
  1243. int status;
  1244. spin_lock_bh(&adapter->mcc_lock);
  1245. wrb = wrb_from_mccq(adapter);
  1246. if (!wrb) {
  1247. status = -EBUSY;
  1248. goto err;
  1249. }
  1250. req = embedded_payload(wrb);
  1251. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1252. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
  1253. req->interface_id = if_id;
  1254. req->promiscuous = promiscuous;
  1255. req->untagged = untagged;
  1256. req->num_vlan = num;
  1257. if (!promiscuous) {
  1258. memcpy(req->normal_vlan, vtag_array,
  1259. req->num_vlan * sizeof(vtag_array[0]));
  1260. }
  1261. status = be_mcc_notify_wait(adapter);
  1262. err:
  1263. spin_unlock_bh(&adapter->mcc_lock);
  1264. return status;
  1265. }
  1266. int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1267. {
  1268. struct be_mcc_wrb *wrb;
  1269. struct be_dma_mem *mem = &adapter->rx_filter;
  1270. struct be_cmd_req_rx_filter *req = mem->va;
  1271. int status;
  1272. spin_lock_bh(&adapter->mcc_lock);
  1273. wrb = wrb_from_mccq(adapter);
  1274. if (!wrb) {
  1275. status = -EBUSY;
  1276. goto err;
  1277. }
  1278. memset(req, 0, sizeof(*req));
  1279. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1280. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
  1281. wrb, mem);
  1282. req->if_id = cpu_to_le32(adapter->if_handle);
  1283. if (flags & IFF_PROMISC) {
  1284. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1285. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1286. if (value == ON)
  1287. req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1288. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1289. } else if (flags & IFF_ALLMULTI) {
  1290. req->if_flags_mask = req->if_flags =
  1291. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1292. } else {
  1293. struct netdev_hw_addr *ha;
  1294. int i = 0;
  1295. req->if_flags_mask = req->if_flags =
  1296. cpu_to_le32(BE_IF_FLAGS_MULTICAST);
  1297. /* Reset mcast promisc mode if already set by setting mask
  1298. * and not setting flags field
  1299. */
  1300. req->if_flags_mask |=
  1301. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1302. req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
  1303. netdev_for_each_mc_addr(ha, adapter->netdev)
  1304. memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
  1305. }
  1306. status = be_mcc_notify_wait(adapter);
  1307. err:
  1308. spin_unlock_bh(&adapter->mcc_lock);
  1309. return status;
  1310. }
  1311. /* Uses synchrounous mcc */
  1312. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1313. {
  1314. struct be_mcc_wrb *wrb;
  1315. struct be_cmd_req_set_flow_control *req;
  1316. int status;
  1317. spin_lock_bh(&adapter->mcc_lock);
  1318. wrb = wrb_from_mccq(adapter);
  1319. if (!wrb) {
  1320. status = -EBUSY;
  1321. goto err;
  1322. }
  1323. req = embedded_payload(wrb);
  1324. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1325. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1326. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1327. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1328. status = be_mcc_notify_wait(adapter);
  1329. err:
  1330. spin_unlock_bh(&adapter->mcc_lock);
  1331. return status;
  1332. }
  1333. /* Uses sycn mcc */
  1334. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1335. {
  1336. struct be_mcc_wrb *wrb;
  1337. struct be_cmd_req_get_flow_control *req;
  1338. int status;
  1339. spin_lock_bh(&adapter->mcc_lock);
  1340. wrb = wrb_from_mccq(adapter);
  1341. if (!wrb) {
  1342. status = -EBUSY;
  1343. goto err;
  1344. }
  1345. req = embedded_payload(wrb);
  1346. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1347. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1348. status = be_mcc_notify_wait(adapter);
  1349. if (!status) {
  1350. struct be_cmd_resp_get_flow_control *resp =
  1351. embedded_payload(wrb);
  1352. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1353. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1354. }
  1355. err:
  1356. spin_unlock_bh(&adapter->mcc_lock);
  1357. return status;
  1358. }
  1359. /* Uses mbox */
  1360. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1361. u32 *mode, u32 *caps)
  1362. {
  1363. struct be_mcc_wrb *wrb;
  1364. struct be_cmd_req_query_fw_cfg *req;
  1365. int status;
  1366. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1367. return -1;
  1368. wrb = wrb_from_mbox(adapter);
  1369. req = embedded_payload(wrb);
  1370. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1371. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
  1372. status = be_mbox_notify_wait(adapter);
  1373. if (!status) {
  1374. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1375. *port_num = le32_to_cpu(resp->phys_port);
  1376. *mode = le32_to_cpu(resp->function_mode);
  1377. *caps = le32_to_cpu(resp->function_caps);
  1378. }
  1379. mutex_unlock(&adapter->mbox_lock);
  1380. return status;
  1381. }
  1382. /* Uses mbox */
  1383. int be_cmd_reset_function(struct be_adapter *adapter)
  1384. {
  1385. struct be_mcc_wrb *wrb;
  1386. struct be_cmd_req_hdr *req;
  1387. int status;
  1388. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1389. return -1;
  1390. wrb = wrb_from_mbox(adapter);
  1391. req = embedded_payload(wrb);
  1392. be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1393. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
  1394. status = be_mbox_notify_wait(adapter);
  1395. mutex_unlock(&adapter->mbox_lock);
  1396. return status;
  1397. }
  1398. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
  1399. {
  1400. struct be_mcc_wrb *wrb;
  1401. struct be_cmd_req_rss_config *req;
  1402. u32 myhash[10] = {0x15d43fa5, 0x2534685a, 0x5f87693a, 0x5668494e,
  1403. 0x33cf6a53, 0x383334c6, 0x76ac4257, 0x59b242b2,
  1404. 0x3ea83c02, 0x4a110304};
  1405. int status;
  1406. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1407. return -1;
  1408. wrb = wrb_from_mbox(adapter);
  1409. req = embedded_payload(wrb);
  1410. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1411. OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
  1412. req->if_id = cpu_to_le32(adapter->if_handle);
  1413. req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4 |
  1414. RSS_ENABLE_TCP_IPV6 | RSS_ENABLE_IPV6);
  1415. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1416. memcpy(req->cpu_table, rsstable, table_size);
  1417. memcpy(req->hash, myhash, sizeof(myhash));
  1418. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1419. status = be_mbox_notify_wait(adapter);
  1420. mutex_unlock(&adapter->mbox_lock);
  1421. return status;
  1422. }
  1423. /* Uses sync mcc */
  1424. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1425. u8 bcn, u8 sts, u8 state)
  1426. {
  1427. struct be_mcc_wrb *wrb;
  1428. struct be_cmd_req_enable_disable_beacon *req;
  1429. int status;
  1430. spin_lock_bh(&adapter->mcc_lock);
  1431. wrb = wrb_from_mccq(adapter);
  1432. if (!wrb) {
  1433. status = -EBUSY;
  1434. goto err;
  1435. }
  1436. req = embedded_payload(wrb);
  1437. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1438. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
  1439. req->port_num = port_num;
  1440. req->beacon_state = state;
  1441. req->beacon_duration = bcn;
  1442. req->status_duration = sts;
  1443. status = be_mcc_notify_wait(adapter);
  1444. err:
  1445. spin_unlock_bh(&adapter->mcc_lock);
  1446. return status;
  1447. }
  1448. /* Uses sync mcc */
  1449. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1450. {
  1451. struct be_mcc_wrb *wrb;
  1452. struct be_cmd_req_get_beacon_state *req;
  1453. int status;
  1454. spin_lock_bh(&adapter->mcc_lock);
  1455. wrb = wrb_from_mccq(adapter);
  1456. if (!wrb) {
  1457. status = -EBUSY;
  1458. goto err;
  1459. }
  1460. req = embedded_payload(wrb);
  1461. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1462. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
  1463. req->port_num = port_num;
  1464. status = be_mcc_notify_wait(adapter);
  1465. if (!status) {
  1466. struct be_cmd_resp_get_beacon_state *resp =
  1467. embedded_payload(wrb);
  1468. *state = resp->beacon_state;
  1469. }
  1470. err:
  1471. spin_unlock_bh(&adapter->mcc_lock);
  1472. return status;
  1473. }
  1474. int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1475. u32 data_size, u32 data_offset, const char *obj_name,
  1476. u32 *data_written, u8 *addn_status)
  1477. {
  1478. struct be_mcc_wrb *wrb;
  1479. struct lancer_cmd_req_write_object *req;
  1480. struct lancer_cmd_resp_write_object *resp;
  1481. void *ctxt = NULL;
  1482. int status;
  1483. spin_lock_bh(&adapter->mcc_lock);
  1484. adapter->flash_status = 0;
  1485. wrb = wrb_from_mccq(adapter);
  1486. if (!wrb) {
  1487. status = -EBUSY;
  1488. goto err_unlock;
  1489. }
  1490. req = embedded_payload(wrb);
  1491. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1492. OPCODE_COMMON_WRITE_OBJECT,
  1493. sizeof(struct lancer_cmd_req_write_object), wrb,
  1494. NULL);
  1495. ctxt = &req->context;
  1496. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1497. write_length, ctxt, data_size);
  1498. if (data_size == 0)
  1499. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1500. eof, ctxt, 1);
  1501. else
  1502. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1503. eof, ctxt, 0);
  1504. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1505. req->write_offset = cpu_to_le32(data_offset);
  1506. strcpy(req->object_name, obj_name);
  1507. req->descriptor_count = cpu_to_le32(1);
  1508. req->buf_len = cpu_to_le32(data_size);
  1509. req->addr_low = cpu_to_le32((cmd->dma +
  1510. sizeof(struct lancer_cmd_req_write_object))
  1511. & 0xFFFFFFFF);
  1512. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1513. sizeof(struct lancer_cmd_req_write_object)));
  1514. be_mcc_notify(adapter);
  1515. spin_unlock_bh(&adapter->mcc_lock);
  1516. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1517. msecs_to_jiffies(30000)))
  1518. status = -1;
  1519. else
  1520. status = adapter->flash_status;
  1521. resp = embedded_payload(wrb);
  1522. if (!status)
  1523. *data_written = le32_to_cpu(resp->actual_write_len);
  1524. else
  1525. *addn_status = resp->additional_status;
  1526. return status;
  1527. err_unlock:
  1528. spin_unlock_bh(&adapter->mcc_lock);
  1529. return status;
  1530. }
  1531. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1532. u32 data_size, u32 data_offset, const char *obj_name,
  1533. u32 *data_read, u32 *eof, u8 *addn_status)
  1534. {
  1535. struct be_mcc_wrb *wrb;
  1536. struct lancer_cmd_req_read_object *req;
  1537. struct lancer_cmd_resp_read_object *resp;
  1538. int status;
  1539. spin_lock_bh(&adapter->mcc_lock);
  1540. wrb = wrb_from_mccq(adapter);
  1541. if (!wrb) {
  1542. status = -EBUSY;
  1543. goto err_unlock;
  1544. }
  1545. req = embedded_payload(wrb);
  1546. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1547. OPCODE_COMMON_READ_OBJECT,
  1548. sizeof(struct lancer_cmd_req_read_object), wrb,
  1549. NULL);
  1550. req->desired_read_len = cpu_to_le32(data_size);
  1551. req->read_offset = cpu_to_le32(data_offset);
  1552. strcpy(req->object_name, obj_name);
  1553. req->descriptor_count = cpu_to_le32(1);
  1554. req->buf_len = cpu_to_le32(data_size);
  1555. req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
  1556. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
  1557. status = be_mcc_notify_wait(adapter);
  1558. resp = embedded_payload(wrb);
  1559. if (!status) {
  1560. *data_read = le32_to_cpu(resp->actual_read_len);
  1561. *eof = le32_to_cpu(resp->eof);
  1562. } else {
  1563. *addn_status = resp->additional_status;
  1564. }
  1565. err_unlock:
  1566. spin_unlock_bh(&adapter->mcc_lock);
  1567. return status;
  1568. }
  1569. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1570. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1571. {
  1572. struct be_mcc_wrb *wrb;
  1573. struct be_cmd_write_flashrom *req;
  1574. int status;
  1575. spin_lock_bh(&adapter->mcc_lock);
  1576. adapter->flash_status = 0;
  1577. wrb = wrb_from_mccq(adapter);
  1578. if (!wrb) {
  1579. status = -EBUSY;
  1580. goto err_unlock;
  1581. }
  1582. req = cmd->va;
  1583. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1584. OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
  1585. req->params.op_type = cpu_to_le32(flash_type);
  1586. req->params.op_code = cpu_to_le32(flash_opcode);
  1587. req->params.data_buf_size = cpu_to_le32(buf_size);
  1588. be_mcc_notify(adapter);
  1589. spin_unlock_bh(&adapter->mcc_lock);
  1590. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1591. msecs_to_jiffies(40000)))
  1592. status = -1;
  1593. else
  1594. status = adapter->flash_status;
  1595. return status;
  1596. err_unlock:
  1597. spin_unlock_bh(&adapter->mcc_lock);
  1598. return status;
  1599. }
  1600. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1601. int offset)
  1602. {
  1603. struct be_mcc_wrb *wrb;
  1604. struct be_cmd_write_flashrom *req;
  1605. int status;
  1606. spin_lock_bh(&adapter->mcc_lock);
  1607. wrb = wrb_from_mccq(adapter);
  1608. if (!wrb) {
  1609. status = -EBUSY;
  1610. goto err;
  1611. }
  1612. req = embedded_payload(wrb);
  1613. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1614. OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4, wrb, NULL);
  1615. req->params.op_type = cpu_to_le32(OPTYPE_REDBOOT);
  1616. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1617. req->params.offset = cpu_to_le32(offset);
  1618. req->params.data_buf_size = cpu_to_le32(0x4);
  1619. status = be_mcc_notify_wait(adapter);
  1620. if (!status)
  1621. memcpy(flashed_crc, req->params.data_buf, 4);
  1622. err:
  1623. spin_unlock_bh(&adapter->mcc_lock);
  1624. return status;
  1625. }
  1626. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1627. struct be_dma_mem *nonemb_cmd)
  1628. {
  1629. struct be_mcc_wrb *wrb;
  1630. struct be_cmd_req_acpi_wol_magic_config *req;
  1631. int status;
  1632. spin_lock_bh(&adapter->mcc_lock);
  1633. wrb = wrb_from_mccq(adapter);
  1634. if (!wrb) {
  1635. status = -EBUSY;
  1636. goto err;
  1637. }
  1638. req = nonemb_cmd->va;
  1639. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1640. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
  1641. nonemb_cmd);
  1642. memcpy(req->magic_mac, mac, ETH_ALEN);
  1643. status = be_mcc_notify_wait(adapter);
  1644. err:
  1645. spin_unlock_bh(&adapter->mcc_lock);
  1646. return status;
  1647. }
  1648. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1649. u8 loopback_type, u8 enable)
  1650. {
  1651. struct be_mcc_wrb *wrb;
  1652. struct be_cmd_req_set_lmode *req;
  1653. int status;
  1654. spin_lock_bh(&adapter->mcc_lock);
  1655. wrb = wrb_from_mccq(adapter);
  1656. if (!wrb) {
  1657. status = -EBUSY;
  1658. goto err;
  1659. }
  1660. req = embedded_payload(wrb);
  1661. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1662. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
  1663. NULL);
  1664. req->src_port = port_num;
  1665. req->dest_port = port_num;
  1666. req->loopback_type = loopback_type;
  1667. req->loopback_state = enable;
  1668. status = be_mcc_notify_wait(adapter);
  1669. err:
  1670. spin_unlock_bh(&adapter->mcc_lock);
  1671. return status;
  1672. }
  1673. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1674. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1675. {
  1676. struct be_mcc_wrb *wrb;
  1677. struct be_cmd_req_loopback_test *req;
  1678. int status;
  1679. spin_lock_bh(&adapter->mcc_lock);
  1680. wrb = wrb_from_mccq(adapter);
  1681. if (!wrb) {
  1682. status = -EBUSY;
  1683. goto err;
  1684. }
  1685. req = embedded_payload(wrb);
  1686. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1687. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
  1688. req->hdr.timeout = cpu_to_le32(4);
  1689. req->pattern = cpu_to_le64(pattern);
  1690. req->src_port = cpu_to_le32(port_num);
  1691. req->dest_port = cpu_to_le32(port_num);
  1692. req->pkt_size = cpu_to_le32(pkt_size);
  1693. req->num_pkts = cpu_to_le32(num_pkts);
  1694. req->loopback_type = cpu_to_le32(loopback_type);
  1695. status = be_mcc_notify_wait(adapter);
  1696. if (!status) {
  1697. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1698. status = le32_to_cpu(resp->status);
  1699. }
  1700. err:
  1701. spin_unlock_bh(&adapter->mcc_lock);
  1702. return status;
  1703. }
  1704. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1705. u32 byte_cnt, struct be_dma_mem *cmd)
  1706. {
  1707. struct be_mcc_wrb *wrb;
  1708. struct be_cmd_req_ddrdma_test *req;
  1709. int status;
  1710. int i, j = 0;
  1711. spin_lock_bh(&adapter->mcc_lock);
  1712. wrb = wrb_from_mccq(adapter);
  1713. if (!wrb) {
  1714. status = -EBUSY;
  1715. goto err;
  1716. }
  1717. req = cmd->va;
  1718. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1719. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
  1720. req->pattern = cpu_to_le64(pattern);
  1721. req->byte_count = cpu_to_le32(byte_cnt);
  1722. for (i = 0; i < byte_cnt; i++) {
  1723. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1724. j++;
  1725. if (j > 7)
  1726. j = 0;
  1727. }
  1728. status = be_mcc_notify_wait(adapter);
  1729. if (!status) {
  1730. struct be_cmd_resp_ddrdma_test *resp;
  1731. resp = cmd->va;
  1732. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1733. resp->snd_err) {
  1734. status = -1;
  1735. }
  1736. }
  1737. err:
  1738. spin_unlock_bh(&adapter->mcc_lock);
  1739. return status;
  1740. }
  1741. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1742. struct be_dma_mem *nonemb_cmd)
  1743. {
  1744. struct be_mcc_wrb *wrb;
  1745. struct be_cmd_req_seeprom_read *req;
  1746. struct be_sge *sge;
  1747. int status;
  1748. spin_lock_bh(&adapter->mcc_lock);
  1749. wrb = wrb_from_mccq(adapter);
  1750. if (!wrb) {
  1751. status = -EBUSY;
  1752. goto err;
  1753. }
  1754. req = nonemb_cmd->va;
  1755. sge = nonembedded_sgl(wrb);
  1756. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1757. OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
  1758. nonemb_cmd);
  1759. status = be_mcc_notify_wait(adapter);
  1760. err:
  1761. spin_unlock_bh(&adapter->mcc_lock);
  1762. return status;
  1763. }
  1764. int be_cmd_get_phy_info(struct be_adapter *adapter)
  1765. {
  1766. struct be_mcc_wrb *wrb;
  1767. struct be_cmd_req_get_phy_info *req;
  1768. struct be_dma_mem cmd;
  1769. int status;
  1770. spin_lock_bh(&adapter->mcc_lock);
  1771. wrb = wrb_from_mccq(adapter);
  1772. if (!wrb) {
  1773. status = -EBUSY;
  1774. goto err;
  1775. }
  1776. cmd.size = sizeof(struct be_cmd_req_get_phy_info);
  1777. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  1778. &cmd.dma);
  1779. if (!cmd.va) {
  1780. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  1781. status = -ENOMEM;
  1782. goto err;
  1783. }
  1784. req = cmd.va;
  1785. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1786. OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
  1787. wrb, &cmd);
  1788. status = be_mcc_notify_wait(adapter);
  1789. if (!status) {
  1790. struct be_phy_info *resp_phy_info =
  1791. cmd.va + sizeof(struct be_cmd_req_hdr);
  1792. adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
  1793. adapter->phy.interface_type =
  1794. le16_to_cpu(resp_phy_info->interface_type);
  1795. adapter->phy.auto_speeds_supported =
  1796. le16_to_cpu(resp_phy_info->auto_speeds_supported);
  1797. adapter->phy.fixed_speeds_supported =
  1798. le16_to_cpu(resp_phy_info->fixed_speeds_supported);
  1799. adapter->phy.misc_params =
  1800. le32_to_cpu(resp_phy_info->misc_params);
  1801. }
  1802. pci_free_consistent(adapter->pdev, cmd.size,
  1803. cmd.va, cmd.dma);
  1804. err:
  1805. spin_unlock_bh(&adapter->mcc_lock);
  1806. return status;
  1807. }
  1808. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  1809. {
  1810. struct be_mcc_wrb *wrb;
  1811. struct be_cmd_req_set_qos *req;
  1812. int status;
  1813. spin_lock_bh(&adapter->mcc_lock);
  1814. wrb = wrb_from_mccq(adapter);
  1815. if (!wrb) {
  1816. status = -EBUSY;
  1817. goto err;
  1818. }
  1819. req = embedded_payload(wrb);
  1820. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1821. OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
  1822. req->hdr.domain = domain;
  1823. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  1824. req->max_bps_nic = cpu_to_le32(bps);
  1825. status = be_mcc_notify_wait(adapter);
  1826. err:
  1827. spin_unlock_bh(&adapter->mcc_lock);
  1828. return status;
  1829. }
  1830. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  1831. {
  1832. struct be_mcc_wrb *wrb;
  1833. struct be_cmd_req_cntl_attribs *req;
  1834. struct be_cmd_resp_cntl_attribs *resp;
  1835. int status;
  1836. int payload_len = max(sizeof(*req), sizeof(*resp));
  1837. struct mgmt_controller_attrib *attribs;
  1838. struct be_dma_mem attribs_cmd;
  1839. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  1840. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  1841. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  1842. &attribs_cmd.dma);
  1843. if (!attribs_cmd.va) {
  1844. dev_err(&adapter->pdev->dev,
  1845. "Memory allocation failure\n");
  1846. return -ENOMEM;
  1847. }
  1848. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1849. return -1;
  1850. wrb = wrb_from_mbox(adapter);
  1851. if (!wrb) {
  1852. status = -EBUSY;
  1853. goto err;
  1854. }
  1855. req = attribs_cmd.va;
  1856. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1857. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
  1858. &attribs_cmd);
  1859. status = be_mbox_notify_wait(adapter);
  1860. if (!status) {
  1861. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  1862. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  1863. }
  1864. err:
  1865. mutex_unlock(&adapter->mbox_lock);
  1866. pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
  1867. attribs_cmd.dma);
  1868. return status;
  1869. }
  1870. /* Uses mbox */
  1871. int be_cmd_req_native_mode(struct be_adapter *adapter)
  1872. {
  1873. struct be_mcc_wrb *wrb;
  1874. struct be_cmd_req_set_func_cap *req;
  1875. int status;
  1876. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1877. return -1;
  1878. wrb = wrb_from_mbox(adapter);
  1879. if (!wrb) {
  1880. status = -EBUSY;
  1881. goto err;
  1882. }
  1883. req = embedded_payload(wrb);
  1884. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1885. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
  1886. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  1887. CAPABILITY_BE3_NATIVE_ERX_API);
  1888. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  1889. status = be_mbox_notify_wait(adapter);
  1890. if (!status) {
  1891. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  1892. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  1893. CAPABILITY_BE3_NATIVE_ERX_API;
  1894. }
  1895. err:
  1896. mutex_unlock(&adapter->mbox_lock);
  1897. return status;
  1898. }
  1899. /* Uses synchronous MCCQ */
  1900. int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
  1901. bool *pmac_id_active, u32 *pmac_id, u8 domain)
  1902. {
  1903. struct be_mcc_wrb *wrb;
  1904. struct be_cmd_req_get_mac_list *req;
  1905. int status;
  1906. int mac_count;
  1907. struct be_dma_mem get_mac_list_cmd;
  1908. int i;
  1909. memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
  1910. get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
  1911. get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
  1912. get_mac_list_cmd.size,
  1913. &get_mac_list_cmd.dma);
  1914. if (!get_mac_list_cmd.va) {
  1915. dev_err(&adapter->pdev->dev,
  1916. "Memory allocation failure during GET_MAC_LIST\n");
  1917. return -ENOMEM;
  1918. }
  1919. spin_lock_bh(&adapter->mcc_lock);
  1920. wrb = wrb_from_mccq(adapter);
  1921. if (!wrb) {
  1922. status = -EBUSY;
  1923. goto out;
  1924. }
  1925. req = get_mac_list_cmd.va;
  1926. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1927. OPCODE_COMMON_GET_MAC_LIST, sizeof(*req),
  1928. wrb, &get_mac_list_cmd);
  1929. req->hdr.domain = domain;
  1930. req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
  1931. req->perm_override = 1;
  1932. status = be_mcc_notify_wait(adapter);
  1933. if (!status) {
  1934. struct be_cmd_resp_get_mac_list *resp =
  1935. get_mac_list_cmd.va;
  1936. mac_count = resp->true_mac_count + resp->pseudo_mac_count;
  1937. /* Mac list returned could contain one or more active mac_ids
  1938. * or one or more true or pseudo permanant mac addresses.
  1939. * If an active mac_id is present, return first active mac_id
  1940. * found.
  1941. */
  1942. for (i = 0; i < mac_count; i++) {
  1943. struct get_list_macaddr *mac_entry;
  1944. u16 mac_addr_size;
  1945. u32 mac_id;
  1946. mac_entry = &resp->macaddr_list[i];
  1947. mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
  1948. /* mac_id is a 32 bit value and mac_addr size
  1949. * is 6 bytes
  1950. */
  1951. if (mac_addr_size == sizeof(u32)) {
  1952. *pmac_id_active = true;
  1953. mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
  1954. *pmac_id = le32_to_cpu(mac_id);
  1955. goto out;
  1956. }
  1957. }
  1958. /* If no active mac_id found, return first mac addr */
  1959. *pmac_id_active = false;
  1960. memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
  1961. ETH_ALEN);
  1962. }
  1963. out:
  1964. spin_unlock_bh(&adapter->mcc_lock);
  1965. pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
  1966. get_mac_list_cmd.va, get_mac_list_cmd.dma);
  1967. return status;
  1968. }
  1969. /* Uses synchronous MCCQ */
  1970. int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
  1971. u8 mac_count, u32 domain)
  1972. {
  1973. struct be_mcc_wrb *wrb;
  1974. struct be_cmd_req_set_mac_list *req;
  1975. int status;
  1976. struct be_dma_mem cmd;
  1977. memset(&cmd, 0, sizeof(struct be_dma_mem));
  1978. cmd.size = sizeof(struct be_cmd_req_set_mac_list);
  1979. cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
  1980. &cmd.dma, GFP_KERNEL);
  1981. if (!cmd.va) {
  1982. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  1983. return -ENOMEM;
  1984. }
  1985. spin_lock_bh(&adapter->mcc_lock);
  1986. wrb = wrb_from_mccq(adapter);
  1987. if (!wrb) {
  1988. status = -EBUSY;
  1989. goto err;
  1990. }
  1991. req = cmd.va;
  1992. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1993. OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
  1994. wrb, &cmd);
  1995. req->hdr.domain = domain;
  1996. req->mac_count = mac_count;
  1997. if (mac_count)
  1998. memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
  1999. status = be_mcc_notify_wait(adapter);
  2000. err:
  2001. dma_free_coherent(&adapter->pdev->dev, cmd.size,
  2002. cmd.va, cmd.dma);
  2003. spin_unlock_bh(&adapter->mcc_lock);
  2004. return status;
  2005. }
  2006. int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
  2007. u32 domain, u16 intf_id)
  2008. {
  2009. struct be_mcc_wrb *wrb;
  2010. struct be_cmd_req_set_hsw_config *req;
  2011. void *ctxt;
  2012. int status;
  2013. spin_lock_bh(&adapter->mcc_lock);
  2014. wrb = wrb_from_mccq(adapter);
  2015. if (!wrb) {
  2016. status = -EBUSY;
  2017. goto err;
  2018. }
  2019. req = embedded_payload(wrb);
  2020. ctxt = &req->context;
  2021. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2022. OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2023. req->hdr.domain = domain;
  2024. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
  2025. if (pvid) {
  2026. AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
  2027. AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
  2028. }
  2029. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2030. status = be_mcc_notify_wait(adapter);
  2031. err:
  2032. spin_unlock_bh(&adapter->mcc_lock);
  2033. return status;
  2034. }
  2035. /* Get Hyper switch config */
  2036. int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
  2037. u32 domain, u16 intf_id)
  2038. {
  2039. struct be_mcc_wrb *wrb;
  2040. struct be_cmd_req_get_hsw_config *req;
  2041. void *ctxt;
  2042. int status;
  2043. u16 vid;
  2044. spin_lock_bh(&adapter->mcc_lock);
  2045. wrb = wrb_from_mccq(adapter);
  2046. if (!wrb) {
  2047. status = -EBUSY;
  2048. goto err;
  2049. }
  2050. req = embedded_payload(wrb);
  2051. ctxt = &req->context;
  2052. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2053. OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2054. req->hdr.domain = domain;
  2055. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id, ctxt,
  2056. intf_id);
  2057. AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
  2058. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2059. status = be_mcc_notify_wait(adapter);
  2060. if (!status) {
  2061. struct be_cmd_resp_get_hsw_config *resp =
  2062. embedded_payload(wrb);
  2063. be_dws_le_to_cpu(&resp->context,
  2064. sizeof(resp->context));
  2065. vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2066. pvid, &resp->context);
  2067. *pvid = le16_to_cpu(vid);
  2068. }
  2069. err:
  2070. spin_unlock_bh(&adapter->mcc_lock);
  2071. return status;
  2072. }
  2073. int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
  2074. {
  2075. struct be_mcc_wrb *wrb;
  2076. struct be_cmd_req_acpi_wol_magic_config_v1 *req;
  2077. int status;
  2078. int payload_len = sizeof(*req);
  2079. struct be_dma_mem cmd;
  2080. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2081. cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
  2082. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2083. &cmd.dma);
  2084. if (!cmd.va) {
  2085. dev_err(&adapter->pdev->dev,
  2086. "Memory allocation failure\n");
  2087. return -ENOMEM;
  2088. }
  2089. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2090. return -1;
  2091. wrb = wrb_from_mbox(adapter);
  2092. if (!wrb) {
  2093. status = -EBUSY;
  2094. goto err;
  2095. }
  2096. req = cmd.va;
  2097. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  2098. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2099. payload_len, wrb, &cmd);
  2100. req->hdr.version = 1;
  2101. req->query_options = BE_GET_WOL_CAP;
  2102. status = be_mbox_notify_wait(adapter);
  2103. if (!status) {
  2104. struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
  2105. resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
  2106. /* the command could succeed misleadingly on old f/w
  2107. * which is not aware of the V1 version. fake an error. */
  2108. if (resp->hdr.response_length < payload_len) {
  2109. status = -1;
  2110. goto err;
  2111. }
  2112. adapter->wol_cap = resp->wol_settings;
  2113. }
  2114. err:
  2115. mutex_unlock(&adapter->mbox_lock);
  2116. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2117. return status;
  2118. }
  2119. int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
  2120. struct be_dma_mem *cmd)
  2121. {
  2122. struct be_mcc_wrb *wrb;
  2123. struct be_cmd_req_get_ext_fat_caps *req;
  2124. int status;
  2125. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2126. return -1;
  2127. wrb = wrb_from_mbox(adapter);
  2128. if (!wrb) {
  2129. status = -EBUSY;
  2130. goto err;
  2131. }
  2132. req = cmd->va;
  2133. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2134. OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
  2135. cmd->size, wrb, cmd);
  2136. req->parameter_type = cpu_to_le32(1);
  2137. status = be_mbox_notify_wait(adapter);
  2138. err:
  2139. mutex_unlock(&adapter->mbox_lock);
  2140. return status;
  2141. }
  2142. int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
  2143. struct be_dma_mem *cmd,
  2144. struct be_fat_conf_params *configs)
  2145. {
  2146. struct be_mcc_wrb *wrb;
  2147. struct be_cmd_req_set_ext_fat_caps *req;
  2148. int status;
  2149. spin_lock_bh(&adapter->mcc_lock);
  2150. wrb = wrb_from_mccq(adapter);
  2151. if (!wrb) {
  2152. status = -EBUSY;
  2153. goto err;
  2154. }
  2155. req = cmd->va;
  2156. memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
  2157. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2158. OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
  2159. cmd->size, wrb, cmd);
  2160. status = be_mcc_notify_wait(adapter);
  2161. err:
  2162. spin_unlock_bh(&adapter->mcc_lock);
  2163. return status;
  2164. }
  2165. int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
  2166. int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
  2167. {
  2168. struct be_adapter *adapter = netdev_priv(netdev_handle);
  2169. struct be_mcc_wrb *wrb;
  2170. struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
  2171. struct be_cmd_req_hdr *req;
  2172. struct be_cmd_resp_hdr *resp;
  2173. int status;
  2174. spin_lock_bh(&adapter->mcc_lock);
  2175. wrb = wrb_from_mccq(adapter);
  2176. if (!wrb) {
  2177. status = -EBUSY;
  2178. goto err;
  2179. }
  2180. req = embedded_payload(wrb);
  2181. resp = embedded_payload(wrb);
  2182. be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
  2183. hdr->opcode, wrb_payload_size, wrb, NULL);
  2184. memcpy(req, wrb_payload, wrb_payload_size);
  2185. be_dws_cpu_to_le(req, wrb_payload_size);
  2186. status = be_mcc_notify_wait(adapter);
  2187. if (cmd_status)
  2188. *cmd_status = (status & 0xffff);
  2189. if (ext_status)
  2190. *ext_status = 0;
  2191. memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
  2192. be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
  2193. err:
  2194. spin_unlock_bh(&adapter->mcc_lock);
  2195. return status;
  2196. }
  2197. EXPORT_SYMBOL(be_roce_mcc_cmd);