sdi.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413
  1. /*
  2. * linux/drivers/video/omap2/dss/sdi.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define DSS_SUBSYS_NAME "SDI"
  20. #include <linux/kernel.h>
  21. #include <linux/delay.h>
  22. #include <linux/err.h>
  23. #include <linux/regulator/consumer.h>
  24. #include <linux/export.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/string.h>
  27. #include <video/omapdss.h>
  28. #include "dss.h"
  29. static struct {
  30. struct platform_device *pdev;
  31. bool update_enabled;
  32. struct regulator *vdds_sdi_reg;
  33. struct dss_lcd_mgr_config mgr_config;
  34. struct omap_video_timings timings;
  35. int datapairs;
  36. struct omap_dss_output output;
  37. } sdi;
  38. struct sdi_clk_calc_ctx {
  39. unsigned long pck_min, pck_max;
  40. struct dss_clock_info dss_cinfo;
  41. struct dispc_clock_info dispc_cinfo;
  42. };
  43. static bool dpi_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
  44. unsigned long pck, void *data)
  45. {
  46. struct sdi_clk_calc_ctx *ctx = data;
  47. ctx->dispc_cinfo.lck_div = lckd;
  48. ctx->dispc_cinfo.pck_div = pckd;
  49. ctx->dispc_cinfo.lck = lck;
  50. ctx->dispc_cinfo.pck = pck;
  51. return true;
  52. }
  53. static bool dpi_calc_dss_cb(int fckd, unsigned long fck, void *data)
  54. {
  55. struct sdi_clk_calc_ctx *ctx = data;
  56. ctx->dss_cinfo.fck = fck;
  57. ctx->dss_cinfo.fck_div = fckd;
  58. return dispc_div_calc(fck, ctx->pck_min, ctx->pck_max,
  59. dpi_calc_dispc_cb, ctx);
  60. }
  61. static int sdi_calc_clock_div(unsigned long pclk,
  62. struct dss_clock_info *dss_cinfo,
  63. struct dispc_clock_info *dispc_cinfo)
  64. {
  65. int i;
  66. struct sdi_clk_calc_ctx ctx;
  67. /*
  68. * DSS fclk gives us very few possibilities, so finding a good pixel
  69. * clock may not be possible. We try multiple times to find the clock,
  70. * each time widening the pixel clock range we look for, up to
  71. * +/- 1MHz.
  72. */
  73. for (i = 0; i < 10; ++i) {
  74. bool ok;
  75. memset(&ctx, 0, sizeof(ctx));
  76. if (pclk > 1000 * i * i * i)
  77. ctx.pck_min = max(pclk - 1000 * i * i * i, 0lu);
  78. else
  79. ctx.pck_min = 0;
  80. ctx.pck_max = pclk + 1000 * i * i * i;
  81. ok = dss_div_calc(ctx.pck_min, dpi_calc_dss_cb, &ctx);
  82. if (ok) {
  83. *dss_cinfo = ctx.dss_cinfo;
  84. *dispc_cinfo = ctx.dispc_cinfo;
  85. return 0;
  86. }
  87. }
  88. return -EINVAL;
  89. }
  90. static void sdi_config_lcd_manager(struct omap_dss_device *dssdev)
  91. {
  92. struct omap_overlay_manager *mgr = sdi.output.manager;
  93. sdi.mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
  94. sdi.mgr_config.stallmode = false;
  95. sdi.mgr_config.fifohandcheck = false;
  96. sdi.mgr_config.video_port_width = 24;
  97. sdi.mgr_config.lcden_sig_polarity = 1;
  98. dss_mgr_set_lcd_config(mgr, &sdi.mgr_config);
  99. }
  100. int omapdss_sdi_display_enable(struct omap_dss_device *dssdev)
  101. {
  102. struct omap_dss_output *out = &sdi.output;
  103. struct omap_video_timings *t = &sdi.timings;
  104. struct dss_clock_info dss_cinfo;
  105. struct dispc_clock_info dispc_cinfo;
  106. unsigned long pck;
  107. int r;
  108. if (out == NULL || out->manager == NULL) {
  109. DSSERR("failed to enable display: no output/manager\n");
  110. return -ENODEV;
  111. }
  112. r = omap_dss_start_device(dssdev);
  113. if (r) {
  114. DSSERR("failed to start device\n");
  115. goto err_start_dev;
  116. }
  117. r = regulator_enable(sdi.vdds_sdi_reg);
  118. if (r)
  119. goto err_reg_enable;
  120. r = dispc_runtime_get();
  121. if (r)
  122. goto err_get_dispc;
  123. /* 15.5.9.1.2 */
  124. t->data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
  125. t->sync_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
  126. r = sdi_calc_clock_div(t->pixel_clock * 1000, &dss_cinfo, &dispc_cinfo);
  127. if (r)
  128. goto err_calc_clock_div;
  129. sdi.mgr_config.clock_info = dispc_cinfo;
  130. pck = dss_cinfo.fck / dispc_cinfo.lck_div / dispc_cinfo.pck_div / 1000;
  131. if (pck != t->pixel_clock) {
  132. DSSWARN("Could not find exact pixel clock. Requested %d kHz, "
  133. "got %lu kHz\n",
  134. t->pixel_clock, pck);
  135. t->pixel_clock = pck;
  136. }
  137. dss_mgr_set_timings(out->manager, t);
  138. r = dss_set_clock_div(&dss_cinfo);
  139. if (r)
  140. goto err_set_dss_clock_div;
  141. sdi_config_lcd_manager(dssdev);
  142. /*
  143. * LCLK and PCLK divisors are located in shadow registers, and we
  144. * normally write them to DISPC registers when enabling the output.
  145. * However, SDI uses pck-free as source clock for its PLL, and pck-free
  146. * is affected by the divisors. And as we need the PLL before enabling
  147. * the output, we need to write the divisors early.
  148. *
  149. * It seems just writing to the DISPC register is enough, and we don't
  150. * need to care about the shadow register mechanism for pck-free. The
  151. * exact reason for this is unknown.
  152. */
  153. dispc_mgr_set_clock_div(out->manager->id, &sdi.mgr_config.clock_info);
  154. dss_sdi_init(sdi.datapairs);
  155. r = dss_sdi_enable();
  156. if (r)
  157. goto err_sdi_enable;
  158. mdelay(2);
  159. r = dss_mgr_enable(out->manager);
  160. if (r)
  161. goto err_mgr_enable;
  162. return 0;
  163. err_mgr_enable:
  164. dss_sdi_disable();
  165. err_sdi_enable:
  166. err_set_dss_clock_div:
  167. err_calc_clock_div:
  168. dispc_runtime_put();
  169. err_get_dispc:
  170. regulator_disable(sdi.vdds_sdi_reg);
  171. err_reg_enable:
  172. omap_dss_stop_device(dssdev);
  173. err_start_dev:
  174. return r;
  175. }
  176. EXPORT_SYMBOL(omapdss_sdi_display_enable);
  177. void omapdss_sdi_display_disable(struct omap_dss_device *dssdev)
  178. {
  179. struct omap_overlay_manager *mgr = sdi.output.manager;
  180. dss_mgr_disable(mgr);
  181. dss_sdi_disable();
  182. dispc_runtime_put();
  183. regulator_disable(sdi.vdds_sdi_reg);
  184. omap_dss_stop_device(dssdev);
  185. }
  186. EXPORT_SYMBOL(omapdss_sdi_display_disable);
  187. void omapdss_sdi_set_timings(struct omap_dss_device *dssdev,
  188. struct omap_video_timings *timings)
  189. {
  190. sdi.timings = *timings;
  191. }
  192. EXPORT_SYMBOL(omapdss_sdi_set_timings);
  193. void omapdss_sdi_set_datapairs(struct omap_dss_device *dssdev, int datapairs)
  194. {
  195. sdi.datapairs = datapairs;
  196. }
  197. EXPORT_SYMBOL(omapdss_sdi_set_datapairs);
  198. static int sdi_init_regulator(void)
  199. {
  200. struct regulator *vdds_sdi;
  201. if (sdi.vdds_sdi_reg)
  202. return 0;
  203. vdds_sdi = dss_get_vdds_sdi();
  204. if (IS_ERR(vdds_sdi)) {
  205. vdds_sdi = devm_regulator_get(&sdi.pdev->dev, "vdds_sdi");
  206. if (IS_ERR(vdds_sdi)) {
  207. DSSERR("can't get VDDS_SDI regulator\n");
  208. return PTR_ERR(vdds_sdi);
  209. }
  210. }
  211. sdi.vdds_sdi_reg = vdds_sdi;
  212. return 0;
  213. }
  214. static struct omap_dss_device *sdi_find_dssdev(struct platform_device *pdev)
  215. {
  216. struct omap_dss_board_info *pdata = pdev->dev.platform_data;
  217. const char *def_disp_name = omapdss_get_default_display_name();
  218. struct omap_dss_device *def_dssdev;
  219. int i;
  220. def_dssdev = NULL;
  221. for (i = 0; i < pdata->num_devices; ++i) {
  222. struct omap_dss_device *dssdev = pdata->devices[i];
  223. if (dssdev->type != OMAP_DISPLAY_TYPE_SDI)
  224. continue;
  225. if (def_dssdev == NULL)
  226. def_dssdev = dssdev;
  227. if (def_disp_name != NULL &&
  228. strcmp(dssdev->name, def_disp_name) == 0) {
  229. def_dssdev = dssdev;
  230. break;
  231. }
  232. }
  233. return def_dssdev;
  234. }
  235. static int sdi_probe_pdata(struct platform_device *sdidev)
  236. {
  237. struct omap_dss_device *plat_dssdev;
  238. struct omap_dss_device *dssdev;
  239. int r;
  240. plat_dssdev = sdi_find_dssdev(sdidev);
  241. if (!plat_dssdev)
  242. return 0;
  243. dssdev = dss_alloc_and_init_device(&sdidev->dev);
  244. if (!dssdev)
  245. return -ENOMEM;
  246. dss_copy_device_pdata(dssdev, plat_dssdev);
  247. r = sdi_init_regulator();
  248. if (r) {
  249. DSSERR("device %s init failed: %d\n", dssdev->name, r);
  250. dss_put_device(dssdev);
  251. return r;
  252. }
  253. r = omapdss_output_set_device(&sdi.output, dssdev);
  254. if (r) {
  255. DSSERR("failed to connect output to new device: %s\n",
  256. dssdev->name);
  257. dss_put_device(dssdev);
  258. return r;
  259. }
  260. r = dss_add_device(dssdev);
  261. if (r) {
  262. DSSERR("device %s register failed: %d\n", dssdev->name, r);
  263. omapdss_output_unset_device(&sdi.output);
  264. dss_put_device(dssdev);
  265. return r;
  266. }
  267. return 0;
  268. }
  269. static void sdi_init_output(struct platform_device *pdev)
  270. {
  271. struct omap_dss_output *out = &sdi.output;
  272. out->pdev = pdev;
  273. out->id = OMAP_DSS_OUTPUT_SDI;
  274. out->type = OMAP_DISPLAY_TYPE_SDI;
  275. out->name = "sdi.0";
  276. out->dispc_channel = OMAP_DSS_CHANNEL_LCD;
  277. dss_register_output(out);
  278. }
  279. static void __exit sdi_uninit_output(struct platform_device *pdev)
  280. {
  281. struct omap_dss_output *out = &sdi.output;
  282. dss_unregister_output(out);
  283. }
  284. static int omap_sdi_probe(struct platform_device *pdev)
  285. {
  286. int r;
  287. sdi.pdev = pdev;
  288. sdi_init_output(pdev);
  289. if (pdev->dev.platform_data) {
  290. r = sdi_probe_pdata(pdev);
  291. if (r)
  292. goto err_probe;
  293. }
  294. return 0;
  295. err_probe:
  296. sdi_uninit_output(pdev);
  297. return r;
  298. }
  299. static int __exit omap_sdi_remove(struct platform_device *pdev)
  300. {
  301. dss_unregister_child_devices(&pdev->dev);
  302. sdi_uninit_output(pdev);
  303. return 0;
  304. }
  305. static struct platform_driver omap_sdi_driver = {
  306. .probe = omap_sdi_probe,
  307. .remove = __exit_p(omap_sdi_remove),
  308. .driver = {
  309. .name = "omapdss_sdi",
  310. .owner = THIS_MODULE,
  311. },
  312. };
  313. int __init sdi_init_platform_driver(void)
  314. {
  315. return platform_driver_register(&omap_sdi_driver);
  316. }
  317. void __exit sdi_uninit_platform_driver(void)
  318. {
  319. platform_driver_unregister(&omap_sdi_driver);
  320. }