system.h 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330
  1. #ifndef __ASM_ARM_SYSTEM_H
  2. #define __ASM_ARM_SYSTEM_H
  3. #ifdef __KERNEL__
  4. #define CPU_ARCH_UNKNOWN 0
  5. #define CPU_ARCH_ARMv3 1
  6. #define CPU_ARCH_ARMv4 2
  7. #define CPU_ARCH_ARMv4T 3
  8. #define CPU_ARCH_ARMv5 4
  9. #define CPU_ARCH_ARMv5T 5
  10. #define CPU_ARCH_ARMv5TE 6
  11. #define CPU_ARCH_ARMv5TEJ 7
  12. #define CPU_ARCH_ARMv6 8
  13. /*
  14. * CR1 bits (CP#15 CR1)
  15. */
  16. #define CR_M (1 << 0) /* MMU enable */
  17. #define CR_A (1 << 1) /* Alignment abort enable */
  18. #define CR_C (1 << 2) /* Dcache enable */
  19. #define CR_W (1 << 3) /* Write buffer enable */
  20. #define CR_P (1 << 4) /* 32-bit exception handler */
  21. #define CR_D (1 << 5) /* 32-bit data address range */
  22. #define CR_L (1 << 6) /* Implementation defined */
  23. #define CR_B (1 << 7) /* Big endian */
  24. #define CR_S (1 << 8) /* System MMU protection */
  25. #define CR_R (1 << 9) /* ROM MMU protection */
  26. #define CR_F (1 << 10) /* Implementation defined */
  27. #define CR_Z (1 << 11) /* Implementation defined */
  28. #define CR_I (1 << 12) /* Icache enable */
  29. #define CR_V (1 << 13) /* Vectors relocated to 0xffff0000 */
  30. #define CR_RR (1 << 14) /* Round Robin cache replacement */
  31. #define CR_L4 (1 << 15) /* LDR pc can set T bit */
  32. #define CR_DT (1 << 16)
  33. #define CR_IT (1 << 18)
  34. #define CR_ST (1 << 19)
  35. #define CR_FI (1 << 21) /* Fast interrupt (lower latency mode) */
  36. #define CR_U (1 << 22) /* Unaligned access operation */
  37. #define CR_XP (1 << 23) /* Extended page tables */
  38. #define CR_VE (1 << 24) /* Vectored interrupts */
  39. #define CPUID_ID 0
  40. #define CPUID_CACHETYPE 1
  41. #define CPUID_TCM 2
  42. #define CPUID_TLBTYPE 3
  43. #define read_cpuid(reg) \
  44. ({ \
  45. unsigned int __val; \
  46. asm("mrc p15, 0, %0, c0, c0, " __stringify(reg) \
  47. : "=r" (__val) \
  48. : \
  49. : "cc"); \
  50. __val; \
  51. })
  52. /*
  53. * This is used to ensure the compiler did actually allocate the register we
  54. * asked it for some inline assembly sequences. Apparently we can't trust
  55. * the compiler from one version to another so a bit of paranoia won't hurt.
  56. * This string is meant to be concatenated with the inline asm string and
  57. * will cause compilation to stop on mismatch.
  58. * (for details, see gcc PR 15089)
  59. */
  60. #define __asmeq(x, y) ".ifnc " x "," y " ; .err ; .endif\n\t"
  61. #ifndef __ASSEMBLY__
  62. #include <linux/linkage.h>
  63. struct thread_info;
  64. struct task_struct;
  65. /* information about the system we're running on */
  66. extern unsigned int system_rev;
  67. extern unsigned int system_serial_low;
  68. extern unsigned int system_serial_high;
  69. extern unsigned int mem_fclk_21285;
  70. struct pt_regs;
  71. void die(const char *msg, struct pt_regs *regs, int err)
  72. __attribute__((noreturn));
  73. struct siginfo;
  74. void notify_die(const char *str, struct pt_regs *regs, struct siginfo *info,
  75. unsigned long err, unsigned long trap);
  76. void hook_fault_code(int nr, int (*fn)(unsigned long, unsigned int,
  77. struct pt_regs *),
  78. int sig, const char *name);
  79. #define xchg(ptr,x) \
  80. ((__typeof__(*(ptr)))__xchg((unsigned long)(x),(ptr),sizeof(*(ptr))))
  81. #define tas(ptr) (xchg((ptr),1))
  82. extern asmlinkage void __backtrace(void);
  83. extern asmlinkage void c_backtrace(unsigned long fp, int pmode);
  84. struct mm_struct;
  85. extern void show_pte(struct mm_struct *mm, unsigned long addr);
  86. extern void __show_regs(struct pt_regs *);
  87. extern int cpu_architecture(void);
  88. extern void cpu_init(void);
  89. void arm_machine_restart(char mode);
  90. extern void (*arm_pm_restart)(char str);
  91. /*
  92. * Intel's XScale3 core supports some v6 features (supersections, L2)
  93. * but advertises itself as v5 as it does not support the v6 ISA. For
  94. * this reason, we need a way to explicitly test for this type of CPU.
  95. */
  96. #ifndef CONFIG_CPU_XSC3
  97. #define cpu_is_xsc3() 0
  98. #else
  99. static inline int cpu_is_xsc3(void)
  100. {
  101. extern unsigned int processor_id;
  102. if ((processor_id & 0xffffe000) == 0x69056000)
  103. return 1;
  104. return 0;
  105. }
  106. #endif
  107. #if !defined(CONFIG_CPU_XSCALE) && !defined(CONFIG_CPU_XSC3)
  108. #define cpu_is_xscale() 0
  109. #else
  110. #define cpu_is_xscale() 1
  111. #endif
  112. #define set_cr(x) \
  113. __asm__ __volatile__( \
  114. "mcr p15, 0, %0, c1, c0, 0 @ set CR" \
  115. : : "r" (x) : "cc")
  116. #define get_cr() \
  117. ({ \
  118. unsigned int __val; \
  119. __asm__ __volatile__( \
  120. "mrc p15, 0, %0, c1, c0, 0 @ get CR" \
  121. : "=r" (__val) : : "cc"); \
  122. __val; \
  123. })
  124. extern unsigned long cr_no_alignment; /* defined in entry-armv.S */
  125. extern unsigned long cr_alignment; /* defined in entry-armv.S */
  126. #define UDBG_UNDEFINED (1 << 0)
  127. #define UDBG_SYSCALL (1 << 1)
  128. #define UDBG_BADABORT (1 << 2)
  129. #define UDBG_SEGV (1 << 3)
  130. #define UDBG_BUS (1 << 4)
  131. extern unsigned int user_debug;
  132. #if __LINUX_ARM_ARCH__ >= 4
  133. #define vectors_high() (cr_alignment & CR_V)
  134. #else
  135. #define vectors_high() (0)
  136. #endif
  137. #if __LINUX_ARM_ARCH__ >= 6
  138. #define mb() __asm__ __volatile__ ("mcr p15, 0, %0, c7, c10, 5" \
  139. : : "r" (0) : "memory")
  140. #else
  141. #define mb() __asm__ __volatile__ ("" : : : "memory")
  142. #endif
  143. #define rmb() mb()
  144. #define wmb() mb()
  145. #define read_barrier_depends() do { } while(0)
  146. #define set_mb(var, value) do { var = value; mb(); } while (0)
  147. #define nop() __asm__ __volatile__("mov\tr0,r0\t@ nop\n\t");
  148. /*
  149. * switch_mm() may do a full cache flush over the context switch,
  150. * so enable interrupts over the context switch to avoid high
  151. * latency.
  152. */
  153. #define __ARCH_WANT_INTERRUPTS_ON_CTXSW
  154. /*
  155. * switch_to(prev, next) should switch from task `prev' to `next'
  156. * `prev' will never be the same as `next'. schedule() itself
  157. * contains the memory barrier to tell GCC not to cache `current'.
  158. */
  159. extern struct task_struct *__switch_to(struct task_struct *, struct thread_info *, struct thread_info *);
  160. #define switch_to(prev,next,last) \
  161. do { \
  162. last = __switch_to(prev,task_thread_info(prev), task_thread_info(next)); \
  163. } while (0)
  164. /*
  165. * On SMP systems, when the scheduler does migration-cost autodetection,
  166. * it needs a way to flush as much of the CPU's caches as possible.
  167. *
  168. * TODO: fill this in!
  169. */
  170. static inline void sched_cacheflush(void)
  171. {
  172. }
  173. #include <linux/irqflags.h>
  174. #ifdef CONFIG_SMP
  175. #define smp_mb() mb()
  176. #define smp_rmb() rmb()
  177. #define smp_wmb() wmb()
  178. #define smp_read_barrier_depends() read_barrier_depends()
  179. #else
  180. #define smp_mb() barrier()
  181. #define smp_rmb() barrier()
  182. #define smp_wmb() barrier()
  183. #define smp_read_barrier_depends() do { } while(0)
  184. #endif /* CONFIG_SMP */
  185. #if defined(CONFIG_CPU_SA1100) || defined(CONFIG_CPU_SA110)
  186. /*
  187. * On the StrongARM, "swp" is terminally broken since it bypasses the
  188. * cache totally. This means that the cache becomes inconsistent, and,
  189. * since we use normal loads/stores as well, this is really bad.
  190. * Typically, this causes oopsen in filp_close, but could have other,
  191. * more disasterous effects. There are two work-arounds:
  192. * 1. Disable interrupts and emulate the atomic swap
  193. * 2. Clean the cache, perform atomic swap, flush the cache
  194. *
  195. * We choose (1) since its the "easiest" to achieve here and is not
  196. * dependent on the processor type.
  197. *
  198. * NOTE that this solution won't work on an SMP system, so explcitly
  199. * forbid it here.
  200. */
  201. #define swp_is_buggy
  202. #endif
  203. static inline unsigned long __xchg(unsigned long x, volatile void *ptr, int size)
  204. {
  205. extern void __bad_xchg(volatile void *, int);
  206. unsigned long ret;
  207. #ifdef swp_is_buggy
  208. unsigned long flags;
  209. #endif
  210. #if __LINUX_ARM_ARCH__ >= 6
  211. unsigned int tmp;
  212. #endif
  213. switch (size) {
  214. #if __LINUX_ARM_ARCH__ >= 6
  215. case 1:
  216. asm volatile("@ __xchg1\n"
  217. "1: ldrexb %0, [%3]\n"
  218. " strexb %1, %2, [%3]\n"
  219. " teq %1, #0\n"
  220. " bne 1b"
  221. : "=&r" (ret), "=&r" (tmp)
  222. : "r" (x), "r" (ptr)
  223. : "memory", "cc");
  224. break;
  225. case 4:
  226. asm volatile("@ __xchg4\n"
  227. "1: ldrex %0, [%3]\n"
  228. " strex %1, %2, [%3]\n"
  229. " teq %1, #0\n"
  230. " bne 1b"
  231. : "=&r" (ret), "=&r" (tmp)
  232. : "r" (x), "r" (ptr)
  233. : "memory", "cc");
  234. break;
  235. #elif defined(swp_is_buggy)
  236. #ifdef CONFIG_SMP
  237. #error SMP is not supported on this platform
  238. #endif
  239. case 1:
  240. local_irq_save(flags);
  241. ret = *(volatile unsigned char *)ptr;
  242. *(volatile unsigned char *)ptr = x;
  243. local_irq_restore(flags);
  244. break;
  245. case 4:
  246. local_irq_save(flags);
  247. ret = *(volatile unsigned long *)ptr;
  248. *(volatile unsigned long *)ptr = x;
  249. local_irq_restore(flags);
  250. break;
  251. #else
  252. case 1:
  253. asm volatile("@ __xchg1\n"
  254. " swpb %0, %1, [%2]"
  255. : "=&r" (ret)
  256. : "r" (x), "r" (ptr)
  257. : "memory", "cc");
  258. break;
  259. case 4:
  260. asm volatile("@ __xchg4\n"
  261. " swp %0, %1, [%2]"
  262. : "=&r" (ret)
  263. : "r" (x), "r" (ptr)
  264. : "memory", "cc");
  265. break;
  266. #endif
  267. default:
  268. __bad_xchg(ptr, size), ret = 0;
  269. break;
  270. }
  271. return ret;
  272. }
  273. extern void disable_hlt(void);
  274. extern void enable_hlt(void);
  275. #endif /* __ASSEMBLY__ */
  276. #define arch_align_stack(x) (x)
  277. #endif /* __KERNEL__ */
  278. #endif