radeon.h 45 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <asm/atomic.h>
  61. #include <linux/wait.h>
  62. #include <linux/list.h>
  63. #include <linux/kref.h>
  64. #include <ttm/ttm_bo_api.h>
  65. #include <ttm/ttm_bo_driver.h>
  66. #include <ttm/ttm_placement.h>
  67. #include <ttm/ttm_module.h>
  68. #include "radeon_family.h"
  69. #include "radeon_mode.h"
  70. #include "radeon_reg.h"
  71. /*
  72. * Modules parameters.
  73. */
  74. extern int radeon_no_wb;
  75. extern int radeon_modeset;
  76. extern int radeon_dynclks;
  77. extern int radeon_r4xx_atom;
  78. extern int radeon_agpmode;
  79. extern int radeon_vram_limit;
  80. extern int radeon_gart_size;
  81. extern int radeon_benchmarking;
  82. extern int radeon_testing;
  83. extern int radeon_connector_table;
  84. extern int radeon_tv;
  85. extern int radeon_new_pll;
  86. extern int radeon_audio;
  87. extern int radeon_disp_priority;
  88. extern int radeon_hw_i2c;
  89. /*
  90. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  91. * symbol;
  92. */
  93. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  94. #define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  95. /* RADEON_IB_POOL_SIZE must be a power of 2 */
  96. #define RADEON_IB_POOL_SIZE 16
  97. #define RADEON_DEBUGFS_MAX_NUM_FILES 32
  98. #define RADEONFB_CONN_LIMIT 4
  99. #define RADEON_BIOS_NUM_SCRATCH 8
  100. /*
  101. * Errata workarounds.
  102. */
  103. enum radeon_pll_errata {
  104. CHIP_ERRATA_R300_CG = 0x00000001,
  105. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  106. CHIP_ERRATA_PLL_DELAY = 0x00000004
  107. };
  108. struct radeon_device;
  109. /*
  110. * BIOS.
  111. */
  112. #define ATRM_BIOS_PAGE 4096
  113. #if defined(CONFIG_VGA_SWITCHEROO)
  114. bool radeon_atrm_supported(struct pci_dev *pdev);
  115. int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
  116. #else
  117. static inline bool radeon_atrm_supported(struct pci_dev *pdev)
  118. {
  119. return false;
  120. }
  121. static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
  122. return -EINVAL;
  123. }
  124. #endif
  125. bool radeon_get_bios(struct radeon_device *rdev);
  126. /*
  127. * Dummy page
  128. */
  129. struct radeon_dummy_page {
  130. struct page *page;
  131. dma_addr_t addr;
  132. };
  133. int radeon_dummy_page_init(struct radeon_device *rdev);
  134. void radeon_dummy_page_fini(struct radeon_device *rdev);
  135. /*
  136. * Clocks
  137. */
  138. struct radeon_clock {
  139. struct radeon_pll p1pll;
  140. struct radeon_pll p2pll;
  141. struct radeon_pll dcpll;
  142. struct radeon_pll spll;
  143. struct radeon_pll mpll;
  144. /* 10 Khz units */
  145. uint32_t default_mclk;
  146. uint32_t default_sclk;
  147. uint32_t default_dispclk;
  148. uint32_t dp_extclk;
  149. };
  150. /*
  151. * Power management
  152. */
  153. int radeon_pm_init(struct radeon_device *rdev);
  154. void radeon_pm_fini(struct radeon_device *rdev);
  155. void radeon_pm_compute_clocks(struct radeon_device *rdev);
  156. void radeon_pm_suspend(struct radeon_device *rdev);
  157. void radeon_pm_resume(struct radeon_device *rdev);
  158. void radeon_combios_get_power_modes(struct radeon_device *rdev);
  159. void radeon_atombios_get_power_modes(struct radeon_device *rdev);
  160. void radeon_atom_set_voltage(struct radeon_device *rdev, u16 level);
  161. /*
  162. * Fences.
  163. */
  164. struct radeon_fence_driver {
  165. uint32_t scratch_reg;
  166. atomic_t seq;
  167. uint32_t last_seq;
  168. unsigned long last_jiffies;
  169. unsigned long last_timeout;
  170. wait_queue_head_t queue;
  171. rwlock_t lock;
  172. struct list_head created;
  173. struct list_head emited;
  174. struct list_head signaled;
  175. bool initialized;
  176. };
  177. struct radeon_fence {
  178. struct radeon_device *rdev;
  179. struct kref kref;
  180. struct list_head list;
  181. /* protected by radeon_fence.lock */
  182. uint32_t seq;
  183. bool emited;
  184. bool signaled;
  185. };
  186. int radeon_fence_driver_init(struct radeon_device *rdev);
  187. void radeon_fence_driver_fini(struct radeon_device *rdev);
  188. int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
  189. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
  190. void radeon_fence_process(struct radeon_device *rdev);
  191. bool radeon_fence_signaled(struct radeon_fence *fence);
  192. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  193. int radeon_fence_wait_next(struct radeon_device *rdev);
  194. int radeon_fence_wait_last(struct radeon_device *rdev);
  195. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  196. void radeon_fence_unref(struct radeon_fence **fence);
  197. /*
  198. * Tiling registers
  199. */
  200. struct radeon_surface_reg {
  201. struct radeon_bo *bo;
  202. };
  203. #define RADEON_GEM_MAX_SURFACES 8
  204. /*
  205. * TTM.
  206. */
  207. struct radeon_mman {
  208. struct ttm_bo_global_ref bo_global_ref;
  209. struct ttm_global_reference mem_global_ref;
  210. struct ttm_bo_device bdev;
  211. bool mem_global_referenced;
  212. bool initialized;
  213. };
  214. struct radeon_bo {
  215. /* Protected by gem.mutex */
  216. struct list_head list;
  217. /* Protected by tbo.reserved */
  218. u32 placements[3];
  219. struct ttm_placement placement;
  220. struct ttm_buffer_object tbo;
  221. struct ttm_bo_kmap_obj kmap;
  222. unsigned pin_count;
  223. void *kptr;
  224. u32 tiling_flags;
  225. u32 pitch;
  226. int surface_reg;
  227. /* Constant after initialization */
  228. struct radeon_device *rdev;
  229. struct drm_gem_object *gobj;
  230. };
  231. struct radeon_bo_list {
  232. struct list_head list;
  233. struct radeon_bo *bo;
  234. uint64_t gpu_offset;
  235. unsigned rdomain;
  236. unsigned wdomain;
  237. u32 tiling_flags;
  238. bool reserved;
  239. };
  240. /*
  241. * GEM objects.
  242. */
  243. struct radeon_gem {
  244. struct mutex mutex;
  245. struct list_head objects;
  246. };
  247. int radeon_gem_init(struct radeon_device *rdev);
  248. void radeon_gem_fini(struct radeon_device *rdev);
  249. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  250. int alignment, int initial_domain,
  251. bool discardable, bool kernel,
  252. struct drm_gem_object **obj);
  253. int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
  254. uint64_t *gpu_addr);
  255. void radeon_gem_object_unpin(struct drm_gem_object *obj);
  256. /*
  257. * GART structures, functions & helpers
  258. */
  259. struct radeon_mc;
  260. struct radeon_gart_table_ram {
  261. volatile uint32_t *ptr;
  262. };
  263. struct radeon_gart_table_vram {
  264. struct radeon_bo *robj;
  265. volatile uint32_t *ptr;
  266. };
  267. union radeon_gart_table {
  268. struct radeon_gart_table_ram ram;
  269. struct radeon_gart_table_vram vram;
  270. };
  271. #define RADEON_GPU_PAGE_SIZE 4096
  272. #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
  273. struct radeon_gart {
  274. dma_addr_t table_addr;
  275. unsigned num_gpu_pages;
  276. unsigned num_cpu_pages;
  277. unsigned table_size;
  278. union radeon_gart_table table;
  279. struct page **pages;
  280. dma_addr_t *pages_addr;
  281. bool ready;
  282. };
  283. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  284. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  285. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  286. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  287. int radeon_gart_init(struct radeon_device *rdev);
  288. void radeon_gart_fini(struct radeon_device *rdev);
  289. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  290. int pages);
  291. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  292. int pages, struct page **pagelist);
  293. /*
  294. * GPU MC structures, functions & helpers
  295. */
  296. struct radeon_mc {
  297. resource_size_t aper_size;
  298. resource_size_t aper_base;
  299. resource_size_t agp_base;
  300. /* for some chips with <= 32MB we need to lie
  301. * about vram size near mc fb location */
  302. u64 mc_vram_size;
  303. u64 visible_vram_size;
  304. u64 gtt_size;
  305. u64 gtt_start;
  306. u64 gtt_end;
  307. u64 vram_start;
  308. u64 vram_end;
  309. unsigned vram_width;
  310. u64 real_vram_size;
  311. int vram_mtrr;
  312. bool vram_is_ddr;
  313. bool igp_sideport_enabled;
  314. };
  315. bool radeon_combios_sideport_present(struct radeon_device *rdev);
  316. bool radeon_atombios_sideport_present(struct radeon_device *rdev);
  317. /*
  318. * GPU scratch registers structures, functions & helpers
  319. */
  320. struct radeon_scratch {
  321. unsigned num_reg;
  322. bool free[32];
  323. uint32_t reg[32];
  324. };
  325. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  326. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  327. /*
  328. * IRQS.
  329. */
  330. struct radeon_irq {
  331. bool installed;
  332. bool sw_int;
  333. /* FIXME: use a define max crtc rather than hardcode it */
  334. bool crtc_vblank_int[6];
  335. wait_queue_head_t vblank_queue;
  336. /* FIXME: use defines for max hpd/dacs */
  337. bool hpd[6];
  338. bool gui_idle;
  339. bool gui_idle_acked;
  340. wait_queue_head_t idle_queue;
  341. /* FIXME: use defines for max HDMI blocks */
  342. bool hdmi[2];
  343. spinlock_t sw_lock;
  344. int sw_refcount;
  345. };
  346. int radeon_irq_kms_init(struct radeon_device *rdev);
  347. void radeon_irq_kms_fini(struct radeon_device *rdev);
  348. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
  349. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
  350. /*
  351. * CP & ring.
  352. */
  353. struct radeon_ib {
  354. struct list_head list;
  355. unsigned idx;
  356. uint64_t gpu_addr;
  357. struct radeon_fence *fence;
  358. uint32_t *ptr;
  359. uint32_t length_dw;
  360. bool free;
  361. };
  362. /*
  363. * locking -
  364. * mutex protects scheduled_ibs, ready, alloc_bm
  365. */
  366. struct radeon_ib_pool {
  367. struct mutex mutex;
  368. struct radeon_bo *robj;
  369. struct list_head bogus_ib;
  370. struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
  371. bool ready;
  372. unsigned head_id;
  373. };
  374. struct radeon_cp {
  375. struct radeon_bo *ring_obj;
  376. volatile uint32_t *ring;
  377. unsigned rptr;
  378. unsigned wptr;
  379. unsigned wptr_old;
  380. unsigned ring_size;
  381. unsigned ring_free_dw;
  382. int count_dw;
  383. uint64_t gpu_addr;
  384. uint32_t align_mask;
  385. uint32_t ptr_mask;
  386. struct mutex mutex;
  387. bool ready;
  388. };
  389. /*
  390. * R6xx+ IH ring
  391. */
  392. struct r600_ih {
  393. struct radeon_bo *ring_obj;
  394. volatile uint32_t *ring;
  395. unsigned rptr;
  396. unsigned wptr;
  397. unsigned wptr_old;
  398. unsigned ring_size;
  399. uint64_t gpu_addr;
  400. uint32_t ptr_mask;
  401. spinlock_t lock;
  402. bool enabled;
  403. };
  404. struct r600_blit {
  405. struct mutex mutex;
  406. struct radeon_bo *shader_obj;
  407. u64 shader_gpu_addr;
  408. u32 vs_offset, ps_offset;
  409. u32 state_offset;
  410. u32 state_len;
  411. u32 vb_used, vb_total;
  412. struct radeon_ib *vb_ib;
  413. };
  414. int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
  415. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
  416. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
  417. int radeon_ib_pool_init(struct radeon_device *rdev);
  418. void radeon_ib_pool_fini(struct radeon_device *rdev);
  419. int radeon_ib_test(struct radeon_device *rdev);
  420. extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
  421. /* Ring access between begin & end cannot sleep */
  422. void radeon_ring_free_size(struct radeon_device *rdev);
  423. int radeon_ring_alloc(struct radeon_device *rdev, unsigned ndw);
  424. int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
  425. void radeon_ring_commit(struct radeon_device *rdev);
  426. void radeon_ring_unlock_commit(struct radeon_device *rdev);
  427. void radeon_ring_unlock_undo(struct radeon_device *rdev);
  428. int radeon_ring_test(struct radeon_device *rdev);
  429. int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
  430. void radeon_ring_fini(struct radeon_device *rdev);
  431. /*
  432. * CS.
  433. */
  434. struct radeon_cs_reloc {
  435. struct drm_gem_object *gobj;
  436. struct radeon_bo *robj;
  437. struct radeon_bo_list lobj;
  438. uint32_t handle;
  439. uint32_t flags;
  440. };
  441. struct radeon_cs_chunk {
  442. uint32_t chunk_id;
  443. uint32_t length_dw;
  444. int kpage_idx[2];
  445. uint32_t *kpage[2];
  446. uint32_t *kdata;
  447. void __user *user_ptr;
  448. int last_copied_page;
  449. int last_page_index;
  450. };
  451. struct radeon_cs_parser {
  452. struct device *dev;
  453. struct radeon_device *rdev;
  454. struct drm_file *filp;
  455. /* chunks */
  456. unsigned nchunks;
  457. struct radeon_cs_chunk *chunks;
  458. uint64_t *chunks_array;
  459. /* IB */
  460. unsigned idx;
  461. /* relocations */
  462. unsigned nrelocs;
  463. struct radeon_cs_reloc *relocs;
  464. struct radeon_cs_reloc **relocs_ptr;
  465. struct list_head validated;
  466. /* indices of various chunks */
  467. int chunk_ib_idx;
  468. int chunk_relocs_idx;
  469. struct radeon_ib *ib;
  470. void *track;
  471. unsigned family;
  472. int parser_error;
  473. };
  474. extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
  475. extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
  476. static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
  477. {
  478. struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
  479. u32 pg_idx, pg_offset;
  480. u32 idx_value = 0;
  481. int new_page;
  482. pg_idx = (idx * 4) / PAGE_SIZE;
  483. pg_offset = (idx * 4) % PAGE_SIZE;
  484. if (ibc->kpage_idx[0] == pg_idx)
  485. return ibc->kpage[0][pg_offset/4];
  486. if (ibc->kpage_idx[1] == pg_idx)
  487. return ibc->kpage[1][pg_offset/4];
  488. new_page = radeon_cs_update_pages(p, pg_idx);
  489. if (new_page < 0) {
  490. p->parser_error = new_page;
  491. return 0;
  492. }
  493. idx_value = ibc->kpage[new_page][pg_offset/4];
  494. return idx_value;
  495. }
  496. struct radeon_cs_packet {
  497. unsigned idx;
  498. unsigned type;
  499. unsigned reg;
  500. unsigned opcode;
  501. int count;
  502. unsigned one_reg_wr;
  503. };
  504. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  505. struct radeon_cs_packet *pkt,
  506. unsigned idx, unsigned reg);
  507. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  508. struct radeon_cs_packet *pkt);
  509. /*
  510. * AGP
  511. */
  512. int radeon_agp_init(struct radeon_device *rdev);
  513. void radeon_agp_resume(struct radeon_device *rdev);
  514. void radeon_agp_suspend(struct radeon_device *rdev);
  515. void radeon_agp_fini(struct radeon_device *rdev);
  516. /*
  517. * Writeback
  518. */
  519. struct radeon_wb {
  520. struct radeon_bo *wb_obj;
  521. volatile uint32_t *wb;
  522. uint64_t gpu_addr;
  523. };
  524. /**
  525. * struct radeon_pm - power management datas
  526. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  527. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  528. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  529. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  530. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  531. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  532. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  533. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  534. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  535. * @sclk: GPU clock Mhz (core bandwith depends of this clock)
  536. * @needed_bandwidth: current bandwidth needs
  537. *
  538. * It keeps track of various data needed to take powermanagement decision.
  539. * Bandwith need is used to determine minimun clock of the GPU and memory.
  540. * Equation between gpu/memory clock and available bandwidth is hw dependent
  541. * (type of memory, bus size, efficiency, ...)
  542. */
  543. enum radeon_pm_method {
  544. PM_METHOD_PROFILE,
  545. PM_METHOD_DYNPM,
  546. };
  547. enum radeon_dynpm_state {
  548. DYNPM_STATE_DISABLED,
  549. DYNPM_STATE_MINIMUM,
  550. DYNPM_STATE_PAUSED,
  551. DYNPM_STATE_ACTIVE
  552. };
  553. enum radeon_dynpm_action {
  554. DYNPM_ACTION_NONE,
  555. DYNPM_ACTION_MINIMUM,
  556. DYNPM_ACTION_DOWNCLOCK,
  557. DYNPM_ACTION_UPCLOCK,
  558. DYNPM_ACTION_DEFAULT
  559. };
  560. enum radeon_voltage_type {
  561. VOLTAGE_NONE = 0,
  562. VOLTAGE_GPIO,
  563. VOLTAGE_VDDC,
  564. VOLTAGE_SW
  565. };
  566. enum radeon_pm_state_type {
  567. POWER_STATE_TYPE_DEFAULT,
  568. POWER_STATE_TYPE_POWERSAVE,
  569. POWER_STATE_TYPE_BATTERY,
  570. POWER_STATE_TYPE_BALANCED,
  571. POWER_STATE_TYPE_PERFORMANCE,
  572. };
  573. enum radeon_pm_profile_type {
  574. PM_PROFILE_DEFAULT,
  575. PM_PROFILE_AUTO,
  576. PM_PROFILE_LOW,
  577. PM_PROFILE_HIGH,
  578. };
  579. #define PM_PROFILE_DEFAULT_IDX 0
  580. #define PM_PROFILE_LOW_SH_IDX 1
  581. #define PM_PROFILE_HIGH_SH_IDX 2
  582. #define PM_PROFILE_LOW_MH_IDX 3
  583. #define PM_PROFILE_HIGH_MH_IDX 4
  584. #define PM_PROFILE_MAX 5
  585. struct radeon_pm_profile {
  586. int dpms_off_ps_idx;
  587. int dpms_on_ps_idx;
  588. int dpms_off_cm_idx;
  589. int dpms_on_cm_idx;
  590. };
  591. struct radeon_voltage {
  592. enum radeon_voltage_type type;
  593. /* gpio voltage */
  594. struct radeon_gpio_rec gpio;
  595. u32 delay; /* delay in usec from voltage drop to sclk change */
  596. bool active_high; /* voltage drop is active when bit is high */
  597. /* VDDC voltage */
  598. u8 vddc_id; /* index into vddc voltage table */
  599. u8 vddci_id; /* index into vddci voltage table */
  600. bool vddci_enabled;
  601. /* r6xx+ sw */
  602. u32 voltage;
  603. };
  604. /* clock mode flags */
  605. #define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
  606. struct radeon_pm_clock_info {
  607. /* memory clock */
  608. u32 mclk;
  609. /* engine clock */
  610. u32 sclk;
  611. /* voltage info */
  612. struct radeon_voltage voltage;
  613. /* standardized clock flags */
  614. u32 flags;
  615. };
  616. /* state flags */
  617. #define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
  618. struct radeon_power_state {
  619. enum radeon_pm_state_type type;
  620. /* XXX: use a define for num clock modes */
  621. struct radeon_pm_clock_info clock_info[8];
  622. /* number of valid clock modes in this power state */
  623. int num_clock_modes;
  624. struct radeon_pm_clock_info *default_clock_mode;
  625. /* standardized state flags */
  626. u32 flags;
  627. u32 misc; /* vbios specific flags */
  628. u32 misc2; /* vbios specific flags */
  629. int pcie_lanes; /* pcie lanes */
  630. };
  631. /*
  632. * Some modes are overclocked by very low value, accept them
  633. */
  634. #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
  635. struct radeon_pm {
  636. struct mutex mutex;
  637. u32 active_crtcs;
  638. int active_crtc_count;
  639. int req_vblank;
  640. bool vblank_sync;
  641. bool gui_idle;
  642. fixed20_12 max_bandwidth;
  643. fixed20_12 igp_sideport_mclk;
  644. fixed20_12 igp_system_mclk;
  645. fixed20_12 igp_ht_link_clk;
  646. fixed20_12 igp_ht_link_width;
  647. fixed20_12 k8_bandwidth;
  648. fixed20_12 sideport_bandwidth;
  649. fixed20_12 ht_bandwidth;
  650. fixed20_12 core_bandwidth;
  651. fixed20_12 sclk;
  652. fixed20_12 mclk;
  653. fixed20_12 needed_bandwidth;
  654. /* XXX: use a define for num power modes */
  655. struct radeon_power_state power_state[8];
  656. /* number of valid power states */
  657. int num_power_states;
  658. int current_power_state_index;
  659. int current_clock_mode_index;
  660. int requested_power_state_index;
  661. int requested_clock_mode_index;
  662. int default_power_state_index;
  663. u32 current_sclk;
  664. u32 current_mclk;
  665. struct radeon_i2c_chan *i2c_bus;
  666. /* selected pm method */
  667. enum radeon_pm_method pm_method;
  668. /* dynpm power management */
  669. struct delayed_work dynpm_idle_work;
  670. enum radeon_dynpm_state dynpm_state;
  671. enum radeon_dynpm_action dynpm_planned_action;
  672. unsigned long dynpm_action_timeout;
  673. bool dynpm_can_upclock;
  674. bool dynpm_can_downclock;
  675. /* profile-based power management */
  676. enum radeon_pm_profile_type profile;
  677. int profile_index;
  678. struct radeon_pm_profile profiles[PM_PROFILE_MAX];
  679. };
  680. /*
  681. * Benchmarking
  682. */
  683. void radeon_benchmark(struct radeon_device *rdev);
  684. /*
  685. * Testing
  686. */
  687. void radeon_test_moves(struct radeon_device *rdev);
  688. /*
  689. * Debugfs
  690. */
  691. int radeon_debugfs_add_files(struct radeon_device *rdev,
  692. struct drm_info_list *files,
  693. unsigned nfiles);
  694. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  695. /*
  696. * ASIC specific functions.
  697. */
  698. struct radeon_asic {
  699. int (*init)(struct radeon_device *rdev);
  700. void (*fini)(struct radeon_device *rdev);
  701. int (*resume)(struct radeon_device *rdev);
  702. int (*suspend)(struct radeon_device *rdev);
  703. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  704. bool (*gpu_is_lockup)(struct radeon_device *rdev);
  705. int (*asic_reset)(struct radeon_device *rdev);
  706. void (*gart_tlb_flush)(struct radeon_device *rdev);
  707. int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  708. int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
  709. void (*cp_fini)(struct radeon_device *rdev);
  710. void (*cp_disable)(struct radeon_device *rdev);
  711. void (*cp_commit)(struct radeon_device *rdev);
  712. void (*ring_start)(struct radeon_device *rdev);
  713. int (*ring_test)(struct radeon_device *rdev);
  714. void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  715. int (*irq_set)(struct radeon_device *rdev);
  716. int (*irq_process)(struct radeon_device *rdev);
  717. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  718. void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
  719. int (*cs_parse)(struct radeon_cs_parser *p);
  720. int (*copy_blit)(struct radeon_device *rdev,
  721. uint64_t src_offset,
  722. uint64_t dst_offset,
  723. unsigned num_pages,
  724. struct radeon_fence *fence);
  725. int (*copy_dma)(struct radeon_device *rdev,
  726. uint64_t src_offset,
  727. uint64_t dst_offset,
  728. unsigned num_pages,
  729. struct radeon_fence *fence);
  730. int (*copy)(struct radeon_device *rdev,
  731. uint64_t src_offset,
  732. uint64_t dst_offset,
  733. unsigned num_pages,
  734. struct radeon_fence *fence);
  735. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  736. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  737. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  738. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  739. int (*get_pcie_lanes)(struct radeon_device *rdev);
  740. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  741. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  742. int (*set_surface_reg)(struct radeon_device *rdev, int reg,
  743. uint32_t tiling_flags, uint32_t pitch,
  744. uint32_t offset, uint32_t obj_size);
  745. void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
  746. void (*bandwidth_update)(struct radeon_device *rdev);
  747. void (*hpd_init)(struct radeon_device *rdev);
  748. void (*hpd_fini)(struct radeon_device *rdev);
  749. bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  750. void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  751. /* ioctl hw specific callback. Some hw might want to perform special
  752. * operation on specific ioctl. For instance on wait idle some hw
  753. * might want to perform and HDP flush through MMIO as it seems that
  754. * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
  755. * through ring.
  756. */
  757. void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
  758. bool (*gui_idle)(struct radeon_device *rdev);
  759. /* power management */
  760. void (*pm_misc)(struct radeon_device *rdev);
  761. void (*pm_prepare)(struct radeon_device *rdev);
  762. void (*pm_finish)(struct radeon_device *rdev);
  763. void (*pm_init_profile)(struct radeon_device *rdev);
  764. void (*pm_get_dynpm_state)(struct radeon_device *rdev);
  765. };
  766. /*
  767. * Asic structures
  768. */
  769. struct r100_gpu_lockup {
  770. unsigned long last_jiffies;
  771. u32 last_cp_rptr;
  772. };
  773. struct r100_asic {
  774. const unsigned *reg_safe_bm;
  775. unsigned reg_safe_bm_size;
  776. u32 hdp_cntl;
  777. struct r100_gpu_lockup lockup;
  778. };
  779. struct r300_asic {
  780. const unsigned *reg_safe_bm;
  781. unsigned reg_safe_bm_size;
  782. u32 resync_scratch;
  783. u32 hdp_cntl;
  784. struct r100_gpu_lockup lockup;
  785. };
  786. struct r600_asic {
  787. unsigned max_pipes;
  788. unsigned max_tile_pipes;
  789. unsigned max_simds;
  790. unsigned max_backends;
  791. unsigned max_gprs;
  792. unsigned max_threads;
  793. unsigned max_stack_entries;
  794. unsigned max_hw_contexts;
  795. unsigned max_gs_threads;
  796. unsigned sx_max_export_size;
  797. unsigned sx_max_export_pos_size;
  798. unsigned sx_max_export_smx_size;
  799. unsigned sq_num_cf_insts;
  800. unsigned tiling_nbanks;
  801. unsigned tiling_npipes;
  802. unsigned tiling_group_size;
  803. struct r100_gpu_lockup lockup;
  804. };
  805. struct rv770_asic {
  806. unsigned max_pipes;
  807. unsigned max_tile_pipes;
  808. unsigned max_simds;
  809. unsigned max_backends;
  810. unsigned max_gprs;
  811. unsigned max_threads;
  812. unsigned max_stack_entries;
  813. unsigned max_hw_contexts;
  814. unsigned max_gs_threads;
  815. unsigned sx_max_export_size;
  816. unsigned sx_max_export_pos_size;
  817. unsigned sx_max_export_smx_size;
  818. unsigned sq_num_cf_insts;
  819. unsigned sx_num_of_sets;
  820. unsigned sc_prim_fifo_size;
  821. unsigned sc_hiz_tile_fifo_size;
  822. unsigned sc_earlyz_tile_fifo_fize;
  823. unsigned tiling_nbanks;
  824. unsigned tiling_npipes;
  825. unsigned tiling_group_size;
  826. struct r100_gpu_lockup lockup;
  827. };
  828. struct evergreen_asic {
  829. unsigned num_ses;
  830. unsigned max_pipes;
  831. unsigned max_tile_pipes;
  832. unsigned max_simds;
  833. unsigned max_backends;
  834. unsigned max_gprs;
  835. unsigned max_threads;
  836. unsigned max_stack_entries;
  837. unsigned max_hw_contexts;
  838. unsigned max_gs_threads;
  839. unsigned sx_max_export_size;
  840. unsigned sx_max_export_pos_size;
  841. unsigned sx_max_export_smx_size;
  842. unsigned sq_num_cf_insts;
  843. unsigned sx_num_of_sets;
  844. unsigned sc_prim_fifo_size;
  845. unsigned sc_hiz_tile_fifo_size;
  846. unsigned sc_earlyz_tile_fifo_size;
  847. unsigned tiling_nbanks;
  848. unsigned tiling_npipes;
  849. unsigned tiling_group_size;
  850. };
  851. union radeon_asic_config {
  852. struct r300_asic r300;
  853. struct r100_asic r100;
  854. struct r600_asic r600;
  855. struct rv770_asic rv770;
  856. struct evergreen_asic evergreen;
  857. };
  858. /*
  859. * asic initizalization from radeon_asic.c
  860. */
  861. void radeon_agp_disable(struct radeon_device *rdev);
  862. int radeon_asic_init(struct radeon_device *rdev);
  863. /*
  864. * IOCTL.
  865. */
  866. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  867. struct drm_file *filp);
  868. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  869. struct drm_file *filp);
  870. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  871. struct drm_file *file_priv);
  872. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  873. struct drm_file *file_priv);
  874. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  875. struct drm_file *file_priv);
  876. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  877. struct drm_file *file_priv);
  878. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  879. struct drm_file *filp);
  880. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  881. struct drm_file *filp);
  882. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  883. struct drm_file *filp);
  884. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  885. struct drm_file *filp);
  886. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  887. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  888. struct drm_file *filp);
  889. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  890. struct drm_file *filp);
  891. /*
  892. * Core structure, functions and helpers.
  893. */
  894. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  895. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  896. struct radeon_device {
  897. struct device *dev;
  898. struct drm_device *ddev;
  899. struct pci_dev *pdev;
  900. /* ASIC */
  901. union radeon_asic_config config;
  902. enum radeon_family family;
  903. unsigned long flags;
  904. int usec_timeout;
  905. enum radeon_pll_errata pll_errata;
  906. int num_gb_pipes;
  907. int num_z_pipes;
  908. int disp_priority;
  909. /* BIOS */
  910. uint8_t *bios;
  911. bool is_atom_bios;
  912. uint16_t bios_header_start;
  913. struct radeon_bo *stollen_vga_memory;
  914. /* Register mmio */
  915. resource_size_t rmmio_base;
  916. resource_size_t rmmio_size;
  917. void *rmmio;
  918. radeon_rreg_t mc_rreg;
  919. radeon_wreg_t mc_wreg;
  920. radeon_rreg_t pll_rreg;
  921. radeon_wreg_t pll_wreg;
  922. uint32_t pcie_reg_mask;
  923. radeon_rreg_t pciep_rreg;
  924. radeon_wreg_t pciep_wreg;
  925. struct radeon_clock clock;
  926. struct radeon_mc mc;
  927. struct radeon_gart gart;
  928. struct radeon_mode_info mode_info;
  929. struct radeon_scratch scratch;
  930. struct radeon_mman mman;
  931. struct radeon_fence_driver fence_drv;
  932. struct radeon_cp cp;
  933. struct radeon_ib_pool ib_pool;
  934. struct radeon_irq irq;
  935. struct radeon_asic *asic;
  936. struct radeon_gem gem;
  937. struct radeon_pm pm;
  938. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  939. struct mutex cs_mutex;
  940. struct radeon_wb wb;
  941. struct radeon_dummy_page dummy_page;
  942. bool gpu_lockup;
  943. bool shutdown;
  944. bool suspend;
  945. bool need_dma32;
  946. bool accel_working;
  947. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  948. const struct firmware *me_fw; /* all family ME firmware */
  949. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  950. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  951. struct r600_blit r600_blit;
  952. int msi_enabled; /* msi enabled */
  953. struct r600_ih ih; /* r6/700 interrupt ring */
  954. struct workqueue_struct *wq;
  955. struct work_struct hotplug_work;
  956. int num_crtc; /* number of crtcs */
  957. struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
  958. struct mutex vram_mutex;
  959. /* audio stuff */
  960. struct timer_list audio_timer;
  961. int audio_channels;
  962. int audio_rate;
  963. int audio_bits_per_sample;
  964. uint8_t audio_status_bits;
  965. uint8_t audio_category_code;
  966. bool powered_down;
  967. struct notifier_block acpi_nb;
  968. };
  969. int radeon_device_init(struct radeon_device *rdev,
  970. struct drm_device *ddev,
  971. struct pci_dev *pdev,
  972. uint32_t flags);
  973. void radeon_device_fini(struct radeon_device *rdev);
  974. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  975. /* r600 blit */
  976. int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
  977. void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
  978. void r600_kms_blit_copy(struct radeon_device *rdev,
  979. u64 src_gpu_addr, u64 dst_gpu_addr,
  980. int size_bytes);
  981. static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  982. {
  983. if (reg < rdev->rmmio_size)
  984. return readl(((void __iomem *)rdev->rmmio) + reg);
  985. else {
  986. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  987. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  988. }
  989. }
  990. static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  991. {
  992. if (reg < rdev->rmmio_size)
  993. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  994. else {
  995. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  996. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  997. }
  998. }
  999. /*
  1000. * Cast helper
  1001. */
  1002. #define to_radeon_fence(p) ((struct radeon_fence *)(p))
  1003. /*
  1004. * Registers read & write functions.
  1005. */
  1006. #define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
  1007. #define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
  1008. #define RREG32(reg) r100_mm_rreg(rdev, (reg))
  1009. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
  1010. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
  1011. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1012. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1013. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  1014. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  1015. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  1016. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  1017. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  1018. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  1019. #define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
  1020. #define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
  1021. #define WREG32_P(reg, val, mask) \
  1022. do { \
  1023. uint32_t tmp_ = RREG32(reg); \
  1024. tmp_ &= (mask); \
  1025. tmp_ |= ((val) & ~(mask)); \
  1026. WREG32(reg, tmp_); \
  1027. } while (0)
  1028. #define WREG32_PLL_P(reg, val, mask) \
  1029. do { \
  1030. uint32_t tmp_ = RREG32_PLL(reg); \
  1031. tmp_ &= (mask); \
  1032. tmp_ |= ((val) & ~(mask)); \
  1033. WREG32_PLL(reg, tmp_); \
  1034. } while (0)
  1035. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
  1036. /*
  1037. * Indirect registers accessor
  1038. */
  1039. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  1040. {
  1041. uint32_t r;
  1042. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1043. r = RREG32(RADEON_PCIE_DATA);
  1044. return r;
  1045. }
  1046. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1047. {
  1048. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1049. WREG32(RADEON_PCIE_DATA, (v));
  1050. }
  1051. void r100_pll_errata_after_index(struct radeon_device *rdev);
  1052. /*
  1053. * ASICs helpers.
  1054. */
  1055. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  1056. (rdev->pdev->device == 0x5969))
  1057. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  1058. (rdev->family == CHIP_RV200) || \
  1059. (rdev->family == CHIP_RS100) || \
  1060. (rdev->family == CHIP_RS200) || \
  1061. (rdev->family == CHIP_RV250) || \
  1062. (rdev->family == CHIP_RV280) || \
  1063. (rdev->family == CHIP_RS300))
  1064. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  1065. (rdev->family == CHIP_RV350) || \
  1066. (rdev->family == CHIP_R350) || \
  1067. (rdev->family == CHIP_RV380) || \
  1068. (rdev->family == CHIP_R420) || \
  1069. (rdev->family == CHIP_R423) || \
  1070. (rdev->family == CHIP_RV410) || \
  1071. (rdev->family == CHIP_RS400) || \
  1072. (rdev->family == CHIP_RS480))
  1073. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  1074. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  1075. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  1076. #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
  1077. /*
  1078. * BIOS helpers.
  1079. */
  1080. #define RBIOS8(i) (rdev->bios[i])
  1081. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1082. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1083. int radeon_combios_init(struct radeon_device *rdev);
  1084. void radeon_combios_fini(struct radeon_device *rdev);
  1085. int radeon_atombios_init(struct radeon_device *rdev);
  1086. void radeon_atombios_fini(struct radeon_device *rdev);
  1087. /*
  1088. * RING helpers.
  1089. */
  1090. static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
  1091. {
  1092. #if DRM_DEBUG_CODE
  1093. if (rdev->cp.count_dw <= 0) {
  1094. DRM_ERROR("radeon: writting more dword to ring than expected !\n");
  1095. }
  1096. #endif
  1097. rdev->cp.ring[rdev->cp.wptr++] = v;
  1098. rdev->cp.wptr &= rdev->cp.ptr_mask;
  1099. rdev->cp.count_dw--;
  1100. rdev->cp.ring_free_dw--;
  1101. }
  1102. /*
  1103. * ASICs macro.
  1104. */
  1105. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  1106. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  1107. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  1108. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  1109. #define radeon_cs_parse(p) rdev->asic->cs_parse((p))
  1110. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  1111. #define radeon_gpu_is_lockup(rdev) (rdev)->asic->gpu_is_lockup((rdev))
  1112. #define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
  1113. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
  1114. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
  1115. #define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
  1116. #define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
  1117. #define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
  1118. #define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
  1119. #define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
  1120. #define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
  1121. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
  1122. #define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
  1123. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
  1124. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
  1125. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
  1126. #define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
  1127. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
  1128. #define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
  1129. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
  1130. #define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
  1131. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
  1132. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
  1133. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
  1134. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
  1135. #define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
  1136. #define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
  1137. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
  1138. #define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
  1139. #define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
  1140. #define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
  1141. #define radeon_pm_misc(rdev) (rdev)->asic->pm_misc((rdev))
  1142. #define radeon_pm_prepare(rdev) (rdev)->asic->pm_prepare((rdev))
  1143. #define radeon_pm_finish(rdev) (rdev)->asic->pm_finish((rdev))
  1144. #define radeon_pm_init_profile(rdev) (rdev)->asic->pm_init_profile((rdev))
  1145. #define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm_get_dynpm_state((rdev))
  1146. /* Common functions */
  1147. /* AGP */
  1148. extern int radeon_gpu_reset(struct radeon_device *rdev);
  1149. extern void radeon_agp_disable(struct radeon_device *rdev);
  1150. extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  1151. extern void radeon_gart_restore(struct radeon_device *rdev);
  1152. extern int radeon_modeset_init(struct radeon_device *rdev);
  1153. extern void radeon_modeset_fini(struct radeon_device *rdev);
  1154. extern bool radeon_card_posted(struct radeon_device *rdev);
  1155. extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
  1156. extern void radeon_update_display_priority(struct radeon_device *rdev);
  1157. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  1158. extern int radeon_clocks_init(struct radeon_device *rdev);
  1159. extern void radeon_clocks_fini(struct radeon_device *rdev);
  1160. extern void radeon_scratch_init(struct radeon_device *rdev);
  1161. extern void radeon_surface_init(struct radeon_device *rdev);
  1162. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  1163. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  1164. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  1165. extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
  1166. extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
  1167. extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
  1168. extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  1169. extern int radeon_resume_kms(struct drm_device *dev);
  1170. extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
  1171. /* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
  1172. extern void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
  1173. extern bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
  1174. /* rv200,rv250,rv280 */
  1175. extern void r200_set_safe_registers(struct radeon_device *rdev);
  1176. /* r300,r350,rv350,rv370,rv380 */
  1177. extern void r300_set_reg_safe(struct radeon_device *rdev);
  1178. extern void r300_mc_program(struct radeon_device *rdev);
  1179. extern void r300_mc_init(struct radeon_device *rdev);
  1180. extern void r300_clock_startup(struct radeon_device *rdev);
  1181. extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
  1182. extern int rv370_pcie_gart_init(struct radeon_device *rdev);
  1183. extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
  1184. extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
  1185. extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
  1186. /* r420,r423,rv410 */
  1187. extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
  1188. extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  1189. extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
  1190. extern void r420_pipes_init(struct radeon_device *rdev);
  1191. /* rv515 */
  1192. struct rv515_mc_save {
  1193. u32 d1vga_control;
  1194. u32 d2vga_control;
  1195. u32 vga_render_control;
  1196. u32 vga_hdp_control;
  1197. u32 d1crtc_control;
  1198. u32 d2crtc_control;
  1199. };
  1200. extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
  1201. extern void rv515_vga_render_disable(struct radeon_device *rdev);
  1202. extern void rv515_set_safe_registers(struct radeon_device *rdev);
  1203. extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
  1204. extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
  1205. extern void rv515_clock_startup(struct radeon_device *rdev);
  1206. extern void rv515_debugfs(struct radeon_device *rdev);
  1207. extern int rv515_suspend(struct radeon_device *rdev);
  1208. /* rs400 */
  1209. extern int rs400_gart_init(struct radeon_device *rdev);
  1210. extern int rs400_gart_enable(struct radeon_device *rdev);
  1211. extern void rs400_gart_adjust_size(struct radeon_device *rdev);
  1212. extern void rs400_gart_disable(struct radeon_device *rdev);
  1213. extern void rs400_gart_fini(struct radeon_device *rdev);
  1214. /* rs600 */
  1215. extern void rs600_set_safe_registers(struct radeon_device *rdev);
  1216. extern int rs600_irq_set(struct radeon_device *rdev);
  1217. extern void rs600_irq_disable(struct radeon_device *rdev);
  1218. /* rs690, rs740 */
  1219. extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
  1220. struct drm_display_mode *mode1,
  1221. struct drm_display_mode *mode2);
  1222. /* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
  1223. extern void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  1224. extern bool r600_card_posted(struct radeon_device *rdev);
  1225. extern void r600_cp_stop(struct radeon_device *rdev);
  1226. extern int r600_cp_start(struct radeon_device *rdev);
  1227. extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1228. extern int r600_cp_resume(struct radeon_device *rdev);
  1229. extern void r600_cp_fini(struct radeon_device *rdev);
  1230. extern int r600_count_pipe_bits(uint32_t val);
  1231. extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
  1232. extern int r600_pcie_gart_init(struct radeon_device *rdev);
  1233. extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
  1234. extern int r600_ib_test(struct radeon_device *rdev);
  1235. extern int r600_ring_test(struct radeon_device *rdev);
  1236. extern void r600_wb_fini(struct radeon_device *rdev);
  1237. extern int r600_wb_enable(struct radeon_device *rdev);
  1238. extern void r600_wb_disable(struct radeon_device *rdev);
  1239. extern void r600_scratch_init(struct radeon_device *rdev);
  1240. extern int r600_blit_init(struct radeon_device *rdev);
  1241. extern void r600_blit_fini(struct radeon_device *rdev);
  1242. extern int r600_init_microcode(struct radeon_device *rdev);
  1243. extern int r600_asic_reset(struct radeon_device *rdev);
  1244. /* r600 irq */
  1245. extern int r600_irq_init(struct radeon_device *rdev);
  1246. extern void r600_irq_fini(struct radeon_device *rdev);
  1247. extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1248. extern int r600_irq_set(struct radeon_device *rdev);
  1249. extern void r600_irq_suspend(struct radeon_device *rdev);
  1250. extern void r600_disable_interrupts(struct radeon_device *rdev);
  1251. extern void r600_rlc_stop(struct radeon_device *rdev);
  1252. /* r600 audio */
  1253. extern int r600_audio_init(struct radeon_device *rdev);
  1254. extern int r600_audio_tmds_index(struct drm_encoder *encoder);
  1255. extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
  1256. extern int r600_audio_channels(struct radeon_device *rdev);
  1257. extern int r600_audio_bits_per_sample(struct radeon_device *rdev);
  1258. extern int r600_audio_rate(struct radeon_device *rdev);
  1259. extern uint8_t r600_audio_status_bits(struct radeon_device *rdev);
  1260. extern uint8_t r600_audio_category_code(struct radeon_device *rdev);
  1261. extern void r600_audio_schedule_polling(struct radeon_device *rdev);
  1262. extern void r600_audio_enable_polling(struct drm_encoder *encoder);
  1263. extern void r600_audio_disable_polling(struct drm_encoder *encoder);
  1264. extern void r600_audio_fini(struct radeon_device *rdev);
  1265. extern void r600_hdmi_init(struct drm_encoder *encoder);
  1266. extern void r600_hdmi_enable(struct drm_encoder *encoder);
  1267. extern void r600_hdmi_disable(struct drm_encoder *encoder);
  1268. extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
  1269. extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
  1270. extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder);
  1271. extern void r700_cp_stop(struct radeon_device *rdev);
  1272. extern void r700_cp_fini(struct radeon_device *rdev);
  1273. extern void evergreen_disable_interrupt_state(struct radeon_device *rdev);
  1274. extern int evergreen_irq_set(struct radeon_device *rdev);
  1275. /* evergreen */
  1276. struct evergreen_mc_save {
  1277. u32 vga_control[6];
  1278. u32 vga_render_control;
  1279. u32 vga_hdp_control;
  1280. u32 crtc_control[6];
  1281. };
  1282. #include "radeon_object.h"
  1283. #endif