r8169.c 98 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038
  1. /*
  2. * r8169.c: RealTek 8169/8168/8101 ethernet driver.
  3. *
  4. * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
  5. * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
  6. * Copyright (c) a lot of people too. Please respect their work.
  7. *
  8. * See MAINTAINERS file for support contact information.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/moduleparam.h>
  12. #include <linux/pci.h>
  13. #include <linux/netdevice.h>
  14. #include <linux/etherdevice.h>
  15. #include <linux/delay.h>
  16. #include <linux/ethtool.h>
  17. #include <linux/mii.h>
  18. #include <linux/if_vlan.h>
  19. #include <linux/crc32.h>
  20. #include <linux/in.h>
  21. #include <linux/ip.h>
  22. #include <linux/tcp.h>
  23. #include <linux/init.h>
  24. #include <linux/dma-mapping.h>
  25. #include <asm/system.h>
  26. #include <asm/io.h>
  27. #include <asm/irq.h>
  28. #define RTL8169_VERSION "2.3LK-NAPI"
  29. #define MODULENAME "r8169"
  30. #define PFX MODULENAME ": "
  31. #ifdef RTL8169_DEBUG
  32. #define assert(expr) \
  33. if (!(expr)) { \
  34. printk( "Assertion failed! %s,%s,%s,line=%d\n", \
  35. #expr,__FILE__,__func__,__LINE__); \
  36. }
  37. #define dprintk(fmt, args...) \
  38. do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
  39. #else
  40. #define assert(expr) do {} while (0)
  41. #define dprintk(fmt, args...) do {} while (0)
  42. #endif /* RTL8169_DEBUG */
  43. #define R8169_MSG_DEFAULT \
  44. (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
  45. #define TX_BUFFS_AVAIL(tp) \
  46. (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx - 1)
  47. /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
  48. The RTL chips use a 64 element hash table based on the Ethernet CRC. */
  49. static const int multicast_filter_limit = 32;
  50. /* MAC address length */
  51. #define MAC_ADDR_LEN 6
  52. #define MAX_READ_REQUEST_SHIFT 12
  53. #define RX_FIFO_THRESH 7 /* 7 means NO threshold, Rx buffer level before first PCI xfer. */
  54. #define RX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  55. #define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  56. #define EarlyTxThld 0x3F /* 0x3F means NO early transmit */
  57. #define SafeMtu 0x1c20 /* ... actually life sucks beyond ~7k */
  58. #define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
  59. #define R8169_REGS_SIZE 256
  60. #define R8169_NAPI_WEIGHT 64
  61. #define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
  62. #define NUM_RX_DESC 256 /* Number of Rx descriptor registers */
  63. #define RX_BUF_SIZE 1536 /* Rx Buffer size */
  64. #define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
  65. #define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
  66. #define RTL8169_TX_TIMEOUT (6*HZ)
  67. #define RTL8169_PHY_TIMEOUT (10*HZ)
  68. #define RTL_EEPROM_SIG cpu_to_le32(0x8129)
  69. #define RTL_EEPROM_SIG_MASK cpu_to_le32(0xffff)
  70. #define RTL_EEPROM_SIG_ADDR 0x0000
  71. /* write/read MMIO register */
  72. #define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
  73. #define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
  74. #define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
  75. #define RTL_R8(reg) readb (ioaddr + (reg))
  76. #define RTL_R16(reg) readw (ioaddr + (reg))
  77. #define RTL_R32(reg) ((unsigned long) readl (ioaddr + (reg)))
  78. enum mac_version {
  79. RTL_GIGA_MAC_NONE = 0x00,
  80. RTL_GIGA_MAC_VER_01 = 0x01, // 8169
  81. RTL_GIGA_MAC_VER_02 = 0x02, // 8169S
  82. RTL_GIGA_MAC_VER_03 = 0x03, // 8110S
  83. RTL_GIGA_MAC_VER_04 = 0x04, // 8169SB
  84. RTL_GIGA_MAC_VER_05 = 0x05, // 8110SCd
  85. RTL_GIGA_MAC_VER_06 = 0x06, // 8110SCe
  86. RTL_GIGA_MAC_VER_07 = 0x07, // 8102e
  87. RTL_GIGA_MAC_VER_08 = 0x08, // 8102e
  88. RTL_GIGA_MAC_VER_09 = 0x09, // 8102e
  89. RTL_GIGA_MAC_VER_10 = 0x0a, // 8101e
  90. RTL_GIGA_MAC_VER_11 = 0x0b, // 8168Bb
  91. RTL_GIGA_MAC_VER_12 = 0x0c, // 8168Be
  92. RTL_GIGA_MAC_VER_13 = 0x0d, // 8101Eb
  93. RTL_GIGA_MAC_VER_14 = 0x0e, // 8101 ?
  94. RTL_GIGA_MAC_VER_15 = 0x0f, // 8101 ?
  95. RTL_GIGA_MAC_VER_16 = 0x11, // 8101Ec
  96. RTL_GIGA_MAC_VER_17 = 0x10, // 8168Bf
  97. RTL_GIGA_MAC_VER_18 = 0x12, // 8168CP
  98. RTL_GIGA_MAC_VER_19 = 0x13, // 8168C
  99. RTL_GIGA_MAC_VER_20 = 0x14, // 8168C
  100. RTL_GIGA_MAC_VER_21 = 0x15, // 8168C
  101. RTL_GIGA_MAC_VER_22 = 0x16, // 8168C
  102. RTL_GIGA_MAC_VER_23 = 0x17, // 8168CP
  103. RTL_GIGA_MAC_VER_24 = 0x18, // 8168CP
  104. RTL_GIGA_MAC_VER_25 = 0x19 // 8168D
  105. };
  106. #define _R(NAME,MAC,MASK) \
  107. { .name = NAME, .mac_version = MAC, .RxConfigMask = MASK }
  108. static const struct {
  109. const char *name;
  110. u8 mac_version;
  111. u32 RxConfigMask; /* Clears the bits supported by this chip */
  112. } rtl_chip_info[] = {
  113. _R("RTL8169", RTL_GIGA_MAC_VER_01, 0xff7e1880), // 8169
  114. _R("RTL8169s", RTL_GIGA_MAC_VER_02, 0xff7e1880), // 8169S
  115. _R("RTL8110s", RTL_GIGA_MAC_VER_03, 0xff7e1880), // 8110S
  116. _R("RTL8169sb/8110sb", RTL_GIGA_MAC_VER_04, 0xff7e1880), // 8169SB
  117. _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_05, 0xff7e1880), // 8110SCd
  118. _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_06, 0xff7e1880), // 8110SCe
  119. _R("RTL8102e", RTL_GIGA_MAC_VER_07, 0xff7e1880), // PCI-E
  120. _R("RTL8102e", RTL_GIGA_MAC_VER_08, 0xff7e1880), // PCI-E
  121. _R("RTL8102e", RTL_GIGA_MAC_VER_09, 0xff7e1880), // PCI-E
  122. _R("RTL8101e", RTL_GIGA_MAC_VER_10, 0xff7e1880), // PCI-E
  123. _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_11, 0xff7e1880), // PCI-E
  124. _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_12, 0xff7e1880), // PCI-E
  125. _R("RTL8101e", RTL_GIGA_MAC_VER_13, 0xff7e1880), // PCI-E 8139
  126. _R("RTL8100e", RTL_GIGA_MAC_VER_14, 0xff7e1880), // PCI-E 8139
  127. _R("RTL8100e", RTL_GIGA_MAC_VER_15, 0xff7e1880), // PCI-E 8139
  128. _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_17, 0xff7e1880), // PCI-E
  129. _R("RTL8101e", RTL_GIGA_MAC_VER_16, 0xff7e1880), // PCI-E
  130. _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_18, 0xff7e1880), // PCI-E
  131. _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_19, 0xff7e1880), // PCI-E
  132. _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_20, 0xff7e1880), // PCI-E
  133. _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_21, 0xff7e1880), // PCI-E
  134. _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_22, 0xff7e1880), // PCI-E
  135. _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_23, 0xff7e1880), // PCI-E
  136. _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_24, 0xff7e1880), // PCI-E
  137. _R("RTL8168d/8111d", RTL_GIGA_MAC_VER_25, 0xff7e1880) // PCI-E
  138. };
  139. #undef _R
  140. enum cfg_version {
  141. RTL_CFG_0 = 0x00,
  142. RTL_CFG_1,
  143. RTL_CFG_2
  144. };
  145. static void rtl_hw_start_8169(struct net_device *);
  146. static void rtl_hw_start_8168(struct net_device *);
  147. static void rtl_hw_start_8101(struct net_device *);
  148. static struct pci_device_id rtl8169_pci_tbl[] = {
  149. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
  150. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
  151. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
  152. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
  153. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
  154. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
  155. { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
  156. { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
  157. { PCI_VENDOR_ID_LINKSYS, 0x1032,
  158. PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
  159. { 0x0001, 0x8168,
  160. PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
  161. {0,},
  162. };
  163. MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
  164. static int rx_copybreak = 200;
  165. static int use_dac;
  166. static struct {
  167. u32 msg_enable;
  168. } debug = { -1 };
  169. enum rtl_registers {
  170. MAC0 = 0, /* Ethernet hardware address. */
  171. MAC4 = 4,
  172. MAR0 = 8, /* Multicast filter. */
  173. CounterAddrLow = 0x10,
  174. CounterAddrHigh = 0x14,
  175. TxDescStartAddrLow = 0x20,
  176. TxDescStartAddrHigh = 0x24,
  177. TxHDescStartAddrLow = 0x28,
  178. TxHDescStartAddrHigh = 0x2c,
  179. FLASH = 0x30,
  180. ERSR = 0x36,
  181. ChipCmd = 0x37,
  182. TxPoll = 0x38,
  183. IntrMask = 0x3c,
  184. IntrStatus = 0x3e,
  185. TxConfig = 0x40,
  186. RxConfig = 0x44,
  187. RxMissed = 0x4c,
  188. Cfg9346 = 0x50,
  189. Config0 = 0x51,
  190. Config1 = 0x52,
  191. Config2 = 0x53,
  192. Config3 = 0x54,
  193. Config4 = 0x55,
  194. Config5 = 0x56,
  195. MultiIntr = 0x5c,
  196. PHYAR = 0x60,
  197. PHYstatus = 0x6c,
  198. RxMaxSize = 0xda,
  199. CPlusCmd = 0xe0,
  200. IntrMitigate = 0xe2,
  201. RxDescAddrLow = 0xe4,
  202. RxDescAddrHigh = 0xe8,
  203. EarlyTxThres = 0xec,
  204. FuncEvent = 0xf0,
  205. FuncEventMask = 0xf4,
  206. FuncPresetState = 0xf8,
  207. FuncForceEvent = 0xfc,
  208. };
  209. enum rtl8110_registers {
  210. TBICSR = 0x64,
  211. TBI_ANAR = 0x68,
  212. TBI_LPAR = 0x6a,
  213. };
  214. enum rtl8168_8101_registers {
  215. CSIDR = 0x64,
  216. CSIAR = 0x68,
  217. #define CSIAR_FLAG 0x80000000
  218. #define CSIAR_WRITE_CMD 0x80000000
  219. #define CSIAR_BYTE_ENABLE 0x0f
  220. #define CSIAR_BYTE_ENABLE_SHIFT 12
  221. #define CSIAR_ADDR_MASK 0x0fff
  222. EPHYAR = 0x80,
  223. #define EPHYAR_FLAG 0x80000000
  224. #define EPHYAR_WRITE_CMD 0x80000000
  225. #define EPHYAR_REG_MASK 0x1f
  226. #define EPHYAR_REG_SHIFT 16
  227. #define EPHYAR_DATA_MASK 0xffff
  228. DBG_REG = 0xd1,
  229. #define FIX_NAK_1 (1 << 4)
  230. #define FIX_NAK_2 (1 << 3)
  231. };
  232. enum rtl_register_content {
  233. /* InterruptStatusBits */
  234. SYSErr = 0x8000,
  235. PCSTimeout = 0x4000,
  236. SWInt = 0x0100,
  237. TxDescUnavail = 0x0080,
  238. RxFIFOOver = 0x0040,
  239. LinkChg = 0x0020,
  240. RxOverflow = 0x0010,
  241. TxErr = 0x0008,
  242. TxOK = 0x0004,
  243. RxErr = 0x0002,
  244. RxOK = 0x0001,
  245. /* RxStatusDesc */
  246. RxFOVF = (1 << 23),
  247. RxRWT = (1 << 22),
  248. RxRES = (1 << 21),
  249. RxRUNT = (1 << 20),
  250. RxCRC = (1 << 19),
  251. /* ChipCmdBits */
  252. CmdReset = 0x10,
  253. CmdRxEnb = 0x08,
  254. CmdTxEnb = 0x04,
  255. RxBufEmpty = 0x01,
  256. /* TXPoll register p.5 */
  257. HPQ = 0x80, /* Poll cmd on the high prio queue */
  258. NPQ = 0x40, /* Poll cmd on the low prio queue */
  259. FSWInt = 0x01, /* Forced software interrupt */
  260. /* Cfg9346Bits */
  261. Cfg9346_Lock = 0x00,
  262. Cfg9346_Unlock = 0xc0,
  263. /* rx_mode_bits */
  264. AcceptErr = 0x20,
  265. AcceptRunt = 0x10,
  266. AcceptBroadcast = 0x08,
  267. AcceptMulticast = 0x04,
  268. AcceptMyPhys = 0x02,
  269. AcceptAllPhys = 0x01,
  270. /* RxConfigBits */
  271. RxCfgFIFOShift = 13,
  272. RxCfgDMAShift = 8,
  273. /* TxConfigBits */
  274. TxInterFrameGapShift = 24,
  275. TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
  276. /* Config1 register p.24 */
  277. LEDS1 = (1 << 7),
  278. LEDS0 = (1 << 6),
  279. MSIEnable = (1 << 5), /* Enable Message Signaled Interrupt */
  280. Speed_down = (1 << 4),
  281. MEMMAP = (1 << 3),
  282. IOMAP = (1 << 2),
  283. VPD = (1 << 1),
  284. PMEnable = (1 << 0), /* Power Management Enable */
  285. /* Config2 register p. 25 */
  286. PCI_Clock_66MHz = 0x01,
  287. PCI_Clock_33MHz = 0x00,
  288. /* Config3 register p.25 */
  289. MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
  290. LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
  291. Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
  292. /* Config5 register p.27 */
  293. BWF = (1 << 6), /* Accept Broadcast wakeup frame */
  294. MWF = (1 << 5), /* Accept Multicast wakeup frame */
  295. UWF = (1 << 4), /* Accept Unicast wakeup frame */
  296. LanWake = (1 << 1), /* LanWake enable/disable */
  297. PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
  298. /* TBICSR p.28 */
  299. TBIReset = 0x80000000,
  300. TBILoopback = 0x40000000,
  301. TBINwEnable = 0x20000000,
  302. TBINwRestart = 0x10000000,
  303. TBILinkOk = 0x02000000,
  304. TBINwComplete = 0x01000000,
  305. /* CPlusCmd p.31 */
  306. EnableBist = (1 << 15), // 8168 8101
  307. Mac_dbgo_oe = (1 << 14), // 8168 8101
  308. Normal_mode = (1 << 13), // unused
  309. Force_half_dup = (1 << 12), // 8168 8101
  310. Force_rxflow_en = (1 << 11), // 8168 8101
  311. Force_txflow_en = (1 << 10), // 8168 8101
  312. Cxpl_dbg_sel = (1 << 9), // 8168 8101
  313. ASF = (1 << 8), // 8168 8101
  314. PktCntrDisable = (1 << 7), // 8168 8101
  315. Mac_dbgo_sel = 0x001c, // 8168
  316. RxVlan = (1 << 6),
  317. RxChkSum = (1 << 5),
  318. PCIDAC = (1 << 4),
  319. PCIMulRW = (1 << 3),
  320. INTT_0 = 0x0000, // 8168
  321. INTT_1 = 0x0001, // 8168
  322. INTT_2 = 0x0002, // 8168
  323. INTT_3 = 0x0003, // 8168
  324. /* rtl8169_PHYstatus */
  325. TBI_Enable = 0x80,
  326. TxFlowCtrl = 0x40,
  327. RxFlowCtrl = 0x20,
  328. _1000bpsF = 0x10,
  329. _100bps = 0x08,
  330. _10bps = 0x04,
  331. LinkStatus = 0x02,
  332. FullDup = 0x01,
  333. /* _TBICSRBit */
  334. TBILinkOK = 0x02000000,
  335. /* DumpCounterCommand */
  336. CounterDump = 0x8,
  337. };
  338. enum desc_status_bit {
  339. DescOwn = (1 << 31), /* Descriptor is owned by NIC */
  340. RingEnd = (1 << 30), /* End of descriptor ring */
  341. FirstFrag = (1 << 29), /* First segment of a packet */
  342. LastFrag = (1 << 28), /* Final segment of a packet */
  343. /* Tx private */
  344. LargeSend = (1 << 27), /* TCP Large Send Offload (TSO) */
  345. MSSShift = 16, /* MSS value position */
  346. MSSMask = 0xfff, /* MSS value + LargeSend bit: 12 bits */
  347. IPCS = (1 << 18), /* Calculate IP checksum */
  348. UDPCS = (1 << 17), /* Calculate UDP/IP checksum */
  349. TCPCS = (1 << 16), /* Calculate TCP/IP checksum */
  350. TxVlanTag = (1 << 17), /* Add VLAN tag */
  351. /* Rx private */
  352. PID1 = (1 << 18), /* Protocol ID bit 1/2 */
  353. PID0 = (1 << 17), /* Protocol ID bit 2/2 */
  354. #define RxProtoUDP (PID1)
  355. #define RxProtoTCP (PID0)
  356. #define RxProtoIP (PID1 | PID0)
  357. #define RxProtoMask RxProtoIP
  358. IPFail = (1 << 16), /* IP checksum failed */
  359. UDPFail = (1 << 15), /* UDP/IP checksum failed */
  360. TCPFail = (1 << 14), /* TCP/IP checksum failed */
  361. RxVlanTag = (1 << 16), /* VLAN tag available */
  362. };
  363. #define RsvdMask 0x3fffc000
  364. struct TxDesc {
  365. __le32 opts1;
  366. __le32 opts2;
  367. __le64 addr;
  368. };
  369. struct RxDesc {
  370. __le32 opts1;
  371. __le32 opts2;
  372. __le64 addr;
  373. };
  374. struct ring_info {
  375. struct sk_buff *skb;
  376. u32 len;
  377. u8 __pad[sizeof(void *) - sizeof(u32)];
  378. };
  379. enum features {
  380. RTL_FEATURE_WOL = (1 << 0),
  381. RTL_FEATURE_MSI = (1 << 1),
  382. RTL_FEATURE_GMII = (1 << 2),
  383. };
  384. struct rtl8169_counters {
  385. __le64 tx_packets;
  386. __le64 rx_packets;
  387. __le64 tx_errors;
  388. __le32 rx_errors;
  389. __le16 rx_missed;
  390. __le16 align_errors;
  391. __le32 tx_one_collision;
  392. __le32 tx_multi_collision;
  393. __le64 rx_unicast;
  394. __le64 rx_broadcast;
  395. __le32 rx_multicast;
  396. __le16 tx_aborted;
  397. __le16 tx_underun;
  398. };
  399. struct rtl8169_private {
  400. void __iomem *mmio_addr; /* memory map physical address */
  401. struct pci_dev *pci_dev; /* Index of PCI device */
  402. struct net_device *dev;
  403. struct napi_struct napi;
  404. spinlock_t lock; /* spin lock flag */
  405. u32 msg_enable;
  406. int chipset;
  407. int mac_version;
  408. u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
  409. u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
  410. u32 dirty_rx;
  411. u32 dirty_tx;
  412. struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
  413. struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
  414. dma_addr_t TxPhyAddr;
  415. dma_addr_t RxPhyAddr;
  416. struct sk_buff *Rx_skbuff[NUM_RX_DESC]; /* Rx data buffers */
  417. struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
  418. unsigned align;
  419. unsigned rx_buf_sz;
  420. struct timer_list timer;
  421. u16 cp_cmd;
  422. u16 intr_event;
  423. u16 napi_event;
  424. u16 intr_mask;
  425. int phy_1000_ctrl_reg;
  426. #ifdef CONFIG_R8169_VLAN
  427. struct vlan_group *vlgrp;
  428. #endif
  429. int (*set_speed)(struct net_device *, u8 autoneg, u16 speed, u8 duplex);
  430. int (*get_settings)(struct net_device *, struct ethtool_cmd *);
  431. void (*phy_reset_enable)(void __iomem *);
  432. void (*hw_start)(struct net_device *);
  433. unsigned int (*phy_reset_pending)(void __iomem *);
  434. unsigned int (*link_ok)(void __iomem *);
  435. int (*do_ioctl)(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd);
  436. int pcie_cap;
  437. struct delayed_work task;
  438. unsigned features;
  439. struct mii_if_info mii;
  440. struct rtl8169_counters counters;
  441. };
  442. MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
  443. MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
  444. module_param(rx_copybreak, int, 0);
  445. MODULE_PARM_DESC(rx_copybreak, "Copy breakpoint for copy-only-tiny-frames");
  446. module_param(use_dac, int, 0);
  447. MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
  448. module_param_named(debug, debug.msg_enable, int, 0);
  449. MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
  450. MODULE_LICENSE("GPL");
  451. MODULE_VERSION(RTL8169_VERSION);
  452. static int rtl8169_open(struct net_device *dev);
  453. static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
  454. struct net_device *dev);
  455. static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance);
  456. static int rtl8169_init_ring(struct net_device *dev);
  457. static void rtl_hw_start(struct net_device *dev);
  458. static int rtl8169_close(struct net_device *dev);
  459. static void rtl_set_rx_mode(struct net_device *dev);
  460. static void rtl8169_tx_timeout(struct net_device *dev);
  461. static struct net_device_stats *rtl8169_get_stats(struct net_device *dev);
  462. static int rtl8169_rx_interrupt(struct net_device *, struct rtl8169_private *,
  463. void __iomem *, u32 budget);
  464. static int rtl8169_change_mtu(struct net_device *dev, int new_mtu);
  465. static void rtl8169_down(struct net_device *dev);
  466. static void rtl8169_rx_clear(struct rtl8169_private *tp);
  467. static int rtl8169_poll(struct napi_struct *napi, int budget);
  468. static const unsigned int rtl8169_rx_config =
  469. (RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift);
  470. static void mdio_write(void __iomem *ioaddr, int reg_addr, int value)
  471. {
  472. int i;
  473. RTL_W32(PHYAR, 0x80000000 | (reg_addr & 0x1f) << 16 | (value & 0xffff));
  474. for (i = 20; i > 0; i--) {
  475. /*
  476. * Check if the RTL8169 has completed writing to the specified
  477. * MII register.
  478. */
  479. if (!(RTL_R32(PHYAR) & 0x80000000))
  480. break;
  481. udelay(25);
  482. }
  483. }
  484. static int mdio_read(void __iomem *ioaddr, int reg_addr)
  485. {
  486. int i, value = -1;
  487. RTL_W32(PHYAR, 0x0 | (reg_addr & 0x1f) << 16);
  488. for (i = 20; i > 0; i--) {
  489. /*
  490. * Check if the RTL8169 has completed retrieving data from
  491. * the specified MII register.
  492. */
  493. if (RTL_R32(PHYAR) & 0x80000000) {
  494. value = RTL_R32(PHYAR) & 0xffff;
  495. break;
  496. }
  497. udelay(25);
  498. }
  499. return value;
  500. }
  501. static void mdio_patch(void __iomem *ioaddr, int reg_addr, int value)
  502. {
  503. mdio_write(ioaddr, reg_addr, mdio_read(ioaddr, reg_addr) | value);
  504. }
  505. static void rtl_mdio_write(struct net_device *dev, int phy_id, int location,
  506. int val)
  507. {
  508. struct rtl8169_private *tp = netdev_priv(dev);
  509. void __iomem *ioaddr = tp->mmio_addr;
  510. mdio_write(ioaddr, location, val);
  511. }
  512. static int rtl_mdio_read(struct net_device *dev, int phy_id, int location)
  513. {
  514. struct rtl8169_private *tp = netdev_priv(dev);
  515. void __iomem *ioaddr = tp->mmio_addr;
  516. return mdio_read(ioaddr, location);
  517. }
  518. static void rtl_ephy_write(void __iomem *ioaddr, int reg_addr, int value)
  519. {
  520. unsigned int i;
  521. RTL_W32(EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
  522. (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
  523. for (i = 0; i < 100; i++) {
  524. if (!(RTL_R32(EPHYAR) & EPHYAR_FLAG))
  525. break;
  526. udelay(10);
  527. }
  528. }
  529. static u16 rtl_ephy_read(void __iomem *ioaddr, int reg_addr)
  530. {
  531. u16 value = 0xffff;
  532. unsigned int i;
  533. RTL_W32(EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
  534. for (i = 0; i < 100; i++) {
  535. if (RTL_R32(EPHYAR) & EPHYAR_FLAG) {
  536. value = RTL_R32(EPHYAR) & EPHYAR_DATA_MASK;
  537. break;
  538. }
  539. udelay(10);
  540. }
  541. return value;
  542. }
  543. static void rtl_csi_write(void __iomem *ioaddr, int addr, int value)
  544. {
  545. unsigned int i;
  546. RTL_W32(CSIDR, value);
  547. RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
  548. CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
  549. for (i = 0; i < 100; i++) {
  550. if (!(RTL_R32(CSIAR) & CSIAR_FLAG))
  551. break;
  552. udelay(10);
  553. }
  554. }
  555. static u32 rtl_csi_read(void __iomem *ioaddr, int addr)
  556. {
  557. u32 value = ~0x00;
  558. unsigned int i;
  559. RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) |
  560. CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
  561. for (i = 0; i < 100; i++) {
  562. if (RTL_R32(CSIAR) & CSIAR_FLAG) {
  563. value = RTL_R32(CSIDR);
  564. break;
  565. }
  566. udelay(10);
  567. }
  568. return value;
  569. }
  570. static void rtl8169_irq_mask_and_ack(void __iomem *ioaddr)
  571. {
  572. RTL_W16(IntrMask, 0x0000);
  573. RTL_W16(IntrStatus, 0xffff);
  574. }
  575. static void rtl8169_asic_down(void __iomem *ioaddr)
  576. {
  577. RTL_W8(ChipCmd, 0x00);
  578. rtl8169_irq_mask_and_ack(ioaddr);
  579. RTL_R16(CPlusCmd);
  580. }
  581. static unsigned int rtl8169_tbi_reset_pending(void __iomem *ioaddr)
  582. {
  583. return RTL_R32(TBICSR) & TBIReset;
  584. }
  585. static unsigned int rtl8169_xmii_reset_pending(void __iomem *ioaddr)
  586. {
  587. return mdio_read(ioaddr, MII_BMCR) & BMCR_RESET;
  588. }
  589. static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
  590. {
  591. return RTL_R32(TBICSR) & TBILinkOk;
  592. }
  593. static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
  594. {
  595. return RTL_R8(PHYstatus) & LinkStatus;
  596. }
  597. static void rtl8169_tbi_reset_enable(void __iomem *ioaddr)
  598. {
  599. RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
  600. }
  601. static void rtl8169_xmii_reset_enable(void __iomem *ioaddr)
  602. {
  603. unsigned int val;
  604. val = mdio_read(ioaddr, MII_BMCR) | BMCR_RESET;
  605. mdio_write(ioaddr, MII_BMCR, val & 0xffff);
  606. }
  607. static void rtl8169_check_link_status(struct net_device *dev,
  608. struct rtl8169_private *tp,
  609. void __iomem *ioaddr)
  610. {
  611. unsigned long flags;
  612. spin_lock_irqsave(&tp->lock, flags);
  613. if (tp->link_ok(ioaddr)) {
  614. netif_carrier_on(dev);
  615. if (netif_msg_ifup(tp))
  616. printk(KERN_INFO PFX "%s: link up\n", dev->name);
  617. } else {
  618. if (netif_msg_ifdown(tp))
  619. printk(KERN_INFO PFX "%s: link down\n", dev->name);
  620. netif_carrier_off(dev);
  621. }
  622. spin_unlock_irqrestore(&tp->lock, flags);
  623. }
  624. static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  625. {
  626. struct rtl8169_private *tp = netdev_priv(dev);
  627. void __iomem *ioaddr = tp->mmio_addr;
  628. u8 options;
  629. wol->wolopts = 0;
  630. #define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
  631. wol->supported = WAKE_ANY;
  632. spin_lock_irq(&tp->lock);
  633. options = RTL_R8(Config1);
  634. if (!(options & PMEnable))
  635. goto out_unlock;
  636. options = RTL_R8(Config3);
  637. if (options & LinkUp)
  638. wol->wolopts |= WAKE_PHY;
  639. if (options & MagicPacket)
  640. wol->wolopts |= WAKE_MAGIC;
  641. options = RTL_R8(Config5);
  642. if (options & UWF)
  643. wol->wolopts |= WAKE_UCAST;
  644. if (options & BWF)
  645. wol->wolopts |= WAKE_BCAST;
  646. if (options & MWF)
  647. wol->wolopts |= WAKE_MCAST;
  648. out_unlock:
  649. spin_unlock_irq(&tp->lock);
  650. }
  651. static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  652. {
  653. struct rtl8169_private *tp = netdev_priv(dev);
  654. void __iomem *ioaddr = tp->mmio_addr;
  655. unsigned int i;
  656. static struct {
  657. u32 opt;
  658. u16 reg;
  659. u8 mask;
  660. } cfg[] = {
  661. { WAKE_ANY, Config1, PMEnable },
  662. { WAKE_PHY, Config3, LinkUp },
  663. { WAKE_MAGIC, Config3, MagicPacket },
  664. { WAKE_UCAST, Config5, UWF },
  665. { WAKE_BCAST, Config5, BWF },
  666. { WAKE_MCAST, Config5, MWF },
  667. { WAKE_ANY, Config5, LanWake }
  668. };
  669. spin_lock_irq(&tp->lock);
  670. RTL_W8(Cfg9346, Cfg9346_Unlock);
  671. for (i = 0; i < ARRAY_SIZE(cfg); i++) {
  672. u8 options = RTL_R8(cfg[i].reg) & ~cfg[i].mask;
  673. if (wol->wolopts & cfg[i].opt)
  674. options |= cfg[i].mask;
  675. RTL_W8(cfg[i].reg, options);
  676. }
  677. RTL_W8(Cfg9346, Cfg9346_Lock);
  678. if (wol->wolopts)
  679. tp->features |= RTL_FEATURE_WOL;
  680. else
  681. tp->features &= ~RTL_FEATURE_WOL;
  682. device_set_wakeup_enable(&tp->pci_dev->dev, wol->wolopts);
  683. spin_unlock_irq(&tp->lock);
  684. return 0;
  685. }
  686. static void rtl8169_get_drvinfo(struct net_device *dev,
  687. struct ethtool_drvinfo *info)
  688. {
  689. struct rtl8169_private *tp = netdev_priv(dev);
  690. strcpy(info->driver, MODULENAME);
  691. strcpy(info->version, RTL8169_VERSION);
  692. strcpy(info->bus_info, pci_name(tp->pci_dev));
  693. }
  694. static int rtl8169_get_regs_len(struct net_device *dev)
  695. {
  696. return R8169_REGS_SIZE;
  697. }
  698. static int rtl8169_set_speed_tbi(struct net_device *dev,
  699. u8 autoneg, u16 speed, u8 duplex)
  700. {
  701. struct rtl8169_private *tp = netdev_priv(dev);
  702. void __iomem *ioaddr = tp->mmio_addr;
  703. int ret = 0;
  704. u32 reg;
  705. reg = RTL_R32(TBICSR);
  706. if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
  707. (duplex == DUPLEX_FULL)) {
  708. RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
  709. } else if (autoneg == AUTONEG_ENABLE)
  710. RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
  711. else {
  712. if (netif_msg_link(tp)) {
  713. printk(KERN_WARNING "%s: "
  714. "incorrect speed setting refused in TBI mode\n",
  715. dev->name);
  716. }
  717. ret = -EOPNOTSUPP;
  718. }
  719. return ret;
  720. }
  721. static int rtl8169_set_speed_xmii(struct net_device *dev,
  722. u8 autoneg, u16 speed, u8 duplex)
  723. {
  724. struct rtl8169_private *tp = netdev_priv(dev);
  725. void __iomem *ioaddr = tp->mmio_addr;
  726. int giga_ctrl, bmcr;
  727. if (autoneg == AUTONEG_ENABLE) {
  728. int auto_nego;
  729. auto_nego = mdio_read(ioaddr, MII_ADVERTISE);
  730. auto_nego |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
  731. ADVERTISE_100HALF | ADVERTISE_100FULL);
  732. auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  733. giga_ctrl = mdio_read(ioaddr, MII_CTRL1000);
  734. giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
  735. /* The 8100e/8101e/8102e do Fast Ethernet only. */
  736. if ((tp->mac_version != RTL_GIGA_MAC_VER_07) &&
  737. (tp->mac_version != RTL_GIGA_MAC_VER_08) &&
  738. (tp->mac_version != RTL_GIGA_MAC_VER_09) &&
  739. (tp->mac_version != RTL_GIGA_MAC_VER_10) &&
  740. (tp->mac_version != RTL_GIGA_MAC_VER_13) &&
  741. (tp->mac_version != RTL_GIGA_MAC_VER_14) &&
  742. (tp->mac_version != RTL_GIGA_MAC_VER_15) &&
  743. (tp->mac_version != RTL_GIGA_MAC_VER_16)) {
  744. giga_ctrl |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
  745. } else if (netif_msg_link(tp)) {
  746. printk(KERN_INFO "%s: PHY does not support 1000Mbps.\n",
  747. dev->name);
  748. }
  749. bmcr = BMCR_ANENABLE | BMCR_ANRESTART;
  750. if ((tp->mac_version == RTL_GIGA_MAC_VER_11) ||
  751. (tp->mac_version == RTL_GIGA_MAC_VER_12) ||
  752. (tp->mac_version >= RTL_GIGA_MAC_VER_17)) {
  753. /*
  754. * Wake up the PHY.
  755. * Vendor specific (0x1f) and reserved (0x0e) MII
  756. * registers.
  757. */
  758. mdio_write(ioaddr, 0x1f, 0x0000);
  759. mdio_write(ioaddr, 0x0e, 0x0000);
  760. }
  761. mdio_write(ioaddr, MII_ADVERTISE, auto_nego);
  762. mdio_write(ioaddr, MII_CTRL1000, giga_ctrl);
  763. } else {
  764. giga_ctrl = 0;
  765. if (speed == SPEED_10)
  766. bmcr = 0;
  767. else if (speed == SPEED_100)
  768. bmcr = BMCR_SPEED100;
  769. else
  770. return -EINVAL;
  771. if (duplex == DUPLEX_FULL)
  772. bmcr |= BMCR_FULLDPLX;
  773. mdio_write(ioaddr, 0x1f, 0x0000);
  774. }
  775. tp->phy_1000_ctrl_reg = giga_ctrl;
  776. mdio_write(ioaddr, MII_BMCR, bmcr);
  777. if ((tp->mac_version == RTL_GIGA_MAC_VER_02) ||
  778. (tp->mac_version == RTL_GIGA_MAC_VER_03)) {
  779. if ((speed == SPEED_100) && (autoneg != AUTONEG_ENABLE)) {
  780. mdio_write(ioaddr, 0x17, 0x2138);
  781. mdio_write(ioaddr, 0x0e, 0x0260);
  782. } else {
  783. mdio_write(ioaddr, 0x17, 0x2108);
  784. mdio_write(ioaddr, 0x0e, 0x0000);
  785. }
  786. }
  787. return 0;
  788. }
  789. static int rtl8169_set_speed(struct net_device *dev,
  790. u8 autoneg, u16 speed, u8 duplex)
  791. {
  792. struct rtl8169_private *tp = netdev_priv(dev);
  793. int ret;
  794. ret = tp->set_speed(dev, autoneg, speed, duplex);
  795. if (netif_running(dev) && (tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
  796. mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
  797. return ret;
  798. }
  799. static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  800. {
  801. struct rtl8169_private *tp = netdev_priv(dev);
  802. unsigned long flags;
  803. int ret;
  804. spin_lock_irqsave(&tp->lock, flags);
  805. ret = rtl8169_set_speed(dev, cmd->autoneg, cmd->speed, cmd->duplex);
  806. spin_unlock_irqrestore(&tp->lock, flags);
  807. return ret;
  808. }
  809. static u32 rtl8169_get_rx_csum(struct net_device *dev)
  810. {
  811. struct rtl8169_private *tp = netdev_priv(dev);
  812. return tp->cp_cmd & RxChkSum;
  813. }
  814. static int rtl8169_set_rx_csum(struct net_device *dev, u32 data)
  815. {
  816. struct rtl8169_private *tp = netdev_priv(dev);
  817. void __iomem *ioaddr = tp->mmio_addr;
  818. unsigned long flags;
  819. spin_lock_irqsave(&tp->lock, flags);
  820. if (data)
  821. tp->cp_cmd |= RxChkSum;
  822. else
  823. tp->cp_cmd &= ~RxChkSum;
  824. RTL_W16(CPlusCmd, tp->cp_cmd);
  825. RTL_R16(CPlusCmd);
  826. spin_unlock_irqrestore(&tp->lock, flags);
  827. return 0;
  828. }
  829. #ifdef CONFIG_R8169_VLAN
  830. static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
  831. struct sk_buff *skb)
  832. {
  833. return (tp->vlgrp && vlan_tx_tag_present(skb)) ?
  834. TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
  835. }
  836. static void rtl8169_vlan_rx_register(struct net_device *dev,
  837. struct vlan_group *grp)
  838. {
  839. struct rtl8169_private *tp = netdev_priv(dev);
  840. void __iomem *ioaddr = tp->mmio_addr;
  841. unsigned long flags;
  842. spin_lock_irqsave(&tp->lock, flags);
  843. tp->vlgrp = grp;
  844. if (tp->vlgrp)
  845. tp->cp_cmd |= RxVlan;
  846. else
  847. tp->cp_cmd &= ~RxVlan;
  848. RTL_W16(CPlusCmd, tp->cp_cmd);
  849. RTL_R16(CPlusCmd);
  850. spin_unlock_irqrestore(&tp->lock, flags);
  851. }
  852. static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
  853. struct sk_buff *skb)
  854. {
  855. u32 opts2 = le32_to_cpu(desc->opts2);
  856. struct vlan_group *vlgrp = tp->vlgrp;
  857. int ret;
  858. if (vlgrp && (opts2 & RxVlanTag)) {
  859. vlan_hwaccel_receive_skb(skb, vlgrp, swab16(opts2 & 0xffff));
  860. ret = 0;
  861. } else
  862. ret = -1;
  863. desc->opts2 = 0;
  864. return ret;
  865. }
  866. #else /* !CONFIG_R8169_VLAN */
  867. static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
  868. struct sk_buff *skb)
  869. {
  870. return 0;
  871. }
  872. static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
  873. struct sk_buff *skb)
  874. {
  875. return -1;
  876. }
  877. #endif
  878. static int rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
  879. {
  880. struct rtl8169_private *tp = netdev_priv(dev);
  881. void __iomem *ioaddr = tp->mmio_addr;
  882. u32 status;
  883. cmd->supported =
  884. SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
  885. cmd->port = PORT_FIBRE;
  886. cmd->transceiver = XCVR_INTERNAL;
  887. status = RTL_R32(TBICSR);
  888. cmd->advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
  889. cmd->autoneg = !!(status & TBINwEnable);
  890. cmd->speed = SPEED_1000;
  891. cmd->duplex = DUPLEX_FULL; /* Always set */
  892. return 0;
  893. }
  894. static int rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
  895. {
  896. struct rtl8169_private *tp = netdev_priv(dev);
  897. return mii_ethtool_gset(&tp->mii, cmd);
  898. }
  899. static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  900. {
  901. struct rtl8169_private *tp = netdev_priv(dev);
  902. unsigned long flags;
  903. int rc;
  904. spin_lock_irqsave(&tp->lock, flags);
  905. rc = tp->get_settings(dev, cmd);
  906. spin_unlock_irqrestore(&tp->lock, flags);
  907. return rc;
  908. }
  909. static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  910. void *p)
  911. {
  912. struct rtl8169_private *tp = netdev_priv(dev);
  913. unsigned long flags;
  914. if (regs->len > R8169_REGS_SIZE)
  915. regs->len = R8169_REGS_SIZE;
  916. spin_lock_irqsave(&tp->lock, flags);
  917. memcpy_fromio(p, tp->mmio_addr, regs->len);
  918. spin_unlock_irqrestore(&tp->lock, flags);
  919. }
  920. static u32 rtl8169_get_msglevel(struct net_device *dev)
  921. {
  922. struct rtl8169_private *tp = netdev_priv(dev);
  923. return tp->msg_enable;
  924. }
  925. static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
  926. {
  927. struct rtl8169_private *tp = netdev_priv(dev);
  928. tp->msg_enable = value;
  929. }
  930. static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
  931. "tx_packets",
  932. "rx_packets",
  933. "tx_errors",
  934. "rx_errors",
  935. "rx_missed",
  936. "align_errors",
  937. "tx_single_collisions",
  938. "tx_multi_collisions",
  939. "unicast",
  940. "broadcast",
  941. "multicast",
  942. "tx_aborted",
  943. "tx_underrun",
  944. };
  945. static int rtl8169_get_sset_count(struct net_device *dev, int sset)
  946. {
  947. switch (sset) {
  948. case ETH_SS_STATS:
  949. return ARRAY_SIZE(rtl8169_gstrings);
  950. default:
  951. return -EOPNOTSUPP;
  952. }
  953. }
  954. static void rtl8169_update_counters(struct net_device *dev)
  955. {
  956. struct rtl8169_private *tp = netdev_priv(dev);
  957. void __iomem *ioaddr = tp->mmio_addr;
  958. struct rtl8169_counters *counters;
  959. dma_addr_t paddr;
  960. u32 cmd;
  961. int wait = 1000;
  962. /*
  963. * Some chips are unable to dump tally counters when the receiver
  964. * is disabled.
  965. */
  966. if ((RTL_R8(ChipCmd) & CmdRxEnb) == 0)
  967. return;
  968. counters = pci_alloc_consistent(tp->pci_dev, sizeof(*counters), &paddr);
  969. if (!counters)
  970. return;
  971. RTL_W32(CounterAddrHigh, (u64)paddr >> 32);
  972. cmd = (u64)paddr & DMA_BIT_MASK(32);
  973. RTL_W32(CounterAddrLow, cmd);
  974. RTL_W32(CounterAddrLow, cmd | CounterDump);
  975. while (wait--) {
  976. if ((RTL_R32(CounterAddrLow) & CounterDump) == 0) {
  977. /* copy updated counters */
  978. memcpy(&tp->counters, counters, sizeof(*counters));
  979. break;
  980. }
  981. udelay(10);
  982. }
  983. RTL_W32(CounterAddrLow, 0);
  984. RTL_W32(CounterAddrHigh, 0);
  985. pci_free_consistent(tp->pci_dev, sizeof(*counters), counters, paddr);
  986. }
  987. static void rtl8169_get_ethtool_stats(struct net_device *dev,
  988. struct ethtool_stats *stats, u64 *data)
  989. {
  990. struct rtl8169_private *tp = netdev_priv(dev);
  991. ASSERT_RTNL();
  992. rtl8169_update_counters(dev);
  993. data[0] = le64_to_cpu(tp->counters.tx_packets);
  994. data[1] = le64_to_cpu(tp->counters.rx_packets);
  995. data[2] = le64_to_cpu(tp->counters.tx_errors);
  996. data[3] = le32_to_cpu(tp->counters.rx_errors);
  997. data[4] = le16_to_cpu(tp->counters.rx_missed);
  998. data[5] = le16_to_cpu(tp->counters.align_errors);
  999. data[6] = le32_to_cpu(tp->counters.tx_one_collision);
  1000. data[7] = le32_to_cpu(tp->counters.tx_multi_collision);
  1001. data[8] = le64_to_cpu(tp->counters.rx_unicast);
  1002. data[9] = le64_to_cpu(tp->counters.rx_broadcast);
  1003. data[10] = le32_to_cpu(tp->counters.rx_multicast);
  1004. data[11] = le16_to_cpu(tp->counters.tx_aborted);
  1005. data[12] = le16_to_cpu(tp->counters.tx_underun);
  1006. }
  1007. static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  1008. {
  1009. switch(stringset) {
  1010. case ETH_SS_STATS:
  1011. memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
  1012. break;
  1013. }
  1014. }
  1015. static const struct ethtool_ops rtl8169_ethtool_ops = {
  1016. .get_drvinfo = rtl8169_get_drvinfo,
  1017. .get_regs_len = rtl8169_get_regs_len,
  1018. .get_link = ethtool_op_get_link,
  1019. .get_settings = rtl8169_get_settings,
  1020. .set_settings = rtl8169_set_settings,
  1021. .get_msglevel = rtl8169_get_msglevel,
  1022. .set_msglevel = rtl8169_set_msglevel,
  1023. .get_rx_csum = rtl8169_get_rx_csum,
  1024. .set_rx_csum = rtl8169_set_rx_csum,
  1025. .set_tx_csum = ethtool_op_set_tx_csum,
  1026. .set_sg = ethtool_op_set_sg,
  1027. .set_tso = ethtool_op_set_tso,
  1028. .get_regs = rtl8169_get_regs,
  1029. .get_wol = rtl8169_get_wol,
  1030. .set_wol = rtl8169_set_wol,
  1031. .get_strings = rtl8169_get_strings,
  1032. .get_sset_count = rtl8169_get_sset_count,
  1033. .get_ethtool_stats = rtl8169_get_ethtool_stats,
  1034. };
  1035. static void rtl8169_get_mac_version(struct rtl8169_private *tp,
  1036. void __iomem *ioaddr)
  1037. {
  1038. /*
  1039. * The driver currently handles the 8168Bf and the 8168Be identically
  1040. * but they can be identified more specifically through the test below
  1041. * if needed:
  1042. *
  1043. * (RTL_R32(TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
  1044. *
  1045. * Same thing for the 8101Eb and the 8101Ec:
  1046. *
  1047. * (RTL_R32(TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
  1048. */
  1049. const struct {
  1050. u32 mask;
  1051. u32 val;
  1052. int mac_version;
  1053. } mac_info[] = {
  1054. /* 8168D family. */
  1055. { 0x7c800000, 0x28000000, RTL_GIGA_MAC_VER_25 },
  1056. /* 8168C family. */
  1057. { 0x7cf00000, 0x3ca00000, RTL_GIGA_MAC_VER_24 },
  1058. { 0x7cf00000, 0x3c900000, RTL_GIGA_MAC_VER_23 },
  1059. { 0x7cf00000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
  1060. { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_24 },
  1061. { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
  1062. { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
  1063. { 0x7cf00000, 0x3c300000, RTL_GIGA_MAC_VER_21 },
  1064. { 0x7cf00000, 0x3c400000, RTL_GIGA_MAC_VER_22 },
  1065. { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_22 },
  1066. /* 8168B family. */
  1067. { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
  1068. { 0x7cf00000, 0x38500000, RTL_GIGA_MAC_VER_17 },
  1069. { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
  1070. { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
  1071. /* 8101 family. */
  1072. { 0x7cf00000, 0x34a00000, RTL_GIGA_MAC_VER_09 },
  1073. { 0x7cf00000, 0x24a00000, RTL_GIGA_MAC_VER_09 },
  1074. { 0x7cf00000, 0x34900000, RTL_GIGA_MAC_VER_08 },
  1075. { 0x7cf00000, 0x24900000, RTL_GIGA_MAC_VER_08 },
  1076. { 0x7cf00000, 0x34800000, RTL_GIGA_MAC_VER_07 },
  1077. { 0x7cf00000, 0x24800000, RTL_GIGA_MAC_VER_07 },
  1078. { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
  1079. { 0x7cf00000, 0x34300000, RTL_GIGA_MAC_VER_10 },
  1080. { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
  1081. { 0x7c800000, 0x34800000, RTL_GIGA_MAC_VER_09 },
  1082. { 0x7c800000, 0x24800000, RTL_GIGA_MAC_VER_09 },
  1083. { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
  1084. /* FIXME: where did these entries come from ? -- FR */
  1085. { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
  1086. { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
  1087. /* 8110 family. */
  1088. { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
  1089. { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
  1090. { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
  1091. { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
  1092. { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
  1093. { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
  1094. /* Catch-all */
  1095. { 0x00000000, 0x00000000, RTL_GIGA_MAC_NONE }
  1096. }, *p = mac_info;
  1097. u32 reg;
  1098. reg = RTL_R32(TxConfig);
  1099. while ((reg & p->mask) != p->val)
  1100. p++;
  1101. tp->mac_version = p->mac_version;
  1102. }
  1103. static void rtl8169_print_mac_version(struct rtl8169_private *tp)
  1104. {
  1105. dprintk("mac_version = 0x%02x\n", tp->mac_version);
  1106. }
  1107. struct phy_reg {
  1108. u16 reg;
  1109. u16 val;
  1110. };
  1111. static void rtl_phy_write(void __iomem *ioaddr, struct phy_reg *regs, int len)
  1112. {
  1113. while (len-- > 0) {
  1114. mdio_write(ioaddr, regs->reg, regs->val);
  1115. regs++;
  1116. }
  1117. }
  1118. static void rtl8169s_hw_phy_config(void __iomem *ioaddr)
  1119. {
  1120. struct phy_reg phy_reg_init[] = {
  1121. { 0x1f, 0x0001 },
  1122. { 0x06, 0x006e },
  1123. { 0x08, 0x0708 },
  1124. { 0x15, 0x4000 },
  1125. { 0x18, 0x65c7 },
  1126. { 0x1f, 0x0001 },
  1127. { 0x03, 0x00a1 },
  1128. { 0x02, 0x0008 },
  1129. { 0x01, 0x0120 },
  1130. { 0x00, 0x1000 },
  1131. { 0x04, 0x0800 },
  1132. { 0x04, 0x0000 },
  1133. { 0x03, 0xff41 },
  1134. { 0x02, 0xdf60 },
  1135. { 0x01, 0x0140 },
  1136. { 0x00, 0x0077 },
  1137. { 0x04, 0x7800 },
  1138. { 0x04, 0x7000 },
  1139. { 0x03, 0x802f },
  1140. { 0x02, 0x4f02 },
  1141. { 0x01, 0x0409 },
  1142. { 0x00, 0xf0f9 },
  1143. { 0x04, 0x9800 },
  1144. { 0x04, 0x9000 },
  1145. { 0x03, 0xdf01 },
  1146. { 0x02, 0xdf20 },
  1147. { 0x01, 0xff95 },
  1148. { 0x00, 0xba00 },
  1149. { 0x04, 0xa800 },
  1150. { 0x04, 0xa000 },
  1151. { 0x03, 0xff41 },
  1152. { 0x02, 0xdf20 },
  1153. { 0x01, 0x0140 },
  1154. { 0x00, 0x00bb },
  1155. { 0x04, 0xb800 },
  1156. { 0x04, 0xb000 },
  1157. { 0x03, 0xdf41 },
  1158. { 0x02, 0xdc60 },
  1159. { 0x01, 0x6340 },
  1160. { 0x00, 0x007d },
  1161. { 0x04, 0xd800 },
  1162. { 0x04, 0xd000 },
  1163. { 0x03, 0xdf01 },
  1164. { 0x02, 0xdf20 },
  1165. { 0x01, 0x100a },
  1166. { 0x00, 0xa0ff },
  1167. { 0x04, 0xf800 },
  1168. { 0x04, 0xf000 },
  1169. { 0x1f, 0x0000 },
  1170. { 0x0b, 0x0000 },
  1171. { 0x00, 0x9200 }
  1172. };
  1173. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1174. }
  1175. static void rtl8169sb_hw_phy_config(void __iomem *ioaddr)
  1176. {
  1177. struct phy_reg phy_reg_init[] = {
  1178. { 0x1f, 0x0002 },
  1179. { 0x01, 0x90d0 },
  1180. { 0x1f, 0x0000 }
  1181. };
  1182. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1183. }
  1184. static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp,
  1185. void __iomem *ioaddr)
  1186. {
  1187. struct pci_dev *pdev = tp->pci_dev;
  1188. u16 vendor_id, device_id;
  1189. pci_read_config_word(pdev, PCI_SUBSYSTEM_VENDOR_ID, &vendor_id);
  1190. pci_read_config_word(pdev, PCI_SUBSYSTEM_ID, &device_id);
  1191. if ((vendor_id != PCI_VENDOR_ID_GIGABYTE) || (device_id != 0xe000))
  1192. return;
  1193. mdio_write(ioaddr, 0x1f, 0x0001);
  1194. mdio_write(ioaddr, 0x10, 0xf01b);
  1195. mdio_write(ioaddr, 0x1f, 0x0000);
  1196. }
  1197. static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp,
  1198. void __iomem *ioaddr)
  1199. {
  1200. struct phy_reg phy_reg_init[] = {
  1201. { 0x1f, 0x0001 },
  1202. { 0x04, 0x0000 },
  1203. { 0x03, 0x00a1 },
  1204. { 0x02, 0x0008 },
  1205. { 0x01, 0x0120 },
  1206. { 0x00, 0x1000 },
  1207. { 0x04, 0x0800 },
  1208. { 0x04, 0x9000 },
  1209. { 0x03, 0x802f },
  1210. { 0x02, 0x4f02 },
  1211. { 0x01, 0x0409 },
  1212. { 0x00, 0xf099 },
  1213. { 0x04, 0x9800 },
  1214. { 0x04, 0xa000 },
  1215. { 0x03, 0xdf01 },
  1216. { 0x02, 0xdf20 },
  1217. { 0x01, 0xff95 },
  1218. { 0x00, 0xba00 },
  1219. { 0x04, 0xa800 },
  1220. { 0x04, 0xf000 },
  1221. { 0x03, 0xdf01 },
  1222. { 0x02, 0xdf20 },
  1223. { 0x01, 0x101a },
  1224. { 0x00, 0xa0ff },
  1225. { 0x04, 0xf800 },
  1226. { 0x04, 0x0000 },
  1227. { 0x1f, 0x0000 },
  1228. { 0x1f, 0x0001 },
  1229. { 0x10, 0xf41b },
  1230. { 0x14, 0xfb54 },
  1231. { 0x18, 0xf5c7 },
  1232. { 0x1f, 0x0000 },
  1233. { 0x1f, 0x0001 },
  1234. { 0x17, 0x0cc0 },
  1235. { 0x1f, 0x0000 }
  1236. };
  1237. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1238. rtl8169scd_hw_phy_config_quirk(tp, ioaddr);
  1239. }
  1240. static void rtl8169sce_hw_phy_config(void __iomem *ioaddr)
  1241. {
  1242. struct phy_reg phy_reg_init[] = {
  1243. { 0x1f, 0x0001 },
  1244. { 0x04, 0x0000 },
  1245. { 0x03, 0x00a1 },
  1246. { 0x02, 0x0008 },
  1247. { 0x01, 0x0120 },
  1248. { 0x00, 0x1000 },
  1249. { 0x04, 0x0800 },
  1250. { 0x04, 0x9000 },
  1251. { 0x03, 0x802f },
  1252. { 0x02, 0x4f02 },
  1253. { 0x01, 0x0409 },
  1254. { 0x00, 0xf099 },
  1255. { 0x04, 0x9800 },
  1256. { 0x04, 0xa000 },
  1257. { 0x03, 0xdf01 },
  1258. { 0x02, 0xdf20 },
  1259. { 0x01, 0xff95 },
  1260. { 0x00, 0xba00 },
  1261. { 0x04, 0xa800 },
  1262. { 0x04, 0xf000 },
  1263. { 0x03, 0xdf01 },
  1264. { 0x02, 0xdf20 },
  1265. { 0x01, 0x101a },
  1266. { 0x00, 0xa0ff },
  1267. { 0x04, 0xf800 },
  1268. { 0x04, 0x0000 },
  1269. { 0x1f, 0x0000 },
  1270. { 0x1f, 0x0001 },
  1271. { 0x0b, 0x8480 },
  1272. { 0x1f, 0x0000 },
  1273. { 0x1f, 0x0001 },
  1274. { 0x18, 0x67c7 },
  1275. { 0x04, 0x2000 },
  1276. { 0x03, 0x002f },
  1277. { 0x02, 0x4360 },
  1278. { 0x01, 0x0109 },
  1279. { 0x00, 0x3022 },
  1280. { 0x04, 0x2800 },
  1281. { 0x1f, 0x0000 },
  1282. { 0x1f, 0x0001 },
  1283. { 0x17, 0x0cc0 },
  1284. { 0x1f, 0x0000 }
  1285. };
  1286. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1287. }
  1288. static void rtl8168bb_hw_phy_config(void __iomem *ioaddr)
  1289. {
  1290. struct phy_reg phy_reg_init[] = {
  1291. { 0x10, 0xf41b },
  1292. { 0x1f, 0x0000 }
  1293. };
  1294. mdio_write(ioaddr, 0x1f, 0x0001);
  1295. mdio_patch(ioaddr, 0x16, 1 << 0);
  1296. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1297. }
  1298. static void rtl8168bef_hw_phy_config(void __iomem *ioaddr)
  1299. {
  1300. struct phy_reg phy_reg_init[] = {
  1301. { 0x1f, 0x0001 },
  1302. { 0x10, 0xf41b },
  1303. { 0x1f, 0x0000 }
  1304. };
  1305. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1306. }
  1307. static void rtl8168cp_1_hw_phy_config(void __iomem *ioaddr)
  1308. {
  1309. struct phy_reg phy_reg_init[] = {
  1310. { 0x1f, 0x0000 },
  1311. { 0x1d, 0x0f00 },
  1312. { 0x1f, 0x0002 },
  1313. { 0x0c, 0x1ec8 },
  1314. { 0x1f, 0x0000 }
  1315. };
  1316. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1317. }
  1318. static void rtl8168cp_2_hw_phy_config(void __iomem *ioaddr)
  1319. {
  1320. struct phy_reg phy_reg_init[] = {
  1321. { 0x1f, 0x0001 },
  1322. { 0x1d, 0x3d98 },
  1323. { 0x1f, 0x0000 }
  1324. };
  1325. mdio_write(ioaddr, 0x1f, 0x0000);
  1326. mdio_patch(ioaddr, 0x14, 1 << 5);
  1327. mdio_patch(ioaddr, 0x0d, 1 << 5);
  1328. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1329. }
  1330. static void rtl8168c_1_hw_phy_config(void __iomem *ioaddr)
  1331. {
  1332. struct phy_reg phy_reg_init[] = {
  1333. { 0x1f, 0x0001 },
  1334. { 0x12, 0x2300 },
  1335. { 0x1f, 0x0002 },
  1336. { 0x00, 0x88d4 },
  1337. { 0x01, 0x82b1 },
  1338. { 0x03, 0x7002 },
  1339. { 0x08, 0x9e30 },
  1340. { 0x09, 0x01f0 },
  1341. { 0x0a, 0x5500 },
  1342. { 0x0c, 0x00c8 },
  1343. { 0x1f, 0x0003 },
  1344. { 0x12, 0xc096 },
  1345. { 0x16, 0x000a },
  1346. { 0x1f, 0x0000 },
  1347. { 0x1f, 0x0000 },
  1348. { 0x09, 0x2000 },
  1349. { 0x09, 0x0000 }
  1350. };
  1351. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1352. mdio_patch(ioaddr, 0x14, 1 << 5);
  1353. mdio_patch(ioaddr, 0x0d, 1 << 5);
  1354. mdio_write(ioaddr, 0x1f, 0x0000);
  1355. }
  1356. static void rtl8168c_2_hw_phy_config(void __iomem *ioaddr)
  1357. {
  1358. struct phy_reg phy_reg_init[] = {
  1359. { 0x1f, 0x0001 },
  1360. { 0x12, 0x2300 },
  1361. { 0x03, 0x802f },
  1362. { 0x02, 0x4f02 },
  1363. { 0x01, 0x0409 },
  1364. { 0x00, 0xf099 },
  1365. { 0x04, 0x9800 },
  1366. { 0x04, 0x9000 },
  1367. { 0x1d, 0x3d98 },
  1368. { 0x1f, 0x0002 },
  1369. { 0x0c, 0x7eb8 },
  1370. { 0x06, 0x0761 },
  1371. { 0x1f, 0x0003 },
  1372. { 0x16, 0x0f0a },
  1373. { 0x1f, 0x0000 }
  1374. };
  1375. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1376. mdio_patch(ioaddr, 0x16, 1 << 0);
  1377. mdio_patch(ioaddr, 0x14, 1 << 5);
  1378. mdio_patch(ioaddr, 0x0d, 1 << 5);
  1379. mdio_write(ioaddr, 0x1f, 0x0000);
  1380. }
  1381. static void rtl8168c_3_hw_phy_config(void __iomem *ioaddr)
  1382. {
  1383. struct phy_reg phy_reg_init[] = {
  1384. { 0x1f, 0x0001 },
  1385. { 0x12, 0x2300 },
  1386. { 0x1d, 0x3d98 },
  1387. { 0x1f, 0x0002 },
  1388. { 0x0c, 0x7eb8 },
  1389. { 0x06, 0x5461 },
  1390. { 0x1f, 0x0003 },
  1391. { 0x16, 0x0f0a },
  1392. { 0x1f, 0x0000 }
  1393. };
  1394. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1395. mdio_patch(ioaddr, 0x16, 1 << 0);
  1396. mdio_patch(ioaddr, 0x14, 1 << 5);
  1397. mdio_patch(ioaddr, 0x0d, 1 << 5);
  1398. mdio_write(ioaddr, 0x1f, 0x0000);
  1399. }
  1400. static void rtl8168c_4_hw_phy_config(void __iomem *ioaddr)
  1401. {
  1402. rtl8168c_3_hw_phy_config(ioaddr);
  1403. }
  1404. static void rtl8168d_hw_phy_config(void __iomem *ioaddr)
  1405. {
  1406. struct phy_reg phy_reg_init_0[] = {
  1407. { 0x1f, 0x0001 },
  1408. { 0x09, 0x2770 },
  1409. { 0x08, 0x04d0 },
  1410. { 0x0b, 0xad15 },
  1411. { 0x0c, 0x5bf0 },
  1412. { 0x1c, 0xf101 },
  1413. { 0x1f, 0x0003 },
  1414. { 0x14, 0x94d7 },
  1415. { 0x12, 0xf4d6 },
  1416. { 0x09, 0xca0f },
  1417. { 0x1f, 0x0002 },
  1418. { 0x0b, 0x0b10 },
  1419. { 0x0c, 0xd1f7 },
  1420. { 0x1f, 0x0002 },
  1421. { 0x06, 0x5461 },
  1422. { 0x1f, 0x0002 },
  1423. { 0x05, 0x6662 },
  1424. { 0x1f, 0x0000 },
  1425. { 0x14, 0x0060 },
  1426. { 0x1f, 0x0000 },
  1427. { 0x0d, 0xf8a0 },
  1428. { 0x1f, 0x0005 },
  1429. { 0x05, 0xffc2 }
  1430. };
  1431. rtl_phy_write(ioaddr, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
  1432. if (mdio_read(ioaddr, 0x06) == 0xc400) {
  1433. struct phy_reg phy_reg_init_1[] = {
  1434. { 0x1f, 0x0005 },
  1435. { 0x01, 0x0300 },
  1436. { 0x1f, 0x0000 },
  1437. { 0x11, 0x401c },
  1438. { 0x16, 0x4100 },
  1439. { 0x1f, 0x0005 },
  1440. { 0x07, 0x0010 },
  1441. { 0x05, 0x83dc },
  1442. { 0x06, 0x087d },
  1443. { 0x05, 0x8300 },
  1444. { 0x06, 0x0101 },
  1445. { 0x06, 0x05f8 },
  1446. { 0x06, 0xf9fa },
  1447. { 0x06, 0xfbef },
  1448. { 0x06, 0x79e2 },
  1449. { 0x06, 0x835f },
  1450. { 0x06, 0xe0f8 },
  1451. { 0x06, 0x9ae1 },
  1452. { 0x06, 0xf89b },
  1453. { 0x06, 0xef31 },
  1454. { 0x06, 0x3b65 },
  1455. { 0x06, 0xaa07 },
  1456. { 0x06, 0x81e4 },
  1457. { 0x06, 0xf89a },
  1458. { 0x06, 0xe5f8 },
  1459. { 0x06, 0x9baf },
  1460. { 0x06, 0x06ae },
  1461. { 0x05, 0x83dc },
  1462. { 0x06, 0x8300 },
  1463. };
  1464. rtl_phy_write(ioaddr, phy_reg_init_1,
  1465. ARRAY_SIZE(phy_reg_init_1));
  1466. }
  1467. mdio_write(ioaddr, 0x1f, 0x0000);
  1468. }
  1469. static void rtl8102e_hw_phy_config(void __iomem *ioaddr)
  1470. {
  1471. struct phy_reg phy_reg_init[] = {
  1472. { 0x1f, 0x0003 },
  1473. { 0x08, 0x441d },
  1474. { 0x01, 0x9100 },
  1475. { 0x1f, 0x0000 }
  1476. };
  1477. mdio_write(ioaddr, 0x1f, 0x0000);
  1478. mdio_patch(ioaddr, 0x11, 1 << 12);
  1479. mdio_patch(ioaddr, 0x19, 1 << 13);
  1480. mdio_patch(ioaddr, 0x10, 1 << 15);
  1481. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1482. }
  1483. static void rtl_hw_phy_config(struct net_device *dev)
  1484. {
  1485. struct rtl8169_private *tp = netdev_priv(dev);
  1486. void __iomem *ioaddr = tp->mmio_addr;
  1487. rtl8169_print_mac_version(tp);
  1488. switch (tp->mac_version) {
  1489. case RTL_GIGA_MAC_VER_01:
  1490. break;
  1491. case RTL_GIGA_MAC_VER_02:
  1492. case RTL_GIGA_MAC_VER_03:
  1493. rtl8169s_hw_phy_config(ioaddr);
  1494. break;
  1495. case RTL_GIGA_MAC_VER_04:
  1496. rtl8169sb_hw_phy_config(ioaddr);
  1497. break;
  1498. case RTL_GIGA_MAC_VER_05:
  1499. rtl8169scd_hw_phy_config(tp, ioaddr);
  1500. break;
  1501. case RTL_GIGA_MAC_VER_06:
  1502. rtl8169sce_hw_phy_config(ioaddr);
  1503. break;
  1504. case RTL_GIGA_MAC_VER_07:
  1505. case RTL_GIGA_MAC_VER_08:
  1506. case RTL_GIGA_MAC_VER_09:
  1507. rtl8102e_hw_phy_config(ioaddr);
  1508. break;
  1509. case RTL_GIGA_MAC_VER_11:
  1510. rtl8168bb_hw_phy_config(ioaddr);
  1511. break;
  1512. case RTL_GIGA_MAC_VER_12:
  1513. rtl8168bef_hw_phy_config(ioaddr);
  1514. break;
  1515. case RTL_GIGA_MAC_VER_17:
  1516. rtl8168bef_hw_phy_config(ioaddr);
  1517. break;
  1518. case RTL_GIGA_MAC_VER_18:
  1519. rtl8168cp_1_hw_phy_config(ioaddr);
  1520. break;
  1521. case RTL_GIGA_MAC_VER_19:
  1522. rtl8168c_1_hw_phy_config(ioaddr);
  1523. break;
  1524. case RTL_GIGA_MAC_VER_20:
  1525. rtl8168c_2_hw_phy_config(ioaddr);
  1526. break;
  1527. case RTL_GIGA_MAC_VER_21:
  1528. rtl8168c_3_hw_phy_config(ioaddr);
  1529. break;
  1530. case RTL_GIGA_MAC_VER_22:
  1531. rtl8168c_4_hw_phy_config(ioaddr);
  1532. break;
  1533. case RTL_GIGA_MAC_VER_23:
  1534. case RTL_GIGA_MAC_VER_24:
  1535. rtl8168cp_2_hw_phy_config(ioaddr);
  1536. break;
  1537. case RTL_GIGA_MAC_VER_25:
  1538. rtl8168d_hw_phy_config(ioaddr);
  1539. break;
  1540. default:
  1541. break;
  1542. }
  1543. }
  1544. static void rtl8169_phy_timer(unsigned long __opaque)
  1545. {
  1546. struct net_device *dev = (struct net_device *)__opaque;
  1547. struct rtl8169_private *tp = netdev_priv(dev);
  1548. struct timer_list *timer = &tp->timer;
  1549. void __iomem *ioaddr = tp->mmio_addr;
  1550. unsigned long timeout = RTL8169_PHY_TIMEOUT;
  1551. assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
  1552. if (!(tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
  1553. return;
  1554. spin_lock_irq(&tp->lock);
  1555. if (tp->phy_reset_pending(ioaddr)) {
  1556. /*
  1557. * A busy loop could burn quite a few cycles on nowadays CPU.
  1558. * Let's delay the execution of the timer for a few ticks.
  1559. */
  1560. timeout = HZ/10;
  1561. goto out_mod_timer;
  1562. }
  1563. if (tp->link_ok(ioaddr))
  1564. goto out_unlock;
  1565. if (netif_msg_link(tp))
  1566. printk(KERN_WARNING "%s: PHY reset until link up\n", dev->name);
  1567. tp->phy_reset_enable(ioaddr);
  1568. out_mod_timer:
  1569. mod_timer(timer, jiffies + timeout);
  1570. out_unlock:
  1571. spin_unlock_irq(&tp->lock);
  1572. }
  1573. static inline void rtl8169_delete_timer(struct net_device *dev)
  1574. {
  1575. struct rtl8169_private *tp = netdev_priv(dev);
  1576. struct timer_list *timer = &tp->timer;
  1577. if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
  1578. return;
  1579. del_timer_sync(timer);
  1580. }
  1581. static inline void rtl8169_request_timer(struct net_device *dev)
  1582. {
  1583. struct rtl8169_private *tp = netdev_priv(dev);
  1584. struct timer_list *timer = &tp->timer;
  1585. if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
  1586. return;
  1587. mod_timer(timer, jiffies + RTL8169_PHY_TIMEOUT);
  1588. }
  1589. #ifdef CONFIG_NET_POLL_CONTROLLER
  1590. /*
  1591. * Polling 'interrupt' - used by things like netconsole to send skbs
  1592. * without having to re-enable interrupts. It's not called while
  1593. * the interrupt routine is executing.
  1594. */
  1595. static void rtl8169_netpoll(struct net_device *dev)
  1596. {
  1597. struct rtl8169_private *tp = netdev_priv(dev);
  1598. struct pci_dev *pdev = tp->pci_dev;
  1599. disable_irq(pdev->irq);
  1600. rtl8169_interrupt(pdev->irq, dev);
  1601. enable_irq(pdev->irq);
  1602. }
  1603. #endif
  1604. static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
  1605. void __iomem *ioaddr)
  1606. {
  1607. iounmap(ioaddr);
  1608. pci_release_regions(pdev);
  1609. pci_disable_device(pdev);
  1610. free_netdev(dev);
  1611. }
  1612. static void rtl8169_phy_reset(struct net_device *dev,
  1613. struct rtl8169_private *tp)
  1614. {
  1615. void __iomem *ioaddr = tp->mmio_addr;
  1616. unsigned int i;
  1617. tp->phy_reset_enable(ioaddr);
  1618. for (i = 0; i < 100; i++) {
  1619. if (!tp->phy_reset_pending(ioaddr))
  1620. return;
  1621. msleep(1);
  1622. }
  1623. if (netif_msg_link(tp))
  1624. printk(KERN_ERR "%s: PHY reset failed.\n", dev->name);
  1625. }
  1626. static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
  1627. {
  1628. void __iomem *ioaddr = tp->mmio_addr;
  1629. rtl_hw_phy_config(dev);
  1630. if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
  1631. dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
  1632. RTL_W8(0x82, 0x01);
  1633. }
  1634. pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
  1635. if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
  1636. pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
  1637. if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
  1638. dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
  1639. RTL_W8(0x82, 0x01);
  1640. dprintk("Set PHY Reg 0x0bh = 0x00h\n");
  1641. mdio_write(ioaddr, 0x0b, 0x0000); //w 0x0b 15 0 0
  1642. }
  1643. rtl8169_phy_reset(dev, tp);
  1644. /*
  1645. * rtl8169_set_speed_xmii takes good care of the Fast Ethernet
  1646. * only 8101. Don't panic.
  1647. */
  1648. rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL);
  1649. if ((RTL_R8(PHYstatus) & TBI_Enable) && netif_msg_link(tp))
  1650. printk(KERN_INFO PFX "%s: TBI auto-negotiating\n", dev->name);
  1651. }
  1652. static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
  1653. {
  1654. void __iomem *ioaddr = tp->mmio_addr;
  1655. u32 high;
  1656. u32 low;
  1657. low = addr[0] | (addr[1] << 8) | (addr[2] << 16) | (addr[3] << 24);
  1658. high = addr[4] | (addr[5] << 8);
  1659. spin_lock_irq(&tp->lock);
  1660. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1661. RTL_W32(MAC0, low);
  1662. RTL_W32(MAC4, high);
  1663. RTL_W8(Cfg9346, Cfg9346_Lock);
  1664. spin_unlock_irq(&tp->lock);
  1665. }
  1666. static int rtl_set_mac_address(struct net_device *dev, void *p)
  1667. {
  1668. struct rtl8169_private *tp = netdev_priv(dev);
  1669. struct sockaddr *addr = p;
  1670. if (!is_valid_ether_addr(addr->sa_data))
  1671. return -EADDRNOTAVAIL;
  1672. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  1673. rtl_rar_set(tp, dev->dev_addr);
  1674. return 0;
  1675. }
  1676. static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1677. {
  1678. struct rtl8169_private *tp = netdev_priv(dev);
  1679. struct mii_ioctl_data *data = if_mii(ifr);
  1680. return netif_running(dev) ? tp->do_ioctl(tp, data, cmd) : -ENODEV;
  1681. }
  1682. static int rtl_xmii_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
  1683. {
  1684. switch (cmd) {
  1685. case SIOCGMIIPHY:
  1686. data->phy_id = 32; /* Internal PHY */
  1687. return 0;
  1688. case SIOCGMIIREG:
  1689. data->val_out = mdio_read(tp->mmio_addr, data->reg_num & 0x1f);
  1690. return 0;
  1691. case SIOCSMIIREG:
  1692. mdio_write(tp->mmio_addr, data->reg_num & 0x1f, data->val_in);
  1693. return 0;
  1694. }
  1695. return -EOPNOTSUPP;
  1696. }
  1697. static int rtl_tbi_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
  1698. {
  1699. return -EOPNOTSUPP;
  1700. }
  1701. static const struct rtl_cfg_info {
  1702. void (*hw_start)(struct net_device *);
  1703. unsigned int region;
  1704. unsigned int align;
  1705. u16 intr_event;
  1706. u16 napi_event;
  1707. unsigned features;
  1708. u8 default_ver;
  1709. } rtl_cfg_infos [] = {
  1710. [RTL_CFG_0] = {
  1711. .hw_start = rtl_hw_start_8169,
  1712. .region = 1,
  1713. .align = 0,
  1714. .intr_event = SYSErr | LinkChg | RxOverflow |
  1715. RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
  1716. .napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
  1717. .features = RTL_FEATURE_GMII,
  1718. .default_ver = RTL_GIGA_MAC_VER_01,
  1719. },
  1720. [RTL_CFG_1] = {
  1721. .hw_start = rtl_hw_start_8168,
  1722. .region = 2,
  1723. .align = 8,
  1724. .intr_event = SYSErr | LinkChg | RxOverflow |
  1725. TxErr | TxOK | RxOK | RxErr,
  1726. .napi_event = TxErr | TxOK | RxOK | RxOverflow,
  1727. .features = RTL_FEATURE_GMII | RTL_FEATURE_MSI,
  1728. .default_ver = RTL_GIGA_MAC_VER_11,
  1729. },
  1730. [RTL_CFG_2] = {
  1731. .hw_start = rtl_hw_start_8101,
  1732. .region = 2,
  1733. .align = 8,
  1734. .intr_event = SYSErr | LinkChg | RxOverflow | PCSTimeout |
  1735. RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
  1736. .napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
  1737. .features = RTL_FEATURE_MSI,
  1738. .default_ver = RTL_GIGA_MAC_VER_13,
  1739. }
  1740. };
  1741. /* Cfg9346_Unlock assumed. */
  1742. static unsigned rtl_try_msi(struct pci_dev *pdev, void __iomem *ioaddr,
  1743. const struct rtl_cfg_info *cfg)
  1744. {
  1745. unsigned msi = 0;
  1746. u8 cfg2;
  1747. cfg2 = RTL_R8(Config2) & ~MSIEnable;
  1748. if (cfg->features & RTL_FEATURE_MSI) {
  1749. if (pci_enable_msi(pdev)) {
  1750. dev_info(&pdev->dev, "no MSI. Back to INTx.\n");
  1751. } else {
  1752. cfg2 |= MSIEnable;
  1753. msi = RTL_FEATURE_MSI;
  1754. }
  1755. }
  1756. RTL_W8(Config2, cfg2);
  1757. return msi;
  1758. }
  1759. static void rtl_disable_msi(struct pci_dev *pdev, struct rtl8169_private *tp)
  1760. {
  1761. if (tp->features & RTL_FEATURE_MSI) {
  1762. pci_disable_msi(pdev);
  1763. tp->features &= ~RTL_FEATURE_MSI;
  1764. }
  1765. }
  1766. static const struct net_device_ops rtl8169_netdev_ops = {
  1767. .ndo_open = rtl8169_open,
  1768. .ndo_stop = rtl8169_close,
  1769. .ndo_get_stats = rtl8169_get_stats,
  1770. .ndo_start_xmit = rtl8169_start_xmit,
  1771. .ndo_tx_timeout = rtl8169_tx_timeout,
  1772. .ndo_validate_addr = eth_validate_addr,
  1773. .ndo_change_mtu = rtl8169_change_mtu,
  1774. .ndo_set_mac_address = rtl_set_mac_address,
  1775. .ndo_do_ioctl = rtl8169_ioctl,
  1776. .ndo_set_multicast_list = rtl_set_rx_mode,
  1777. #ifdef CONFIG_R8169_VLAN
  1778. .ndo_vlan_rx_register = rtl8169_vlan_rx_register,
  1779. #endif
  1780. #ifdef CONFIG_NET_POLL_CONTROLLER
  1781. .ndo_poll_controller = rtl8169_netpoll,
  1782. #endif
  1783. };
  1784. static int __devinit
  1785. rtl8169_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1786. {
  1787. const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
  1788. const unsigned int region = cfg->region;
  1789. struct rtl8169_private *tp;
  1790. struct mii_if_info *mii;
  1791. struct net_device *dev;
  1792. void __iomem *ioaddr;
  1793. unsigned int i;
  1794. int rc;
  1795. if (netif_msg_drv(&debug)) {
  1796. printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
  1797. MODULENAME, RTL8169_VERSION);
  1798. }
  1799. dev = alloc_etherdev(sizeof (*tp));
  1800. if (!dev) {
  1801. if (netif_msg_drv(&debug))
  1802. dev_err(&pdev->dev, "unable to alloc new ethernet\n");
  1803. rc = -ENOMEM;
  1804. goto out;
  1805. }
  1806. SET_NETDEV_DEV(dev, &pdev->dev);
  1807. dev->netdev_ops = &rtl8169_netdev_ops;
  1808. tp = netdev_priv(dev);
  1809. tp->dev = dev;
  1810. tp->pci_dev = pdev;
  1811. tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
  1812. mii = &tp->mii;
  1813. mii->dev = dev;
  1814. mii->mdio_read = rtl_mdio_read;
  1815. mii->mdio_write = rtl_mdio_write;
  1816. mii->phy_id_mask = 0x1f;
  1817. mii->reg_num_mask = 0x1f;
  1818. mii->supports_gmii = !!(cfg->features & RTL_FEATURE_GMII);
  1819. /* enable device (incl. PCI PM wakeup and hotplug setup) */
  1820. rc = pci_enable_device(pdev);
  1821. if (rc < 0) {
  1822. if (netif_msg_probe(tp))
  1823. dev_err(&pdev->dev, "enable failure\n");
  1824. goto err_out_free_dev_1;
  1825. }
  1826. rc = pci_set_mwi(pdev);
  1827. if (rc < 0)
  1828. goto err_out_disable_2;
  1829. /* make sure PCI base addr 1 is MMIO */
  1830. if (!(pci_resource_flags(pdev, region) & IORESOURCE_MEM)) {
  1831. if (netif_msg_probe(tp)) {
  1832. dev_err(&pdev->dev,
  1833. "region #%d not an MMIO resource, aborting\n",
  1834. region);
  1835. }
  1836. rc = -ENODEV;
  1837. goto err_out_mwi_3;
  1838. }
  1839. /* check for weird/broken PCI region reporting */
  1840. if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
  1841. if (netif_msg_probe(tp)) {
  1842. dev_err(&pdev->dev,
  1843. "Invalid PCI region size(s), aborting\n");
  1844. }
  1845. rc = -ENODEV;
  1846. goto err_out_mwi_3;
  1847. }
  1848. rc = pci_request_regions(pdev, MODULENAME);
  1849. if (rc < 0) {
  1850. if (netif_msg_probe(tp))
  1851. dev_err(&pdev->dev, "could not request regions.\n");
  1852. goto err_out_mwi_3;
  1853. }
  1854. tp->cp_cmd = PCIMulRW | RxChkSum;
  1855. if ((sizeof(dma_addr_t) > 4) &&
  1856. !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) && use_dac) {
  1857. tp->cp_cmd |= PCIDAC;
  1858. dev->features |= NETIF_F_HIGHDMA;
  1859. } else {
  1860. rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  1861. if (rc < 0) {
  1862. if (netif_msg_probe(tp)) {
  1863. dev_err(&pdev->dev,
  1864. "DMA configuration failed.\n");
  1865. }
  1866. goto err_out_free_res_4;
  1867. }
  1868. }
  1869. /* ioremap MMIO region */
  1870. ioaddr = ioremap(pci_resource_start(pdev, region), R8169_REGS_SIZE);
  1871. if (!ioaddr) {
  1872. if (netif_msg_probe(tp))
  1873. dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
  1874. rc = -EIO;
  1875. goto err_out_free_res_4;
  1876. }
  1877. tp->pcie_cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  1878. if (!tp->pcie_cap && netif_msg_probe(tp))
  1879. dev_info(&pdev->dev, "no PCI Express capability\n");
  1880. RTL_W16(IntrMask, 0x0000);
  1881. /* Soft reset the chip. */
  1882. RTL_W8(ChipCmd, CmdReset);
  1883. /* Check that the chip has finished the reset. */
  1884. for (i = 0; i < 100; i++) {
  1885. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  1886. break;
  1887. msleep_interruptible(1);
  1888. }
  1889. RTL_W16(IntrStatus, 0xffff);
  1890. pci_set_master(pdev);
  1891. /* Identify chip attached to board */
  1892. rtl8169_get_mac_version(tp, ioaddr);
  1893. /* Use appropriate default if unknown */
  1894. if (tp->mac_version == RTL_GIGA_MAC_NONE) {
  1895. if (netif_msg_probe(tp)) {
  1896. dev_notice(&pdev->dev,
  1897. "unknown MAC, using family default\n");
  1898. }
  1899. tp->mac_version = cfg->default_ver;
  1900. }
  1901. rtl8169_print_mac_version(tp);
  1902. for (i = 0; i < ARRAY_SIZE(rtl_chip_info); i++) {
  1903. if (tp->mac_version == rtl_chip_info[i].mac_version)
  1904. break;
  1905. }
  1906. if (i == ARRAY_SIZE(rtl_chip_info)) {
  1907. dev_err(&pdev->dev,
  1908. "driver bug, MAC version not found in rtl_chip_info\n");
  1909. goto err_out_msi_5;
  1910. }
  1911. tp->chipset = i;
  1912. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1913. RTL_W8(Config1, RTL_R8(Config1) | PMEnable);
  1914. RTL_W8(Config5, RTL_R8(Config5) & PMEStatus);
  1915. if ((RTL_R8(Config3) & (LinkUp | MagicPacket)) != 0)
  1916. tp->features |= RTL_FEATURE_WOL;
  1917. if ((RTL_R8(Config5) & (UWF | BWF | MWF)) != 0)
  1918. tp->features |= RTL_FEATURE_WOL;
  1919. tp->features |= rtl_try_msi(pdev, ioaddr, cfg);
  1920. RTL_W8(Cfg9346, Cfg9346_Lock);
  1921. if ((tp->mac_version <= RTL_GIGA_MAC_VER_06) &&
  1922. (RTL_R8(PHYstatus) & TBI_Enable)) {
  1923. tp->set_speed = rtl8169_set_speed_tbi;
  1924. tp->get_settings = rtl8169_gset_tbi;
  1925. tp->phy_reset_enable = rtl8169_tbi_reset_enable;
  1926. tp->phy_reset_pending = rtl8169_tbi_reset_pending;
  1927. tp->link_ok = rtl8169_tbi_link_ok;
  1928. tp->do_ioctl = rtl_tbi_ioctl;
  1929. tp->phy_1000_ctrl_reg = ADVERTISE_1000FULL; /* Implied by TBI */
  1930. } else {
  1931. tp->set_speed = rtl8169_set_speed_xmii;
  1932. tp->get_settings = rtl8169_gset_xmii;
  1933. tp->phy_reset_enable = rtl8169_xmii_reset_enable;
  1934. tp->phy_reset_pending = rtl8169_xmii_reset_pending;
  1935. tp->link_ok = rtl8169_xmii_link_ok;
  1936. tp->do_ioctl = rtl_xmii_ioctl;
  1937. }
  1938. spin_lock_init(&tp->lock);
  1939. tp->mmio_addr = ioaddr;
  1940. /* Get MAC address */
  1941. for (i = 0; i < MAC_ADDR_LEN; i++)
  1942. dev->dev_addr[i] = RTL_R8(MAC0 + i);
  1943. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  1944. SET_ETHTOOL_OPS(dev, &rtl8169_ethtool_ops);
  1945. dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
  1946. dev->irq = pdev->irq;
  1947. dev->base_addr = (unsigned long) ioaddr;
  1948. netif_napi_add(dev, &tp->napi, rtl8169_poll, R8169_NAPI_WEIGHT);
  1949. #ifdef CONFIG_R8169_VLAN
  1950. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  1951. #endif
  1952. tp->intr_mask = 0xffff;
  1953. tp->align = cfg->align;
  1954. tp->hw_start = cfg->hw_start;
  1955. tp->intr_event = cfg->intr_event;
  1956. tp->napi_event = cfg->napi_event;
  1957. init_timer(&tp->timer);
  1958. tp->timer.data = (unsigned long) dev;
  1959. tp->timer.function = rtl8169_phy_timer;
  1960. rc = register_netdev(dev);
  1961. if (rc < 0)
  1962. goto err_out_msi_5;
  1963. pci_set_drvdata(pdev, dev);
  1964. if (netif_msg_probe(tp)) {
  1965. u32 xid = RTL_R32(TxConfig) & 0x9cf0f8ff;
  1966. printk(KERN_INFO "%s: %s at 0x%lx, "
  1967. "%2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x, "
  1968. "XID %08x IRQ %d\n",
  1969. dev->name,
  1970. rtl_chip_info[tp->chipset].name,
  1971. dev->base_addr,
  1972. dev->dev_addr[0], dev->dev_addr[1],
  1973. dev->dev_addr[2], dev->dev_addr[3],
  1974. dev->dev_addr[4], dev->dev_addr[5], xid, dev->irq);
  1975. }
  1976. rtl8169_init_phy(dev, tp);
  1977. device_set_wakeup_enable(&pdev->dev, tp->features & RTL_FEATURE_WOL);
  1978. out:
  1979. return rc;
  1980. err_out_msi_5:
  1981. rtl_disable_msi(pdev, tp);
  1982. iounmap(ioaddr);
  1983. err_out_free_res_4:
  1984. pci_release_regions(pdev);
  1985. err_out_mwi_3:
  1986. pci_clear_mwi(pdev);
  1987. err_out_disable_2:
  1988. pci_disable_device(pdev);
  1989. err_out_free_dev_1:
  1990. free_netdev(dev);
  1991. goto out;
  1992. }
  1993. static void __devexit rtl8169_remove_one(struct pci_dev *pdev)
  1994. {
  1995. struct net_device *dev = pci_get_drvdata(pdev);
  1996. struct rtl8169_private *tp = netdev_priv(dev);
  1997. flush_scheduled_work();
  1998. unregister_netdev(dev);
  1999. rtl_disable_msi(pdev, tp);
  2000. rtl8169_release_board(pdev, dev, tp->mmio_addr);
  2001. pci_set_drvdata(pdev, NULL);
  2002. }
  2003. static void rtl8169_set_rxbufsize(struct rtl8169_private *tp,
  2004. struct net_device *dev)
  2005. {
  2006. unsigned int mtu = dev->mtu;
  2007. tp->rx_buf_sz = (mtu > RX_BUF_SIZE) ? mtu + ETH_HLEN + 8 : RX_BUF_SIZE;
  2008. }
  2009. static int rtl8169_open(struct net_device *dev)
  2010. {
  2011. struct rtl8169_private *tp = netdev_priv(dev);
  2012. struct pci_dev *pdev = tp->pci_dev;
  2013. int retval = -ENOMEM;
  2014. rtl8169_set_rxbufsize(tp, dev);
  2015. /*
  2016. * Rx and Tx desscriptors needs 256 bytes alignment.
  2017. * pci_alloc_consistent provides more.
  2018. */
  2019. tp->TxDescArray = pci_alloc_consistent(pdev, R8169_TX_RING_BYTES,
  2020. &tp->TxPhyAddr);
  2021. if (!tp->TxDescArray)
  2022. goto out;
  2023. tp->RxDescArray = pci_alloc_consistent(pdev, R8169_RX_RING_BYTES,
  2024. &tp->RxPhyAddr);
  2025. if (!tp->RxDescArray)
  2026. goto err_free_tx_0;
  2027. retval = rtl8169_init_ring(dev);
  2028. if (retval < 0)
  2029. goto err_free_rx_1;
  2030. INIT_DELAYED_WORK(&tp->task, NULL);
  2031. smp_mb();
  2032. retval = request_irq(dev->irq, rtl8169_interrupt,
  2033. (tp->features & RTL_FEATURE_MSI) ? 0 : IRQF_SHARED,
  2034. dev->name, dev);
  2035. if (retval < 0)
  2036. goto err_release_ring_2;
  2037. napi_enable(&tp->napi);
  2038. rtl_hw_start(dev);
  2039. rtl8169_request_timer(dev);
  2040. rtl8169_check_link_status(dev, tp, tp->mmio_addr);
  2041. out:
  2042. return retval;
  2043. err_release_ring_2:
  2044. rtl8169_rx_clear(tp);
  2045. err_free_rx_1:
  2046. pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
  2047. tp->RxPhyAddr);
  2048. err_free_tx_0:
  2049. pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
  2050. tp->TxPhyAddr);
  2051. goto out;
  2052. }
  2053. static void rtl8169_hw_reset(void __iomem *ioaddr)
  2054. {
  2055. /* Disable interrupts */
  2056. rtl8169_irq_mask_and_ack(ioaddr);
  2057. /* Reset the chipset */
  2058. RTL_W8(ChipCmd, CmdReset);
  2059. /* PCI commit */
  2060. RTL_R8(ChipCmd);
  2061. }
  2062. static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
  2063. {
  2064. void __iomem *ioaddr = tp->mmio_addr;
  2065. u32 cfg = rtl8169_rx_config;
  2066. cfg |= (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
  2067. RTL_W32(RxConfig, cfg);
  2068. /* Set DMA burst size and Interframe Gap Time */
  2069. RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
  2070. (InterFrameGap << TxInterFrameGapShift));
  2071. }
  2072. static void rtl_hw_start(struct net_device *dev)
  2073. {
  2074. struct rtl8169_private *tp = netdev_priv(dev);
  2075. void __iomem *ioaddr = tp->mmio_addr;
  2076. unsigned int i;
  2077. /* Soft reset the chip. */
  2078. RTL_W8(ChipCmd, CmdReset);
  2079. /* Check that the chip has finished the reset. */
  2080. for (i = 0; i < 100; i++) {
  2081. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  2082. break;
  2083. msleep_interruptible(1);
  2084. }
  2085. tp->hw_start(dev);
  2086. netif_start_queue(dev);
  2087. }
  2088. static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp,
  2089. void __iomem *ioaddr)
  2090. {
  2091. /*
  2092. * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
  2093. * register to be written before TxDescAddrLow to work.
  2094. * Switching from MMIO to I/O access fixes the issue as well.
  2095. */
  2096. RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
  2097. RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
  2098. RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
  2099. RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
  2100. }
  2101. static u16 rtl_rw_cpluscmd(void __iomem *ioaddr)
  2102. {
  2103. u16 cmd;
  2104. cmd = RTL_R16(CPlusCmd);
  2105. RTL_W16(CPlusCmd, cmd);
  2106. return cmd;
  2107. }
  2108. static void rtl_set_rx_max_size(void __iomem *ioaddr, unsigned int rx_buf_sz)
  2109. {
  2110. /* Low hurts. Let's disable the filtering. */
  2111. RTL_W16(RxMaxSize, rx_buf_sz);
  2112. }
  2113. static void rtl8169_set_magic_reg(void __iomem *ioaddr, unsigned mac_version)
  2114. {
  2115. struct {
  2116. u32 mac_version;
  2117. u32 clk;
  2118. u32 val;
  2119. } cfg2_info [] = {
  2120. { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
  2121. { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
  2122. { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
  2123. { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
  2124. }, *p = cfg2_info;
  2125. unsigned int i;
  2126. u32 clk;
  2127. clk = RTL_R8(Config2) & PCI_Clock_66MHz;
  2128. for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
  2129. if ((p->mac_version == mac_version) && (p->clk == clk)) {
  2130. RTL_W32(0x7c, p->val);
  2131. break;
  2132. }
  2133. }
  2134. }
  2135. static void rtl_hw_start_8169(struct net_device *dev)
  2136. {
  2137. struct rtl8169_private *tp = netdev_priv(dev);
  2138. void __iomem *ioaddr = tp->mmio_addr;
  2139. struct pci_dev *pdev = tp->pci_dev;
  2140. if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
  2141. RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) | PCIMulRW);
  2142. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x08);
  2143. }
  2144. RTL_W8(Cfg9346, Cfg9346_Unlock);
  2145. if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
  2146. (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
  2147. (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
  2148. (tp->mac_version == RTL_GIGA_MAC_VER_04))
  2149. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  2150. RTL_W8(EarlyTxThres, EarlyTxThld);
  2151. rtl_set_rx_max_size(ioaddr, tp->rx_buf_sz);
  2152. if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
  2153. (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
  2154. (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
  2155. (tp->mac_version == RTL_GIGA_MAC_VER_04))
  2156. rtl_set_rx_tx_config_registers(tp);
  2157. tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
  2158. if ((tp->mac_version == RTL_GIGA_MAC_VER_02) ||
  2159. (tp->mac_version == RTL_GIGA_MAC_VER_03)) {
  2160. dprintk("Set MAC Reg C+CR Offset 0xE0. "
  2161. "Bit-3 and bit-14 MUST be 1\n");
  2162. tp->cp_cmd |= (1 << 14);
  2163. }
  2164. RTL_W16(CPlusCmd, tp->cp_cmd);
  2165. rtl8169_set_magic_reg(ioaddr, tp->mac_version);
  2166. /*
  2167. * Undocumented corner. Supposedly:
  2168. * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
  2169. */
  2170. RTL_W16(IntrMitigate, 0x0000);
  2171. rtl_set_rx_tx_desc_registers(tp, ioaddr);
  2172. if ((tp->mac_version != RTL_GIGA_MAC_VER_01) &&
  2173. (tp->mac_version != RTL_GIGA_MAC_VER_02) &&
  2174. (tp->mac_version != RTL_GIGA_MAC_VER_03) &&
  2175. (tp->mac_version != RTL_GIGA_MAC_VER_04)) {
  2176. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  2177. rtl_set_rx_tx_config_registers(tp);
  2178. }
  2179. RTL_W8(Cfg9346, Cfg9346_Lock);
  2180. /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
  2181. RTL_R8(IntrMask);
  2182. RTL_W32(RxMissed, 0);
  2183. rtl_set_rx_mode(dev);
  2184. /* no early-rx interrupts */
  2185. RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
  2186. /* Enable all known interrupts by setting the interrupt mask. */
  2187. RTL_W16(IntrMask, tp->intr_event);
  2188. }
  2189. static void rtl_tx_performance_tweak(struct pci_dev *pdev, u16 force)
  2190. {
  2191. struct net_device *dev = pci_get_drvdata(pdev);
  2192. struct rtl8169_private *tp = netdev_priv(dev);
  2193. int cap = tp->pcie_cap;
  2194. if (cap) {
  2195. u16 ctl;
  2196. pci_read_config_word(pdev, cap + PCI_EXP_DEVCTL, &ctl);
  2197. ctl = (ctl & ~PCI_EXP_DEVCTL_READRQ) | force;
  2198. pci_write_config_word(pdev, cap + PCI_EXP_DEVCTL, ctl);
  2199. }
  2200. }
  2201. static void rtl_csi_access_enable(void __iomem *ioaddr)
  2202. {
  2203. u32 csi;
  2204. csi = rtl_csi_read(ioaddr, 0x070c) & 0x00ffffff;
  2205. rtl_csi_write(ioaddr, 0x070c, csi | 0x27000000);
  2206. }
  2207. struct ephy_info {
  2208. unsigned int offset;
  2209. u16 mask;
  2210. u16 bits;
  2211. };
  2212. static void rtl_ephy_init(void __iomem *ioaddr, struct ephy_info *e, int len)
  2213. {
  2214. u16 w;
  2215. while (len-- > 0) {
  2216. w = (rtl_ephy_read(ioaddr, e->offset) & ~e->mask) | e->bits;
  2217. rtl_ephy_write(ioaddr, e->offset, w);
  2218. e++;
  2219. }
  2220. }
  2221. static void rtl_disable_clock_request(struct pci_dev *pdev)
  2222. {
  2223. struct net_device *dev = pci_get_drvdata(pdev);
  2224. struct rtl8169_private *tp = netdev_priv(dev);
  2225. int cap = tp->pcie_cap;
  2226. if (cap) {
  2227. u16 ctl;
  2228. pci_read_config_word(pdev, cap + PCI_EXP_LNKCTL, &ctl);
  2229. ctl &= ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2230. pci_write_config_word(pdev, cap + PCI_EXP_LNKCTL, ctl);
  2231. }
  2232. }
  2233. #define R8168_CPCMD_QUIRK_MASK (\
  2234. EnableBist | \
  2235. Mac_dbgo_oe | \
  2236. Force_half_dup | \
  2237. Force_rxflow_en | \
  2238. Force_txflow_en | \
  2239. Cxpl_dbg_sel | \
  2240. ASF | \
  2241. PktCntrDisable | \
  2242. Mac_dbgo_sel)
  2243. static void rtl_hw_start_8168bb(void __iomem *ioaddr, struct pci_dev *pdev)
  2244. {
  2245. RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
  2246. RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
  2247. rtl_tx_performance_tweak(pdev,
  2248. (0x5 << MAX_READ_REQUEST_SHIFT) | PCI_EXP_DEVCTL_NOSNOOP_EN);
  2249. }
  2250. static void rtl_hw_start_8168bef(void __iomem *ioaddr, struct pci_dev *pdev)
  2251. {
  2252. rtl_hw_start_8168bb(ioaddr, pdev);
  2253. RTL_W8(EarlyTxThres, EarlyTxThld);
  2254. RTL_W8(Config4, RTL_R8(Config4) & ~(1 << 0));
  2255. }
  2256. static void __rtl_hw_start_8168cp(void __iomem *ioaddr, struct pci_dev *pdev)
  2257. {
  2258. RTL_W8(Config1, RTL_R8(Config1) | Speed_down);
  2259. RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
  2260. rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
  2261. rtl_disable_clock_request(pdev);
  2262. RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
  2263. }
  2264. static void rtl_hw_start_8168cp_1(void __iomem *ioaddr, struct pci_dev *pdev)
  2265. {
  2266. static struct ephy_info e_info_8168cp[] = {
  2267. { 0x01, 0, 0x0001 },
  2268. { 0x02, 0x0800, 0x1000 },
  2269. { 0x03, 0, 0x0042 },
  2270. { 0x06, 0x0080, 0x0000 },
  2271. { 0x07, 0, 0x2000 }
  2272. };
  2273. rtl_csi_access_enable(ioaddr);
  2274. rtl_ephy_init(ioaddr, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
  2275. __rtl_hw_start_8168cp(ioaddr, pdev);
  2276. }
  2277. static void rtl_hw_start_8168cp_2(void __iomem *ioaddr, struct pci_dev *pdev)
  2278. {
  2279. rtl_csi_access_enable(ioaddr);
  2280. RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
  2281. rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
  2282. RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
  2283. }
  2284. static void rtl_hw_start_8168cp_3(void __iomem *ioaddr, struct pci_dev *pdev)
  2285. {
  2286. rtl_csi_access_enable(ioaddr);
  2287. RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
  2288. /* Magic. */
  2289. RTL_W8(DBG_REG, 0x20);
  2290. RTL_W8(EarlyTxThres, EarlyTxThld);
  2291. rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
  2292. RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
  2293. }
  2294. static void rtl_hw_start_8168c_1(void __iomem *ioaddr, struct pci_dev *pdev)
  2295. {
  2296. static struct ephy_info e_info_8168c_1[] = {
  2297. { 0x02, 0x0800, 0x1000 },
  2298. { 0x03, 0, 0x0002 },
  2299. { 0x06, 0x0080, 0x0000 }
  2300. };
  2301. rtl_csi_access_enable(ioaddr);
  2302. RTL_W8(DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
  2303. rtl_ephy_init(ioaddr, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
  2304. __rtl_hw_start_8168cp(ioaddr, pdev);
  2305. }
  2306. static void rtl_hw_start_8168c_2(void __iomem *ioaddr, struct pci_dev *pdev)
  2307. {
  2308. static struct ephy_info e_info_8168c_2[] = {
  2309. { 0x01, 0, 0x0001 },
  2310. { 0x03, 0x0400, 0x0220 }
  2311. };
  2312. rtl_csi_access_enable(ioaddr);
  2313. rtl_ephy_init(ioaddr, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
  2314. __rtl_hw_start_8168cp(ioaddr, pdev);
  2315. }
  2316. static void rtl_hw_start_8168c_3(void __iomem *ioaddr, struct pci_dev *pdev)
  2317. {
  2318. rtl_hw_start_8168c_2(ioaddr, pdev);
  2319. }
  2320. static void rtl_hw_start_8168c_4(void __iomem *ioaddr, struct pci_dev *pdev)
  2321. {
  2322. rtl_csi_access_enable(ioaddr);
  2323. __rtl_hw_start_8168cp(ioaddr, pdev);
  2324. }
  2325. static void rtl_hw_start_8168d(void __iomem *ioaddr, struct pci_dev *pdev)
  2326. {
  2327. rtl_csi_access_enable(ioaddr);
  2328. rtl_disable_clock_request(pdev);
  2329. RTL_W8(EarlyTxThres, EarlyTxThld);
  2330. rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
  2331. RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
  2332. }
  2333. static void rtl_hw_start_8168(struct net_device *dev)
  2334. {
  2335. struct rtl8169_private *tp = netdev_priv(dev);
  2336. void __iomem *ioaddr = tp->mmio_addr;
  2337. struct pci_dev *pdev = tp->pci_dev;
  2338. RTL_W8(Cfg9346, Cfg9346_Unlock);
  2339. RTL_W8(EarlyTxThres, EarlyTxThld);
  2340. rtl_set_rx_max_size(ioaddr, tp->rx_buf_sz);
  2341. tp->cp_cmd |= RTL_R16(CPlusCmd) | PktCntrDisable | INTT_1;
  2342. RTL_W16(CPlusCmd, tp->cp_cmd);
  2343. RTL_W16(IntrMitigate, 0x5151);
  2344. /* Work around for RxFIFO overflow. */
  2345. if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
  2346. tp->intr_event |= RxFIFOOver | PCSTimeout;
  2347. tp->intr_event &= ~RxOverflow;
  2348. }
  2349. rtl_set_rx_tx_desc_registers(tp, ioaddr);
  2350. rtl_set_rx_mode(dev);
  2351. RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
  2352. (InterFrameGap << TxInterFrameGapShift));
  2353. RTL_R8(IntrMask);
  2354. switch (tp->mac_version) {
  2355. case RTL_GIGA_MAC_VER_11:
  2356. rtl_hw_start_8168bb(ioaddr, pdev);
  2357. break;
  2358. case RTL_GIGA_MAC_VER_12:
  2359. case RTL_GIGA_MAC_VER_17:
  2360. rtl_hw_start_8168bef(ioaddr, pdev);
  2361. break;
  2362. case RTL_GIGA_MAC_VER_18:
  2363. rtl_hw_start_8168cp_1(ioaddr, pdev);
  2364. break;
  2365. case RTL_GIGA_MAC_VER_19:
  2366. rtl_hw_start_8168c_1(ioaddr, pdev);
  2367. break;
  2368. case RTL_GIGA_MAC_VER_20:
  2369. rtl_hw_start_8168c_2(ioaddr, pdev);
  2370. break;
  2371. case RTL_GIGA_MAC_VER_21:
  2372. rtl_hw_start_8168c_3(ioaddr, pdev);
  2373. break;
  2374. case RTL_GIGA_MAC_VER_22:
  2375. rtl_hw_start_8168c_4(ioaddr, pdev);
  2376. break;
  2377. case RTL_GIGA_MAC_VER_23:
  2378. rtl_hw_start_8168cp_2(ioaddr, pdev);
  2379. break;
  2380. case RTL_GIGA_MAC_VER_24:
  2381. rtl_hw_start_8168cp_3(ioaddr, pdev);
  2382. break;
  2383. case RTL_GIGA_MAC_VER_25:
  2384. rtl_hw_start_8168d(ioaddr, pdev);
  2385. break;
  2386. default:
  2387. printk(KERN_ERR PFX "%s: unknown chipset (mac_version = %d).\n",
  2388. dev->name, tp->mac_version);
  2389. break;
  2390. }
  2391. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  2392. RTL_W8(Cfg9346, Cfg9346_Lock);
  2393. RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
  2394. RTL_W16(IntrMask, tp->intr_event);
  2395. }
  2396. #define R810X_CPCMD_QUIRK_MASK (\
  2397. EnableBist | \
  2398. Mac_dbgo_oe | \
  2399. Force_half_dup | \
  2400. Force_rxflow_en | \
  2401. Force_txflow_en | \
  2402. Cxpl_dbg_sel | \
  2403. ASF | \
  2404. PktCntrDisable | \
  2405. PCIDAC | \
  2406. PCIMulRW)
  2407. static void rtl_hw_start_8102e_1(void __iomem *ioaddr, struct pci_dev *pdev)
  2408. {
  2409. static struct ephy_info e_info_8102e_1[] = {
  2410. { 0x01, 0, 0x6e65 },
  2411. { 0x02, 0, 0x091f },
  2412. { 0x03, 0, 0xc2f9 },
  2413. { 0x06, 0, 0xafb5 },
  2414. { 0x07, 0, 0x0e00 },
  2415. { 0x19, 0, 0xec80 },
  2416. { 0x01, 0, 0x2e65 },
  2417. { 0x01, 0, 0x6e65 }
  2418. };
  2419. u8 cfg1;
  2420. rtl_csi_access_enable(ioaddr);
  2421. RTL_W8(DBG_REG, FIX_NAK_1);
  2422. rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
  2423. RTL_W8(Config1,
  2424. LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
  2425. RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
  2426. cfg1 = RTL_R8(Config1);
  2427. if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
  2428. RTL_W8(Config1, cfg1 & ~LEDS0);
  2429. RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R810X_CPCMD_QUIRK_MASK);
  2430. rtl_ephy_init(ioaddr, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
  2431. }
  2432. static void rtl_hw_start_8102e_2(void __iomem *ioaddr, struct pci_dev *pdev)
  2433. {
  2434. rtl_csi_access_enable(ioaddr);
  2435. rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
  2436. RTL_W8(Config1, MEMMAP | IOMAP | VPD | PMEnable);
  2437. RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
  2438. RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R810X_CPCMD_QUIRK_MASK);
  2439. }
  2440. static void rtl_hw_start_8102e_3(void __iomem *ioaddr, struct pci_dev *pdev)
  2441. {
  2442. rtl_hw_start_8102e_2(ioaddr, pdev);
  2443. rtl_ephy_write(ioaddr, 0x03, 0xc2f9);
  2444. }
  2445. static void rtl_hw_start_8101(struct net_device *dev)
  2446. {
  2447. struct rtl8169_private *tp = netdev_priv(dev);
  2448. void __iomem *ioaddr = tp->mmio_addr;
  2449. struct pci_dev *pdev = tp->pci_dev;
  2450. if ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
  2451. (tp->mac_version == RTL_GIGA_MAC_VER_16)) {
  2452. int cap = tp->pcie_cap;
  2453. if (cap) {
  2454. pci_write_config_word(pdev, cap + PCI_EXP_DEVCTL,
  2455. PCI_EXP_DEVCTL_NOSNOOP_EN);
  2456. }
  2457. }
  2458. switch (tp->mac_version) {
  2459. case RTL_GIGA_MAC_VER_07:
  2460. rtl_hw_start_8102e_1(ioaddr, pdev);
  2461. break;
  2462. case RTL_GIGA_MAC_VER_08:
  2463. rtl_hw_start_8102e_3(ioaddr, pdev);
  2464. break;
  2465. case RTL_GIGA_MAC_VER_09:
  2466. rtl_hw_start_8102e_2(ioaddr, pdev);
  2467. break;
  2468. }
  2469. RTL_W8(Cfg9346, Cfg9346_Unlock);
  2470. RTL_W8(EarlyTxThres, EarlyTxThld);
  2471. rtl_set_rx_max_size(ioaddr, tp->rx_buf_sz);
  2472. tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
  2473. RTL_W16(CPlusCmd, tp->cp_cmd);
  2474. RTL_W16(IntrMitigate, 0x0000);
  2475. rtl_set_rx_tx_desc_registers(tp, ioaddr);
  2476. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  2477. rtl_set_rx_tx_config_registers(tp);
  2478. RTL_W8(Cfg9346, Cfg9346_Lock);
  2479. RTL_R8(IntrMask);
  2480. rtl_set_rx_mode(dev);
  2481. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  2482. RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
  2483. RTL_W16(IntrMask, tp->intr_event);
  2484. }
  2485. static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
  2486. {
  2487. struct rtl8169_private *tp = netdev_priv(dev);
  2488. int ret = 0;
  2489. if (new_mtu < ETH_ZLEN || new_mtu > SafeMtu)
  2490. return -EINVAL;
  2491. dev->mtu = new_mtu;
  2492. if (!netif_running(dev))
  2493. goto out;
  2494. rtl8169_down(dev);
  2495. rtl8169_set_rxbufsize(tp, dev);
  2496. ret = rtl8169_init_ring(dev);
  2497. if (ret < 0)
  2498. goto out;
  2499. napi_enable(&tp->napi);
  2500. rtl_hw_start(dev);
  2501. rtl8169_request_timer(dev);
  2502. out:
  2503. return ret;
  2504. }
  2505. static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
  2506. {
  2507. desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
  2508. desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
  2509. }
  2510. static void rtl8169_free_rx_skb(struct rtl8169_private *tp,
  2511. struct sk_buff **sk_buff, struct RxDesc *desc)
  2512. {
  2513. struct pci_dev *pdev = tp->pci_dev;
  2514. pci_unmap_single(pdev, le64_to_cpu(desc->addr), tp->rx_buf_sz,
  2515. PCI_DMA_FROMDEVICE);
  2516. dev_kfree_skb(*sk_buff);
  2517. *sk_buff = NULL;
  2518. rtl8169_make_unusable_by_asic(desc);
  2519. }
  2520. static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
  2521. {
  2522. u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
  2523. desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
  2524. }
  2525. static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
  2526. u32 rx_buf_sz)
  2527. {
  2528. desc->addr = cpu_to_le64(mapping);
  2529. wmb();
  2530. rtl8169_mark_to_asic(desc, rx_buf_sz);
  2531. }
  2532. static struct sk_buff *rtl8169_alloc_rx_skb(struct pci_dev *pdev,
  2533. struct net_device *dev,
  2534. struct RxDesc *desc, int rx_buf_sz,
  2535. unsigned int align)
  2536. {
  2537. struct sk_buff *skb;
  2538. dma_addr_t mapping;
  2539. unsigned int pad;
  2540. pad = align ? align : NET_IP_ALIGN;
  2541. skb = netdev_alloc_skb(dev, rx_buf_sz + pad);
  2542. if (!skb)
  2543. goto err_out;
  2544. skb_reserve(skb, align ? ((pad - 1) & (unsigned long)skb->data) : pad);
  2545. mapping = pci_map_single(pdev, skb->data, rx_buf_sz,
  2546. PCI_DMA_FROMDEVICE);
  2547. rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
  2548. out:
  2549. return skb;
  2550. err_out:
  2551. rtl8169_make_unusable_by_asic(desc);
  2552. goto out;
  2553. }
  2554. static void rtl8169_rx_clear(struct rtl8169_private *tp)
  2555. {
  2556. unsigned int i;
  2557. for (i = 0; i < NUM_RX_DESC; i++) {
  2558. if (tp->Rx_skbuff[i]) {
  2559. rtl8169_free_rx_skb(tp, tp->Rx_skbuff + i,
  2560. tp->RxDescArray + i);
  2561. }
  2562. }
  2563. }
  2564. static u32 rtl8169_rx_fill(struct rtl8169_private *tp, struct net_device *dev,
  2565. u32 start, u32 end)
  2566. {
  2567. u32 cur;
  2568. for (cur = start; end - cur != 0; cur++) {
  2569. struct sk_buff *skb;
  2570. unsigned int i = cur % NUM_RX_DESC;
  2571. WARN_ON((s32)(end - cur) < 0);
  2572. if (tp->Rx_skbuff[i])
  2573. continue;
  2574. skb = rtl8169_alloc_rx_skb(tp->pci_dev, dev,
  2575. tp->RxDescArray + i,
  2576. tp->rx_buf_sz, tp->align);
  2577. if (!skb)
  2578. break;
  2579. tp->Rx_skbuff[i] = skb;
  2580. }
  2581. return cur - start;
  2582. }
  2583. static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
  2584. {
  2585. desc->opts1 |= cpu_to_le32(RingEnd);
  2586. }
  2587. static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
  2588. {
  2589. tp->dirty_tx = tp->dirty_rx = tp->cur_tx = tp->cur_rx = 0;
  2590. }
  2591. static int rtl8169_init_ring(struct net_device *dev)
  2592. {
  2593. struct rtl8169_private *tp = netdev_priv(dev);
  2594. rtl8169_init_ring_indexes(tp);
  2595. memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
  2596. memset(tp->Rx_skbuff, 0x0, NUM_RX_DESC * sizeof(struct sk_buff *));
  2597. if (rtl8169_rx_fill(tp, dev, 0, NUM_RX_DESC) != NUM_RX_DESC)
  2598. goto err_out;
  2599. rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
  2600. return 0;
  2601. err_out:
  2602. rtl8169_rx_clear(tp);
  2603. return -ENOMEM;
  2604. }
  2605. static void rtl8169_unmap_tx_skb(struct pci_dev *pdev, struct ring_info *tx_skb,
  2606. struct TxDesc *desc)
  2607. {
  2608. unsigned int len = tx_skb->len;
  2609. pci_unmap_single(pdev, le64_to_cpu(desc->addr), len, PCI_DMA_TODEVICE);
  2610. desc->opts1 = 0x00;
  2611. desc->opts2 = 0x00;
  2612. desc->addr = 0x00;
  2613. tx_skb->len = 0;
  2614. }
  2615. static void rtl8169_tx_clear(struct rtl8169_private *tp)
  2616. {
  2617. unsigned int i;
  2618. for (i = tp->dirty_tx; i < tp->dirty_tx + NUM_TX_DESC; i++) {
  2619. unsigned int entry = i % NUM_TX_DESC;
  2620. struct ring_info *tx_skb = tp->tx_skb + entry;
  2621. unsigned int len = tx_skb->len;
  2622. if (len) {
  2623. struct sk_buff *skb = tx_skb->skb;
  2624. rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb,
  2625. tp->TxDescArray + entry);
  2626. if (skb) {
  2627. dev_kfree_skb(skb);
  2628. tx_skb->skb = NULL;
  2629. }
  2630. tp->dev->stats.tx_dropped++;
  2631. }
  2632. }
  2633. tp->cur_tx = tp->dirty_tx = 0;
  2634. }
  2635. static void rtl8169_schedule_work(struct net_device *dev, work_func_t task)
  2636. {
  2637. struct rtl8169_private *tp = netdev_priv(dev);
  2638. PREPARE_DELAYED_WORK(&tp->task, task);
  2639. schedule_delayed_work(&tp->task, 4);
  2640. }
  2641. static void rtl8169_wait_for_quiescence(struct net_device *dev)
  2642. {
  2643. struct rtl8169_private *tp = netdev_priv(dev);
  2644. void __iomem *ioaddr = tp->mmio_addr;
  2645. synchronize_irq(dev->irq);
  2646. /* Wait for any pending NAPI task to complete */
  2647. napi_disable(&tp->napi);
  2648. rtl8169_irq_mask_and_ack(ioaddr);
  2649. tp->intr_mask = 0xffff;
  2650. RTL_W16(IntrMask, tp->intr_event);
  2651. napi_enable(&tp->napi);
  2652. }
  2653. static void rtl8169_reinit_task(struct work_struct *work)
  2654. {
  2655. struct rtl8169_private *tp =
  2656. container_of(work, struct rtl8169_private, task.work);
  2657. struct net_device *dev = tp->dev;
  2658. int ret;
  2659. rtnl_lock();
  2660. if (!netif_running(dev))
  2661. goto out_unlock;
  2662. rtl8169_wait_for_quiescence(dev);
  2663. rtl8169_close(dev);
  2664. ret = rtl8169_open(dev);
  2665. if (unlikely(ret < 0)) {
  2666. if (net_ratelimit() && netif_msg_drv(tp)) {
  2667. printk(KERN_ERR PFX "%s: reinit failure (status = %d)."
  2668. " Rescheduling.\n", dev->name, ret);
  2669. }
  2670. rtl8169_schedule_work(dev, rtl8169_reinit_task);
  2671. }
  2672. out_unlock:
  2673. rtnl_unlock();
  2674. }
  2675. static void rtl8169_reset_task(struct work_struct *work)
  2676. {
  2677. struct rtl8169_private *tp =
  2678. container_of(work, struct rtl8169_private, task.work);
  2679. struct net_device *dev = tp->dev;
  2680. rtnl_lock();
  2681. if (!netif_running(dev))
  2682. goto out_unlock;
  2683. rtl8169_wait_for_quiescence(dev);
  2684. rtl8169_rx_interrupt(dev, tp, tp->mmio_addr, ~(u32)0);
  2685. rtl8169_tx_clear(tp);
  2686. if (tp->dirty_rx == tp->cur_rx) {
  2687. rtl8169_init_ring_indexes(tp);
  2688. rtl_hw_start(dev);
  2689. netif_wake_queue(dev);
  2690. rtl8169_check_link_status(dev, tp, tp->mmio_addr);
  2691. } else {
  2692. if (net_ratelimit() && netif_msg_intr(tp)) {
  2693. printk(KERN_EMERG PFX "%s: Rx buffers shortage\n",
  2694. dev->name);
  2695. }
  2696. rtl8169_schedule_work(dev, rtl8169_reset_task);
  2697. }
  2698. out_unlock:
  2699. rtnl_unlock();
  2700. }
  2701. static void rtl8169_tx_timeout(struct net_device *dev)
  2702. {
  2703. struct rtl8169_private *tp = netdev_priv(dev);
  2704. rtl8169_hw_reset(tp->mmio_addr);
  2705. /* Let's wait a bit while any (async) irq lands on */
  2706. rtl8169_schedule_work(dev, rtl8169_reset_task);
  2707. }
  2708. static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
  2709. u32 opts1)
  2710. {
  2711. struct skb_shared_info *info = skb_shinfo(skb);
  2712. unsigned int cur_frag, entry;
  2713. struct TxDesc * uninitialized_var(txd);
  2714. entry = tp->cur_tx;
  2715. for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
  2716. skb_frag_t *frag = info->frags + cur_frag;
  2717. dma_addr_t mapping;
  2718. u32 status, len;
  2719. void *addr;
  2720. entry = (entry + 1) % NUM_TX_DESC;
  2721. txd = tp->TxDescArray + entry;
  2722. len = frag->size;
  2723. addr = ((void *) page_address(frag->page)) + frag->page_offset;
  2724. mapping = pci_map_single(tp->pci_dev, addr, len, PCI_DMA_TODEVICE);
  2725. /* anti gcc 2.95.3 bugware (sic) */
  2726. status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
  2727. txd->opts1 = cpu_to_le32(status);
  2728. txd->addr = cpu_to_le64(mapping);
  2729. tp->tx_skb[entry].len = len;
  2730. }
  2731. if (cur_frag) {
  2732. tp->tx_skb[entry].skb = skb;
  2733. txd->opts1 |= cpu_to_le32(LastFrag);
  2734. }
  2735. return cur_frag;
  2736. }
  2737. static inline u32 rtl8169_tso_csum(struct sk_buff *skb, struct net_device *dev)
  2738. {
  2739. if (dev->features & NETIF_F_TSO) {
  2740. u32 mss = skb_shinfo(skb)->gso_size;
  2741. if (mss)
  2742. return LargeSend | ((mss & MSSMask) << MSSShift);
  2743. }
  2744. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  2745. const struct iphdr *ip = ip_hdr(skb);
  2746. if (ip->protocol == IPPROTO_TCP)
  2747. return IPCS | TCPCS;
  2748. else if (ip->protocol == IPPROTO_UDP)
  2749. return IPCS | UDPCS;
  2750. WARN_ON(1); /* we need a WARN() */
  2751. }
  2752. return 0;
  2753. }
  2754. static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
  2755. struct net_device *dev)
  2756. {
  2757. struct rtl8169_private *tp = netdev_priv(dev);
  2758. unsigned int frags, entry = tp->cur_tx % NUM_TX_DESC;
  2759. struct TxDesc *txd = tp->TxDescArray + entry;
  2760. void __iomem *ioaddr = tp->mmio_addr;
  2761. dma_addr_t mapping;
  2762. u32 status, len;
  2763. u32 opts1;
  2764. if (unlikely(TX_BUFFS_AVAIL(tp) < skb_shinfo(skb)->nr_frags)) {
  2765. if (netif_msg_drv(tp)) {
  2766. printk(KERN_ERR
  2767. "%s: BUG! Tx Ring full when queue awake!\n",
  2768. dev->name);
  2769. }
  2770. goto err_stop;
  2771. }
  2772. if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
  2773. goto err_stop;
  2774. opts1 = DescOwn | rtl8169_tso_csum(skb, dev);
  2775. frags = rtl8169_xmit_frags(tp, skb, opts1);
  2776. if (frags) {
  2777. len = skb_headlen(skb);
  2778. opts1 |= FirstFrag;
  2779. } else {
  2780. len = skb->len;
  2781. opts1 |= FirstFrag | LastFrag;
  2782. tp->tx_skb[entry].skb = skb;
  2783. }
  2784. mapping = pci_map_single(tp->pci_dev, skb->data, len, PCI_DMA_TODEVICE);
  2785. tp->tx_skb[entry].len = len;
  2786. txd->addr = cpu_to_le64(mapping);
  2787. txd->opts2 = cpu_to_le32(rtl8169_tx_vlan_tag(tp, skb));
  2788. wmb();
  2789. /* anti gcc 2.95.3 bugware (sic) */
  2790. status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
  2791. txd->opts1 = cpu_to_le32(status);
  2792. tp->cur_tx += frags + 1;
  2793. smp_wmb();
  2794. RTL_W8(TxPoll, NPQ); /* set polling bit */
  2795. if (TX_BUFFS_AVAIL(tp) < MAX_SKB_FRAGS) {
  2796. netif_stop_queue(dev);
  2797. smp_rmb();
  2798. if (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)
  2799. netif_wake_queue(dev);
  2800. }
  2801. out:
  2802. return NETDEV_TX_OK;
  2803. err_stop:
  2804. netif_stop_queue(dev);
  2805. dev->stats.tx_dropped++;
  2806. return NETDEV_TX_BUSY;
  2807. }
  2808. static void rtl8169_pcierr_interrupt(struct net_device *dev)
  2809. {
  2810. struct rtl8169_private *tp = netdev_priv(dev);
  2811. struct pci_dev *pdev = tp->pci_dev;
  2812. void __iomem *ioaddr = tp->mmio_addr;
  2813. u16 pci_status, pci_cmd;
  2814. pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
  2815. pci_read_config_word(pdev, PCI_STATUS, &pci_status);
  2816. if (netif_msg_intr(tp)) {
  2817. printk(KERN_ERR
  2818. "%s: PCI error (cmd = 0x%04x, status = 0x%04x).\n",
  2819. dev->name, pci_cmd, pci_status);
  2820. }
  2821. /*
  2822. * The recovery sequence below admits a very elaborated explanation:
  2823. * - it seems to work;
  2824. * - I did not see what else could be done;
  2825. * - it makes iop3xx happy.
  2826. *
  2827. * Feel free to adjust to your needs.
  2828. */
  2829. if (pdev->broken_parity_status)
  2830. pci_cmd &= ~PCI_COMMAND_PARITY;
  2831. else
  2832. pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
  2833. pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
  2834. pci_write_config_word(pdev, PCI_STATUS,
  2835. pci_status & (PCI_STATUS_DETECTED_PARITY |
  2836. PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
  2837. PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
  2838. /* The infamous DAC f*ckup only happens at boot time */
  2839. if ((tp->cp_cmd & PCIDAC) && !tp->dirty_rx && !tp->cur_rx) {
  2840. if (netif_msg_intr(tp))
  2841. printk(KERN_INFO "%s: disabling PCI DAC.\n", dev->name);
  2842. tp->cp_cmd &= ~PCIDAC;
  2843. RTL_W16(CPlusCmd, tp->cp_cmd);
  2844. dev->features &= ~NETIF_F_HIGHDMA;
  2845. }
  2846. rtl8169_hw_reset(ioaddr);
  2847. rtl8169_schedule_work(dev, rtl8169_reinit_task);
  2848. }
  2849. static void rtl8169_tx_interrupt(struct net_device *dev,
  2850. struct rtl8169_private *tp,
  2851. void __iomem *ioaddr)
  2852. {
  2853. unsigned int dirty_tx, tx_left;
  2854. dirty_tx = tp->dirty_tx;
  2855. smp_rmb();
  2856. tx_left = tp->cur_tx - dirty_tx;
  2857. while (tx_left > 0) {
  2858. unsigned int entry = dirty_tx % NUM_TX_DESC;
  2859. struct ring_info *tx_skb = tp->tx_skb + entry;
  2860. u32 len = tx_skb->len;
  2861. u32 status;
  2862. rmb();
  2863. status = le32_to_cpu(tp->TxDescArray[entry].opts1);
  2864. if (status & DescOwn)
  2865. break;
  2866. dev->stats.tx_bytes += len;
  2867. dev->stats.tx_packets++;
  2868. rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb, tp->TxDescArray + entry);
  2869. if (status & LastFrag) {
  2870. dev_kfree_skb(tx_skb->skb);
  2871. tx_skb->skb = NULL;
  2872. }
  2873. dirty_tx++;
  2874. tx_left--;
  2875. }
  2876. if (tp->dirty_tx != dirty_tx) {
  2877. tp->dirty_tx = dirty_tx;
  2878. smp_wmb();
  2879. if (netif_queue_stopped(dev) &&
  2880. (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)) {
  2881. netif_wake_queue(dev);
  2882. }
  2883. /*
  2884. * 8168 hack: TxPoll requests are lost when the Tx packets are
  2885. * too close. Let's kick an extra TxPoll request when a burst
  2886. * of start_xmit activity is detected (if it is not detected,
  2887. * it is slow enough). -- FR
  2888. */
  2889. smp_rmb();
  2890. if (tp->cur_tx != dirty_tx)
  2891. RTL_W8(TxPoll, NPQ);
  2892. }
  2893. }
  2894. static inline int rtl8169_fragmented_frame(u32 status)
  2895. {
  2896. return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
  2897. }
  2898. static inline void rtl8169_rx_csum(struct sk_buff *skb, struct RxDesc *desc)
  2899. {
  2900. u32 opts1 = le32_to_cpu(desc->opts1);
  2901. u32 status = opts1 & RxProtoMask;
  2902. if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
  2903. ((status == RxProtoUDP) && !(opts1 & UDPFail)) ||
  2904. ((status == RxProtoIP) && !(opts1 & IPFail)))
  2905. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2906. else
  2907. skb->ip_summed = CHECKSUM_NONE;
  2908. }
  2909. static inline bool rtl8169_try_rx_copy(struct sk_buff **sk_buff,
  2910. struct rtl8169_private *tp, int pkt_size,
  2911. dma_addr_t addr)
  2912. {
  2913. struct sk_buff *skb;
  2914. bool done = false;
  2915. if (pkt_size >= rx_copybreak)
  2916. goto out;
  2917. skb = netdev_alloc_skb(tp->dev, pkt_size + NET_IP_ALIGN);
  2918. if (!skb)
  2919. goto out;
  2920. pci_dma_sync_single_for_cpu(tp->pci_dev, addr, pkt_size,
  2921. PCI_DMA_FROMDEVICE);
  2922. skb_reserve(skb, NET_IP_ALIGN);
  2923. skb_copy_from_linear_data(*sk_buff, skb->data, pkt_size);
  2924. *sk_buff = skb;
  2925. done = true;
  2926. out:
  2927. return done;
  2928. }
  2929. static int rtl8169_rx_interrupt(struct net_device *dev,
  2930. struct rtl8169_private *tp,
  2931. void __iomem *ioaddr, u32 budget)
  2932. {
  2933. unsigned int cur_rx, rx_left;
  2934. unsigned int delta, count;
  2935. cur_rx = tp->cur_rx;
  2936. rx_left = NUM_RX_DESC + tp->dirty_rx - cur_rx;
  2937. rx_left = min(rx_left, budget);
  2938. for (; rx_left > 0; rx_left--, cur_rx++) {
  2939. unsigned int entry = cur_rx % NUM_RX_DESC;
  2940. struct RxDesc *desc = tp->RxDescArray + entry;
  2941. u32 status;
  2942. rmb();
  2943. status = le32_to_cpu(desc->opts1);
  2944. if (status & DescOwn)
  2945. break;
  2946. if (unlikely(status & RxRES)) {
  2947. if (netif_msg_rx_err(tp)) {
  2948. printk(KERN_INFO
  2949. "%s: Rx ERROR. status = %08x\n",
  2950. dev->name, status);
  2951. }
  2952. dev->stats.rx_errors++;
  2953. if (status & (RxRWT | RxRUNT))
  2954. dev->stats.rx_length_errors++;
  2955. if (status & RxCRC)
  2956. dev->stats.rx_crc_errors++;
  2957. if (status & RxFOVF) {
  2958. rtl8169_schedule_work(dev, rtl8169_reset_task);
  2959. dev->stats.rx_fifo_errors++;
  2960. }
  2961. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  2962. } else {
  2963. struct sk_buff *skb = tp->Rx_skbuff[entry];
  2964. dma_addr_t addr = le64_to_cpu(desc->addr);
  2965. int pkt_size = (status & 0x00001FFF) - 4;
  2966. struct pci_dev *pdev = tp->pci_dev;
  2967. /*
  2968. * The driver does not support incoming fragmented
  2969. * frames. They are seen as a symptom of over-mtu
  2970. * sized frames.
  2971. */
  2972. if (unlikely(rtl8169_fragmented_frame(status))) {
  2973. dev->stats.rx_dropped++;
  2974. dev->stats.rx_length_errors++;
  2975. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  2976. continue;
  2977. }
  2978. rtl8169_rx_csum(skb, desc);
  2979. if (rtl8169_try_rx_copy(&skb, tp, pkt_size, addr)) {
  2980. pci_dma_sync_single_for_device(pdev, addr,
  2981. pkt_size, PCI_DMA_FROMDEVICE);
  2982. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  2983. } else {
  2984. pci_unmap_single(pdev, addr, tp->rx_buf_sz,
  2985. PCI_DMA_FROMDEVICE);
  2986. tp->Rx_skbuff[entry] = NULL;
  2987. }
  2988. skb_put(skb, pkt_size);
  2989. skb->protocol = eth_type_trans(skb, dev);
  2990. if (rtl8169_rx_vlan_skb(tp, desc, skb) < 0)
  2991. netif_receive_skb(skb);
  2992. dev->stats.rx_bytes += pkt_size;
  2993. dev->stats.rx_packets++;
  2994. }
  2995. /* Work around for AMD plateform. */
  2996. if ((desc->opts2 & cpu_to_le32(0xfffe000)) &&
  2997. (tp->mac_version == RTL_GIGA_MAC_VER_05)) {
  2998. desc->opts2 = 0;
  2999. cur_rx++;
  3000. }
  3001. }
  3002. count = cur_rx - tp->cur_rx;
  3003. tp->cur_rx = cur_rx;
  3004. delta = rtl8169_rx_fill(tp, dev, tp->dirty_rx, tp->cur_rx);
  3005. if (!delta && count && netif_msg_intr(tp))
  3006. printk(KERN_INFO "%s: no Rx buffer allocated\n", dev->name);
  3007. tp->dirty_rx += delta;
  3008. /*
  3009. * FIXME: until there is periodic timer to try and refill the ring,
  3010. * a temporary shortage may definitely kill the Rx process.
  3011. * - disable the asic to try and avoid an overflow and kick it again
  3012. * after refill ?
  3013. * - how do others driver handle this condition (Uh oh...).
  3014. */
  3015. if ((tp->dirty_rx + NUM_RX_DESC == tp->cur_rx) && netif_msg_intr(tp))
  3016. printk(KERN_EMERG "%s: Rx buffers exhausted\n", dev->name);
  3017. return count;
  3018. }
  3019. static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
  3020. {
  3021. struct net_device *dev = dev_instance;
  3022. struct rtl8169_private *tp = netdev_priv(dev);
  3023. void __iomem *ioaddr = tp->mmio_addr;
  3024. int handled = 0;
  3025. int status;
  3026. /* loop handling interrupts until we have no new ones or
  3027. * we hit a invalid/hotplug case.
  3028. */
  3029. status = RTL_R16(IntrStatus);
  3030. while (status && status != 0xffff) {
  3031. handled = 1;
  3032. /* Handle all of the error cases first. These will reset
  3033. * the chip, so just exit the loop.
  3034. */
  3035. if (unlikely(!netif_running(dev))) {
  3036. rtl8169_asic_down(ioaddr);
  3037. break;
  3038. }
  3039. /* Work around for rx fifo overflow */
  3040. if (unlikely(status & RxFIFOOver) &&
  3041. (tp->mac_version == RTL_GIGA_MAC_VER_11)) {
  3042. netif_stop_queue(dev);
  3043. rtl8169_tx_timeout(dev);
  3044. break;
  3045. }
  3046. if (unlikely(status & SYSErr)) {
  3047. rtl8169_pcierr_interrupt(dev);
  3048. break;
  3049. }
  3050. if (status & LinkChg)
  3051. rtl8169_check_link_status(dev, tp, ioaddr);
  3052. /* We need to see the lastest version of tp->intr_mask to
  3053. * avoid ignoring an MSI interrupt and having to wait for
  3054. * another event which may never come.
  3055. */
  3056. smp_rmb();
  3057. if (status & tp->intr_mask & tp->napi_event) {
  3058. RTL_W16(IntrMask, tp->intr_event & ~tp->napi_event);
  3059. tp->intr_mask = ~tp->napi_event;
  3060. if (likely(napi_schedule_prep(&tp->napi)))
  3061. __napi_schedule(&tp->napi);
  3062. else if (netif_msg_intr(tp)) {
  3063. printk(KERN_INFO "%s: interrupt %04x in poll\n",
  3064. dev->name, status);
  3065. }
  3066. }
  3067. /* We only get a new MSI interrupt when all active irq
  3068. * sources on the chip have been acknowledged. So, ack
  3069. * everything we've seen and check if new sources have become
  3070. * active to avoid blocking all interrupts from the chip.
  3071. */
  3072. RTL_W16(IntrStatus,
  3073. (status & RxFIFOOver) ? (status | RxOverflow) : status);
  3074. status = RTL_R16(IntrStatus);
  3075. }
  3076. return IRQ_RETVAL(handled);
  3077. }
  3078. static int rtl8169_poll(struct napi_struct *napi, int budget)
  3079. {
  3080. struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
  3081. struct net_device *dev = tp->dev;
  3082. void __iomem *ioaddr = tp->mmio_addr;
  3083. int work_done;
  3084. work_done = rtl8169_rx_interrupt(dev, tp, ioaddr, (u32) budget);
  3085. rtl8169_tx_interrupt(dev, tp, ioaddr);
  3086. if (work_done < budget) {
  3087. napi_complete(napi);
  3088. /* We need for force the visibility of tp->intr_mask
  3089. * for other CPUs, as we can loose an MSI interrupt
  3090. * and potentially wait for a retransmit timeout if we don't.
  3091. * The posted write to IntrMask is safe, as it will
  3092. * eventually make it to the chip and we won't loose anything
  3093. * until it does.
  3094. */
  3095. tp->intr_mask = 0xffff;
  3096. smp_wmb();
  3097. RTL_W16(IntrMask, tp->intr_event);
  3098. }
  3099. return work_done;
  3100. }
  3101. static void rtl8169_rx_missed(struct net_device *dev, void __iomem *ioaddr)
  3102. {
  3103. struct rtl8169_private *tp = netdev_priv(dev);
  3104. if (tp->mac_version > RTL_GIGA_MAC_VER_06)
  3105. return;
  3106. dev->stats.rx_missed_errors += (RTL_R32(RxMissed) & 0xffffff);
  3107. RTL_W32(RxMissed, 0);
  3108. }
  3109. static void rtl8169_down(struct net_device *dev)
  3110. {
  3111. struct rtl8169_private *tp = netdev_priv(dev);
  3112. void __iomem *ioaddr = tp->mmio_addr;
  3113. unsigned int intrmask;
  3114. rtl8169_delete_timer(dev);
  3115. netif_stop_queue(dev);
  3116. napi_disable(&tp->napi);
  3117. core_down:
  3118. spin_lock_irq(&tp->lock);
  3119. rtl8169_asic_down(ioaddr);
  3120. rtl8169_rx_missed(dev, ioaddr);
  3121. spin_unlock_irq(&tp->lock);
  3122. synchronize_irq(dev->irq);
  3123. /* Give a racing hard_start_xmit a few cycles to complete. */
  3124. synchronize_sched(); /* FIXME: should this be synchronize_irq()? */
  3125. /*
  3126. * And now for the 50k$ question: are IRQ disabled or not ?
  3127. *
  3128. * Two paths lead here:
  3129. * 1) dev->close
  3130. * -> netif_running() is available to sync the current code and the
  3131. * IRQ handler. See rtl8169_interrupt for details.
  3132. * 2) dev->change_mtu
  3133. * -> rtl8169_poll can not be issued again and re-enable the
  3134. * interruptions. Let's simply issue the IRQ down sequence again.
  3135. *
  3136. * No loop if hotpluged or major error (0xffff).
  3137. */
  3138. intrmask = RTL_R16(IntrMask);
  3139. if (intrmask && (intrmask != 0xffff))
  3140. goto core_down;
  3141. rtl8169_tx_clear(tp);
  3142. rtl8169_rx_clear(tp);
  3143. }
  3144. static int rtl8169_close(struct net_device *dev)
  3145. {
  3146. struct rtl8169_private *tp = netdev_priv(dev);
  3147. struct pci_dev *pdev = tp->pci_dev;
  3148. /* update counters before going down */
  3149. rtl8169_update_counters(dev);
  3150. rtl8169_down(dev);
  3151. free_irq(dev->irq, dev);
  3152. pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
  3153. tp->RxPhyAddr);
  3154. pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
  3155. tp->TxPhyAddr);
  3156. tp->TxDescArray = NULL;
  3157. tp->RxDescArray = NULL;
  3158. return 0;
  3159. }
  3160. static void rtl_set_rx_mode(struct net_device *dev)
  3161. {
  3162. struct rtl8169_private *tp = netdev_priv(dev);
  3163. void __iomem *ioaddr = tp->mmio_addr;
  3164. unsigned long flags;
  3165. u32 mc_filter[2]; /* Multicast hash filter */
  3166. int rx_mode;
  3167. u32 tmp = 0;
  3168. if (dev->flags & IFF_PROMISC) {
  3169. /* Unconditionally log net taps. */
  3170. if (netif_msg_link(tp)) {
  3171. printk(KERN_NOTICE "%s: Promiscuous mode enabled.\n",
  3172. dev->name);
  3173. }
  3174. rx_mode =
  3175. AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
  3176. AcceptAllPhys;
  3177. mc_filter[1] = mc_filter[0] = 0xffffffff;
  3178. } else if ((dev->mc_count > multicast_filter_limit)
  3179. || (dev->flags & IFF_ALLMULTI)) {
  3180. /* Too many to filter perfectly -- accept all multicasts. */
  3181. rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
  3182. mc_filter[1] = mc_filter[0] = 0xffffffff;
  3183. } else {
  3184. struct dev_mc_list *mclist;
  3185. unsigned int i;
  3186. rx_mode = AcceptBroadcast | AcceptMyPhys;
  3187. mc_filter[1] = mc_filter[0] = 0;
  3188. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  3189. i++, mclist = mclist->next) {
  3190. int bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) >> 26;
  3191. mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
  3192. rx_mode |= AcceptMulticast;
  3193. }
  3194. }
  3195. spin_lock_irqsave(&tp->lock, flags);
  3196. tmp = rtl8169_rx_config | rx_mode |
  3197. (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
  3198. if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
  3199. u32 data = mc_filter[0];
  3200. mc_filter[0] = swab32(mc_filter[1]);
  3201. mc_filter[1] = swab32(data);
  3202. }
  3203. RTL_W32(MAR0 + 0, mc_filter[0]);
  3204. RTL_W32(MAR0 + 4, mc_filter[1]);
  3205. RTL_W32(RxConfig, tmp);
  3206. spin_unlock_irqrestore(&tp->lock, flags);
  3207. }
  3208. /**
  3209. * rtl8169_get_stats - Get rtl8169 read/write statistics
  3210. * @dev: The Ethernet Device to get statistics for
  3211. *
  3212. * Get TX/RX statistics for rtl8169
  3213. */
  3214. static struct net_device_stats *rtl8169_get_stats(struct net_device *dev)
  3215. {
  3216. struct rtl8169_private *tp = netdev_priv(dev);
  3217. void __iomem *ioaddr = tp->mmio_addr;
  3218. unsigned long flags;
  3219. if (netif_running(dev)) {
  3220. spin_lock_irqsave(&tp->lock, flags);
  3221. rtl8169_rx_missed(dev, ioaddr);
  3222. spin_unlock_irqrestore(&tp->lock, flags);
  3223. }
  3224. return &dev->stats;
  3225. }
  3226. static void rtl8169_net_suspend(struct net_device *dev)
  3227. {
  3228. if (!netif_running(dev))
  3229. return;
  3230. netif_device_detach(dev);
  3231. netif_stop_queue(dev);
  3232. }
  3233. #ifdef CONFIG_PM
  3234. static int rtl8169_suspend(struct device *device)
  3235. {
  3236. struct pci_dev *pdev = to_pci_dev(device);
  3237. struct net_device *dev = pci_get_drvdata(pdev);
  3238. rtl8169_net_suspend(dev);
  3239. return 0;
  3240. }
  3241. static int rtl8169_resume(struct device *device)
  3242. {
  3243. struct pci_dev *pdev = to_pci_dev(device);
  3244. struct net_device *dev = pci_get_drvdata(pdev);
  3245. if (!netif_running(dev))
  3246. goto out;
  3247. netif_device_attach(dev);
  3248. rtl8169_schedule_work(dev, rtl8169_reset_task);
  3249. out:
  3250. return 0;
  3251. }
  3252. static struct dev_pm_ops rtl8169_pm_ops = {
  3253. .suspend = rtl8169_suspend,
  3254. .resume = rtl8169_resume,
  3255. .freeze = rtl8169_suspend,
  3256. .thaw = rtl8169_resume,
  3257. .poweroff = rtl8169_suspend,
  3258. .restore = rtl8169_resume,
  3259. };
  3260. #define RTL8169_PM_OPS (&rtl8169_pm_ops)
  3261. #else /* !CONFIG_PM */
  3262. #define RTL8169_PM_OPS NULL
  3263. #endif /* !CONFIG_PM */
  3264. static void rtl_shutdown(struct pci_dev *pdev)
  3265. {
  3266. struct net_device *dev = pci_get_drvdata(pdev);
  3267. struct rtl8169_private *tp = netdev_priv(dev);
  3268. void __iomem *ioaddr = tp->mmio_addr;
  3269. rtl8169_net_suspend(dev);
  3270. spin_lock_irq(&tp->lock);
  3271. rtl8169_asic_down(ioaddr);
  3272. spin_unlock_irq(&tp->lock);
  3273. if (system_state == SYSTEM_POWER_OFF) {
  3274. /* WoL fails with some 8168 when the receiver is disabled. */
  3275. if (tp->features & RTL_FEATURE_WOL) {
  3276. pci_clear_master(pdev);
  3277. RTL_W8(ChipCmd, CmdRxEnb);
  3278. /* PCI commit */
  3279. RTL_R8(ChipCmd);
  3280. }
  3281. pci_wake_from_d3(pdev, true);
  3282. pci_set_power_state(pdev, PCI_D3hot);
  3283. }
  3284. }
  3285. static struct pci_driver rtl8169_pci_driver = {
  3286. .name = MODULENAME,
  3287. .id_table = rtl8169_pci_tbl,
  3288. .probe = rtl8169_init_one,
  3289. .remove = __devexit_p(rtl8169_remove_one),
  3290. .shutdown = rtl_shutdown,
  3291. .driver.pm = RTL8169_PM_OPS,
  3292. };
  3293. static int __init rtl8169_init_module(void)
  3294. {
  3295. return pci_register_driver(&rtl8169_pci_driver);
  3296. }
  3297. static void __exit rtl8169_cleanup_module(void)
  3298. {
  3299. pci_unregister_driver(&rtl8169_pci_driver);
  3300. }
  3301. module_init(rtl8169_init_module);
  3302. module_exit(rtl8169_cleanup_module);