iwl-4965.c 68 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2009 Intel Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * Intel Linux Wireless <ilw@linux.intel.com>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. *****************************************************************************/
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/init.h>
  29. #include <linux/pci.h>
  30. #include <linux/dma-mapping.h>
  31. #include <linux/delay.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/netdevice.h>
  34. #include <linux/wireless.h>
  35. #include <net/mac80211.h>
  36. #include <linux/etherdevice.h>
  37. #include <asm/unaligned.h>
  38. #include "iwl-eeprom.h"
  39. #include "iwl-dev.h"
  40. #include "iwl-core.h"
  41. #include "iwl-io.h"
  42. #include "iwl-helpers.h"
  43. #include "iwl-calib.h"
  44. #include "iwl-sta.h"
  45. static int iwl4965_send_tx_power(struct iwl_priv *priv);
  46. static int iwl4965_hw_get_temperature(struct iwl_priv *priv);
  47. /* Highest firmware API version supported */
  48. #define IWL4965_UCODE_API_MAX 2
  49. /* Lowest firmware API version supported */
  50. #define IWL4965_UCODE_API_MIN 2
  51. #define IWL4965_FW_PRE "iwlwifi-4965-"
  52. #define _IWL4965_MODULE_FIRMWARE(api) IWL4965_FW_PRE #api ".ucode"
  53. #define IWL4965_MODULE_FIRMWARE(api) _IWL4965_MODULE_FIRMWARE(api)
  54. /* module parameters */
  55. static struct iwl_mod_params iwl4965_mod_params = {
  56. .num_of_queues = IWL49_NUM_QUEUES,
  57. .num_of_ampdu_queues = IWL49_NUM_AMPDU_QUEUES,
  58. .amsdu_size_8K = 1,
  59. .restart_fw = 1,
  60. /* the rest are 0 by default */
  61. };
  62. /* check contents of special bootstrap uCode SRAM */
  63. static int iwl4965_verify_bsm(struct iwl_priv *priv)
  64. {
  65. __le32 *image = priv->ucode_boot.v_addr;
  66. u32 len = priv->ucode_boot.len;
  67. u32 reg;
  68. u32 val;
  69. IWL_DEBUG_INFO(priv, "Begin verify bsm\n");
  70. /* verify BSM SRAM contents */
  71. val = iwl_read_prph(priv, BSM_WR_DWCOUNT_REG);
  72. for (reg = BSM_SRAM_LOWER_BOUND;
  73. reg < BSM_SRAM_LOWER_BOUND + len;
  74. reg += sizeof(u32), image++) {
  75. val = iwl_read_prph(priv, reg);
  76. if (val != le32_to_cpu(*image)) {
  77. IWL_ERR(priv, "BSM uCode verification failed at "
  78. "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
  79. BSM_SRAM_LOWER_BOUND,
  80. reg - BSM_SRAM_LOWER_BOUND, len,
  81. val, le32_to_cpu(*image));
  82. return -EIO;
  83. }
  84. }
  85. IWL_DEBUG_INFO(priv, "BSM bootstrap uCode image OK\n");
  86. return 0;
  87. }
  88. /**
  89. * iwl4965_load_bsm - Load bootstrap instructions
  90. *
  91. * BSM operation:
  92. *
  93. * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
  94. * in special SRAM that does not power down during RFKILL. When powering back
  95. * up after power-saving sleeps (or during initial uCode load), the BSM loads
  96. * the bootstrap program into the on-board processor, and starts it.
  97. *
  98. * The bootstrap program loads (via DMA) instructions and data for a new
  99. * program from host DRAM locations indicated by the host driver in the
  100. * BSM_DRAM_* registers. Once the new program is loaded, it starts
  101. * automatically.
  102. *
  103. * When initializing the NIC, the host driver points the BSM to the
  104. * "initialize" uCode image. This uCode sets up some internal data, then
  105. * notifies host via "initialize alive" that it is complete.
  106. *
  107. * The host then replaces the BSM_DRAM_* pointer values to point to the
  108. * normal runtime uCode instructions and a backup uCode data cache buffer
  109. * (filled initially with starting data values for the on-board processor),
  110. * then triggers the "initialize" uCode to load and launch the runtime uCode,
  111. * which begins normal operation.
  112. *
  113. * When doing a power-save shutdown, runtime uCode saves data SRAM into
  114. * the backup data cache in DRAM before SRAM is powered down.
  115. *
  116. * When powering back up, the BSM loads the bootstrap program. This reloads
  117. * the runtime uCode instructions and the backup data cache into SRAM,
  118. * and re-launches the runtime uCode from where it left off.
  119. */
  120. static int iwl4965_load_bsm(struct iwl_priv *priv)
  121. {
  122. __le32 *image = priv->ucode_boot.v_addr;
  123. u32 len = priv->ucode_boot.len;
  124. dma_addr_t pinst;
  125. dma_addr_t pdata;
  126. u32 inst_len;
  127. u32 data_len;
  128. int i;
  129. u32 done;
  130. u32 reg_offset;
  131. int ret;
  132. IWL_DEBUG_INFO(priv, "Begin load bsm\n");
  133. priv->ucode_type = UCODE_INIT;
  134. /* make sure bootstrap program is no larger than BSM's SRAM size */
  135. if (len > IWL49_MAX_BSM_SIZE)
  136. return -EINVAL;
  137. /* Tell bootstrap uCode where to find the "Initialize" uCode
  138. * in host DRAM ... host DRAM physical address bits 35:4 for 4965.
  139. * NOTE: iwl_init_alive_start() will replace these values,
  140. * after the "initialize" uCode has run, to point to
  141. * runtime/protocol instructions and backup data cache.
  142. */
  143. pinst = priv->ucode_init.p_addr >> 4;
  144. pdata = priv->ucode_init_data.p_addr >> 4;
  145. inst_len = priv->ucode_init.len;
  146. data_len = priv->ucode_init_data.len;
  147. iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
  148. iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
  149. iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
  150. iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
  151. /* Fill BSM memory with bootstrap instructions */
  152. for (reg_offset = BSM_SRAM_LOWER_BOUND;
  153. reg_offset < BSM_SRAM_LOWER_BOUND + len;
  154. reg_offset += sizeof(u32), image++)
  155. _iwl_write_prph(priv, reg_offset, le32_to_cpu(*image));
  156. ret = iwl4965_verify_bsm(priv);
  157. if (ret)
  158. return ret;
  159. /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
  160. iwl_write_prph(priv, BSM_WR_MEM_SRC_REG, 0x0);
  161. iwl_write_prph(priv, BSM_WR_MEM_DST_REG, IWL49_RTC_INST_LOWER_BOUND);
  162. iwl_write_prph(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
  163. /* Load bootstrap code into instruction SRAM now,
  164. * to prepare to load "initialize" uCode */
  165. iwl_write_prph(priv, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START);
  166. /* Wait for load of bootstrap uCode to finish */
  167. for (i = 0; i < 100; i++) {
  168. done = iwl_read_prph(priv, BSM_WR_CTRL_REG);
  169. if (!(done & BSM_WR_CTRL_REG_BIT_START))
  170. break;
  171. udelay(10);
  172. }
  173. if (i < 100)
  174. IWL_DEBUG_INFO(priv, "BSM write complete, poll %d iterations\n", i);
  175. else {
  176. IWL_ERR(priv, "BSM write did not complete!\n");
  177. return -EIO;
  178. }
  179. /* Enable future boot loads whenever power management unit triggers it
  180. * (e.g. when powering back up after power-save shutdown) */
  181. iwl_write_prph(priv, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START_EN);
  182. return 0;
  183. }
  184. /**
  185. * iwl4965_set_ucode_ptrs - Set uCode address location
  186. *
  187. * Tell initialization uCode where to find runtime uCode.
  188. *
  189. * BSM registers initially contain pointers to initialization uCode.
  190. * We need to replace them to load runtime uCode inst and data,
  191. * and to save runtime data when powering down.
  192. */
  193. static int iwl4965_set_ucode_ptrs(struct iwl_priv *priv)
  194. {
  195. dma_addr_t pinst;
  196. dma_addr_t pdata;
  197. int ret = 0;
  198. /* bits 35:4 for 4965 */
  199. pinst = priv->ucode_code.p_addr >> 4;
  200. pdata = priv->ucode_data_backup.p_addr >> 4;
  201. /* Tell bootstrap uCode where to find image to load */
  202. iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
  203. iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
  204. iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG,
  205. priv->ucode_data.len);
  206. /* Inst byte count must be last to set up, bit 31 signals uCode
  207. * that all new ptr/size info is in place */
  208. iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG,
  209. priv->ucode_code.len | BSM_DRAM_INST_LOAD);
  210. IWL_DEBUG_INFO(priv, "Runtime uCode pointers are set.\n");
  211. return ret;
  212. }
  213. /**
  214. * iwl4965_init_alive_start - Called after REPLY_ALIVE notification received
  215. *
  216. * Called after REPLY_ALIVE notification received from "initialize" uCode.
  217. *
  218. * The 4965 "initialize" ALIVE reply contains calibration data for:
  219. * Voltage, temperature, and MIMO tx gain correction, now stored in priv
  220. * (3945 does not contain this data).
  221. *
  222. * Tell "initialize" uCode to go ahead and load the runtime uCode.
  223. */
  224. static void iwl4965_init_alive_start(struct iwl_priv *priv)
  225. {
  226. int ret;
  227. /* Check alive response for "valid" sign from uCode */
  228. if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
  229. /* We had an error bringing up the hardware, so take it
  230. * all the way back down so we can try again */
  231. IWL_DEBUG_INFO(priv, "Initialize Alive failed.\n");
  232. goto restart;
  233. }
  234. /* Bootstrap uCode has loaded initialize uCode ... verify inst image.
  235. * This is a paranoid check, because we would not have gotten the
  236. * "initialize" alive if code weren't properly loaded. */
  237. if (iwl_verify_ucode(priv)) {
  238. /* Runtime instruction load was bad;
  239. * take it all the way back down so we can try again */
  240. IWL_DEBUG_INFO(priv, "Bad \"initialize\" uCode load.\n");
  241. goto restart;
  242. }
  243. /* Calculate temperature */
  244. priv->temperature = iwl4965_hw_get_temperature(priv);
  245. /* Send pointers to protocol/runtime uCode image ... init code will
  246. * load and launch runtime uCode, which will send us another "Alive"
  247. * notification. */
  248. IWL_DEBUG_INFO(priv, "Initialization Alive received.\n");
  249. if (iwl4965_set_ucode_ptrs(priv)) {
  250. /* Runtime instruction load won't happen;
  251. * take it all the way back down so we can try again */
  252. IWL_DEBUG_INFO(priv, "Couldn't set up uCode pointers.\n");
  253. goto restart;
  254. }
  255. priv->ucode_type = UCODE_RT;
  256. if (test_bit(STATUS_RT_UCODE_ALIVE, &priv->status)) {
  257. IWL_WARN(priv, "Runtime uCode already alive? "
  258. "Waiting for alive anyway\n");
  259. clear_bit(STATUS_RT_UCODE_ALIVE, &priv->status);
  260. }
  261. ret = wait_event_interruptible_timeout(
  262. priv->wait_command_queue,
  263. test_bit(STATUS_RT_UCODE_ALIVE, &priv->status),
  264. UCODE_ALIVE_TIMEOUT);
  265. if (!ret) {
  266. /* FIXME: if STATUS_RT_UCODE_ALIVE timeout
  267. * go back to restart the download Init uCode again
  268. * this might cause to trap in the restart loop
  269. */
  270. priv->ucode_type = UCODE_NONE;
  271. if (!test_bit(STATUS_RT_UCODE_ALIVE, &priv->status)) {
  272. IWL_ERR(priv, "Runtime timeout after %dms\n",
  273. jiffies_to_msecs(UCODE_ALIVE_TIMEOUT));
  274. goto restart;
  275. }
  276. }
  277. return;
  278. restart:
  279. queue_work(priv->workqueue, &priv->restart);
  280. }
  281. static bool is_ht40_channel(__le32 rxon_flags)
  282. {
  283. int chan_mod = le32_to_cpu(rxon_flags & RXON_FLG_CHANNEL_MODE_MSK)
  284. >> RXON_FLG_CHANNEL_MODE_POS;
  285. return ((chan_mod == CHANNEL_MODE_PURE_40) ||
  286. (chan_mod == CHANNEL_MODE_MIXED));
  287. }
  288. /*
  289. * EEPROM handlers
  290. */
  291. static u16 iwl4965_eeprom_calib_version(struct iwl_priv *priv)
  292. {
  293. return iwl_eeprom_query16(priv, EEPROM_4965_CALIB_VERSION_OFFSET);
  294. }
  295. /*
  296. * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
  297. * must be called under priv->lock and mac access
  298. */
  299. static void iwl4965_txq_set_sched(struct iwl_priv *priv, u32 mask)
  300. {
  301. iwl_write_prph(priv, IWL49_SCD_TXFACT, mask);
  302. }
  303. static int iwl4965_apm_init(struct iwl_priv *priv)
  304. {
  305. int ret = 0;
  306. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  307. CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
  308. /* disable L0s without affecting L1 :don't wait for ICH L0s bug W/A) */
  309. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  310. CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
  311. /* set "initialization complete" bit to move adapter
  312. * D0U* --> D0A* state */
  313. iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  314. /* wait for clock stabilization */
  315. ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
  316. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  317. if (ret < 0) {
  318. IWL_DEBUG_INFO(priv, "Failed to init the card\n");
  319. goto out;
  320. }
  321. /* enable DMA */
  322. iwl_write_prph(priv, APMG_CLK_CTRL_REG, APMG_CLK_VAL_DMA_CLK_RQT |
  323. APMG_CLK_VAL_BSM_CLK_RQT);
  324. udelay(20);
  325. /* disable L1-Active */
  326. iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
  327. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  328. out:
  329. return ret;
  330. }
  331. static void iwl4965_nic_config(struct iwl_priv *priv)
  332. {
  333. unsigned long flags;
  334. u16 radio_cfg;
  335. u16 lctl;
  336. spin_lock_irqsave(&priv->lock, flags);
  337. lctl = iwl_pcie_link_ctl(priv);
  338. /* HW bug W/A - negligible power consumption */
  339. /* L1-ASPM is enabled by BIOS */
  340. if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) == PCI_CFG_LINK_CTRL_VAL_L1_EN)
  341. /* L1-ASPM enabled: disable L0S */
  342. iwl_set_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
  343. else
  344. /* L1-ASPM disabled: enable L0S */
  345. iwl_clear_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
  346. radio_cfg = iwl_eeprom_query16(priv, EEPROM_RADIO_CONFIG);
  347. /* write radio config values to register */
  348. if (EEPROM_RF_CFG_TYPE_MSK(radio_cfg) == EEPROM_4965_RF_CFG_TYPE_MAX)
  349. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  350. EEPROM_RF_CFG_TYPE_MSK(radio_cfg) |
  351. EEPROM_RF_CFG_STEP_MSK(radio_cfg) |
  352. EEPROM_RF_CFG_DASH_MSK(radio_cfg));
  353. /* set CSR_HW_CONFIG_REG for uCode use */
  354. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  355. CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI |
  356. CSR_HW_IF_CONFIG_REG_BIT_MAC_SI);
  357. priv->calib_info = (struct iwl_eeprom_calib_info *)
  358. iwl_eeprom_query_addr(priv, EEPROM_4965_CALIB_TXPOWER_OFFSET);
  359. spin_unlock_irqrestore(&priv->lock, flags);
  360. }
  361. static int iwl4965_apm_stop_master(struct iwl_priv *priv)
  362. {
  363. unsigned long flags;
  364. spin_lock_irqsave(&priv->lock, flags);
  365. /* set stop master bit */
  366. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
  367. iwl_poll_direct_bit(priv, CSR_RESET,
  368. CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
  369. spin_unlock_irqrestore(&priv->lock, flags);
  370. IWL_DEBUG_INFO(priv, "stop master\n");
  371. return 0;
  372. }
  373. static void iwl4965_apm_stop(struct iwl_priv *priv)
  374. {
  375. unsigned long flags;
  376. iwl4965_apm_stop_master(priv);
  377. spin_lock_irqsave(&priv->lock, flags);
  378. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  379. udelay(10);
  380. /* clear "init complete" move adapter D0A* --> D0U state */
  381. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  382. spin_unlock_irqrestore(&priv->lock, flags);
  383. }
  384. static int iwl4965_apm_reset(struct iwl_priv *priv)
  385. {
  386. int ret = 0;
  387. iwl4965_apm_stop_master(priv);
  388. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  389. udelay(10);
  390. /* FIXME: put here L1A -L0S w/a */
  391. iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  392. ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
  393. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  394. if (ret < 0)
  395. goto out;
  396. udelay(10);
  397. /* Enable DMA and BSM Clock */
  398. iwl_write_prph(priv, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT |
  399. APMG_CLK_VAL_BSM_CLK_RQT);
  400. udelay(10);
  401. /* disable L1A */
  402. iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
  403. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  404. clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
  405. wake_up_interruptible(&priv->wait_command_queue);
  406. out:
  407. return ret;
  408. }
  409. /* Reset differential Rx gains in NIC to prepare for chain noise calibration.
  410. * Called after every association, but this runs only once!
  411. * ... once chain noise is calibrated the first time, it's good forever. */
  412. static void iwl4965_chain_noise_reset(struct iwl_priv *priv)
  413. {
  414. struct iwl_chain_noise_data *data = &(priv->chain_noise_data);
  415. if ((data->state == IWL_CHAIN_NOISE_ALIVE) && iwl_is_associated(priv)) {
  416. struct iwl_calib_diff_gain_cmd cmd;
  417. memset(&cmd, 0, sizeof(cmd));
  418. cmd.hdr.op_code = IWL_PHY_CALIBRATE_DIFF_GAIN_CMD;
  419. cmd.diff_gain_a = 0;
  420. cmd.diff_gain_b = 0;
  421. cmd.diff_gain_c = 0;
  422. if (iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
  423. sizeof(cmd), &cmd))
  424. IWL_ERR(priv,
  425. "Could not send REPLY_PHY_CALIBRATION_CMD\n");
  426. data->state = IWL_CHAIN_NOISE_ACCUMULATE;
  427. IWL_DEBUG_CALIB(priv, "Run chain_noise_calibrate\n");
  428. }
  429. }
  430. static void iwl4965_gain_computation(struct iwl_priv *priv,
  431. u32 *average_noise,
  432. u16 min_average_noise_antenna_i,
  433. u32 min_average_noise)
  434. {
  435. int i, ret;
  436. struct iwl_chain_noise_data *data = &priv->chain_noise_data;
  437. data->delta_gain_code[min_average_noise_antenna_i] = 0;
  438. for (i = 0; i < NUM_RX_CHAINS; i++) {
  439. s32 delta_g = 0;
  440. if (!(data->disconn_array[i]) &&
  441. (data->delta_gain_code[i] ==
  442. CHAIN_NOISE_DELTA_GAIN_INIT_VAL)) {
  443. delta_g = average_noise[i] - min_average_noise;
  444. data->delta_gain_code[i] = (u8)((delta_g * 10) / 15);
  445. data->delta_gain_code[i] =
  446. min(data->delta_gain_code[i],
  447. (u8) CHAIN_NOISE_MAX_DELTA_GAIN_CODE);
  448. data->delta_gain_code[i] =
  449. (data->delta_gain_code[i] | (1 << 2));
  450. } else {
  451. data->delta_gain_code[i] = 0;
  452. }
  453. }
  454. IWL_DEBUG_CALIB(priv, "delta_gain_codes: a %d b %d c %d\n",
  455. data->delta_gain_code[0],
  456. data->delta_gain_code[1],
  457. data->delta_gain_code[2]);
  458. /* Differential gain gets sent to uCode only once */
  459. if (!data->radio_write) {
  460. struct iwl_calib_diff_gain_cmd cmd;
  461. data->radio_write = 1;
  462. memset(&cmd, 0, sizeof(cmd));
  463. cmd.hdr.op_code = IWL_PHY_CALIBRATE_DIFF_GAIN_CMD;
  464. cmd.diff_gain_a = data->delta_gain_code[0];
  465. cmd.diff_gain_b = data->delta_gain_code[1];
  466. cmd.diff_gain_c = data->delta_gain_code[2];
  467. ret = iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
  468. sizeof(cmd), &cmd);
  469. if (ret)
  470. IWL_DEBUG_CALIB(priv, "fail sending cmd "
  471. "REPLY_PHY_CALIBRATION_CMD \n");
  472. /* TODO we might want recalculate
  473. * rx_chain in rxon cmd */
  474. /* Mark so we run this algo only once! */
  475. data->state = IWL_CHAIN_NOISE_CALIBRATED;
  476. }
  477. data->chain_noise_a = 0;
  478. data->chain_noise_b = 0;
  479. data->chain_noise_c = 0;
  480. data->chain_signal_a = 0;
  481. data->chain_signal_b = 0;
  482. data->chain_signal_c = 0;
  483. data->beacon_count = 0;
  484. }
  485. static void iwl4965_rts_tx_cmd_flag(struct ieee80211_tx_info *info,
  486. __le32 *tx_flags)
  487. {
  488. if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  489. *tx_flags |= TX_CMD_FLG_RTS_MSK;
  490. *tx_flags &= ~TX_CMD_FLG_CTS_MSK;
  491. } else if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  492. *tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  493. *tx_flags |= TX_CMD_FLG_CTS_MSK;
  494. }
  495. }
  496. static void iwl4965_bg_txpower_work(struct work_struct *work)
  497. {
  498. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  499. txpower_work);
  500. /* If a scan happened to start before we got here
  501. * then just return; the statistics notification will
  502. * kick off another scheduled work to compensate for
  503. * any temperature delta we missed here. */
  504. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  505. test_bit(STATUS_SCANNING, &priv->status))
  506. return;
  507. mutex_lock(&priv->mutex);
  508. /* Regardless of if we are associated, we must reconfigure the
  509. * TX power since frames can be sent on non-radar channels while
  510. * not associated */
  511. iwl4965_send_tx_power(priv);
  512. /* Update last_temperature to keep is_calib_needed from running
  513. * when it isn't needed... */
  514. priv->last_temperature = priv->temperature;
  515. mutex_unlock(&priv->mutex);
  516. }
  517. /*
  518. * Acquire priv->lock before calling this function !
  519. */
  520. static void iwl4965_set_wr_ptrs(struct iwl_priv *priv, int txq_id, u32 index)
  521. {
  522. iwl_write_direct32(priv, HBUS_TARG_WRPTR,
  523. (index & 0xff) | (txq_id << 8));
  524. iwl_write_prph(priv, IWL49_SCD_QUEUE_RDPTR(txq_id), index);
  525. }
  526. /**
  527. * iwl4965_tx_queue_set_status - (optionally) start Tx/Cmd queue
  528. * @tx_fifo_id: Tx DMA/FIFO channel (range 0-7) that the queue will feed
  529. * @scd_retry: (1) Indicates queue will be used in aggregation mode
  530. *
  531. * NOTE: Acquire priv->lock before calling this function !
  532. */
  533. static void iwl4965_tx_queue_set_status(struct iwl_priv *priv,
  534. struct iwl_tx_queue *txq,
  535. int tx_fifo_id, int scd_retry)
  536. {
  537. int txq_id = txq->q.id;
  538. /* Find out whether to activate Tx queue */
  539. int active = test_bit(txq_id, &priv->txq_ctx_active_msk) ? 1 : 0;
  540. /* Set up and activate */
  541. iwl_write_prph(priv, IWL49_SCD_QUEUE_STATUS_BITS(txq_id),
  542. (active << IWL49_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
  543. (tx_fifo_id << IWL49_SCD_QUEUE_STTS_REG_POS_TXF) |
  544. (scd_retry << IWL49_SCD_QUEUE_STTS_REG_POS_WSL) |
  545. (scd_retry << IWL49_SCD_QUEUE_STTS_REG_POS_SCD_ACK) |
  546. IWL49_SCD_QUEUE_STTS_REG_MSK);
  547. txq->sched_retry = scd_retry;
  548. IWL_DEBUG_INFO(priv, "%s %s Queue %d on AC %d\n",
  549. active ? "Activate" : "Deactivate",
  550. scd_retry ? "BA" : "AC", txq_id, tx_fifo_id);
  551. }
  552. static const u16 default_queue_to_tx_fifo[] = {
  553. IWL_TX_FIFO_AC3,
  554. IWL_TX_FIFO_AC2,
  555. IWL_TX_FIFO_AC1,
  556. IWL_TX_FIFO_AC0,
  557. IWL49_CMD_FIFO_NUM,
  558. IWL_TX_FIFO_HCCA_1,
  559. IWL_TX_FIFO_HCCA_2
  560. };
  561. static int iwl4965_alive_notify(struct iwl_priv *priv)
  562. {
  563. u32 a;
  564. unsigned long flags;
  565. int i, chan;
  566. u32 reg_val;
  567. spin_lock_irqsave(&priv->lock, flags);
  568. /* Clear 4965's internal Tx Scheduler data base */
  569. priv->scd_base_addr = iwl_read_prph(priv, IWL49_SCD_SRAM_BASE_ADDR);
  570. a = priv->scd_base_addr + IWL49_SCD_CONTEXT_DATA_OFFSET;
  571. for (; a < priv->scd_base_addr + IWL49_SCD_TX_STTS_BITMAP_OFFSET; a += 4)
  572. iwl_write_targ_mem(priv, a, 0);
  573. for (; a < priv->scd_base_addr + IWL49_SCD_TRANSLATE_TBL_OFFSET; a += 4)
  574. iwl_write_targ_mem(priv, a, 0);
  575. for (; a < sizeof(u16) * priv->hw_params.max_txq_num; a += 4)
  576. iwl_write_targ_mem(priv, a, 0);
  577. /* Tel 4965 where to find Tx byte count tables */
  578. iwl_write_prph(priv, IWL49_SCD_DRAM_BASE_ADDR,
  579. priv->scd_bc_tbls.dma >> 10);
  580. /* Enable DMA channel */
  581. for (chan = 0; chan < FH49_TCSR_CHNL_NUM ; chan++)
  582. iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
  583. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
  584. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
  585. /* Update FH chicken bits */
  586. reg_val = iwl_read_direct32(priv, FH_TX_CHICKEN_BITS_REG);
  587. iwl_write_direct32(priv, FH_TX_CHICKEN_BITS_REG,
  588. reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
  589. /* Disable chain mode for all queues */
  590. iwl_write_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, 0);
  591. /* Initialize each Tx queue (including the command queue) */
  592. for (i = 0; i < priv->hw_params.max_txq_num; i++) {
  593. /* TFD circular buffer read/write indexes */
  594. iwl_write_prph(priv, IWL49_SCD_QUEUE_RDPTR(i), 0);
  595. iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8));
  596. /* Max Tx Window size for Scheduler-ACK mode */
  597. iwl_write_targ_mem(priv, priv->scd_base_addr +
  598. IWL49_SCD_CONTEXT_QUEUE_OFFSET(i),
  599. (SCD_WIN_SIZE <<
  600. IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
  601. IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
  602. /* Frame limit */
  603. iwl_write_targ_mem(priv, priv->scd_base_addr +
  604. IWL49_SCD_CONTEXT_QUEUE_OFFSET(i) +
  605. sizeof(u32),
  606. (SCD_FRAME_LIMIT <<
  607. IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
  608. IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
  609. }
  610. iwl_write_prph(priv, IWL49_SCD_INTERRUPT_MASK,
  611. (1 << priv->hw_params.max_txq_num) - 1);
  612. /* Activate all Tx DMA/FIFO channels */
  613. priv->cfg->ops->lib->txq_set_sched(priv, IWL_MASK(0, 6));
  614. iwl4965_set_wr_ptrs(priv, IWL_CMD_QUEUE_NUM, 0);
  615. /* Map each Tx/cmd queue to its corresponding fifo */
  616. for (i = 0; i < ARRAY_SIZE(default_queue_to_tx_fifo); i++) {
  617. int ac = default_queue_to_tx_fifo[i];
  618. iwl_txq_ctx_activate(priv, i);
  619. iwl4965_tx_queue_set_status(priv, &priv->txq[i], ac, 0);
  620. }
  621. spin_unlock_irqrestore(&priv->lock, flags);
  622. return 0;
  623. }
  624. static struct iwl_sensitivity_ranges iwl4965_sensitivity = {
  625. .min_nrg_cck = 97,
  626. .max_nrg_cck = 0, /* not used, set to 0 */
  627. .auto_corr_min_ofdm = 85,
  628. .auto_corr_min_ofdm_mrc = 170,
  629. .auto_corr_min_ofdm_x1 = 105,
  630. .auto_corr_min_ofdm_mrc_x1 = 220,
  631. .auto_corr_max_ofdm = 120,
  632. .auto_corr_max_ofdm_mrc = 210,
  633. .auto_corr_max_ofdm_x1 = 140,
  634. .auto_corr_max_ofdm_mrc_x1 = 270,
  635. .auto_corr_min_cck = 125,
  636. .auto_corr_max_cck = 200,
  637. .auto_corr_min_cck_mrc = 200,
  638. .auto_corr_max_cck_mrc = 400,
  639. .nrg_th_cck = 100,
  640. .nrg_th_ofdm = 100,
  641. };
  642. static void iwl4965_set_ct_threshold(struct iwl_priv *priv)
  643. {
  644. /* want Kelvin */
  645. priv->hw_params.ct_kill_threshold =
  646. CELSIUS_TO_KELVIN(CT_KILL_THRESHOLD_LEGACY);
  647. }
  648. /**
  649. * iwl4965_hw_set_hw_params
  650. *
  651. * Called when initializing driver
  652. */
  653. static int iwl4965_hw_set_hw_params(struct iwl_priv *priv)
  654. {
  655. if ((priv->cfg->mod_params->num_of_queues > IWL49_NUM_QUEUES) ||
  656. (priv->cfg->mod_params->num_of_queues < IWL_MIN_NUM_QUEUES)) {
  657. IWL_ERR(priv,
  658. "invalid queues_num, should be between %d and %d\n",
  659. IWL_MIN_NUM_QUEUES, IWL49_NUM_QUEUES);
  660. return -EINVAL;
  661. }
  662. priv->hw_params.max_txq_num = priv->cfg->mod_params->num_of_queues;
  663. priv->hw_params.dma_chnl_num = FH49_TCSR_CHNL_NUM;
  664. priv->hw_params.scd_bc_tbls_size =
  665. IWL49_NUM_QUEUES * sizeof(struct iwl4965_scd_bc_tbl);
  666. priv->hw_params.tfd_size = sizeof(struct iwl_tfd);
  667. priv->hw_params.max_stations = IWL4965_STATION_COUNT;
  668. priv->hw_params.bcast_sta_id = IWL4965_BROADCAST_ID;
  669. priv->hw_params.max_data_size = IWL49_RTC_DATA_SIZE;
  670. priv->hw_params.max_inst_size = IWL49_RTC_INST_SIZE;
  671. priv->hw_params.max_bsm_size = BSM_SRAM_SIZE;
  672. priv->hw_params.ht40_channel = BIT(IEEE80211_BAND_5GHZ);
  673. priv->hw_params.rx_wrt_ptr_reg = FH_RSCSR_CHNL0_WPTR;
  674. priv->hw_params.tx_chains_num = 2;
  675. priv->hw_params.rx_chains_num = 2;
  676. priv->hw_params.valid_tx_ant = ANT_A | ANT_B;
  677. priv->hw_params.valid_rx_ant = ANT_A | ANT_B;
  678. if (priv->cfg->ops->lib->temp_ops.set_ct_kill)
  679. priv->cfg->ops->lib->temp_ops.set_ct_kill(priv);
  680. priv->hw_params.sens = &iwl4965_sensitivity;
  681. return 0;
  682. }
  683. static s32 iwl4965_math_div_round(s32 num, s32 denom, s32 *res)
  684. {
  685. s32 sign = 1;
  686. if (num < 0) {
  687. sign = -sign;
  688. num = -num;
  689. }
  690. if (denom < 0) {
  691. sign = -sign;
  692. denom = -denom;
  693. }
  694. *res = 1;
  695. *res = ((num * 2 + denom) / (denom * 2)) * sign;
  696. return 1;
  697. }
  698. /**
  699. * iwl4965_get_voltage_compensation - Power supply voltage comp for txpower
  700. *
  701. * Determines power supply voltage compensation for txpower calculations.
  702. * Returns number of 1/2-dB steps to subtract from gain table index,
  703. * to compensate for difference between power supply voltage during
  704. * factory measurements, vs. current power supply voltage.
  705. *
  706. * Voltage indication is higher for lower voltage.
  707. * Lower voltage requires more gain (lower gain table index).
  708. */
  709. static s32 iwl4965_get_voltage_compensation(s32 eeprom_voltage,
  710. s32 current_voltage)
  711. {
  712. s32 comp = 0;
  713. if ((TX_POWER_IWL_ILLEGAL_VOLTAGE == eeprom_voltage) ||
  714. (TX_POWER_IWL_ILLEGAL_VOLTAGE == current_voltage))
  715. return 0;
  716. iwl4965_math_div_round(current_voltage - eeprom_voltage,
  717. TX_POWER_IWL_VOLTAGE_CODES_PER_03V, &comp);
  718. if (current_voltage > eeprom_voltage)
  719. comp *= 2;
  720. if ((comp < -2) || (comp > 2))
  721. comp = 0;
  722. return comp;
  723. }
  724. static s32 iwl4965_get_tx_atten_grp(u16 channel)
  725. {
  726. if (channel >= CALIB_IWL_TX_ATTEN_GR5_FCH &&
  727. channel <= CALIB_IWL_TX_ATTEN_GR5_LCH)
  728. return CALIB_CH_GROUP_5;
  729. if (channel >= CALIB_IWL_TX_ATTEN_GR1_FCH &&
  730. channel <= CALIB_IWL_TX_ATTEN_GR1_LCH)
  731. return CALIB_CH_GROUP_1;
  732. if (channel >= CALIB_IWL_TX_ATTEN_GR2_FCH &&
  733. channel <= CALIB_IWL_TX_ATTEN_GR2_LCH)
  734. return CALIB_CH_GROUP_2;
  735. if (channel >= CALIB_IWL_TX_ATTEN_GR3_FCH &&
  736. channel <= CALIB_IWL_TX_ATTEN_GR3_LCH)
  737. return CALIB_CH_GROUP_3;
  738. if (channel >= CALIB_IWL_TX_ATTEN_GR4_FCH &&
  739. channel <= CALIB_IWL_TX_ATTEN_GR4_LCH)
  740. return CALIB_CH_GROUP_4;
  741. return -1;
  742. }
  743. static u32 iwl4965_get_sub_band(const struct iwl_priv *priv, u32 channel)
  744. {
  745. s32 b = -1;
  746. for (b = 0; b < EEPROM_TX_POWER_BANDS; b++) {
  747. if (priv->calib_info->band_info[b].ch_from == 0)
  748. continue;
  749. if ((channel >= priv->calib_info->band_info[b].ch_from)
  750. && (channel <= priv->calib_info->band_info[b].ch_to))
  751. break;
  752. }
  753. return b;
  754. }
  755. static s32 iwl4965_interpolate_value(s32 x, s32 x1, s32 y1, s32 x2, s32 y2)
  756. {
  757. s32 val;
  758. if (x2 == x1)
  759. return y1;
  760. else {
  761. iwl4965_math_div_round((x2 - x) * (y1 - y2), (x2 - x1), &val);
  762. return val + y2;
  763. }
  764. }
  765. /**
  766. * iwl4965_interpolate_chan - Interpolate factory measurements for one channel
  767. *
  768. * Interpolates factory measurements from the two sample channels within a
  769. * sub-band, to apply to channel of interest. Interpolation is proportional to
  770. * differences in channel frequencies, which is proportional to differences
  771. * in channel number.
  772. */
  773. static int iwl4965_interpolate_chan(struct iwl_priv *priv, u32 channel,
  774. struct iwl_eeprom_calib_ch_info *chan_info)
  775. {
  776. s32 s = -1;
  777. u32 c;
  778. u32 m;
  779. const struct iwl_eeprom_calib_measure *m1;
  780. const struct iwl_eeprom_calib_measure *m2;
  781. struct iwl_eeprom_calib_measure *omeas;
  782. u32 ch_i1;
  783. u32 ch_i2;
  784. s = iwl4965_get_sub_band(priv, channel);
  785. if (s >= EEPROM_TX_POWER_BANDS) {
  786. IWL_ERR(priv, "Tx Power can not find channel %d\n", channel);
  787. return -1;
  788. }
  789. ch_i1 = priv->calib_info->band_info[s].ch1.ch_num;
  790. ch_i2 = priv->calib_info->band_info[s].ch2.ch_num;
  791. chan_info->ch_num = (u8) channel;
  792. IWL_DEBUG_TXPOWER(priv, "channel %d subband %d factory cal ch %d & %d\n",
  793. channel, s, ch_i1, ch_i2);
  794. for (c = 0; c < EEPROM_TX_POWER_TX_CHAINS; c++) {
  795. for (m = 0; m < EEPROM_TX_POWER_MEASUREMENTS; m++) {
  796. m1 = &(priv->calib_info->band_info[s].ch1.
  797. measurements[c][m]);
  798. m2 = &(priv->calib_info->band_info[s].ch2.
  799. measurements[c][m]);
  800. omeas = &(chan_info->measurements[c][m]);
  801. omeas->actual_pow =
  802. (u8) iwl4965_interpolate_value(channel, ch_i1,
  803. m1->actual_pow,
  804. ch_i2,
  805. m2->actual_pow);
  806. omeas->gain_idx =
  807. (u8) iwl4965_interpolate_value(channel, ch_i1,
  808. m1->gain_idx, ch_i2,
  809. m2->gain_idx);
  810. omeas->temperature =
  811. (u8) iwl4965_interpolate_value(channel, ch_i1,
  812. m1->temperature,
  813. ch_i2,
  814. m2->temperature);
  815. omeas->pa_det =
  816. (s8) iwl4965_interpolate_value(channel, ch_i1,
  817. m1->pa_det, ch_i2,
  818. m2->pa_det);
  819. IWL_DEBUG_TXPOWER(priv,
  820. "chain %d meas %d AP1=%d AP2=%d AP=%d\n", c, m,
  821. m1->actual_pow, m2->actual_pow, omeas->actual_pow);
  822. IWL_DEBUG_TXPOWER(priv,
  823. "chain %d meas %d NI1=%d NI2=%d NI=%d\n", c, m,
  824. m1->gain_idx, m2->gain_idx, omeas->gain_idx);
  825. IWL_DEBUG_TXPOWER(priv,
  826. "chain %d meas %d PA1=%d PA2=%d PA=%d\n", c, m,
  827. m1->pa_det, m2->pa_det, omeas->pa_det);
  828. IWL_DEBUG_TXPOWER(priv,
  829. "chain %d meas %d T1=%d T2=%d T=%d\n", c, m,
  830. m1->temperature, m2->temperature,
  831. omeas->temperature);
  832. }
  833. }
  834. return 0;
  835. }
  836. /* bit-rate-dependent table to prevent Tx distortion, in half-dB units,
  837. * for OFDM 6, 12, 18, 24, 36, 48, 54, 60 MBit, and CCK all rates. */
  838. static s32 back_off_table[] = {
  839. 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM SISO 20 MHz */
  840. 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM MIMO 20 MHz */
  841. 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM SISO 40 MHz */
  842. 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM MIMO 40 MHz */
  843. 10 /* CCK */
  844. };
  845. /* Thermal compensation values for txpower for various frequency ranges ...
  846. * ratios from 3:1 to 4.5:1 of degrees (Celsius) per half-dB gain adjust */
  847. static struct iwl4965_txpower_comp_entry {
  848. s32 degrees_per_05db_a;
  849. s32 degrees_per_05db_a_denom;
  850. } tx_power_cmp_tble[CALIB_CH_GROUP_MAX] = {
  851. {9, 2}, /* group 0 5.2, ch 34-43 */
  852. {4, 1}, /* group 1 5.2, ch 44-70 */
  853. {4, 1}, /* group 2 5.2, ch 71-124 */
  854. {4, 1}, /* group 3 5.2, ch 125-200 */
  855. {3, 1} /* group 4 2.4, ch all */
  856. };
  857. static s32 get_min_power_index(s32 rate_power_index, u32 band)
  858. {
  859. if (!band) {
  860. if ((rate_power_index & 7) <= 4)
  861. return MIN_TX_GAIN_INDEX_52GHZ_EXT;
  862. }
  863. return MIN_TX_GAIN_INDEX;
  864. }
  865. struct gain_entry {
  866. u8 dsp;
  867. u8 radio;
  868. };
  869. static const struct gain_entry gain_table[2][108] = {
  870. /* 5.2GHz power gain index table */
  871. {
  872. {123, 0x3F}, /* highest txpower */
  873. {117, 0x3F},
  874. {110, 0x3F},
  875. {104, 0x3F},
  876. {98, 0x3F},
  877. {110, 0x3E},
  878. {104, 0x3E},
  879. {98, 0x3E},
  880. {110, 0x3D},
  881. {104, 0x3D},
  882. {98, 0x3D},
  883. {110, 0x3C},
  884. {104, 0x3C},
  885. {98, 0x3C},
  886. {110, 0x3B},
  887. {104, 0x3B},
  888. {98, 0x3B},
  889. {110, 0x3A},
  890. {104, 0x3A},
  891. {98, 0x3A},
  892. {110, 0x39},
  893. {104, 0x39},
  894. {98, 0x39},
  895. {110, 0x38},
  896. {104, 0x38},
  897. {98, 0x38},
  898. {110, 0x37},
  899. {104, 0x37},
  900. {98, 0x37},
  901. {110, 0x36},
  902. {104, 0x36},
  903. {98, 0x36},
  904. {110, 0x35},
  905. {104, 0x35},
  906. {98, 0x35},
  907. {110, 0x34},
  908. {104, 0x34},
  909. {98, 0x34},
  910. {110, 0x33},
  911. {104, 0x33},
  912. {98, 0x33},
  913. {110, 0x32},
  914. {104, 0x32},
  915. {98, 0x32},
  916. {110, 0x31},
  917. {104, 0x31},
  918. {98, 0x31},
  919. {110, 0x30},
  920. {104, 0x30},
  921. {98, 0x30},
  922. {110, 0x25},
  923. {104, 0x25},
  924. {98, 0x25},
  925. {110, 0x24},
  926. {104, 0x24},
  927. {98, 0x24},
  928. {110, 0x23},
  929. {104, 0x23},
  930. {98, 0x23},
  931. {110, 0x22},
  932. {104, 0x18},
  933. {98, 0x18},
  934. {110, 0x17},
  935. {104, 0x17},
  936. {98, 0x17},
  937. {110, 0x16},
  938. {104, 0x16},
  939. {98, 0x16},
  940. {110, 0x15},
  941. {104, 0x15},
  942. {98, 0x15},
  943. {110, 0x14},
  944. {104, 0x14},
  945. {98, 0x14},
  946. {110, 0x13},
  947. {104, 0x13},
  948. {98, 0x13},
  949. {110, 0x12},
  950. {104, 0x08},
  951. {98, 0x08},
  952. {110, 0x07},
  953. {104, 0x07},
  954. {98, 0x07},
  955. {110, 0x06},
  956. {104, 0x06},
  957. {98, 0x06},
  958. {110, 0x05},
  959. {104, 0x05},
  960. {98, 0x05},
  961. {110, 0x04},
  962. {104, 0x04},
  963. {98, 0x04},
  964. {110, 0x03},
  965. {104, 0x03},
  966. {98, 0x03},
  967. {110, 0x02},
  968. {104, 0x02},
  969. {98, 0x02},
  970. {110, 0x01},
  971. {104, 0x01},
  972. {98, 0x01},
  973. {110, 0x00},
  974. {104, 0x00},
  975. {98, 0x00},
  976. {93, 0x00},
  977. {88, 0x00},
  978. {83, 0x00},
  979. {78, 0x00},
  980. },
  981. /* 2.4GHz power gain index table */
  982. {
  983. {110, 0x3f}, /* highest txpower */
  984. {104, 0x3f},
  985. {98, 0x3f},
  986. {110, 0x3e},
  987. {104, 0x3e},
  988. {98, 0x3e},
  989. {110, 0x3d},
  990. {104, 0x3d},
  991. {98, 0x3d},
  992. {110, 0x3c},
  993. {104, 0x3c},
  994. {98, 0x3c},
  995. {110, 0x3b},
  996. {104, 0x3b},
  997. {98, 0x3b},
  998. {110, 0x3a},
  999. {104, 0x3a},
  1000. {98, 0x3a},
  1001. {110, 0x39},
  1002. {104, 0x39},
  1003. {98, 0x39},
  1004. {110, 0x38},
  1005. {104, 0x38},
  1006. {98, 0x38},
  1007. {110, 0x37},
  1008. {104, 0x37},
  1009. {98, 0x37},
  1010. {110, 0x36},
  1011. {104, 0x36},
  1012. {98, 0x36},
  1013. {110, 0x35},
  1014. {104, 0x35},
  1015. {98, 0x35},
  1016. {110, 0x34},
  1017. {104, 0x34},
  1018. {98, 0x34},
  1019. {110, 0x33},
  1020. {104, 0x33},
  1021. {98, 0x33},
  1022. {110, 0x32},
  1023. {104, 0x32},
  1024. {98, 0x32},
  1025. {110, 0x31},
  1026. {104, 0x31},
  1027. {98, 0x31},
  1028. {110, 0x30},
  1029. {104, 0x30},
  1030. {98, 0x30},
  1031. {110, 0x6},
  1032. {104, 0x6},
  1033. {98, 0x6},
  1034. {110, 0x5},
  1035. {104, 0x5},
  1036. {98, 0x5},
  1037. {110, 0x4},
  1038. {104, 0x4},
  1039. {98, 0x4},
  1040. {110, 0x3},
  1041. {104, 0x3},
  1042. {98, 0x3},
  1043. {110, 0x2},
  1044. {104, 0x2},
  1045. {98, 0x2},
  1046. {110, 0x1},
  1047. {104, 0x1},
  1048. {98, 0x1},
  1049. {110, 0x0},
  1050. {104, 0x0},
  1051. {98, 0x0},
  1052. {97, 0},
  1053. {96, 0},
  1054. {95, 0},
  1055. {94, 0},
  1056. {93, 0},
  1057. {92, 0},
  1058. {91, 0},
  1059. {90, 0},
  1060. {89, 0},
  1061. {88, 0},
  1062. {87, 0},
  1063. {86, 0},
  1064. {85, 0},
  1065. {84, 0},
  1066. {83, 0},
  1067. {82, 0},
  1068. {81, 0},
  1069. {80, 0},
  1070. {79, 0},
  1071. {78, 0},
  1072. {77, 0},
  1073. {76, 0},
  1074. {75, 0},
  1075. {74, 0},
  1076. {73, 0},
  1077. {72, 0},
  1078. {71, 0},
  1079. {70, 0},
  1080. {69, 0},
  1081. {68, 0},
  1082. {67, 0},
  1083. {66, 0},
  1084. {65, 0},
  1085. {64, 0},
  1086. {63, 0},
  1087. {62, 0},
  1088. {61, 0},
  1089. {60, 0},
  1090. {59, 0},
  1091. }
  1092. };
  1093. static int iwl4965_fill_txpower_tbl(struct iwl_priv *priv, u8 band, u16 channel,
  1094. u8 is_ht40, u8 ctrl_chan_high,
  1095. struct iwl4965_tx_power_db *tx_power_tbl)
  1096. {
  1097. u8 saturation_power;
  1098. s32 target_power;
  1099. s32 user_target_power;
  1100. s32 power_limit;
  1101. s32 current_temp;
  1102. s32 reg_limit;
  1103. s32 current_regulatory;
  1104. s32 txatten_grp = CALIB_CH_GROUP_MAX;
  1105. int i;
  1106. int c;
  1107. const struct iwl_channel_info *ch_info = NULL;
  1108. struct iwl_eeprom_calib_ch_info ch_eeprom_info;
  1109. const struct iwl_eeprom_calib_measure *measurement;
  1110. s16 voltage;
  1111. s32 init_voltage;
  1112. s32 voltage_compensation;
  1113. s32 degrees_per_05db_num;
  1114. s32 degrees_per_05db_denom;
  1115. s32 factory_temp;
  1116. s32 temperature_comp[2];
  1117. s32 factory_gain_index[2];
  1118. s32 factory_actual_pwr[2];
  1119. s32 power_index;
  1120. /* tx_power_user_lmt is in dBm, convert to half-dBm (half-dB units
  1121. * are used for indexing into txpower table) */
  1122. user_target_power = 2 * priv->tx_power_user_lmt;
  1123. /* Get current (RXON) channel, band, width */
  1124. IWL_DEBUG_TXPOWER(priv, "chan %d band %d is_ht40 %d\n", channel, band,
  1125. is_ht40);
  1126. ch_info = iwl_get_channel_info(priv, priv->band, channel);
  1127. if (!is_channel_valid(ch_info))
  1128. return -EINVAL;
  1129. /* get txatten group, used to select 1) thermal txpower adjustment
  1130. * and 2) mimo txpower balance between Tx chains. */
  1131. txatten_grp = iwl4965_get_tx_atten_grp(channel);
  1132. if (txatten_grp < 0) {
  1133. IWL_ERR(priv, "Can't find txatten group for channel %d.\n",
  1134. channel);
  1135. return -EINVAL;
  1136. }
  1137. IWL_DEBUG_TXPOWER(priv, "channel %d belongs to txatten group %d\n",
  1138. channel, txatten_grp);
  1139. if (is_ht40) {
  1140. if (ctrl_chan_high)
  1141. channel -= 2;
  1142. else
  1143. channel += 2;
  1144. }
  1145. /* hardware txpower limits ...
  1146. * saturation (clipping distortion) txpowers are in half-dBm */
  1147. if (band)
  1148. saturation_power = priv->calib_info->saturation_power24;
  1149. else
  1150. saturation_power = priv->calib_info->saturation_power52;
  1151. if (saturation_power < IWL_TX_POWER_SATURATION_MIN ||
  1152. saturation_power > IWL_TX_POWER_SATURATION_MAX) {
  1153. if (band)
  1154. saturation_power = IWL_TX_POWER_DEFAULT_SATURATION_24;
  1155. else
  1156. saturation_power = IWL_TX_POWER_DEFAULT_SATURATION_52;
  1157. }
  1158. /* regulatory txpower limits ... reg_limit values are in half-dBm,
  1159. * max_power_avg values are in dBm, convert * 2 */
  1160. if (is_ht40)
  1161. reg_limit = ch_info->ht40_max_power_avg * 2;
  1162. else
  1163. reg_limit = ch_info->max_power_avg * 2;
  1164. if ((reg_limit < IWL_TX_POWER_REGULATORY_MIN) ||
  1165. (reg_limit > IWL_TX_POWER_REGULATORY_MAX)) {
  1166. if (band)
  1167. reg_limit = IWL_TX_POWER_DEFAULT_REGULATORY_24;
  1168. else
  1169. reg_limit = IWL_TX_POWER_DEFAULT_REGULATORY_52;
  1170. }
  1171. /* Interpolate txpower calibration values for this channel,
  1172. * based on factory calibration tests on spaced channels. */
  1173. iwl4965_interpolate_chan(priv, channel, &ch_eeprom_info);
  1174. /* calculate tx gain adjustment based on power supply voltage */
  1175. voltage = priv->calib_info->voltage;
  1176. init_voltage = (s32)le32_to_cpu(priv->card_alive_init.voltage);
  1177. voltage_compensation =
  1178. iwl4965_get_voltage_compensation(voltage, init_voltage);
  1179. IWL_DEBUG_TXPOWER(priv, "curr volt %d eeprom volt %d volt comp %d\n",
  1180. init_voltage,
  1181. voltage, voltage_compensation);
  1182. /* get current temperature (Celsius) */
  1183. current_temp = max(priv->temperature, IWL_TX_POWER_TEMPERATURE_MIN);
  1184. current_temp = min(priv->temperature, IWL_TX_POWER_TEMPERATURE_MAX);
  1185. current_temp = KELVIN_TO_CELSIUS(current_temp);
  1186. /* select thermal txpower adjustment params, based on channel group
  1187. * (same frequency group used for mimo txatten adjustment) */
  1188. degrees_per_05db_num =
  1189. tx_power_cmp_tble[txatten_grp].degrees_per_05db_a;
  1190. degrees_per_05db_denom =
  1191. tx_power_cmp_tble[txatten_grp].degrees_per_05db_a_denom;
  1192. /* get per-chain txpower values from factory measurements */
  1193. for (c = 0; c < 2; c++) {
  1194. measurement = &ch_eeprom_info.measurements[c][1];
  1195. /* txgain adjustment (in half-dB steps) based on difference
  1196. * between factory and current temperature */
  1197. factory_temp = measurement->temperature;
  1198. iwl4965_math_div_round((current_temp - factory_temp) *
  1199. degrees_per_05db_denom,
  1200. degrees_per_05db_num,
  1201. &temperature_comp[c]);
  1202. factory_gain_index[c] = measurement->gain_idx;
  1203. factory_actual_pwr[c] = measurement->actual_pow;
  1204. IWL_DEBUG_TXPOWER(priv, "chain = %d\n", c);
  1205. IWL_DEBUG_TXPOWER(priv, "fctry tmp %d, "
  1206. "curr tmp %d, comp %d steps\n",
  1207. factory_temp, current_temp,
  1208. temperature_comp[c]);
  1209. IWL_DEBUG_TXPOWER(priv, "fctry idx %d, fctry pwr %d\n",
  1210. factory_gain_index[c],
  1211. factory_actual_pwr[c]);
  1212. }
  1213. /* for each of 33 bit-rates (including 1 for CCK) */
  1214. for (i = 0; i < POWER_TABLE_NUM_ENTRIES; i++) {
  1215. u8 is_mimo_rate;
  1216. union iwl4965_tx_power_dual_stream tx_power;
  1217. /* for mimo, reduce each chain's txpower by half
  1218. * (3dB, 6 steps), so total output power is regulatory
  1219. * compliant. */
  1220. if (i & 0x8) {
  1221. current_regulatory = reg_limit -
  1222. IWL_TX_POWER_MIMO_REGULATORY_COMPENSATION;
  1223. is_mimo_rate = 1;
  1224. } else {
  1225. current_regulatory = reg_limit;
  1226. is_mimo_rate = 0;
  1227. }
  1228. /* find txpower limit, either hardware or regulatory */
  1229. power_limit = saturation_power - back_off_table[i];
  1230. if (power_limit > current_regulatory)
  1231. power_limit = current_regulatory;
  1232. /* reduce user's txpower request if necessary
  1233. * for this rate on this channel */
  1234. target_power = user_target_power;
  1235. if (target_power > power_limit)
  1236. target_power = power_limit;
  1237. IWL_DEBUG_TXPOWER(priv, "rate %d sat %d reg %d usr %d tgt %d\n",
  1238. i, saturation_power - back_off_table[i],
  1239. current_regulatory, user_target_power,
  1240. target_power);
  1241. /* for each of 2 Tx chains (radio transmitters) */
  1242. for (c = 0; c < 2; c++) {
  1243. s32 atten_value;
  1244. if (is_mimo_rate)
  1245. atten_value =
  1246. (s32)le32_to_cpu(priv->card_alive_init.
  1247. tx_atten[txatten_grp][c]);
  1248. else
  1249. atten_value = 0;
  1250. /* calculate index; higher index means lower txpower */
  1251. power_index = (u8) (factory_gain_index[c] -
  1252. (target_power -
  1253. factory_actual_pwr[c]) -
  1254. temperature_comp[c] -
  1255. voltage_compensation +
  1256. atten_value);
  1257. /* IWL_DEBUG_TXPOWER(priv, "calculated txpower index %d\n",
  1258. power_index); */
  1259. if (power_index < get_min_power_index(i, band))
  1260. power_index = get_min_power_index(i, band);
  1261. /* adjust 5 GHz index to support negative indexes */
  1262. if (!band)
  1263. power_index += 9;
  1264. /* CCK, rate 32, reduce txpower for CCK */
  1265. if (i == POWER_TABLE_CCK_ENTRY)
  1266. power_index +=
  1267. IWL_TX_POWER_CCK_COMPENSATION_C_STEP;
  1268. /* stay within the table! */
  1269. if (power_index > 107) {
  1270. IWL_WARN(priv, "txpower index %d > 107\n",
  1271. power_index);
  1272. power_index = 107;
  1273. }
  1274. if (power_index < 0) {
  1275. IWL_WARN(priv, "txpower index %d < 0\n",
  1276. power_index);
  1277. power_index = 0;
  1278. }
  1279. /* fill txpower command for this rate/chain */
  1280. tx_power.s.radio_tx_gain[c] =
  1281. gain_table[band][power_index].radio;
  1282. tx_power.s.dsp_predis_atten[c] =
  1283. gain_table[band][power_index].dsp;
  1284. IWL_DEBUG_TXPOWER(priv, "chain %d mimo %d index %d "
  1285. "gain 0x%02x dsp %d\n",
  1286. c, atten_value, power_index,
  1287. tx_power.s.radio_tx_gain[c],
  1288. tx_power.s.dsp_predis_atten[c]);
  1289. } /* for each chain */
  1290. tx_power_tbl->power_tbl[i].dw = cpu_to_le32(tx_power.dw);
  1291. } /* for each rate */
  1292. return 0;
  1293. }
  1294. /**
  1295. * iwl4965_send_tx_power - Configure the TXPOWER level user limit
  1296. *
  1297. * Uses the active RXON for channel, band, and characteristics (ht40, high)
  1298. * The power limit is taken from priv->tx_power_user_lmt.
  1299. */
  1300. static int iwl4965_send_tx_power(struct iwl_priv *priv)
  1301. {
  1302. struct iwl4965_txpowertable_cmd cmd = { 0 };
  1303. int ret;
  1304. u8 band = 0;
  1305. bool is_ht40 = false;
  1306. u8 ctrl_chan_high = 0;
  1307. if (test_bit(STATUS_SCANNING, &priv->status)) {
  1308. /* If this gets hit a lot, switch it to a BUG() and catch
  1309. * the stack trace to find out who is calling this during
  1310. * a scan. */
  1311. IWL_WARN(priv, "TX Power requested while scanning!\n");
  1312. return -EAGAIN;
  1313. }
  1314. band = priv->band == IEEE80211_BAND_2GHZ;
  1315. is_ht40 = is_ht40_channel(priv->active_rxon.flags);
  1316. if (is_ht40 &&
  1317. (priv->active_rxon.flags & RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK))
  1318. ctrl_chan_high = 1;
  1319. cmd.band = band;
  1320. cmd.channel = priv->active_rxon.channel;
  1321. ret = iwl4965_fill_txpower_tbl(priv, band,
  1322. le16_to_cpu(priv->active_rxon.channel),
  1323. is_ht40, ctrl_chan_high, &cmd.tx_power);
  1324. if (ret)
  1325. goto out;
  1326. ret = iwl_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD, sizeof(cmd), &cmd);
  1327. out:
  1328. return ret;
  1329. }
  1330. static int iwl4965_send_rxon_assoc(struct iwl_priv *priv)
  1331. {
  1332. int ret = 0;
  1333. struct iwl4965_rxon_assoc_cmd rxon_assoc;
  1334. const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon;
  1335. const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon;
  1336. if ((rxon1->flags == rxon2->flags) &&
  1337. (rxon1->filter_flags == rxon2->filter_flags) &&
  1338. (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
  1339. (rxon1->ofdm_ht_single_stream_basic_rates ==
  1340. rxon2->ofdm_ht_single_stream_basic_rates) &&
  1341. (rxon1->ofdm_ht_dual_stream_basic_rates ==
  1342. rxon2->ofdm_ht_dual_stream_basic_rates) &&
  1343. (rxon1->rx_chain == rxon2->rx_chain) &&
  1344. (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
  1345. IWL_DEBUG_INFO(priv, "Using current RXON_ASSOC. Not resending.\n");
  1346. return 0;
  1347. }
  1348. rxon_assoc.flags = priv->staging_rxon.flags;
  1349. rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
  1350. rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
  1351. rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
  1352. rxon_assoc.reserved = 0;
  1353. rxon_assoc.ofdm_ht_single_stream_basic_rates =
  1354. priv->staging_rxon.ofdm_ht_single_stream_basic_rates;
  1355. rxon_assoc.ofdm_ht_dual_stream_basic_rates =
  1356. priv->staging_rxon.ofdm_ht_dual_stream_basic_rates;
  1357. rxon_assoc.rx_chain_select_flags = priv->staging_rxon.rx_chain;
  1358. ret = iwl_send_cmd_pdu_async(priv, REPLY_RXON_ASSOC,
  1359. sizeof(rxon_assoc), &rxon_assoc, NULL);
  1360. if (ret)
  1361. return ret;
  1362. return ret;
  1363. }
  1364. #ifdef IEEE80211_CONF_CHANNEL_SWITCH
  1365. static int iwl4965_hw_channel_switch(struct iwl_priv *priv, u16 channel)
  1366. {
  1367. int rc;
  1368. u8 band = 0;
  1369. bool is_ht40 = false;
  1370. u8 ctrl_chan_high = 0;
  1371. struct iwl4965_channel_switch_cmd cmd = { 0 };
  1372. const struct iwl_channel_info *ch_info;
  1373. band = priv->band == IEEE80211_BAND_2GHZ;
  1374. ch_info = iwl_get_channel_info(priv, priv->band, channel);
  1375. is_ht40 = is_ht40_channel(priv->staging_rxon.flags);
  1376. if (is_ht40 &&
  1377. (priv->active_rxon.flags & RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK))
  1378. ctrl_chan_high = 1;
  1379. cmd.band = band;
  1380. cmd.expect_beacon = 0;
  1381. cmd.channel = cpu_to_le16(channel);
  1382. cmd.rxon_flags = priv->active_rxon.flags;
  1383. cmd.rxon_filter_flags = priv->active_rxon.filter_flags;
  1384. cmd.switch_time = cpu_to_le32(priv->ucode_beacon_time);
  1385. if (ch_info)
  1386. cmd.expect_beacon = is_channel_radar(ch_info);
  1387. else
  1388. cmd.expect_beacon = 1;
  1389. rc = iwl4965_fill_txpower_tbl(priv, band, channel, is_ht40,
  1390. ctrl_chan_high, &cmd.tx_power);
  1391. if (rc) {
  1392. IWL_DEBUG_11H(priv, "error:%d fill txpower_tbl\n", rc);
  1393. return rc;
  1394. }
  1395. rc = iwl_send_cmd_pdu(priv, REPLY_CHANNEL_SWITCH, sizeof(cmd), &cmd);
  1396. return rc;
  1397. }
  1398. #endif
  1399. /**
  1400. * iwl4965_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
  1401. */
  1402. static void iwl4965_txq_update_byte_cnt_tbl(struct iwl_priv *priv,
  1403. struct iwl_tx_queue *txq,
  1404. u16 byte_cnt)
  1405. {
  1406. struct iwl4965_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
  1407. int txq_id = txq->q.id;
  1408. int write_ptr = txq->q.write_ptr;
  1409. int len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
  1410. __le16 bc_ent;
  1411. WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
  1412. bc_ent = cpu_to_le16(len & 0xFFF);
  1413. /* Set up byte count within first 256 entries */
  1414. scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
  1415. /* If within first 64 entries, duplicate at end */
  1416. if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
  1417. scd_bc_tbl[txq_id].
  1418. tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
  1419. }
  1420. /**
  1421. * sign_extend - Sign extend a value using specified bit as sign-bit
  1422. *
  1423. * Example: sign_extend(9, 3) would return -7 as bit3 of 1001b is 1
  1424. * and bit0..2 is 001b which when sign extended to 1111111111111001b is -7.
  1425. *
  1426. * @param oper value to sign extend
  1427. * @param index 0 based bit index (0<=index<32) to sign bit
  1428. */
  1429. static s32 sign_extend(u32 oper, int index)
  1430. {
  1431. u8 shift = 31 - index;
  1432. return (s32)(oper << shift) >> shift;
  1433. }
  1434. /**
  1435. * iwl4965_hw_get_temperature - return the calibrated temperature (in Kelvin)
  1436. * @statistics: Provides the temperature reading from the uCode
  1437. *
  1438. * A return of <0 indicates bogus data in the statistics
  1439. */
  1440. static int iwl4965_hw_get_temperature(struct iwl_priv *priv)
  1441. {
  1442. s32 temperature;
  1443. s32 vt;
  1444. s32 R1, R2, R3;
  1445. u32 R4;
  1446. if (test_bit(STATUS_TEMPERATURE, &priv->status) &&
  1447. (priv->statistics.flag & STATISTICS_REPLY_FLG_HT40_MODE_MSK)) {
  1448. IWL_DEBUG_TEMP(priv, "Running HT40 temperature calibration\n");
  1449. R1 = (s32)le32_to_cpu(priv->card_alive_init.therm_r1[1]);
  1450. R2 = (s32)le32_to_cpu(priv->card_alive_init.therm_r2[1]);
  1451. R3 = (s32)le32_to_cpu(priv->card_alive_init.therm_r3[1]);
  1452. R4 = le32_to_cpu(priv->card_alive_init.therm_r4[1]);
  1453. } else {
  1454. IWL_DEBUG_TEMP(priv, "Running temperature calibration\n");
  1455. R1 = (s32)le32_to_cpu(priv->card_alive_init.therm_r1[0]);
  1456. R2 = (s32)le32_to_cpu(priv->card_alive_init.therm_r2[0]);
  1457. R3 = (s32)le32_to_cpu(priv->card_alive_init.therm_r3[0]);
  1458. R4 = le32_to_cpu(priv->card_alive_init.therm_r4[0]);
  1459. }
  1460. /*
  1461. * Temperature is only 23 bits, so sign extend out to 32.
  1462. *
  1463. * NOTE If we haven't received a statistics notification yet
  1464. * with an updated temperature, use R4 provided to us in the
  1465. * "initialize" ALIVE response.
  1466. */
  1467. if (!test_bit(STATUS_TEMPERATURE, &priv->status))
  1468. vt = sign_extend(R4, 23);
  1469. else
  1470. vt = sign_extend(
  1471. le32_to_cpu(priv->statistics.general.temperature), 23);
  1472. IWL_DEBUG_TEMP(priv, "Calib values R[1-3]: %d %d %d R4: %d\n", R1, R2, R3, vt);
  1473. if (R3 == R1) {
  1474. IWL_ERR(priv, "Calibration conflict R1 == R3\n");
  1475. return -1;
  1476. }
  1477. /* Calculate temperature in degrees Kelvin, adjust by 97%.
  1478. * Add offset to center the adjustment around 0 degrees Centigrade. */
  1479. temperature = TEMPERATURE_CALIB_A_VAL * (vt - R2);
  1480. temperature /= (R3 - R1);
  1481. temperature = (temperature * 97) / 100 + TEMPERATURE_CALIB_KELVIN_OFFSET;
  1482. IWL_DEBUG_TEMP(priv, "Calibrated temperature: %dK, %dC\n",
  1483. temperature, KELVIN_TO_CELSIUS(temperature));
  1484. return temperature;
  1485. }
  1486. /* Adjust Txpower only if temperature variance is greater than threshold. */
  1487. #define IWL_TEMPERATURE_THRESHOLD 3
  1488. /**
  1489. * iwl4965_is_temp_calib_needed - determines if new calibration is needed
  1490. *
  1491. * If the temperature changed has changed sufficiently, then a recalibration
  1492. * is needed.
  1493. *
  1494. * Assumes caller will replace priv->last_temperature once calibration
  1495. * executed.
  1496. */
  1497. static int iwl4965_is_temp_calib_needed(struct iwl_priv *priv)
  1498. {
  1499. int temp_diff;
  1500. if (!test_bit(STATUS_STATISTICS, &priv->status)) {
  1501. IWL_DEBUG_TEMP(priv, "Temperature not updated -- no statistics.\n");
  1502. return 0;
  1503. }
  1504. temp_diff = priv->temperature - priv->last_temperature;
  1505. /* get absolute value */
  1506. if (temp_diff < 0) {
  1507. IWL_DEBUG_POWER(priv, "Getting cooler, delta %d, \n", temp_diff);
  1508. temp_diff = -temp_diff;
  1509. } else if (temp_diff == 0)
  1510. IWL_DEBUG_POWER(priv, "Same temp, \n");
  1511. else
  1512. IWL_DEBUG_POWER(priv, "Getting warmer, delta %d, \n", temp_diff);
  1513. if (temp_diff < IWL_TEMPERATURE_THRESHOLD) {
  1514. IWL_DEBUG_POWER(priv, "Thermal txpower calib not needed\n");
  1515. return 0;
  1516. }
  1517. IWL_DEBUG_POWER(priv, "Thermal txpower calib needed\n");
  1518. return 1;
  1519. }
  1520. static void iwl4965_temperature_calib(struct iwl_priv *priv)
  1521. {
  1522. s32 temp;
  1523. temp = iwl4965_hw_get_temperature(priv);
  1524. if (temp < 0)
  1525. return;
  1526. if (priv->temperature != temp) {
  1527. if (priv->temperature)
  1528. IWL_DEBUG_TEMP(priv, "Temperature changed "
  1529. "from %dC to %dC\n",
  1530. KELVIN_TO_CELSIUS(priv->temperature),
  1531. KELVIN_TO_CELSIUS(temp));
  1532. else
  1533. IWL_DEBUG_TEMP(priv, "Temperature "
  1534. "initialized to %dC\n",
  1535. KELVIN_TO_CELSIUS(temp));
  1536. }
  1537. priv->temperature = temp;
  1538. iwl_tt_handler(priv);
  1539. set_bit(STATUS_TEMPERATURE, &priv->status);
  1540. if (!priv->disable_tx_power_cal &&
  1541. unlikely(!test_bit(STATUS_SCANNING, &priv->status)) &&
  1542. iwl4965_is_temp_calib_needed(priv))
  1543. queue_work(priv->workqueue, &priv->txpower_work);
  1544. }
  1545. /**
  1546. * iwl4965_tx_queue_stop_scheduler - Stop queue, but keep configuration
  1547. */
  1548. static void iwl4965_tx_queue_stop_scheduler(struct iwl_priv *priv,
  1549. u16 txq_id)
  1550. {
  1551. /* Simply stop the queue, but don't change any configuration;
  1552. * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
  1553. iwl_write_prph(priv,
  1554. IWL49_SCD_QUEUE_STATUS_BITS(txq_id),
  1555. (0 << IWL49_SCD_QUEUE_STTS_REG_POS_ACTIVE)|
  1556. (1 << IWL49_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
  1557. }
  1558. /**
  1559. * txq_id must be greater than IWL49_FIRST_AMPDU_QUEUE
  1560. * priv->lock must be held by the caller
  1561. */
  1562. static int iwl4965_txq_agg_disable(struct iwl_priv *priv, u16 txq_id,
  1563. u16 ssn_idx, u8 tx_fifo)
  1564. {
  1565. if ((IWL49_FIRST_AMPDU_QUEUE > txq_id) ||
  1566. (IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES <= txq_id)) {
  1567. IWL_WARN(priv,
  1568. "queue number out of range: %d, must be %d to %d\n",
  1569. txq_id, IWL49_FIRST_AMPDU_QUEUE,
  1570. IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES - 1);
  1571. return -EINVAL;
  1572. }
  1573. iwl4965_tx_queue_stop_scheduler(priv, txq_id);
  1574. iwl_clear_bits_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
  1575. priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
  1576. priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
  1577. /* supposes that ssn_idx is valid (!= 0xFFF) */
  1578. iwl4965_set_wr_ptrs(priv, txq_id, ssn_idx);
  1579. iwl_clear_bits_prph(priv, IWL49_SCD_INTERRUPT_MASK, (1 << txq_id));
  1580. iwl_txq_ctx_deactivate(priv, txq_id);
  1581. iwl4965_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 0);
  1582. return 0;
  1583. }
  1584. /**
  1585. * iwl4965_tx_queue_set_q2ratid - Map unique receiver/tid combination to a queue
  1586. */
  1587. static int iwl4965_tx_queue_set_q2ratid(struct iwl_priv *priv, u16 ra_tid,
  1588. u16 txq_id)
  1589. {
  1590. u32 tbl_dw_addr;
  1591. u32 tbl_dw;
  1592. u16 scd_q2ratid;
  1593. scd_q2ratid = ra_tid & IWL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
  1594. tbl_dw_addr = priv->scd_base_addr +
  1595. IWL49_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
  1596. tbl_dw = iwl_read_targ_mem(priv, tbl_dw_addr);
  1597. if (txq_id & 0x1)
  1598. tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
  1599. else
  1600. tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
  1601. iwl_write_targ_mem(priv, tbl_dw_addr, tbl_dw);
  1602. return 0;
  1603. }
  1604. /**
  1605. * iwl4965_tx_queue_agg_enable - Set up & enable aggregation for selected queue
  1606. *
  1607. * NOTE: txq_id must be greater than IWL49_FIRST_AMPDU_QUEUE,
  1608. * i.e. it must be one of the higher queues used for aggregation
  1609. */
  1610. static int iwl4965_txq_agg_enable(struct iwl_priv *priv, int txq_id,
  1611. int tx_fifo, int sta_id, int tid, u16 ssn_idx)
  1612. {
  1613. unsigned long flags;
  1614. u16 ra_tid;
  1615. if ((IWL49_FIRST_AMPDU_QUEUE > txq_id) ||
  1616. (IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES <= txq_id)) {
  1617. IWL_WARN(priv,
  1618. "queue number out of range: %d, must be %d to %d\n",
  1619. txq_id, IWL49_FIRST_AMPDU_QUEUE,
  1620. IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES - 1);
  1621. return -EINVAL;
  1622. }
  1623. ra_tid = BUILD_RAxTID(sta_id, tid);
  1624. /* Modify device's station table to Tx this TID */
  1625. iwl_sta_tx_modify_enable_tid(priv, sta_id, tid);
  1626. spin_lock_irqsave(&priv->lock, flags);
  1627. /* Stop this Tx queue before configuring it */
  1628. iwl4965_tx_queue_stop_scheduler(priv, txq_id);
  1629. /* Map receiver-address / traffic-ID to this queue */
  1630. iwl4965_tx_queue_set_q2ratid(priv, ra_tid, txq_id);
  1631. /* Set this queue as a chain-building queue */
  1632. iwl_set_bits_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
  1633. /* Place first TFD at index corresponding to start sequence number.
  1634. * Assumes that ssn_idx is valid (!= 0xFFF) */
  1635. priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
  1636. priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
  1637. iwl4965_set_wr_ptrs(priv, txq_id, ssn_idx);
  1638. /* Set up Tx window size and frame limit for this queue */
  1639. iwl_write_targ_mem(priv,
  1640. priv->scd_base_addr + IWL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id),
  1641. (SCD_WIN_SIZE << IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
  1642. IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
  1643. iwl_write_targ_mem(priv, priv->scd_base_addr +
  1644. IWL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
  1645. (SCD_FRAME_LIMIT << IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS)
  1646. & IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
  1647. iwl_set_bits_prph(priv, IWL49_SCD_INTERRUPT_MASK, (1 << txq_id));
  1648. /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
  1649. iwl4965_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 1);
  1650. spin_unlock_irqrestore(&priv->lock, flags);
  1651. return 0;
  1652. }
  1653. static u16 iwl4965_get_hcmd_size(u8 cmd_id, u16 len)
  1654. {
  1655. switch (cmd_id) {
  1656. case REPLY_RXON:
  1657. return (u16) sizeof(struct iwl4965_rxon_cmd);
  1658. default:
  1659. return len;
  1660. }
  1661. }
  1662. static u16 iwl4965_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
  1663. {
  1664. struct iwl4965_addsta_cmd *addsta = (struct iwl4965_addsta_cmd *)data;
  1665. addsta->mode = cmd->mode;
  1666. memcpy(&addsta->sta, &cmd->sta, sizeof(struct sta_id_modify));
  1667. memcpy(&addsta->key, &cmd->key, sizeof(struct iwl4965_keyinfo));
  1668. addsta->station_flags = cmd->station_flags;
  1669. addsta->station_flags_msk = cmd->station_flags_msk;
  1670. addsta->tid_disable_tx = cmd->tid_disable_tx;
  1671. addsta->add_immediate_ba_tid = cmd->add_immediate_ba_tid;
  1672. addsta->remove_immediate_ba_tid = cmd->remove_immediate_ba_tid;
  1673. addsta->add_immediate_ba_ssn = cmd->add_immediate_ba_ssn;
  1674. addsta->reserved1 = cpu_to_le16(0);
  1675. addsta->reserved2 = cpu_to_le32(0);
  1676. return (u16)sizeof(struct iwl4965_addsta_cmd);
  1677. }
  1678. static inline u32 iwl4965_get_scd_ssn(struct iwl4965_tx_resp *tx_resp)
  1679. {
  1680. return le32_to_cpup(&tx_resp->u.status + tx_resp->frame_count) & MAX_SN;
  1681. }
  1682. /**
  1683. * iwl4965_tx_status_reply_tx - Handle Tx response for frames in aggregation queue
  1684. */
  1685. static int iwl4965_tx_status_reply_tx(struct iwl_priv *priv,
  1686. struct iwl_ht_agg *agg,
  1687. struct iwl4965_tx_resp *tx_resp,
  1688. int txq_id, u16 start_idx)
  1689. {
  1690. u16 status;
  1691. struct agg_tx_status *frame_status = tx_resp->u.agg_status;
  1692. struct ieee80211_tx_info *info = NULL;
  1693. struct ieee80211_hdr *hdr = NULL;
  1694. u32 rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
  1695. int i, sh, idx;
  1696. u16 seq;
  1697. if (agg->wait_for_ba)
  1698. IWL_DEBUG_TX_REPLY(priv, "got tx response w/o block-ack\n");
  1699. agg->frame_count = tx_resp->frame_count;
  1700. agg->start_idx = start_idx;
  1701. agg->rate_n_flags = rate_n_flags;
  1702. agg->bitmap = 0;
  1703. /* num frames attempted by Tx command */
  1704. if (agg->frame_count == 1) {
  1705. /* Only one frame was attempted; no block-ack will arrive */
  1706. status = le16_to_cpu(frame_status[0].status);
  1707. idx = start_idx;
  1708. /* FIXME: code repetition */
  1709. IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, StartIdx=%d idx=%d\n",
  1710. agg->frame_count, agg->start_idx, idx);
  1711. info = IEEE80211_SKB_CB(priv->txq[txq_id].txb[idx].skb[0]);
  1712. info->status.rates[0].count = tx_resp->failure_frame + 1;
  1713. info->flags &= ~IEEE80211_TX_CTL_AMPDU;
  1714. info->flags |= iwl_is_tx_success(status) ?
  1715. IEEE80211_TX_STAT_ACK : 0;
  1716. iwl_hwrate_to_tx_control(priv, rate_n_flags, info);
  1717. /* FIXME: code repetition end */
  1718. IWL_DEBUG_TX_REPLY(priv, "1 Frame 0x%x failure :%d\n",
  1719. status & 0xff, tx_resp->failure_frame);
  1720. IWL_DEBUG_TX_REPLY(priv, "Rate Info rate_n_flags=%x\n", rate_n_flags);
  1721. agg->wait_for_ba = 0;
  1722. } else {
  1723. /* Two or more frames were attempted; expect block-ack */
  1724. u64 bitmap = 0;
  1725. int start = agg->start_idx;
  1726. /* Construct bit-map of pending frames within Tx window */
  1727. for (i = 0; i < agg->frame_count; i++) {
  1728. u16 sc;
  1729. status = le16_to_cpu(frame_status[i].status);
  1730. seq = le16_to_cpu(frame_status[i].sequence);
  1731. idx = SEQ_TO_INDEX(seq);
  1732. txq_id = SEQ_TO_QUEUE(seq);
  1733. if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
  1734. AGG_TX_STATE_ABORT_MSK))
  1735. continue;
  1736. IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, txq_id=%d idx=%d\n",
  1737. agg->frame_count, txq_id, idx);
  1738. hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
  1739. sc = le16_to_cpu(hdr->seq_ctrl);
  1740. if (idx != (SEQ_TO_SN(sc) & 0xff)) {
  1741. IWL_ERR(priv,
  1742. "BUG_ON idx doesn't match seq control"
  1743. " idx=%d, seq_idx=%d, seq=%d\n",
  1744. idx, SEQ_TO_SN(sc), hdr->seq_ctrl);
  1745. return -1;
  1746. }
  1747. IWL_DEBUG_TX_REPLY(priv, "AGG Frame i=%d idx %d seq=%d\n",
  1748. i, idx, SEQ_TO_SN(sc));
  1749. sh = idx - start;
  1750. if (sh > 64) {
  1751. sh = (start - idx) + 0xff;
  1752. bitmap = bitmap << sh;
  1753. sh = 0;
  1754. start = idx;
  1755. } else if (sh < -64)
  1756. sh = 0xff - (start - idx);
  1757. else if (sh < 0) {
  1758. sh = start - idx;
  1759. start = idx;
  1760. bitmap = bitmap << sh;
  1761. sh = 0;
  1762. }
  1763. bitmap |= 1ULL << sh;
  1764. IWL_DEBUG_TX_REPLY(priv, "start=%d bitmap=0x%llx\n",
  1765. start, (unsigned long long)bitmap);
  1766. }
  1767. agg->bitmap = bitmap;
  1768. agg->start_idx = start;
  1769. IWL_DEBUG_TX_REPLY(priv, "Frames %d start_idx=%d bitmap=0x%llx\n",
  1770. agg->frame_count, agg->start_idx,
  1771. (unsigned long long)agg->bitmap);
  1772. if (bitmap)
  1773. agg->wait_for_ba = 1;
  1774. }
  1775. return 0;
  1776. }
  1777. /**
  1778. * iwl4965_rx_reply_tx - Handle standard (non-aggregation) Tx response
  1779. */
  1780. static void iwl4965_rx_reply_tx(struct iwl_priv *priv,
  1781. struct iwl_rx_mem_buffer *rxb)
  1782. {
  1783. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  1784. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  1785. int txq_id = SEQ_TO_QUEUE(sequence);
  1786. int index = SEQ_TO_INDEX(sequence);
  1787. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  1788. struct ieee80211_hdr *hdr;
  1789. struct ieee80211_tx_info *info;
  1790. struct iwl4965_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
  1791. u32 status = le32_to_cpu(tx_resp->u.status);
  1792. int tid = MAX_TID_COUNT;
  1793. int sta_id;
  1794. int freed;
  1795. u8 *qc = NULL;
  1796. if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
  1797. IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
  1798. "is out of range [0-%d] %d %d\n", txq_id,
  1799. index, txq->q.n_bd, txq->q.write_ptr,
  1800. txq->q.read_ptr);
  1801. return;
  1802. }
  1803. info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
  1804. memset(&info->status, 0, sizeof(info->status));
  1805. hdr = iwl_tx_queue_get_hdr(priv, txq_id, index);
  1806. if (ieee80211_is_data_qos(hdr->frame_control)) {
  1807. qc = ieee80211_get_qos_ctl(hdr);
  1808. tid = qc[0] & 0xf;
  1809. }
  1810. sta_id = iwl_get_ra_sta_id(priv, hdr);
  1811. if (txq->sched_retry && unlikely(sta_id == IWL_INVALID_STATION)) {
  1812. IWL_ERR(priv, "Station not known\n");
  1813. return;
  1814. }
  1815. if (txq->sched_retry) {
  1816. const u32 scd_ssn = iwl4965_get_scd_ssn(tx_resp);
  1817. struct iwl_ht_agg *agg = NULL;
  1818. WARN_ON(!qc);
  1819. agg = &priv->stations[sta_id].tid[tid].agg;
  1820. iwl4965_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
  1821. /* check if BAR is needed */
  1822. if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
  1823. info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
  1824. if (txq->q.read_ptr != (scd_ssn & 0xff)) {
  1825. index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
  1826. IWL_DEBUG_TX_REPLY(priv, "Retry scheduler reclaim scd_ssn "
  1827. "%d index %d\n", scd_ssn , index);
  1828. freed = iwl_tx_queue_reclaim(priv, txq_id, index);
  1829. priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
  1830. if (priv->mac80211_registered &&
  1831. (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
  1832. (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA)) {
  1833. if (agg->state == IWL_AGG_OFF)
  1834. iwl_wake_queue(priv, txq_id);
  1835. else
  1836. iwl_wake_queue(priv, txq->swq_id);
  1837. }
  1838. }
  1839. } else {
  1840. info->status.rates[0].count = tx_resp->failure_frame + 1;
  1841. info->flags |= iwl_is_tx_success(status) ?
  1842. IEEE80211_TX_STAT_ACK : 0;
  1843. iwl_hwrate_to_tx_control(priv,
  1844. le32_to_cpu(tx_resp->rate_n_flags),
  1845. info);
  1846. IWL_DEBUG_TX_REPLY(priv, "TXQ %d status %s (0x%08x) "
  1847. "rate_n_flags 0x%x retries %d\n",
  1848. txq_id,
  1849. iwl_get_tx_fail_reason(status), status,
  1850. le32_to_cpu(tx_resp->rate_n_flags),
  1851. tx_resp->failure_frame);
  1852. freed = iwl_tx_queue_reclaim(priv, txq_id, index);
  1853. if (qc && likely(sta_id != IWL_INVALID_STATION))
  1854. priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
  1855. if (priv->mac80211_registered &&
  1856. (iwl_queue_space(&txq->q) > txq->q.low_mark))
  1857. iwl_wake_queue(priv, txq_id);
  1858. }
  1859. if (qc && likely(sta_id != IWL_INVALID_STATION))
  1860. iwl_txq_check_empty(priv, sta_id, tid, txq_id);
  1861. if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
  1862. IWL_ERR(priv, "TODO: Implement Tx ABORT REQUIRED!!!\n");
  1863. }
  1864. static int iwl4965_calc_rssi(struct iwl_priv *priv,
  1865. struct iwl_rx_phy_res *rx_resp)
  1866. {
  1867. /* data from PHY/DSP regarding signal strength, etc.,
  1868. * contents are always there, not configurable by host. */
  1869. struct iwl4965_rx_non_cfg_phy *ncphy =
  1870. (struct iwl4965_rx_non_cfg_phy *)rx_resp->non_cfg_phy_buf;
  1871. u32 agc = (le16_to_cpu(ncphy->agc_info) & IWL49_AGC_DB_MASK)
  1872. >> IWL49_AGC_DB_POS;
  1873. u32 valid_antennae =
  1874. (le16_to_cpu(rx_resp->phy_flags) & IWL49_RX_PHY_FLAGS_ANTENNAE_MASK)
  1875. >> IWL49_RX_PHY_FLAGS_ANTENNAE_OFFSET;
  1876. u8 max_rssi = 0;
  1877. u32 i;
  1878. /* Find max rssi among 3 possible receivers.
  1879. * These values are measured by the digital signal processor (DSP).
  1880. * They should stay fairly constant even as the signal strength varies,
  1881. * if the radio's automatic gain control (AGC) is working right.
  1882. * AGC value (see below) will provide the "interesting" info. */
  1883. for (i = 0; i < 3; i++)
  1884. if (valid_antennae & (1 << i))
  1885. max_rssi = max(ncphy->rssi_info[i << 1], max_rssi);
  1886. IWL_DEBUG_STATS(priv, "Rssi In A %d B %d C %d Max %d AGC dB %d\n",
  1887. ncphy->rssi_info[0], ncphy->rssi_info[2], ncphy->rssi_info[4],
  1888. max_rssi, agc);
  1889. /* dBm = max_rssi dB - agc dB - constant.
  1890. * Higher AGC (higher radio gain) means lower signal. */
  1891. return max_rssi - agc - IWL49_RSSI_OFFSET;
  1892. }
  1893. /* Set up 4965-specific Rx frame reply handlers */
  1894. static void iwl4965_rx_handler_setup(struct iwl_priv *priv)
  1895. {
  1896. /* Legacy Rx frames */
  1897. priv->rx_handlers[REPLY_RX] = iwl_rx_reply_rx;
  1898. /* Tx response */
  1899. priv->rx_handlers[REPLY_TX] = iwl4965_rx_reply_tx;
  1900. }
  1901. static void iwl4965_setup_deferred_work(struct iwl_priv *priv)
  1902. {
  1903. INIT_WORK(&priv->txpower_work, iwl4965_bg_txpower_work);
  1904. }
  1905. static void iwl4965_cancel_deferred_work(struct iwl_priv *priv)
  1906. {
  1907. cancel_work_sync(&priv->txpower_work);
  1908. }
  1909. #define IWL4965_UCODE_GET(item) \
  1910. static u32 iwl4965_ucode_get_##item(const struct iwl_ucode_header *ucode,\
  1911. u32 api_ver) \
  1912. { \
  1913. return le32_to_cpu(ucode->u.v1.item); \
  1914. }
  1915. static u32 iwl4965_ucode_get_header_size(u32 api_ver)
  1916. {
  1917. return UCODE_HEADER_SIZE(1);
  1918. }
  1919. static u32 iwl4965_ucode_get_build(const struct iwl_ucode_header *ucode,
  1920. u32 api_ver)
  1921. {
  1922. return 0;
  1923. }
  1924. static u8 *iwl4965_ucode_get_data(const struct iwl_ucode_header *ucode,
  1925. u32 api_ver)
  1926. {
  1927. return (u8 *) ucode->u.v1.data;
  1928. }
  1929. IWL4965_UCODE_GET(inst_size);
  1930. IWL4965_UCODE_GET(data_size);
  1931. IWL4965_UCODE_GET(init_size);
  1932. IWL4965_UCODE_GET(init_data_size);
  1933. IWL4965_UCODE_GET(boot_size);
  1934. static struct iwl_hcmd_ops iwl4965_hcmd = {
  1935. .rxon_assoc = iwl4965_send_rxon_assoc,
  1936. .commit_rxon = iwl_commit_rxon,
  1937. .set_rxon_chain = iwl_set_rxon_chain,
  1938. };
  1939. static struct iwl_ucode_ops iwl4965_ucode = {
  1940. .get_header_size = iwl4965_ucode_get_header_size,
  1941. .get_build = iwl4965_ucode_get_build,
  1942. .get_inst_size = iwl4965_ucode_get_inst_size,
  1943. .get_data_size = iwl4965_ucode_get_data_size,
  1944. .get_init_size = iwl4965_ucode_get_init_size,
  1945. .get_init_data_size = iwl4965_ucode_get_init_data_size,
  1946. .get_boot_size = iwl4965_ucode_get_boot_size,
  1947. .get_data = iwl4965_ucode_get_data,
  1948. };
  1949. static struct iwl_hcmd_utils_ops iwl4965_hcmd_utils = {
  1950. .get_hcmd_size = iwl4965_get_hcmd_size,
  1951. .build_addsta_hcmd = iwl4965_build_addsta_hcmd,
  1952. .chain_noise_reset = iwl4965_chain_noise_reset,
  1953. .gain_computation = iwl4965_gain_computation,
  1954. .rts_tx_cmd_flag = iwl4965_rts_tx_cmd_flag,
  1955. .calc_rssi = iwl4965_calc_rssi,
  1956. };
  1957. static struct iwl_lib_ops iwl4965_lib = {
  1958. .set_hw_params = iwl4965_hw_set_hw_params,
  1959. .txq_update_byte_cnt_tbl = iwl4965_txq_update_byte_cnt_tbl,
  1960. .txq_set_sched = iwl4965_txq_set_sched,
  1961. .txq_agg_enable = iwl4965_txq_agg_enable,
  1962. .txq_agg_disable = iwl4965_txq_agg_disable,
  1963. .txq_attach_buf_to_tfd = iwl_hw_txq_attach_buf_to_tfd,
  1964. .txq_free_tfd = iwl_hw_txq_free_tfd,
  1965. .txq_init = iwl_hw_tx_queue_init,
  1966. .rx_handler_setup = iwl4965_rx_handler_setup,
  1967. .setup_deferred_work = iwl4965_setup_deferred_work,
  1968. .cancel_deferred_work = iwl4965_cancel_deferred_work,
  1969. .is_valid_rtc_data_addr = iwl4965_hw_valid_rtc_data_addr,
  1970. .alive_notify = iwl4965_alive_notify,
  1971. .init_alive_start = iwl4965_init_alive_start,
  1972. .load_ucode = iwl4965_load_bsm,
  1973. .apm_ops = {
  1974. .init = iwl4965_apm_init,
  1975. .reset = iwl4965_apm_reset,
  1976. .stop = iwl4965_apm_stop,
  1977. .config = iwl4965_nic_config,
  1978. .set_pwr_src = iwl_set_pwr_src,
  1979. },
  1980. .eeprom_ops = {
  1981. .regulatory_bands = {
  1982. EEPROM_REGULATORY_BAND_1_CHANNELS,
  1983. EEPROM_REGULATORY_BAND_2_CHANNELS,
  1984. EEPROM_REGULATORY_BAND_3_CHANNELS,
  1985. EEPROM_REGULATORY_BAND_4_CHANNELS,
  1986. EEPROM_REGULATORY_BAND_5_CHANNELS,
  1987. EEPROM_4965_REGULATORY_BAND_24_HT40_CHANNELS,
  1988. EEPROM_4965_REGULATORY_BAND_52_HT40_CHANNELS
  1989. },
  1990. .verify_signature = iwlcore_eeprom_verify_signature,
  1991. .acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
  1992. .release_semaphore = iwlcore_eeprom_release_semaphore,
  1993. .calib_version = iwl4965_eeprom_calib_version,
  1994. .query_addr = iwlcore_eeprom_query_addr,
  1995. },
  1996. .send_tx_power = iwl4965_send_tx_power,
  1997. .update_chain_flags = iwl_update_chain_flags,
  1998. .post_associate = iwl_post_associate,
  1999. .config_ap = iwl_config_ap,
  2000. .isr = iwl_isr_legacy,
  2001. .temp_ops = {
  2002. .temperature = iwl4965_temperature_calib,
  2003. .set_ct_kill = iwl4965_set_ct_threshold,
  2004. },
  2005. };
  2006. static struct iwl_ops iwl4965_ops = {
  2007. .ucode = &iwl4965_ucode,
  2008. .lib = &iwl4965_lib,
  2009. .hcmd = &iwl4965_hcmd,
  2010. .utils = &iwl4965_hcmd_utils,
  2011. };
  2012. struct iwl_cfg iwl4965_agn_cfg = {
  2013. .name = "4965AGN",
  2014. .fw_name_pre = IWL4965_FW_PRE,
  2015. .ucode_api_max = IWL4965_UCODE_API_MAX,
  2016. .ucode_api_min = IWL4965_UCODE_API_MIN,
  2017. .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
  2018. .eeprom_size = IWL4965_EEPROM_IMG_SIZE,
  2019. .eeprom_ver = EEPROM_4965_EEPROM_VERSION,
  2020. .eeprom_calib_ver = EEPROM_4965_TX_POWER_VERSION,
  2021. .ops = &iwl4965_ops,
  2022. .mod_params = &iwl4965_mod_params,
  2023. .use_isr_legacy = true
  2024. };
  2025. /* Module firmware */
  2026. MODULE_FIRMWARE(IWL4965_MODULE_FIRMWARE(IWL4965_UCODE_API_MAX));
  2027. module_param_named(antenna, iwl4965_mod_params.antenna, int, 0444);
  2028. MODULE_PARM_DESC(antenna, "select antenna (1=Main, 2=Aux, default 0 [both])");
  2029. module_param_named(swcrypto, iwl4965_mod_params.sw_crypto, int, 0444);
  2030. MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
  2031. module_param_named(
  2032. disable_hw_scan, iwl4965_mod_params.disable_hw_scan, int, 0444);
  2033. MODULE_PARM_DESC(disable_hw_scan, "disable hardware scanning (default 0)");
  2034. module_param_named(queues_num, iwl4965_mod_params.num_of_queues, int, 0444);
  2035. MODULE_PARM_DESC(queues_num, "number of hw queues.");
  2036. /* 11n */
  2037. module_param_named(11n_disable, iwl4965_mod_params.disable_11n, int, 0444);
  2038. MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
  2039. module_param_named(amsdu_size_8K, iwl4965_mod_params.amsdu_size_8K, int, 0444);
  2040. MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
  2041. module_param_named(fw_restart4965, iwl4965_mod_params.restart_fw, int, 0444);
  2042. MODULE_PARM_DESC(fw_restart4965, "restart firmware in case of error");