omap-sham.c 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015
  1. /*
  2. * Cryptographic API.
  3. *
  4. * Support for OMAP SHA1/MD5 HW acceleration.
  5. *
  6. * Copyright (c) 2010 Nokia Corporation
  7. * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
  8. * Copyright (c) 2011 Texas Instruments Incorporated
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as published
  12. * by the Free Software Foundation.
  13. *
  14. * Some ideas are from old omap-sha1-md5.c driver.
  15. */
  16. #define pr_fmt(fmt) "%s: " fmt, __func__
  17. #include <linux/err.h>
  18. #include <linux/device.h>
  19. #include <linux/module.h>
  20. #include <linux/init.h>
  21. #include <linux/errno.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/kernel.h>
  24. #include <linux/irq.h>
  25. #include <linux/io.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/scatterlist.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/dmaengine.h>
  30. #include <linux/omap-dma.h>
  31. #include <linux/pm_runtime.h>
  32. #include <linux/of.h>
  33. #include <linux/of_device.h>
  34. #include <linux/of_address.h>
  35. #include <linux/of_irq.h>
  36. #include <linux/delay.h>
  37. #include <linux/crypto.h>
  38. #include <linux/cryptohash.h>
  39. #include <crypto/scatterwalk.h>
  40. #include <crypto/algapi.h>
  41. #include <crypto/sha.h>
  42. #include <crypto/hash.h>
  43. #include <crypto/internal/hash.h>
  44. #define MD5_DIGEST_SIZE 16
  45. #define DST_MAXBURST 16
  46. #define DMA_MIN (DST_MAXBURST * sizeof(u32))
  47. #define SHA_REG_IDIGEST(dd, x) ((dd)->pdata->idigest_ofs + ((x)*0x04))
  48. #define SHA_REG_DIN(dd, x) ((dd)->pdata->din_ofs + ((x) * 0x04))
  49. #define SHA_REG_DIGCNT(dd) ((dd)->pdata->digcnt_ofs)
  50. #define SHA_REG_ODIGEST(dd, x) ((dd)->pdata->odigest_ofs + (x * 0x04))
  51. #define SHA_REG_CTRL 0x18
  52. #define SHA_REG_CTRL_LENGTH (0xFFFFFFFF << 5)
  53. #define SHA_REG_CTRL_CLOSE_HASH (1 << 4)
  54. #define SHA_REG_CTRL_ALGO_CONST (1 << 3)
  55. #define SHA_REG_CTRL_ALGO (1 << 2)
  56. #define SHA_REG_CTRL_INPUT_READY (1 << 1)
  57. #define SHA_REG_CTRL_OUTPUT_READY (1 << 0)
  58. #define SHA_REG_REV(dd) ((dd)->pdata->rev_ofs)
  59. #define SHA_REG_MASK(dd) ((dd)->pdata->mask_ofs)
  60. #define SHA_REG_MASK_DMA_EN (1 << 3)
  61. #define SHA_REG_MASK_IT_EN (1 << 2)
  62. #define SHA_REG_MASK_SOFTRESET (1 << 1)
  63. #define SHA_REG_AUTOIDLE (1 << 0)
  64. #define SHA_REG_SYSSTATUS(dd) ((dd)->pdata->sysstatus_ofs)
  65. #define SHA_REG_SYSSTATUS_RESETDONE (1 << 0)
  66. #define SHA_REG_MODE(dd) ((dd)->pdata->mode_ofs)
  67. #define SHA_REG_MODE_HMAC_OUTER_HASH (1 << 7)
  68. #define SHA_REG_MODE_HMAC_KEY_PROC (1 << 5)
  69. #define SHA_REG_MODE_CLOSE_HASH (1 << 4)
  70. #define SHA_REG_MODE_ALGO_CONSTANT (1 << 3)
  71. #define SHA_REG_MODE_ALGO_MASK (7 << 0)
  72. #define SHA_REG_MODE_ALGO_MD5_128 (0 << 1)
  73. #define SHA_REG_MODE_ALGO_SHA1_160 (1 << 1)
  74. #define SHA_REG_MODE_ALGO_SHA2_224 (2 << 1)
  75. #define SHA_REG_MODE_ALGO_SHA2_256 (3 << 1)
  76. #define SHA_REG_MODE_ALGO_SHA2_384 (1 << 0)
  77. #define SHA_REG_MODE_ALGO_SHA2_512 (3 << 0)
  78. #define SHA_REG_LENGTH(dd) ((dd)->pdata->length_ofs)
  79. #define SHA_REG_IRQSTATUS 0x118
  80. #define SHA_REG_IRQSTATUS_CTX_RDY (1 << 3)
  81. #define SHA_REG_IRQSTATUS_PARTHASH_RDY (1 << 2)
  82. #define SHA_REG_IRQSTATUS_INPUT_RDY (1 << 1)
  83. #define SHA_REG_IRQSTATUS_OUTPUT_RDY (1 << 0)
  84. #define SHA_REG_IRQENA 0x11C
  85. #define SHA_REG_IRQENA_CTX_RDY (1 << 3)
  86. #define SHA_REG_IRQENA_PARTHASH_RDY (1 << 2)
  87. #define SHA_REG_IRQENA_INPUT_RDY (1 << 1)
  88. #define SHA_REG_IRQENA_OUTPUT_RDY (1 << 0)
  89. #define DEFAULT_TIMEOUT_INTERVAL HZ
  90. /* mostly device flags */
  91. #define FLAGS_BUSY 0
  92. #define FLAGS_FINAL 1
  93. #define FLAGS_DMA_ACTIVE 2
  94. #define FLAGS_OUTPUT_READY 3
  95. #define FLAGS_INIT 4
  96. #define FLAGS_CPU 5
  97. #define FLAGS_DMA_READY 6
  98. #define FLAGS_AUTO_XOR 7
  99. #define FLAGS_BE32_SHA1 8
  100. /* context flags */
  101. #define FLAGS_FINUP 16
  102. #define FLAGS_SG 17
  103. #define FLAGS_MODE_SHIFT 18
  104. #define FLAGS_MODE_MASK (SHA_REG_MODE_ALGO_MASK << FLAGS_MODE_SHIFT)
  105. #define FLAGS_MODE_MD5 (SHA_REG_MODE_ALGO_MD5_128 << FLAGS_MODE_SHIFT)
  106. #define FLAGS_MODE_SHA1 (SHA_REG_MODE_ALGO_SHA1_160 << FLAGS_MODE_SHIFT)
  107. #define FLAGS_MODE_SHA224 (SHA_REG_MODE_ALGO_SHA2_224 << FLAGS_MODE_SHIFT)
  108. #define FLAGS_MODE_SHA256 (SHA_REG_MODE_ALGO_SHA2_256 << FLAGS_MODE_SHIFT)
  109. #define FLAGS_MODE_SHA384 (SHA_REG_MODE_ALGO_SHA2_384 << FLAGS_MODE_SHIFT)
  110. #define FLAGS_MODE_SHA512 (SHA_REG_MODE_ALGO_SHA2_512 << FLAGS_MODE_SHIFT)
  111. #define FLAGS_HMAC 21
  112. #define FLAGS_ERROR 22
  113. #define OP_UPDATE 1
  114. #define OP_FINAL 2
  115. #define OMAP_ALIGN_MASK (sizeof(u32)-1)
  116. #define OMAP_ALIGNED __attribute__((aligned(sizeof(u32))))
  117. #define BUFLEN PAGE_SIZE
  118. struct omap_sham_dev;
  119. struct omap_sham_reqctx {
  120. struct omap_sham_dev *dd;
  121. unsigned long flags;
  122. unsigned long op;
  123. u8 digest[SHA512_DIGEST_SIZE] OMAP_ALIGNED;
  124. size_t digcnt;
  125. size_t bufcnt;
  126. size_t buflen;
  127. dma_addr_t dma_addr;
  128. /* walk state */
  129. struct scatterlist *sg;
  130. struct scatterlist sgl;
  131. unsigned int offset; /* offset in current sg */
  132. unsigned int total; /* total request */
  133. u8 buffer[0] OMAP_ALIGNED;
  134. };
  135. struct omap_sham_hmac_ctx {
  136. struct crypto_shash *shash;
  137. u8 ipad[SHA512_BLOCK_SIZE] OMAP_ALIGNED;
  138. u8 opad[SHA512_BLOCK_SIZE] OMAP_ALIGNED;
  139. };
  140. struct omap_sham_ctx {
  141. struct omap_sham_dev *dd;
  142. unsigned long flags;
  143. /* fallback stuff */
  144. struct crypto_shash *fallback;
  145. struct omap_sham_hmac_ctx base[0];
  146. };
  147. #define OMAP_SHAM_QUEUE_LENGTH 1
  148. struct omap_sham_algs_info {
  149. struct ahash_alg *algs_list;
  150. unsigned int size;
  151. unsigned int registered;
  152. };
  153. struct omap_sham_pdata {
  154. struct omap_sham_algs_info *algs_info;
  155. unsigned int algs_info_size;
  156. unsigned long flags;
  157. int digest_size;
  158. void (*copy_hash)(struct ahash_request *req, int out);
  159. void (*write_ctrl)(struct omap_sham_dev *dd, size_t length,
  160. int final, int dma);
  161. void (*trigger)(struct omap_sham_dev *dd, size_t length);
  162. int (*poll_irq)(struct omap_sham_dev *dd);
  163. irqreturn_t (*intr_hdlr)(int irq, void *dev_id);
  164. u32 odigest_ofs;
  165. u32 idigest_ofs;
  166. u32 din_ofs;
  167. u32 digcnt_ofs;
  168. u32 rev_ofs;
  169. u32 mask_ofs;
  170. u32 sysstatus_ofs;
  171. u32 mode_ofs;
  172. u32 length_ofs;
  173. u32 major_mask;
  174. u32 major_shift;
  175. u32 minor_mask;
  176. u32 minor_shift;
  177. };
  178. struct omap_sham_dev {
  179. struct list_head list;
  180. unsigned long phys_base;
  181. struct device *dev;
  182. void __iomem *io_base;
  183. int irq;
  184. spinlock_t lock;
  185. int err;
  186. unsigned int dma;
  187. struct dma_chan *dma_lch;
  188. struct tasklet_struct done_task;
  189. unsigned long flags;
  190. struct crypto_queue queue;
  191. struct ahash_request *req;
  192. const struct omap_sham_pdata *pdata;
  193. };
  194. struct omap_sham_drv {
  195. struct list_head dev_list;
  196. spinlock_t lock;
  197. unsigned long flags;
  198. };
  199. static struct omap_sham_drv sham = {
  200. .dev_list = LIST_HEAD_INIT(sham.dev_list),
  201. .lock = __SPIN_LOCK_UNLOCKED(sham.lock),
  202. };
  203. static inline u32 omap_sham_read(struct omap_sham_dev *dd, u32 offset)
  204. {
  205. return __raw_readl(dd->io_base + offset);
  206. }
  207. static inline void omap_sham_write(struct omap_sham_dev *dd,
  208. u32 offset, u32 value)
  209. {
  210. __raw_writel(value, dd->io_base + offset);
  211. }
  212. static inline void omap_sham_write_mask(struct omap_sham_dev *dd, u32 address,
  213. u32 value, u32 mask)
  214. {
  215. u32 val;
  216. val = omap_sham_read(dd, address);
  217. val &= ~mask;
  218. val |= value;
  219. omap_sham_write(dd, address, val);
  220. }
  221. static inline int omap_sham_wait(struct omap_sham_dev *dd, u32 offset, u32 bit)
  222. {
  223. unsigned long timeout = jiffies + DEFAULT_TIMEOUT_INTERVAL;
  224. while (!(omap_sham_read(dd, offset) & bit)) {
  225. if (time_is_before_jiffies(timeout))
  226. return -ETIMEDOUT;
  227. }
  228. return 0;
  229. }
  230. static void omap_sham_copy_hash_omap2(struct ahash_request *req, int out)
  231. {
  232. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  233. struct omap_sham_dev *dd = ctx->dd;
  234. u32 *hash = (u32 *)ctx->digest;
  235. int i;
  236. for (i = 0; i < dd->pdata->digest_size / sizeof(u32); i++) {
  237. if (out)
  238. hash[i] = omap_sham_read(dd, SHA_REG_IDIGEST(dd, i));
  239. else
  240. omap_sham_write(dd, SHA_REG_IDIGEST(dd, i), hash[i]);
  241. }
  242. }
  243. static void omap_sham_copy_hash_omap4(struct ahash_request *req, int out)
  244. {
  245. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  246. struct omap_sham_dev *dd = ctx->dd;
  247. int i;
  248. if (ctx->flags & BIT(FLAGS_HMAC)) {
  249. struct crypto_ahash *tfm = crypto_ahash_reqtfm(dd->req);
  250. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  251. struct omap_sham_hmac_ctx *bctx = tctx->base;
  252. u32 *opad = (u32 *)bctx->opad;
  253. for (i = 0; i < dd->pdata->digest_size / sizeof(u32); i++) {
  254. if (out)
  255. opad[i] = omap_sham_read(dd,
  256. SHA_REG_ODIGEST(dd, i));
  257. else
  258. omap_sham_write(dd, SHA_REG_ODIGEST(dd, i),
  259. opad[i]);
  260. }
  261. }
  262. omap_sham_copy_hash_omap2(req, out);
  263. }
  264. static void omap_sham_copy_ready_hash(struct ahash_request *req)
  265. {
  266. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  267. u32 *in = (u32 *)ctx->digest;
  268. u32 *hash = (u32 *)req->result;
  269. int i, d, big_endian = 0;
  270. if (!hash)
  271. return;
  272. switch (ctx->flags & FLAGS_MODE_MASK) {
  273. case FLAGS_MODE_MD5:
  274. d = MD5_DIGEST_SIZE / sizeof(u32);
  275. break;
  276. case FLAGS_MODE_SHA1:
  277. /* OMAP2 SHA1 is big endian */
  278. if (test_bit(FLAGS_BE32_SHA1, &ctx->dd->flags))
  279. big_endian = 1;
  280. d = SHA1_DIGEST_SIZE / sizeof(u32);
  281. break;
  282. case FLAGS_MODE_SHA224:
  283. d = SHA224_DIGEST_SIZE / sizeof(u32);
  284. break;
  285. case FLAGS_MODE_SHA256:
  286. d = SHA256_DIGEST_SIZE / sizeof(u32);
  287. break;
  288. case FLAGS_MODE_SHA384:
  289. d = SHA384_DIGEST_SIZE / sizeof(u32);
  290. break;
  291. case FLAGS_MODE_SHA512:
  292. d = SHA512_DIGEST_SIZE / sizeof(u32);
  293. break;
  294. default:
  295. d = 0;
  296. }
  297. if (big_endian)
  298. for (i = 0; i < d; i++)
  299. hash[i] = be32_to_cpu(in[i]);
  300. else
  301. for (i = 0; i < d; i++)
  302. hash[i] = le32_to_cpu(in[i]);
  303. }
  304. static int omap_sham_hw_init(struct omap_sham_dev *dd)
  305. {
  306. pm_runtime_get_sync(dd->dev);
  307. if (!test_bit(FLAGS_INIT, &dd->flags)) {
  308. set_bit(FLAGS_INIT, &dd->flags);
  309. dd->err = 0;
  310. }
  311. return 0;
  312. }
  313. static void omap_sham_write_ctrl_omap2(struct omap_sham_dev *dd, size_t length,
  314. int final, int dma)
  315. {
  316. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  317. u32 val = length << 5, mask;
  318. if (likely(ctx->digcnt))
  319. omap_sham_write(dd, SHA_REG_DIGCNT(dd), ctx->digcnt);
  320. omap_sham_write_mask(dd, SHA_REG_MASK(dd),
  321. SHA_REG_MASK_IT_EN | (dma ? SHA_REG_MASK_DMA_EN : 0),
  322. SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
  323. /*
  324. * Setting ALGO_CONST only for the first iteration
  325. * and CLOSE_HASH only for the last one.
  326. */
  327. if ((ctx->flags & FLAGS_MODE_MASK) == FLAGS_MODE_SHA1)
  328. val |= SHA_REG_CTRL_ALGO;
  329. if (!ctx->digcnt)
  330. val |= SHA_REG_CTRL_ALGO_CONST;
  331. if (final)
  332. val |= SHA_REG_CTRL_CLOSE_HASH;
  333. mask = SHA_REG_CTRL_ALGO_CONST | SHA_REG_CTRL_CLOSE_HASH |
  334. SHA_REG_CTRL_ALGO | SHA_REG_CTRL_LENGTH;
  335. omap_sham_write_mask(dd, SHA_REG_CTRL, val, mask);
  336. }
  337. static void omap_sham_trigger_omap2(struct omap_sham_dev *dd, size_t length)
  338. {
  339. }
  340. static int omap_sham_poll_irq_omap2(struct omap_sham_dev *dd)
  341. {
  342. return omap_sham_wait(dd, SHA_REG_CTRL, SHA_REG_CTRL_INPUT_READY);
  343. }
  344. static int get_block_size(struct omap_sham_reqctx *ctx)
  345. {
  346. int d;
  347. switch (ctx->flags & FLAGS_MODE_MASK) {
  348. case FLAGS_MODE_MD5:
  349. case FLAGS_MODE_SHA1:
  350. d = SHA1_BLOCK_SIZE;
  351. break;
  352. case FLAGS_MODE_SHA224:
  353. case FLAGS_MODE_SHA256:
  354. d = SHA256_BLOCK_SIZE;
  355. break;
  356. case FLAGS_MODE_SHA384:
  357. case FLAGS_MODE_SHA512:
  358. d = SHA512_BLOCK_SIZE;
  359. break;
  360. default:
  361. d = 0;
  362. }
  363. return d;
  364. }
  365. static void omap_sham_write_n(struct omap_sham_dev *dd, u32 offset,
  366. u32 *value, int count)
  367. {
  368. for (; count--; value++, offset += 4)
  369. omap_sham_write(dd, offset, *value);
  370. }
  371. static void omap_sham_write_ctrl_omap4(struct omap_sham_dev *dd, size_t length,
  372. int final, int dma)
  373. {
  374. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  375. u32 val, mask;
  376. /*
  377. * Setting ALGO_CONST only for the first iteration and
  378. * CLOSE_HASH only for the last one. Note that flags mode bits
  379. * correspond to algorithm encoding in mode register.
  380. */
  381. val = (ctx->flags & FLAGS_MODE_MASK) >> (FLAGS_MODE_SHIFT);
  382. if (!ctx->digcnt) {
  383. struct crypto_ahash *tfm = crypto_ahash_reqtfm(dd->req);
  384. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  385. struct omap_sham_hmac_ctx *bctx = tctx->base;
  386. int bs, nr_dr;
  387. val |= SHA_REG_MODE_ALGO_CONSTANT;
  388. if (ctx->flags & BIT(FLAGS_HMAC)) {
  389. bs = get_block_size(ctx);
  390. nr_dr = bs / (2 * sizeof(u32));
  391. val |= SHA_REG_MODE_HMAC_KEY_PROC;
  392. omap_sham_write_n(dd, SHA_REG_ODIGEST(dd, 0),
  393. (u32 *)bctx->ipad, nr_dr);
  394. omap_sham_write_n(dd, SHA_REG_IDIGEST(dd, 0),
  395. (u32 *)bctx->ipad + nr_dr, nr_dr);
  396. ctx->digcnt += bs;
  397. }
  398. }
  399. if (final) {
  400. val |= SHA_REG_MODE_CLOSE_HASH;
  401. if (ctx->flags & BIT(FLAGS_HMAC))
  402. val |= SHA_REG_MODE_HMAC_OUTER_HASH;
  403. }
  404. mask = SHA_REG_MODE_ALGO_CONSTANT | SHA_REG_MODE_CLOSE_HASH |
  405. SHA_REG_MODE_ALGO_MASK | SHA_REG_MODE_HMAC_OUTER_HASH |
  406. SHA_REG_MODE_HMAC_KEY_PROC;
  407. dev_dbg(dd->dev, "ctrl: %08x, flags: %08lx\n", val, ctx->flags);
  408. omap_sham_write_mask(dd, SHA_REG_MODE(dd), val, mask);
  409. omap_sham_write(dd, SHA_REG_IRQENA, SHA_REG_IRQENA_OUTPUT_RDY);
  410. omap_sham_write_mask(dd, SHA_REG_MASK(dd),
  411. SHA_REG_MASK_IT_EN |
  412. (dma ? SHA_REG_MASK_DMA_EN : 0),
  413. SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
  414. }
  415. static void omap_sham_trigger_omap4(struct omap_sham_dev *dd, size_t length)
  416. {
  417. omap_sham_write(dd, SHA_REG_LENGTH(dd), length);
  418. }
  419. static int omap_sham_poll_irq_omap4(struct omap_sham_dev *dd)
  420. {
  421. return omap_sham_wait(dd, SHA_REG_IRQSTATUS,
  422. SHA_REG_IRQSTATUS_INPUT_RDY);
  423. }
  424. static int omap_sham_xmit_cpu(struct omap_sham_dev *dd, const u8 *buf,
  425. size_t length, int final)
  426. {
  427. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  428. int count, len32;
  429. const u32 *buffer = (const u32 *)buf;
  430. dev_dbg(dd->dev, "xmit_cpu: digcnt: %d, length: %d, final: %d\n",
  431. ctx->digcnt, length, final);
  432. dd->pdata->write_ctrl(dd, length, final, 0);
  433. dd->pdata->trigger(dd, length);
  434. /* should be non-zero before next lines to disable clocks later */
  435. ctx->digcnt += length;
  436. if (dd->pdata->poll_irq(dd))
  437. return -ETIMEDOUT;
  438. if (final)
  439. set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
  440. set_bit(FLAGS_CPU, &dd->flags);
  441. len32 = DIV_ROUND_UP(length, sizeof(u32));
  442. for (count = 0; count < len32; count++)
  443. omap_sham_write(dd, SHA_REG_DIN(dd, count), buffer[count]);
  444. return -EINPROGRESS;
  445. }
  446. static void omap_sham_dma_callback(void *param)
  447. {
  448. struct omap_sham_dev *dd = param;
  449. set_bit(FLAGS_DMA_READY, &dd->flags);
  450. tasklet_schedule(&dd->done_task);
  451. }
  452. static int omap_sham_xmit_dma(struct omap_sham_dev *dd, dma_addr_t dma_addr,
  453. size_t length, int final, int is_sg)
  454. {
  455. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  456. struct dma_async_tx_descriptor *tx;
  457. struct dma_slave_config cfg;
  458. int len32, ret;
  459. dev_dbg(dd->dev, "xmit_dma: digcnt: %d, length: %d, final: %d\n",
  460. ctx->digcnt, length, final);
  461. memset(&cfg, 0, sizeof(cfg));
  462. cfg.dst_addr = dd->phys_base + SHA_REG_DIN(dd, 0);
  463. cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  464. cfg.dst_maxburst = DST_MAXBURST;
  465. ret = dmaengine_slave_config(dd->dma_lch, &cfg);
  466. if (ret) {
  467. pr_err("omap-sham: can't configure dmaengine slave: %d\n", ret);
  468. return ret;
  469. }
  470. len32 = DIV_ROUND_UP(length, DMA_MIN) * DMA_MIN;
  471. if (is_sg) {
  472. /*
  473. * The SG entry passed in may not have the 'length' member
  474. * set correctly so use a local SG entry (sgl) with the
  475. * proper value for 'length' instead. If this is not done,
  476. * the dmaengine may try to DMA the incorrect amount of data.
  477. */
  478. sg_init_table(&ctx->sgl, 1);
  479. ctx->sgl.page_link = ctx->sg->page_link;
  480. ctx->sgl.offset = ctx->sg->offset;
  481. sg_dma_len(&ctx->sgl) = len32;
  482. sg_dma_address(&ctx->sgl) = sg_dma_address(ctx->sg);
  483. tx = dmaengine_prep_slave_sg(dd->dma_lch, &ctx->sgl, 1,
  484. DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  485. } else {
  486. tx = dmaengine_prep_slave_single(dd->dma_lch, dma_addr, len32,
  487. DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  488. }
  489. if (!tx) {
  490. dev_err(dd->dev, "prep_slave_sg/single() failed\n");
  491. return -EINVAL;
  492. }
  493. tx->callback = omap_sham_dma_callback;
  494. tx->callback_param = dd;
  495. dd->pdata->write_ctrl(dd, length, final, 1);
  496. ctx->digcnt += length;
  497. if (final)
  498. set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
  499. set_bit(FLAGS_DMA_ACTIVE, &dd->flags);
  500. dmaengine_submit(tx);
  501. dma_async_issue_pending(dd->dma_lch);
  502. dd->pdata->trigger(dd, length);
  503. return -EINPROGRESS;
  504. }
  505. static size_t omap_sham_append_buffer(struct omap_sham_reqctx *ctx,
  506. const u8 *data, size_t length)
  507. {
  508. size_t count = min(length, ctx->buflen - ctx->bufcnt);
  509. count = min(count, ctx->total);
  510. if (count <= 0)
  511. return 0;
  512. memcpy(ctx->buffer + ctx->bufcnt, data, count);
  513. ctx->bufcnt += count;
  514. return count;
  515. }
  516. static size_t omap_sham_append_sg(struct omap_sham_reqctx *ctx)
  517. {
  518. size_t count;
  519. while (ctx->sg) {
  520. count = omap_sham_append_buffer(ctx,
  521. sg_virt(ctx->sg) + ctx->offset,
  522. ctx->sg->length - ctx->offset);
  523. if (!count)
  524. break;
  525. ctx->offset += count;
  526. ctx->total -= count;
  527. if (ctx->offset == ctx->sg->length) {
  528. ctx->sg = sg_next(ctx->sg);
  529. if (ctx->sg)
  530. ctx->offset = 0;
  531. else
  532. ctx->total = 0;
  533. }
  534. }
  535. return 0;
  536. }
  537. static int omap_sham_xmit_dma_map(struct omap_sham_dev *dd,
  538. struct omap_sham_reqctx *ctx,
  539. size_t length, int final)
  540. {
  541. int ret;
  542. ctx->dma_addr = dma_map_single(dd->dev, ctx->buffer, ctx->buflen,
  543. DMA_TO_DEVICE);
  544. if (dma_mapping_error(dd->dev, ctx->dma_addr)) {
  545. dev_err(dd->dev, "dma %u bytes error\n", ctx->buflen);
  546. return -EINVAL;
  547. }
  548. ctx->flags &= ~BIT(FLAGS_SG);
  549. ret = omap_sham_xmit_dma(dd, ctx->dma_addr, length, final, 0);
  550. if (ret != -EINPROGRESS)
  551. dma_unmap_single(dd->dev, ctx->dma_addr, ctx->buflen,
  552. DMA_TO_DEVICE);
  553. return ret;
  554. }
  555. static int omap_sham_update_dma_slow(struct omap_sham_dev *dd)
  556. {
  557. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  558. unsigned int final;
  559. size_t count;
  560. omap_sham_append_sg(ctx);
  561. final = (ctx->flags & BIT(FLAGS_FINUP)) && !ctx->total;
  562. dev_dbg(dd->dev, "slow: bufcnt: %u, digcnt: %d, final: %d\n",
  563. ctx->bufcnt, ctx->digcnt, final);
  564. if (final || (ctx->bufcnt == ctx->buflen && ctx->total)) {
  565. count = ctx->bufcnt;
  566. ctx->bufcnt = 0;
  567. return omap_sham_xmit_dma_map(dd, ctx, count, final);
  568. }
  569. return 0;
  570. }
  571. /* Start address alignment */
  572. #define SG_AA(sg) (IS_ALIGNED(sg->offset, sizeof(u32)))
  573. /* SHA1 block size alignment */
  574. #define SG_SA(sg, bs) (IS_ALIGNED(sg->length, bs))
  575. static int omap_sham_update_dma_start(struct omap_sham_dev *dd)
  576. {
  577. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  578. unsigned int length, final, tail;
  579. struct scatterlist *sg;
  580. int ret, bs;
  581. if (!ctx->total)
  582. return 0;
  583. if (ctx->bufcnt || ctx->offset)
  584. return omap_sham_update_dma_slow(dd);
  585. /*
  586. * Don't use the sg interface when the transfer size is less
  587. * than the number of elements in a DMA frame. Otherwise,
  588. * the dmaengine infrastructure will calculate that it needs
  589. * to transfer 0 frames which ultimately fails.
  590. */
  591. if (ctx->total < (DST_MAXBURST * sizeof(u32)))
  592. return omap_sham_update_dma_slow(dd);
  593. dev_dbg(dd->dev, "fast: digcnt: %d, bufcnt: %u, total: %u\n",
  594. ctx->digcnt, ctx->bufcnt, ctx->total);
  595. sg = ctx->sg;
  596. bs = get_block_size(ctx);
  597. if (!SG_AA(sg))
  598. return omap_sham_update_dma_slow(dd);
  599. if (!sg_is_last(sg) && !SG_SA(sg, bs))
  600. /* size is not BLOCK_SIZE aligned */
  601. return omap_sham_update_dma_slow(dd);
  602. length = min(ctx->total, sg->length);
  603. if (sg_is_last(sg)) {
  604. if (!(ctx->flags & BIT(FLAGS_FINUP))) {
  605. /* not last sg must be BLOCK_SIZE aligned */
  606. tail = length & (bs - 1);
  607. /* without finup() we need one block to close hash */
  608. if (!tail)
  609. tail = bs;
  610. length -= tail;
  611. }
  612. }
  613. if (!dma_map_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE)) {
  614. dev_err(dd->dev, "dma_map_sg error\n");
  615. return -EINVAL;
  616. }
  617. ctx->flags |= BIT(FLAGS_SG);
  618. ctx->total -= length;
  619. ctx->offset = length; /* offset where to start slow */
  620. final = (ctx->flags & BIT(FLAGS_FINUP)) && !ctx->total;
  621. ret = omap_sham_xmit_dma(dd, sg_dma_address(ctx->sg), length, final, 1);
  622. if (ret != -EINPROGRESS)
  623. dma_unmap_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE);
  624. return ret;
  625. }
  626. static int omap_sham_update_cpu(struct omap_sham_dev *dd)
  627. {
  628. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  629. int bufcnt;
  630. omap_sham_append_sg(ctx);
  631. bufcnt = ctx->bufcnt;
  632. ctx->bufcnt = 0;
  633. return omap_sham_xmit_cpu(dd, ctx->buffer, bufcnt, 1);
  634. }
  635. static int omap_sham_update_dma_stop(struct omap_sham_dev *dd)
  636. {
  637. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  638. dmaengine_terminate_all(dd->dma_lch);
  639. if (ctx->flags & BIT(FLAGS_SG)) {
  640. dma_unmap_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE);
  641. if (ctx->sg->length == ctx->offset) {
  642. ctx->sg = sg_next(ctx->sg);
  643. if (ctx->sg)
  644. ctx->offset = 0;
  645. }
  646. } else {
  647. dma_unmap_single(dd->dev, ctx->dma_addr, ctx->buflen,
  648. DMA_TO_DEVICE);
  649. }
  650. return 0;
  651. }
  652. static int omap_sham_init(struct ahash_request *req)
  653. {
  654. struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
  655. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  656. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  657. struct omap_sham_dev *dd = NULL, *tmp;
  658. int bs = 0;
  659. spin_lock_bh(&sham.lock);
  660. if (!tctx->dd) {
  661. list_for_each_entry(tmp, &sham.dev_list, list) {
  662. dd = tmp;
  663. break;
  664. }
  665. tctx->dd = dd;
  666. } else {
  667. dd = tctx->dd;
  668. }
  669. spin_unlock_bh(&sham.lock);
  670. ctx->dd = dd;
  671. ctx->flags = 0;
  672. dev_dbg(dd->dev, "init: digest size: %d\n",
  673. crypto_ahash_digestsize(tfm));
  674. switch (crypto_ahash_digestsize(tfm)) {
  675. case MD5_DIGEST_SIZE:
  676. ctx->flags |= FLAGS_MODE_MD5;
  677. bs = SHA1_BLOCK_SIZE;
  678. break;
  679. case SHA1_DIGEST_SIZE:
  680. ctx->flags |= FLAGS_MODE_SHA1;
  681. bs = SHA1_BLOCK_SIZE;
  682. break;
  683. case SHA224_DIGEST_SIZE:
  684. ctx->flags |= FLAGS_MODE_SHA224;
  685. bs = SHA224_BLOCK_SIZE;
  686. break;
  687. case SHA256_DIGEST_SIZE:
  688. ctx->flags |= FLAGS_MODE_SHA256;
  689. bs = SHA256_BLOCK_SIZE;
  690. break;
  691. case SHA384_DIGEST_SIZE:
  692. ctx->flags |= FLAGS_MODE_SHA384;
  693. bs = SHA384_BLOCK_SIZE;
  694. break;
  695. case SHA512_DIGEST_SIZE:
  696. ctx->flags |= FLAGS_MODE_SHA512;
  697. bs = SHA512_BLOCK_SIZE;
  698. break;
  699. }
  700. ctx->bufcnt = 0;
  701. ctx->digcnt = 0;
  702. ctx->buflen = BUFLEN;
  703. if (tctx->flags & BIT(FLAGS_HMAC)) {
  704. if (!test_bit(FLAGS_AUTO_XOR, &dd->flags)) {
  705. struct omap_sham_hmac_ctx *bctx = tctx->base;
  706. memcpy(ctx->buffer, bctx->ipad, bs);
  707. ctx->bufcnt = bs;
  708. }
  709. ctx->flags |= BIT(FLAGS_HMAC);
  710. }
  711. return 0;
  712. }
  713. static int omap_sham_update_req(struct omap_sham_dev *dd)
  714. {
  715. struct ahash_request *req = dd->req;
  716. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  717. int err;
  718. dev_dbg(dd->dev, "update_req: total: %u, digcnt: %d, finup: %d\n",
  719. ctx->total, ctx->digcnt, (ctx->flags & BIT(FLAGS_FINUP)) != 0);
  720. if (ctx->flags & BIT(FLAGS_CPU))
  721. err = omap_sham_update_cpu(dd);
  722. else
  723. err = omap_sham_update_dma_start(dd);
  724. /* wait for dma completion before can take more data */
  725. dev_dbg(dd->dev, "update: err: %d, digcnt: %d\n", err, ctx->digcnt);
  726. return err;
  727. }
  728. static int omap_sham_final_req(struct omap_sham_dev *dd)
  729. {
  730. struct ahash_request *req = dd->req;
  731. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  732. int err = 0, use_dma = 1;
  733. if (ctx->bufcnt <= DMA_MIN)
  734. /* faster to handle last block with cpu */
  735. use_dma = 0;
  736. if (use_dma)
  737. err = omap_sham_xmit_dma_map(dd, ctx, ctx->bufcnt, 1);
  738. else
  739. err = omap_sham_xmit_cpu(dd, ctx->buffer, ctx->bufcnt, 1);
  740. ctx->bufcnt = 0;
  741. dev_dbg(dd->dev, "final_req: err: %d\n", err);
  742. return err;
  743. }
  744. static int omap_sham_finish_hmac(struct ahash_request *req)
  745. {
  746. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  747. struct omap_sham_hmac_ctx *bctx = tctx->base;
  748. int bs = crypto_shash_blocksize(bctx->shash);
  749. int ds = crypto_shash_digestsize(bctx->shash);
  750. struct {
  751. struct shash_desc shash;
  752. char ctx[crypto_shash_descsize(bctx->shash)];
  753. } desc;
  754. desc.shash.tfm = bctx->shash;
  755. desc.shash.flags = 0; /* not CRYPTO_TFM_REQ_MAY_SLEEP */
  756. return crypto_shash_init(&desc.shash) ?:
  757. crypto_shash_update(&desc.shash, bctx->opad, bs) ?:
  758. crypto_shash_finup(&desc.shash, req->result, ds, req->result);
  759. }
  760. static int omap_sham_finish(struct ahash_request *req)
  761. {
  762. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  763. struct omap_sham_dev *dd = ctx->dd;
  764. int err = 0;
  765. if (ctx->digcnt) {
  766. omap_sham_copy_ready_hash(req);
  767. if ((ctx->flags & BIT(FLAGS_HMAC)) &&
  768. !test_bit(FLAGS_AUTO_XOR, &dd->flags))
  769. err = omap_sham_finish_hmac(req);
  770. }
  771. dev_dbg(dd->dev, "digcnt: %d, bufcnt: %d\n", ctx->digcnt, ctx->bufcnt);
  772. return err;
  773. }
  774. static void omap_sham_finish_req(struct ahash_request *req, int err)
  775. {
  776. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  777. struct omap_sham_dev *dd = ctx->dd;
  778. if (!err) {
  779. dd->pdata->copy_hash(req, 1);
  780. if (test_bit(FLAGS_FINAL, &dd->flags))
  781. err = omap_sham_finish(req);
  782. } else {
  783. ctx->flags |= BIT(FLAGS_ERROR);
  784. }
  785. /* atomic operation is not needed here */
  786. dd->flags &= ~(BIT(FLAGS_BUSY) | BIT(FLAGS_FINAL) | BIT(FLAGS_CPU) |
  787. BIT(FLAGS_DMA_READY) | BIT(FLAGS_OUTPUT_READY));
  788. pm_runtime_put(dd->dev);
  789. if (req->base.complete)
  790. req->base.complete(&req->base, err);
  791. /* handle new request */
  792. tasklet_schedule(&dd->done_task);
  793. }
  794. static int omap_sham_handle_queue(struct omap_sham_dev *dd,
  795. struct ahash_request *req)
  796. {
  797. struct crypto_async_request *async_req, *backlog;
  798. struct omap_sham_reqctx *ctx;
  799. unsigned long flags;
  800. int err = 0, ret = 0;
  801. spin_lock_irqsave(&dd->lock, flags);
  802. if (req)
  803. ret = ahash_enqueue_request(&dd->queue, req);
  804. if (test_bit(FLAGS_BUSY, &dd->flags)) {
  805. spin_unlock_irqrestore(&dd->lock, flags);
  806. return ret;
  807. }
  808. backlog = crypto_get_backlog(&dd->queue);
  809. async_req = crypto_dequeue_request(&dd->queue);
  810. if (async_req)
  811. set_bit(FLAGS_BUSY, &dd->flags);
  812. spin_unlock_irqrestore(&dd->lock, flags);
  813. if (!async_req)
  814. return ret;
  815. if (backlog)
  816. backlog->complete(backlog, -EINPROGRESS);
  817. req = ahash_request_cast(async_req);
  818. dd->req = req;
  819. ctx = ahash_request_ctx(req);
  820. dev_dbg(dd->dev, "handling new req, op: %lu, nbytes: %d\n",
  821. ctx->op, req->nbytes);
  822. err = omap_sham_hw_init(dd);
  823. if (err)
  824. goto err1;
  825. if (ctx->digcnt)
  826. /* request has changed - restore hash */
  827. dd->pdata->copy_hash(req, 0);
  828. if (ctx->op == OP_UPDATE) {
  829. err = omap_sham_update_req(dd);
  830. if (err != -EINPROGRESS && (ctx->flags & BIT(FLAGS_FINUP)))
  831. /* no final() after finup() */
  832. err = omap_sham_final_req(dd);
  833. } else if (ctx->op == OP_FINAL) {
  834. err = omap_sham_final_req(dd);
  835. }
  836. err1:
  837. if (err != -EINPROGRESS)
  838. /* done_task will not finish it, so do it here */
  839. omap_sham_finish_req(req, err);
  840. dev_dbg(dd->dev, "exit, err: %d\n", err);
  841. return ret;
  842. }
  843. static int omap_sham_enqueue(struct ahash_request *req, unsigned int op)
  844. {
  845. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  846. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  847. struct omap_sham_dev *dd = tctx->dd;
  848. ctx->op = op;
  849. return omap_sham_handle_queue(dd, req);
  850. }
  851. static int omap_sham_update(struct ahash_request *req)
  852. {
  853. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  854. int bs = get_block_size(ctx);
  855. if (!req->nbytes)
  856. return 0;
  857. ctx->total = req->nbytes;
  858. ctx->sg = req->src;
  859. ctx->offset = 0;
  860. if (ctx->flags & BIT(FLAGS_FINUP)) {
  861. if ((ctx->digcnt + ctx->bufcnt + ctx->total) < 9) {
  862. /*
  863. * OMAP HW accel works only with buffers >= 9
  864. * will switch to bypass in final()
  865. * final has the same request and data
  866. */
  867. omap_sham_append_sg(ctx);
  868. return 0;
  869. } else if (ctx->bufcnt + ctx->total <= bs) {
  870. /*
  871. * faster to use CPU for short transfers
  872. */
  873. ctx->flags |= BIT(FLAGS_CPU);
  874. }
  875. } else if (ctx->bufcnt + ctx->total < ctx->buflen) {
  876. omap_sham_append_sg(ctx);
  877. return 0;
  878. }
  879. return omap_sham_enqueue(req, OP_UPDATE);
  880. }
  881. static int omap_sham_shash_digest(struct crypto_shash *shash, u32 flags,
  882. const u8 *data, unsigned int len, u8 *out)
  883. {
  884. struct {
  885. struct shash_desc shash;
  886. char ctx[crypto_shash_descsize(shash)];
  887. } desc;
  888. desc.shash.tfm = shash;
  889. desc.shash.flags = flags & CRYPTO_TFM_REQ_MAY_SLEEP;
  890. return crypto_shash_digest(&desc.shash, data, len, out);
  891. }
  892. static int omap_sham_final_shash(struct ahash_request *req)
  893. {
  894. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  895. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  896. return omap_sham_shash_digest(tctx->fallback, req->base.flags,
  897. ctx->buffer, ctx->bufcnt, req->result);
  898. }
  899. static int omap_sham_final(struct ahash_request *req)
  900. {
  901. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  902. ctx->flags |= BIT(FLAGS_FINUP);
  903. if (ctx->flags & BIT(FLAGS_ERROR))
  904. return 0; /* uncompleted hash is not needed */
  905. /* OMAP HW accel works only with buffers >= 9 */
  906. /* HMAC is always >= 9 because ipad == block size */
  907. if ((ctx->digcnt + ctx->bufcnt) < 9)
  908. return omap_sham_final_shash(req);
  909. else if (ctx->bufcnt)
  910. return omap_sham_enqueue(req, OP_FINAL);
  911. /* copy ready hash (+ finalize hmac) */
  912. return omap_sham_finish(req);
  913. }
  914. static int omap_sham_finup(struct ahash_request *req)
  915. {
  916. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  917. int err1, err2;
  918. ctx->flags |= BIT(FLAGS_FINUP);
  919. err1 = omap_sham_update(req);
  920. if (err1 == -EINPROGRESS || err1 == -EBUSY)
  921. return err1;
  922. /*
  923. * final() has to be always called to cleanup resources
  924. * even if udpate() failed, except EINPROGRESS
  925. */
  926. err2 = omap_sham_final(req);
  927. return err1 ?: err2;
  928. }
  929. static int omap_sham_digest(struct ahash_request *req)
  930. {
  931. return omap_sham_init(req) ?: omap_sham_finup(req);
  932. }
  933. static int omap_sham_setkey(struct crypto_ahash *tfm, const u8 *key,
  934. unsigned int keylen)
  935. {
  936. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  937. struct omap_sham_hmac_ctx *bctx = tctx->base;
  938. int bs = crypto_shash_blocksize(bctx->shash);
  939. int ds = crypto_shash_digestsize(bctx->shash);
  940. struct omap_sham_dev *dd = NULL, *tmp;
  941. int err, i;
  942. spin_lock_bh(&sham.lock);
  943. if (!tctx->dd) {
  944. list_for_each_entry(tmp, &sham.dev_list, list) {
  945. dd = tmp;
  946. break;
  947. }
  948. tctx->dd = dd;
  949. } else {
  950. dd = tctx->dd;
  951. }
  952. spin_unlock_bh(&sham.lock);
  953. err = crypto_shash_setkey(tctx->fallback, key, keylen);
  954. if (err)
  955. return err;
  956. if (keylen > bs) {
  957. err = omap_sham_shash_digest(bctx->shash,
  958. crypto_shash_get_flags(bctx->shash),
  959. key, keylen, bctx->ipad);
  960. if (err)
  961. return err;
  962. keylen = ds;
  963. } else {
  964. memcpy(bctx->ipad, key, keylen);
  965. }
  966. memset(bctx->ipad + keylen, 0, bs - keylen);
  967. if (!test_bit(FLAGS_AUTO_XOR, &dd->flags)) {
  968. memcpy(bctx->opad, bctx->ipad, bs);
  969. for (i = 0; i < bs; i++) {
  970. bctx->ipad[i] ^= 0x36;
  971. bctx->opad[i] ^= 0x5c;
  972. }
  973. }
  974. return err;
  975. }
  976. static int omap_sham_cra_init_alg(struct crypto_tfm *tfm, const char *alg_base)
  977. {
  978. struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
  979. const char *alg_name = crypto_tfm_alg_name(tfm);
  980. /* Allocate a fallback and abort if it failed. */
  981. tctx->fallback = crypto_alloc_shash(alg_name, 0,
  982. CRYPTO_ALG_NEED_FALLBACK);
  983. if (IS_ERR(tctx->fallback)) {
  984. pr_err("omap-sham: fallback driver '%s' "
  985. "could not be loaded.\n", alg_name);
  986. return PTR_ERR(tctx->fallback);
  987. }
  988. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  989. sizeof(struct omap_sham_reqctx) + BUFLEN);
  990. if (alg_base) {
  991. struct omap_sham_hmac_ctx *bctx = tctx->base;
  992. tctx->flags |= BIT(FLAGS_HMAC);
  993. bctx->shash = crypto_alloc_shash(alg_base, 0,
  994. CRYPTO_ALG_NEED_FALLBACK);
  995. if (IS_ERR(bctx->shash)) {
  996. pr_err("omap-sham: base driver '%s' "
  997. "could not be loaded.\n", alg_base);
  998. crypto_free_shash(tctx->fallback);
  999. return PTR_ERR(bctx->shash);
  1000. }
  1001. }
  1002. return 0;
  1003. }
  1004. static int omap_sham_cra_init(struct crypto_tfm *tfm)
  1005. {
  1006. return omap_sham_cra_init_alg(tfm, NULL);
  1007. }
  1008. static int omap_sham_cra_sha1_init(struct crypto_tfm *tfm)
  1009. {
  1010. return omap_sham_cra_init_alg(tfm, "sha1");
  1011. }
  1012. static int omap_sham_cra_sha224_init(struct crypto_tfm *tfm)
  1013. {
  1014. return omap_sham_cra_init_alg(tfm, "sha224");
  1015. }
  1016. static int omap_sham_cra_sha256_init(struct crypto_tfm *tfm)
  1017. {
  1018. return omap_sham_cra_init_alg(tfm, "sha256");
  1019. }
  1020. static int omap_sham_cra_md5_init(struct crypto_tfm *tfm)
  1021. {
  1022. return omap_sham_cra_init_alg(tfm, "md5");
  1023. }
  1024. static int omap_sham_cra_sha384_init(struct crypto_tfm *tfm)
  1025. {
  1026. return omap_sham_cra_init_alg(tfm, "sha384");
  1027. }
  1028. static int omap_sham_cra_sha512_init(struct crypto_tfm *tfm)
  1029. {
  1030. return omap_sham_cra_init_alg(tfm, "sha512");
  1031. }
  1032. static void omap_sham_cra_exit(struct crypto_tfm *tfm)
  1033. {
  1034. struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
  1035. crypto_free_shash(tctx->fallback);
  1036. tctx->fallback = NULL;
  1037. if (tctx->flags & BIT(FLAGS_HMAC)) {
  1038. struct omap_sham_hmac_ctx *bctx = tctx->base;
  1039. crypto_free_shash(bctx->shash);
  1040. }
  1041. }
  1042. static struct ahash_alg algs_sha1_md5[] = {
  1043. {
  1044. .init = omap_sham_init,
  1045. .update = omap_sham_update,
  1046. .final = omap_sham_final,
  1047. .finup = omap_sham_finup,
  1048. .digest = omap_sham_digest,
  1049. .halg.digestsize = SHA1_DIGEST_SIZE,
  1050. .halg.base = {
  1051. .cra_name = "sha1",
  1052. .cra_driver_name = "omap-sha1",
  1053. .cra_priority = 100,
  1054. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1055. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1056. CRYPTO_ALG_ASYNC |
  1057. CRYPTO_ALG_NEED_FALLBACK,
  1058. .cra_blocksize = SHA1_BLOCK_SIZE,
  1059. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1060. .cra_alignmask = 0,
  1061. .cra_module = THIS_MODULE,
  1062. .cra_init = omap_sham_cra_init,
  1063. .cra_exit = omap_sham_cra_exit,
  1064. }
  1065. },
  1066. {
  1067. .init = omap_sham_init,
  1068. .update = omap_sham_update,
  1069. .final = omap_sham_final,
  1070. .finup = omap_sham_finup,
  1071. .digest = omap_sham_digest,
  1072. .halg.digestsize = MD5_DIGEST_SIZE,
  1073. .halg.base = {
  1074. .cra_name = "md5",
  1075. .cra_driver_name = "omap-md5",
  1076. .cra_priority = 100,
  1077. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1078. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1079. CRYPTO_ALG_ASYNC |
  1080. CRYPTO_ALG_NEED_FALLBACK,
  1081. .cra_blocksize = SHA1_BLOCK_SIZE,
  1082. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1083. .cra_alignmask = OMAP_ALIGN_MASK,
  1084. .cra_module = THIS_MODULE,
  1085. .cra_init = omap_sham_cra_init,
  1086. .cra_exit = omap_sham_cra_exit,
  1087. }
  1088. },
  1089. {
  1090. .init = omap_sham_init,
  1091. .update = omap_sham_update,
  1092. .final = omap_sham_final,
  1093. .finup = omap_sham_finup,
  1094. .digest = omap_sham_digest,
  1095. .setkey = omap_sham_setkey,
  1096. .halg.digestsize = SHA1_DIGEST_SIZE,
  1097. .halg.base = {
  1098. .cra_name = "hmac(sha1)",
  1099. .cra_driver_name = "omap-hmac-sha1",
  1100. .cra_priority = 100,
  1101. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1102. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1103. CRYPTO_ALG_ASYNC |
  1104. CRYPTO_ALG_NEED_FALLBACK,
  1105. .cra_blocksize = SHA1_BLOCK_SIZE,
  1106. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1107. sizeof(struct omap_sham_hmac_ctx),
  1108. .cra_alignmask = OMAP_ALIGN_MASK,
  1109. .cra_module = THIS_MODULE,
  1110. .cra_init = omap_sham_cra_sha1_init,
  1111. .cra_exit = omap_sham_cra_exit,
  1112. }
  1113. },
  1114. {
  1115. .init = omap_sham_init,
  1116. .update = omap_sham_update,
  1117. .final = omap_sham_final,
  1118. .finup = omap_sham_finup,
  1119. .digest = omap_sham_digest,
  1120. .setkey = omap_sham_setkey,
  1121. .halg.digestsize = MD5_DIGEST_SIZE,
  1122. .halg.base = {
  1123. .cra_name = "hmac(md5)",
  1124. .cra_driver_name = "omap-hmac-md5",
  1125. .cra_priority = 100,
  1126. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1127. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1128. CRYPTO_ALG_ASYNC |
  1129. CRYPTO_ALG_NEED_FALLBACK,
  1130. .cra_blocksize = SHA1_BLOCK_SIZE,
  1131. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1132. sizeof(struct omap_sham_hmac_ctx),
  1133. .cra_alignmask = OMAP_ALIGN_MASK,
  1134. .cra_module = THIS_MODULE,
  1135. .cra_init = omap_sham_cra_md5_init,
  1136. .cra_exit = omap_sham_cra_exit,
  1137. }
  1138. }
  1139. };
  1140. /* OMAP4 has some algs in addition to what OMAP2 has */
  1141. static struct ahash_alg algs_sha224_sha256[] = {
  1142. {
  1143. .init = omap_sham_init,
  1144. .update = omap_sham_update,
  1145. .final = omap_sham_final,
  1146. .finup = omap_sham_finup,
  1147. .digest = omap_sham_digest,
  1148. .halg.digestsize = SHA224_DIGEST_SIZE,
  1149. .halg.base = {
  1150. .cra_name = "sha224",
  1151. .cra_driver_name = "omap-sha224",
  1152. .cra_priority = 100,
  1153. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1154. CRYPTO_ALG_ASYNC |
  1155. CRYPTO_ALG_NEED_FALLBACK,
  1156. .cra_blocksize = SHA224_BLOCK_SIZE,
  1157. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1158. .cra_alignmask = 0,
  1159. .cra_module = THIS_MODULE,
  1160. .cra_init = omap_sham_cra_init,
  1161. .cra_exit = omap_sham_cra_exit,
  1162. }
  1163. },
  1164. {
  1165. .init = omap_sham_init,
  1166. .update = omap_sham_update,
  1167. .final = omap_sham_final,
  1168. .finup = omap_sham_finup,
  1169. .digest = omap_sham_digest,
  1170. .halg.digestsize = SHA256_DIGEST_SIZE,
  1171. .halg.base = {
  1172. .cra_name = "sha256",
  1173. .cra_driver_name = "omap-sha256",
  1174. .cra_priority = 100,
  1175. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1176. CRYPTO_ALG_ASYNC |
  1177. CRYPTO_ALG_NEED_FALLBACK,
  1178. .cra_blocksize = SHA256_BLOCK_SIZE,
  1179. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1180. .cra_alignmask = 0,
  1181. .cra_module = THIS_MODULE,
  1182. .cra_init = omap_sham_cra_init,
  1183. .cra_exit = omap_sham_cra_exit,
  1184. }
  1185. },
  1186. {
  1187. .init = omap_sham_init,
  1188. .update = omap_sham_update,
  1189. .final = omap_sham_final,
  1190. .finup = omap_sham_finup,
  1191. .digest = omap_sham_digest,
  1192. .setkey = omap_sham_setkey,
  1193. .halg.digestsize = SHA224_DIGEST_SIZE,
  1194. .halg.base = {
  1195. .cra_name = "hmac(sha224)",
  1196. .cra_driver_name = "omap-hmac-sha224",
  1197. .cra_priority = 100,
  1198. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1199. CRYPTO_ALG_ASYNC |
  1200. CRYPTO_ALG_NEED_FALLBACK,
  1201. .cra_blocksize = SHA224_BLOCK_SIZE,
  1202. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1203. sizeof(struct omap_sham_hmac_ctx),
  1204. .cra_alignmask = OMAP_ALIGN_MASK,
  1205. .cra_module = THIS_MODULE,
  1206. .cra_init = omap_sham_cra_sha224_init,
  1207. .cra_exit = omap_sham_cra_exit,
  1208. }
  1209. },
  1210. {
  1211. .init = omap_sham_init,
  1212. .update = omap_sham_update,
  1213. .final = omap_sham_final,
  1214. .finup = omap_sham_finup,
  1215. .digest = omap_sham_digest,
  1216. .setkey = omap_sham_setkey,
  1217. .halg.digestsize = SHA256_DIGEST_SIZE,
  1218. .halg.base = {
  1219. .cra_name = "hmac(sha256)",
  1220. .cra_driver_name = "omap-hmac-sha256",
  1221. .cra_priority = 100,
  1222. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1223. CRYPTO_ALG_ASYNC |
  1224. CRYPTO_ALG_NEED_FALLBACK,
  1225. .cra_blocksize = SHA256_BLOCK_SIZE,
  1226. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1227. sizeof(struct omap_sham_hmac_ctx),
  1228. .cra_alignmask = OMAP_ALIGN_MASK,
  1229. .cra_module = THIS_MODULE,
  1230. .cra_init = omap_sham_cra_sha256_init,
  1231. .cra_exit = omap_sham_cra_exit,
  1232. }
  1233. },
  1234. };
  1235. static struct ahash_alg algs_sha384_sha512[] = {
  1236. {
  1237. .init = omap_sham_init,
  1238. .update = omap_sham_update,
  1239. .final = omap_sham_final,
  1240. .finup = omap_sham_finup,
  1241. .digest = omap_sham_digest,
  1242. .halg.digestsize = SHA384_DIGEST_SIZE,
  1243. .halg.base = {
  1244. .cra_name = "sha384",
  1245. .cra_driver_name = "omap-sha384",
  1246. .cra_priority = 100,
  1247. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1248. CRYPTO_ALG_ASYNC |
  1249. CRYPTO_ALG_NEED_FALLBACK,
  1250. .cra_blocksize = SHA384_BLOCK_SIZE,
  1251. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1252. .cra_alignmask = 0,
  1253. .cra_module = THIS_MODULE,
  1254. .cra_init = omap_sham_cra_init,
  1255. .cra_exit = omap_sham_cra_exit,
  1256. }
  1257. },
  1258. {
  1259. .init = omap_sham_init,
  1260. .update = omap_sham_update,
  1261. .final = omap_sham_final,
  1262. .finup = omap_sham_finup,
  1263. .digest = omap_sham_digest,
  1264. .halg.digestsize = SHA512_DIGEST_SIZE,
  1265. .halg.base = {
  1266. .cra_name = "sha512",
  1267. .cra_driver_name = "omap-sha512",
  1268. .cra_priority = 100,
  1269. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1270. CRYPTO_ALG_ASYNC |
  1271. CRYPTO_ALG_NEED_FALLBACK,
  1272. .cra_blocksize = SHA512_BLOCK_SIZE,
  1273. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1274. .cra_alignmask = 0,
  1275. .cra_module = THIS_MODULE,
  1276. .cra_init = omap_sham_cra_init,
  1277. .cra_exit = omap_sham_cra_exit,
  1278. }
  1279. },
  1280. {
  1281. .init = omap_sham_init,
  1282. .update = omap_sham_update,
  1283. .final = omap_sham_final,
  1284. .finup = omap_sham_finup,
  1285. .digest = omap_sham_digest,
  1286. .setkey = omap_sham_setkey,
  1287. .halg.digestsize = SHA384_DIGEST_SIZE,
  1288. .halg.base = {
  1289. .cra_name = "hmac(sha384)",
  1290. .cra_driver_name = "omap-hmac-sha384",
  1291. .cra_priority = 100,
  1292. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1293. CRYPTO_ALG_ASYNC |
  1294. CRYPTO_ALG_NEED_FALLBACK,
  1295. .cra_blocksize = SHA384_BLOCK_SIZE,
  1296. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1297. sizeof(struct omap_sham_hmac_ctx),
  1298. .cra_alignmask = OMAP_ALIGN_MASK,
  1299. .cra_module = THIS_MODULE,
  1300. .cra_init = omap_sham_cra_sha384_init,
  1301. .cra_exit = omap_sham_cra_exit,
  1302. }
  1303. },
  1304. {
  1305. .init = omap_sham_init,
  1306. .update = omap_sham_update,
  1307. .final = omap_sham_final,
  1308. .finup = omap_sham_finup,
  1309. .digest = omap_sham_digest,
  1310. .setkey = omap_sham_setkey,
  1311. .halg.digestsize = SHA512_DIGEST_SIZE,
  1312. .halg.base = {
  1313. .cra_name = "hmac(sha512)",
  1314. .cra_driver_name = "omap-hmac-sha512",
  1315. .cra_priority = 100,
  1316. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1317. CRYPTO_ALG_ASYNC |
  1318. CRYPTO_ALG_NEED_FALLBACK,
  1319. .cra_blocksize = SHA512_BLOCK_SIZE,
  1320. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1321. sizeof(struct omap_sham_hmac_ctx),
  1322. .cra_alignmask = OMAP_ALIGN_MASK,
  1323. .cra_module = THIS_MODULE,
  1324. .cra_init = omap_sham_cra_sha512_init,
  1325. .cra_exit = omap_sham_cra_exit,
  1326. }
  1327. },
  1328. };
  1329. static void omap_sham_done_task(unsigned long data)
  1330. {
  1331. struct omap_sham_dev *dd = (struct omap_sham_dev *)data;
  1332. int err = 0;
  1333. if (!test_bit(FLAGS_BUSY, &dd->flags)) {
  1334. omap_sham_handle_queue(dd, NULL);
  1335. return;
  1336. }
  1337. if (test_bit(FLAGS_CPU, &dd->flags)) {
  1338. if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags))
  1339. goto finish;
  1340. } else if (test_bit(FLAGS_DMA_READY, &dd->flags)) {
  1341. if (test_and_clear_bit(FLAGS_DMA_ACTIVE, &dd->flags)) {
  1342. omap_sham_update_dma_stop(dd);
  1343. if (dd->err) {
  1344. err = dd->err;
  1345. goto finish;
  1346. }
  1347. }
  1348. if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags)) {
  1349. /* hash or semi-hash ready */
  1350. clear_bit(FLAGS_DMA_READY, &dd->flags);
  1351. err = omap_sham_update_dma_start(dd);
  1352. if (err != -EINPROGRESS)
  1353. goto finish;
  1354. }
  1355. }
  1356. return;
  1357. finish:
  1358. dev_dbg(dd->dev, "update done: err: %d\n", err);
  1359. /* finish curent request */
  1360. omap_sham_finish_req(dd->req, err);
  1361. }
  1362. static irqreturn_t omap_sham_irq_common(struct omap_sham_dev *dd)
  1363. {
  1364. if (!test_bit(FLAGS_BUSY, &dd->flags)) {
  1365. dev_warn(dd->dev, "Interrupt when no active requests.\n");
  1366. } else {
  1367. set_bit(FLAGS_OUTPUT_READY, &dd->flags);
  1368. tasklet_schedule(&dd->done_task);
  1369. }
  1370. return IRQ_HANDLED;
  1371. }
  1372. static irqreturn_t omap_sham_irq_omap2(int irq, void *dev_id)
  1373. {
  1374. struct omap_sham_dev *dd = dev_id;
  1375. if (unlikely(test_bit(FLAGS_FINAL, &dd->flags)))
  1376. /* final -> allow device to go to power-saving mode */
  1377. omap_sham_write_mask(dd, SHA_REG_CTRL, 0, SHA_REG_CTRL_LENGTH);
  1378. omap_sham_write_mask(dd, SHA_REG_CTRL, SHA_REG_CTRL_OUTPUT_READY,
  1379. SHA_REG_CTRL_OUTPUT_READY);
  1380. omap_sham_read(dd, SHA_REG_CTRL);
  1381. return omap_sham_irq_common(dd);
  1382. }
  1383. static irqreturn_t omap_sham_irq_omap4(int irq, void *dev_id)
  1384. {
  1385. struct omap_sham_dev *dd = dev_id;
  1386. omap_sham_write_mask(dd, SHA_REG_MASK(dd), 0, SHA_REG_MASK_IT_EN);
  1387. return omap_sham_irq_common(dd);
  1388. }
  1389. static struct omap_sham_algs_info omap_sham_algs_info_omap2[] = {
  1390. {
  1391. .algs_list = algs_sha1_md5,
  1392. .size = ARRAY_SIZE(algs_sha1_md5),
  1393. },
  1394. };
  1395. static const struct omap_sham_pdata omap_sham_pdata_omap2 = {
  1396. .algs_info = omap_sham_algs_info_omap2,
  1397. .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap2),
  1398. .flags = BIT(FLAGS_BE32_SHA1),
  1399. .digest_size = SHA1_DIGEST_SIZE,
  1400. .copy_hash = omap_sham_copy_hash_omap2,
  1401. .write_ctrl = omap_sham_write_ctrl_omap2,
  1402. .trigger = omap_sham_trigger_omap2,
  1403. .poll_irq = omap_sham_poll_irq_omap2,
  1404. .intr_hdlr = omap_sham_irq_omap2,
  1405. .idigest_ofs = 0x00,
  1406. .din_ofs = 0x1c,
  1407. .digcnt_ofs = 0x14,
  1408. .rev_ofs = 0x5c,
  1409. .mask_ofs = 0x60,
  1410. .sysstatus_ofs = 0x64,
  1411. .major_mask = 0xf0,
  1412. .major_shift = 4,
  1413. .minor_mask = 0x0f,
  1414. .minor_shift = 0,
  1415. };
  1416. #ifdef CONFIG_OF
  1417. static struct omap_sham_algs_info omap_sham_algs_info_omap4[] = {
  1418. {
  1419. .algs_list = algs_sha1_md5,
  1420. .size = ARRAY_SIZE(algs_sha1_md5),
  1421. },
  1422. {
  1423. .algs_list = algs_sha224_sha256,
  1424. .size = ARRAY_SIZE(algs_sha224_sha256),
  1425. },
  1426. };
  1427. static const struct omap_sham_pdata omap_sham_pdata_omap4 = {
  1428. .algs_info = omap_sham_algs_info_omap4,
  1429. .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap4),
  1430. .flags = BIT(FLAGS_AUTO_XOR),
  1431. .digest_size = SHA256_DIGEST_SIZE,
  1432. .copy_hash = omap_sham_copy_hash_omap4,
  1433. .write_ctrl = omap_sham_write_ctrl_omap4,
  1434. .trigger = omap_sham_trigger_omap4,
  1435. .poll_irq = omap_sham_poll_irq_omap4,
  1436. .intr_hdlr = omap_sham_irq_omap4,
  1437. .idigest_ofs = 0x020,
  1438. .odigest_ofs = 0x0,
  1439. .din_ofs = 0x080,
  1440. .digcnt_ofs = 0x040,
  1441. .rev_ofs = 0x100,
  1442. .mask_ofs = 0x110,
  1443. .sysstatus_ofs = 0x114,
  1444. .mode_ofs = 0x44,
  1445. .length_ofs = 0x48,
  1446. .major_mask = 0x0700,
  1447. .major_shift = 8,
  1448. .minor_mask = 0x003f,
  1449. .minor_shift = 0,
  1450. };
  1451. static struct omap_sham_algs_info omap_sham_algs_info_omap5[] = {
  1452. {
  1453. .algs_list = algs_sha1_md5,
  1454. .size = ARRAY_SIZE(algs_sha1_md5),
  1455. },
  1456. {
  1457. .algs_list = algs_sha224_sha256,
  1458. .size = ARRAY_SIZE(algs_sha224_sha256),
  1459. },
  1460. {
  1461. .algs_list = algs_sha384_sha512,
  1462. .size = ARRAY_SIZE(algs_sha384_sha512),
  1463. },
  1464. };
  1465. static const struct omap_sham_pdata omap_sham_pdata_omap5 = {
  1466. .algs_info = omap_sham_algs_info_omap5,
  1467. .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap5),
  1468. .flags = BIT(FLAGS_AUTO_XOR),
  1469. .digest_size = SHA512_DIGEST_SIZE,
  1470. .copy_hash = omap_sham_copy_hash_omap4,
  1471. .write_ctrl = omap_sham_write_ctrl_omap4,
  1472. .trigger = omap_sham_trigger_omap4,
  1473. .poll_irq = omap_sham_poll_irq_omap4,
  1474. .intr_hdlr = omap_sham_irq_omap4,
  1475. .idigest_ofs = 0x240,
  1476. .odigest_ofs = 0x200,
  1477. .din_ofs = 0x080,
  1478. .digcnt_ofs = 0x280,
  1479. .rev_ofs = 0x100,
  1480. .mask_ofs = 0x110,
  1481. .sysstatus_ofs = 0x114,
  1482. .mode_ofs = 0x284,
  1483. .length_ofs = 0x288,
  1484. .major_mask = 0x0700,
  1485. .major_shift = 8,
  1486. .minor_mask = 0x003f,
  1487. .minor_shift = 0,
  1488. };
  1489. static const struct of_device_id omap_sham_of_match[] = {
  1490. {
  1491. .compatible = "ti,omap2-sham",
  1492. .data = &omap_sham_pdata_omap2,
  1493. },
  1494. {
  1495. .compatible = "ti,omap4-sham",
  1496. .data = &omap_sham_pdata_omap4,
  1497. },
  1498. {
  1499. .compatible = "ti,omap5-sham",
  1500. .data = &omap_sham_pdata_omap5,
  1501. },
  1502. {},
  1503. };
  1504. MODULE_DEVICE_TABLE(of, omap_sham_of_match);
  1505. static int omap_sham_get_res_of(struct omap_sham_dev *dd,
  1506. struct device *dev, struct resource *res)
  1507. {
  1508. struct device_node *node = dev->of_node;
  1509. const struct of_device_id *match;
  1510. int err = 0;
  1511. match = of_match_device(of_match_ptr(omap_sham_of_match), dev);
  1512. if (!match) {
  1513. dev_err(dev, "no compatible OF match\n");
  1514. err = -EINVAL;
  1515. goto err;
  1516. }
  1517. err = of_address_to_resource(node, 0, res);
  1518. if (err < 0) {
  1519. dev_err(dev, "can't translate OF node address\n");
  1520. err = -EINVAL;
  1521. goto err;
  1522. }
  1523. dd->irq = of_irq_to_resource(node, 0, NULL);
  1524. if (!dd->irq) {
  1525. dev_err(dev, "can't translate OF irq value\n");
  1526. err = -EINVAL;
  1527. goto err;
  1528. }
  1529. dd->dma = -1; /* Dummy value that's unused */
  1530. dd->pdata = match->data;
  1531. err:
  1532. return err;
  1533. }
  1534. #else
  1535. static const struct of_device_id omap_sham_of_match[] = {
  1536. {},
  1537. };
  1538. static int omap_sham_get_res_of(struct omap_sham_dev *dd,
  1539. struct device *dev, struct resource *res)
  1540. {
  1541. return -EINVAL;
  1542. }
  1543. #endif
  1544. static int omap_sham_get_res_pdev(struct omap_sham_dev *dd,
  1545. struct platform_device *pdev, struct resource *res)
  1546. {
  1547. struct device *dev = &pdev->dev;
  1548. struct resource *r;
  1549. int err = 0;
  1550. /* Get the base address */
  1551. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1552. if (!r) {
  1553. dev_err(dev, "no MEM resource info\n");
  1554. err = -ENODEV;
  1555. goto err;
  1556. }
  1557. memcpy(res, r, sizeof(*res));
  1558. /* Get the IRQ */
  1559. dd->irq = platform_get_irq(pdev, 0);
  1560. if (dd->irq < 0) {
  1561. dev_err(dev, "no IRQ resource info\n");
  1562. err = dd->irq;
  1563. goto err;
  1564. }
  1565. /* Get the DMA */
  1566. r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  1567. if (!r) {
  1568. dev_err(dev, "no DMA resource info\n");
  1569. err = -ENODEV;
  1570. goto err;
  1571. }
  1572. dd->dma = r->start;
  1573. /* Only OMAP2/3 can be non-DT */
  1574. dd->pdata = &omap_sham_pdata_omap2;
  1575. err:
  1576. return err;
  1577. }
  1578. static int omap_sham_probe(struct platform_device *pdev)
  1579. {
  1580. struct omap_sham_dev *dd;
  1581. struct device *dev = &pdev->dev;
  1582. struct resource res;
  1583. dma_cap_mask_t mask;
  1584. int err, i, j;
  1585. u32 rev;
  1586. dd = devm_kzalloc(dev, sizeof(struct omap_sham_dev), GFP_KERNEL);
  1587. if (dd == NULL) {
  1588. dev_err(dev, "unable to alloc data struct.\n");
  1589. err = -ENOMEM;
  1590. goto data_err;
  1591. }
  1592. dd->dev = dev;
  1593. platform_set_drvdata(pdev, dd);
  1594. INIT_LIST_HEAD(&dd->list);
  1595. spin_lock_init(&dd->lock);
  1596. tasklet_init(&dd->done_task, omap_sham_done_task, (unsigned long)dd);
  1597. crypto_init_queue(&dd->queue, OMAP_SHAM_QUEUE_LENGTH);
  1598. err = (dev->of_node) ? omap_sham_get_res_of(dd, dev, &res) :
  1599. omap_sham_get_res_pdev(dd, pdev, &res);
  1600. if (err)
  1601. goto data_err;
  1602. dd->io_base = devm_ioremap_resource(dev, &res);
  1603. if (IS_ERR(dd->io_base)) {
  1604. err = PTR_ERR(dd->io_base);
  1605. goto data_err;
  1606. }
  1607. dd->phys_base = res.start;
  1608. err = devm_request_irq(dev, dd->irq, dd->pdata->intr_hdlr,
  1609. IRQF_TRIGGER_NONE, dev_name(dev), dd);
  1610. if (err) {
  1611. dev_err(dev, "unable to request irq %d, err = %d\n",
  1612. dd->irq, err);
  1613. goto data_err;
  1614. }
  1615. dma_cap_zero(mask);
  1616. dma_cap_set(DMA_SLAVE, mask);
  1617. dd->dma_lch = dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
  1618. &dd->dma, dev, "rx");
  1619. if (!dd->dma_lch) {
  1620. dev_err(dev, "unable to obtain RX DMA engine channel %u\n",
  1621. dd->dma);
  1622. err = -ENXIO;
  1623. goto data_err;
  1624. }
  1625. dd->flags |= dd->pdata->flags;
  1626. pm_runtime_enable(dev);
  1627. pm_runtime_get_sync(dev);
  1628. rev = omap_sham_read(dd, SHA_REG_REV(dd));
  1629. pm_runtime_put_sync(&pdev->dev);
  1630. dev_info(dev, "hw accel on OMAP rev %u.%u\n",
  1631. (rev & dd->pdata->major_mask) >> dd->pdata->major_shift,
  1632. (rev & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
  1633. spin_lock(&sham.lock);
  1634. list_add_tail(&dd->list, &sham.dev_list);
  1635. spin_unlock(&sham.lock);
  1636. for (i = 0; i < dd->pdata->algs_info_size; i++) {
  1637. for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
  1638. err = crypto_register_ahash(
  1639. &dd->pdata->algs_info[i].algs_list[j]);
  1640. if (err)
  1641. goto err_algs;
  1642. dd->pdata->algs_info[i].registered++;
  1643. }
  1644. }
  1645. return 0;
  1646. err_algs:
  1647. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  1648. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  1649. crypto_unregister_ahash(
  1650. &dd->pdata->algs_info[i].algs_list[j]);
  1651. pm_runtime_disable(dev);
  1652. dma_release_channel(dd->dma_lch);
  1653. data_err:
  1654. dev_err(dev, "initialization failed.\n");
  1655. return err;
  1656. }
  1657. static int omap_sham_remove(struct platform_device *pdev)
  1658. {
  1659. static struct omap_sham_dev *dd;
  1660. int i, j;
  1661. dd = platform_get_drvdata(pdev);
  1662. if (!dd)
  1663. return -ENODEV;
  1664. spin_lock(&sham.lock);
  1665. list_del(&dd->list);
  1666. spin_unlock(&sham.lock);
  1667. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  1668. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  1669. crypto_unregister_ahash(
  1670. &dd->pdata->algs_info[i].algs_list[j]);
  1671. tasklet_kill(&dd->done_task);
  1672. pm_runtime_disable(&pdev->dev);
  1673. dma_release_channel(dd->dma_lch);
  1674. return 0;
  1675. }
  1676. #ifdef CONFIG_PM_SLEEP
  1677. static int omap_sham_suspend(struct device *dev)
  1678. {
  1679. pm_runtime_put_sync(dev);
  1680. return 0;
  1681. }
  1682. static int omap_sham_resume(struct device *dev)
  1683. {
  1684. pm_runtime_get_sync(dev);
  1685. return 0;
  1686. }
  1687. #endif
  1688. static const struct dev_pm_ops omap_sham_pm_ops = {
  1689. SET_SYSTEM_SLEEP_PM_OPS(omap_sham_suspend, omap_sham_resume)
  1690. };
  1691. static struct platform_driver omap_sham_driver = {
  1692. .probe = omap_sham_probe,
  1693. .remove = omap_sham_remove,
  1694. .driver = {
  1695. .name = "omap-sham",
  1696. .owner = THIS_MODULE,
  1697. .pm = &omap_sham_pm_ops,
  1698. .of_match_table = omap_sham_of_match,
  1699. },
  1700. };
  1701. module_platform_driver(omap_sham_driver);
  1702. MODULE_DESCRIPTION("OMAP SHA1/MD5 hw acceleration support.");
  1703. MODULE_LICENSE("GPL v2");
  1704. MODULE_AUTHOR("Dmitry Kasatkin");