cputable.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268
  1. /*
  2. * arch/ppc64/kernel/cputable.c
  3. *
  4. * Copyright (C) 2001 Ben. Herrenschmidt (benh@kernel.crashing.org)
  5. *
  6. * Modifications for ppc64:
  7. * Copyright (C) 2003 Dave Engebretsen <engebret@us.ibm.com>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version
  12. * 2 of the License, or (at your option) any later version.
  13. */
  14. #include <linux/config.h>
  15. #include <linux/string.h>
  16. #include <linux/sched.h>
  17. #include <linux/threads.h>
  18. #include <linux/init.h>
  19. #include <linux/module.h>
  20. #include <asm/cputable.h>
  21. struct cpu_spec* cur_cpu_spec = NULL;
  22. EXPORT_SYMBOL(cur_cpu_spec);
  23. unsigned long ppc64_firmware_features;
  24. /* NOTE:
  25. * Unlike ppc32, ppc64 will only call this once for the boot CPU, it's
  26. * the responsibility of the appropriate CPU save/restore functions to
  27. * eventually copy these settings over. Those save/restore aren't yet
  28. * part of the cputable though. That has to be fixed for both ppc32
  29. * and ppc64
  30. */
  31. extern void __setup_cpu_power3(unsigned long offset, struct cpu_spec* spec);
  32. extern void __setup_cpu_power4(unsigned long offset, struct cpu_spec* spec);
  33. extern void __setup_cpu_ppc970(unsigned long offset, struct cpu_spec* spec);
  34. extern void __setup_cpu_be(unsigned long offset, struct cpu_spec* spec);
  35. /* We only set the altivec features if the kernel was compiled with altivec
  36. * support
  37. */
  38. #ifdef CONFIG_ALTIVEC
  39. #define CPU_FTR_ALTIVEC_COMP CPU_FTR_ALTIVEC
  40. #define PPC_FEATURE_HAS_ALTIVEC_COMP PPC_FEATURE_HAS_ALTIVEC
  41. #else
  42. #define CPU_FTR_ALTIVEC_COMP 0
  43. #define PPC_FEATURE_HAS_ALTIVEC_COMP 0
  44. #endif
  45. struct cpu_spec cpu_specs[] = {
  46. { /* Power3 */
  47. .pvr_mask = 0xffff0000,
  48. .pvr_value = 0x00400000,
  49. .cpu_name = "POWER3 (630)",
  50. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  51. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE | CPU_FTR_IABR |
  52. CPU_FTR_PMC8,
  53. .cpu_user_features = COMMON_USER_PPC64,
  54. .icache_bsize = 128,
  55. .dcache_bsize = 128,
  56. .cpu_setup = __setup_cpu_power3,
  57. },
  58. { /* Power3+ */
  59. .pvr_mask = 0xffff0000,
  60. .pvr_value = 0x00410000,
  61. .cpu_name = "POWER3 (630+)",
  62. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  63. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE | CPU_FTR_IABR |
  64. CPU_FTR_PMC8,
  65. .cpu_user_features = COMMON_USER_PPC64,
  66. .icache_bsize = 128,
  67. .dcache_bsize = 128,
  68. .cpu_setup = __setup_cpu_power3,
  69. },
  70. { /* Northstar */
  71. .pvr_mask = 0xffff0000,
  72. .pvr_value = 0x00330000,
  73. .cpu_name = "RS64-II (northstar)",
  74. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  75. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE | CPU_FTR_IABR |
  76. CPU_FTR_PMC8 | CPU_FTR_MMCRA | CPU_FTR_CTRL,
  77. .cpu_user_features = COMMON_USER_PPC64,
  78. .icache_bsize = 128,
  79. .dcache_bsize = 128,
  80. .cpu_setup = __setup_cpu_power3,
  81. },
  82. { /* Pulsar */
  83. .pvr_mask = 0xffff0000,
  84. .pvr_value = 0x00340000,
  85. .cpu_name = "RS64-III (pulsar)",
  86. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  87. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE | CPU_FTR_IABR |
  88. CPU_FTR_PMC8 | CPU_FTR_MMCRA | CPU_FTR_CTRL,
  89. .cpu_user_features = COMMON_USER_PPC64,
  90. .icache_bsize = 128,
  91. .dcache_bsize = 128,
  92. .cpu_setup = __setup_cpu_power3,
  93. },
  94. { /* I-star */
  95. .pvr_mask = 0xffff0000,
  96. .pvr_value = 0x00360000,
  97. .cpu_name = "RS64-III (icestar)",
  98. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  99. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE | CPU_FTR_IABR |
  100. CPU_FTR_PMC8 | CPU_FTR_MMCRA | CPU_FTR_CTRL,
  101. .cpu_user_features = COMMON_USER_PPC64,
  102. .icache_bsize = 128,
  103. .dcache_bsize = 128,
  104. .cpu_setup = __setup_cpu_power3,
  105. },
  106. { /* S-star */
  107. .pvr_mask = 0xffff0000,
  108. .pvr_value = 0x00370000,
  109. .cpu_name = "RS64-IV (sstar)",
  110. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  111. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE | CPU_FTR_IABR |
  112. CPU_FTR_PMC8 | CPU_FTR_MMCRA | CPU_FTR_CTRL,
  113. .cpu_user_features = COMMON_USER_PPC64,
  114. .icache_bsize = 128,
  115. .dcache_bsize = 128,
  116. .cpu_setup = __setup_cpu_power3,
  117. },
  118. { /* Power4 */
  119. .pvr_mask = 0xffff0000,
  120. .pvr_value = 0x00350000,
  121. .cpu_name = "POWER4 (gp)",
  122. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  123. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE |
  124. CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_PMC8 | CPU_FTR_MMCRA,
  125. .cpu_user_features = COMMON_USER_PPC64,
  126. .icache_bsize = 128,
  127. .dcache_bsize = 128,
  128. .cpu_setup = __setup_cpu_power4,
  129. },
  130. { /* Power4+ */
  131. .pvr_mask = 0xffff0000,
  132. .pvr_value = 0x00380000,
  133. .cpu_name = "POWER4+ (gq)",
  134. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  135. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE |
  136. CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_PMC8 | CPU_FTR_MMCRA,
  137. .cpu_user_features = COMMON_USER_PPC64,
  138. .icache_bsize = 128,
  139. .dcache_bsize = 128,
  140. .cpu_setup = __setup_cpu_power4,
  141. },
  142. { /* PPC970 */
  143. .pvr_mask = 0xffff0000,
  144. .pvr_value = 0x00390000,
  145. .cpu_name = "PPC970",
  146. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  147. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE |
  148. CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_ALTIVEC_COMP |
  149. CPU_FTR_CAN_NAP | CPU_FTR_PMC8 | CPU_FTR_MMCRA,
  150. .cpu_user_features = COMMON_USER_PPC64 |
  151. PPC_FEATURE_HAS_ALTIVEC_COMP,
  152. .icache_bsize = 128,
  153. .dcache_bsize = 128,
  154. .cpu_setup = __setup_cpu_ppc970,
  155. },
  156. { /* PPC970FX */
  157. .pvr_mask = 0xffff0000,
  158. .pvr_value = 0x003c0000,
  159. .cpu_name = "PPC970FX",
  160. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  161. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE |
  162. CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_ALTIVEC_COMP |
  163. CPU_FTR_CAN_NAP | CPU_FTR_PMC8 | CPU_FTR_MMCRA,
  164. .cpu_user_features = COMMON_USER_PPC64 |
  165. PPC_FEATURE_HAS_ALTIVEC_COMP,
  166. .icache_bsize = 128,
  167. .dcache_bsize = 128,
  168. .cpu_setup = __setup_cpu_ppc970,
  169. },
  170. { /* PPC970MP */
  171. .pvr_mask = 0xffff0000,
  172. .pvr_value = 0x00440000,
  173. .cpu_name = "PPC970MP",
  174. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  175. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE |
  176. CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_ALTIVEC_COMP |
  177. CPU_FTR_CAN_NAP | CPU_FTR_PMC8 | CPU_FTR_MMCRA,
  178. .cpu_user_features = COMMON_USER_PPC64 |
  179. PPC_FEATURE_HAS_ALTIVEC_COMP,
  180. .icache_bsize = 128,
  181. .dcache_bsize = 128,
  182. .cpu_setup = __setup_cpu_ppc970,
  183. },
  184. { /* Power5 */
  185. .pvr_mask = 0xffff0000,
  186. .pvr_value = 0x003a0000,
  187. .cpu_name = "POWER5 (gr)",
  188. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  189. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE |
  190. CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_MMCRA | CPU_FTR_SMT |
  191. CPU_FTR_COHERENT_ICACHE | CPU_FTR_LOCKLESS_TLBIE |
  192. CPU_FTR_MMCRA_SIHV,
  193. .cpu_user_features = COMMON_USER_PPC64,
  194. .icache_bsize = 128,
  195. .dcache_bsize = 128,
  196. .cpu_setup = __setup_cpu_power4,
  197. },
  198. { /* Power5 */
  199. .pvr_mask = 0xffff0000,
  200. .pvr_value = 0x003b0000,
  201. .cpu_name = "POWER5 (gs)",
  202. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  203. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE |
  204. CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_MMCRA | CPU_FTR_SMT |
  205. CPU_FTR_COHERENT_ICACHE | CPU_FTR_LOCKLESS_TLBIE |
  206. CPU_FTR_MMCRA_SIHV,
  207. .cpu_user_features = COMMON_USER_PPC64,
  208. .icache_bsize = 128,
  209. .dcache_bsize = 128,
  210. .cpu_setup = __setup_cpu_power4,
  211. },
  212. { /* BE DD1.x */
  213. .pvr_mask = 0xffff0000,
  214. .pvr_value = 0x00700000,
  215. .cpu_name = "Broadband Engine",
  216. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  217. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE |
  218. CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_ALTIVEC_COMP |
  219. CPU_FTR_SMT,
  220. .cpu_user_features = COMMON_USER_PPC64 |
  221. PPC_FEATURE_HAS_ALTIVEC_COMP,
  222. .icache_bsize = 128,
  223. .dcache_bsize = 128,
  224. .cpu_setup = __setup_cpu_be,
  225. },
  226. { /* default match */
  227. .pvr_mask = 0x00000000,
  228. .pvr_value = 0x00000000,
  229. .cpu_name = "POWER4 (compatible)",
  230. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  231. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE |
  232. CPU_FTR_PPCAS_ARCH_V2,
  233. .cpu_user_features = COMMON_USER_PPC64,
  234. .icache_bsize = 128,
  235. .dcache_bsize = 128,
  236. .cpu_setup = __setup_cpu_power4,
  237. }
  238. };
  239. firmware_feature_t firmware_features_table[FIRMWARE_MAX_FEATURES] = {
  240. {FW_FEATURE_PFT, "hcall-pft"},
  241. {FW_FEATURE_TCE, "hcall-tce"},
  242. {FW_FEATURE_SPRG0, "hcall-sprg0"},
  243. {FW_FEATURE_DABR, "hcall-dabr"},
  244. {FW_FEATURE_COPY, "hcall-copy"},
  245. {FW_FEATURE_ASR, "hcall-asr"},
  246. {FW_FEATURE_DEBUG, "hcall-debug"},
  247. {FW_FEATURE_PERF, "hcall-perf"},
  248. {FW_FEATURE_DUMP, "hcall-dump"},
  249. {FW_FEATURE_INTERRUPT, "hcall-interrupt"},
  250. {FW_FEATURE_MIGRATE, "hcall-migrate"},
  251. {FW_FEATURE_PERFMON, "hcall-perfmon"},
  252. {FW_FEATURE_CRQ, "hcall-crq"},
  253. {FW_FEATURE_VIO, "hcall-vio"},
  254. {FW_FEATURE_RDMA, "hcall-rdma"},
  255. {FW_FEATURE_LLAN, "hcall-lLAN"},
  256. {FW_FEATURE_BULK, "hcall-bulk"},
  257. {FW_FEATURE_XDABR, "hcall-xdabr"},
  258. {FW_FEATURE_MULTITCE, "hcall-multi-tce"},
  259. {FW_FEATURE_SPLPAR, "hcall-splpar"},
  260. };