radeon_device.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/radeon_drm.h>
  32. #include "radeon_reg.h"
  33. #include "radeon.h"
  34. #include "radeon_asic.h"
  35. #include "atom.h"
  36. /*
  37. * Clear GPU surface registers.
  38. */
  39. static void radeon_surface_init(struct radeon_device *rdev)
  40. {
  41. /* FIXME: check this out */
  42. if (rdev->family < CHIP_R600) {
  43. int i;
  44. for (i = 0; i < 8; i++) {
  45. WREG32(RADEON_SURFACE0_INFO +
  46. i * (RADEON_SURFACE1_INFO - RADEON_SURFACE0_INFO),
  47. 0);
  48. }
  49. /* enable surfaces */
  50. WREG32(RADEON_SURFACE_CNTL, 0);
  51. }
  52. }
  53. /*
  54. * GPU scratch registers helpers function.
  55. */
  56. static void radeon_scratch_init(struct radeon_device *rdev)
  57. {
  58. int i;
  59. /* FIXME: check this out */
  60. if (rdev->family < CHIP_R300) {
  61. rdev->scratch.num_reg = 5;
  62. } else {
  63. rdev->scratch.num_reg = 7;
  64. }
  65. for (i = 0; i < rdev->scratch.num_reg; i++) {
  66. rdev->scratch.free[i] = true;
  67. rdev->scratch.reg[i] = RADEON_SCRATCH_REG0 + (i * 4);
  68. }
  69. }
  70. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
  71. {
  72. int i;
  73. for (i = 0; i < rdev->scratch.num_reg; i++) {
  74. if (rdev->scratch.free[i]) {
  75. rdev->scratch.free[i] = false;
  76. *reg = rdev->scratch.reg[i];
  77. return 0;
  78. }
  79. }
  80. return -EINVAL;
  81. }
  82. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
  83. {
  84. int i;
  85. for (i = 0; i < rdev->scratch.num_reg; i++) {
  86. if (rdev->scratch.reg[i] == reg) {
  87. rdev->scratch.free[i] = true;
  88. return;
  89. }
  90. }
  91. }
  92. /*
  93. * MC common functions
  94. */
  95. int radeon_mc_setup(struct radeon_device *rdev)
  96. {
  97. uint32_t tmp;
  98. /* Some chips have an "issue" with the memory controller, the
  99. * location must be aligned to the size. We just align it down,
  100. * too bad if we walk over the top of system memory, we don't
  101. * use DMA without a remapped anyway.
  102. * Affected chips are rv280, all r3xx, and all r4xx, but not IGP
  103. */
  104. /* FGLRX seems to setup like this, VRAM a 0, then GART.
  105. */
  106. /*
  107. * Note: from R6xx the address space is 40bits but here we only
  108. * use 32bits (still have to see a card which would exhaust 4G
  109. * address space).
  110. */
  111. if (rdev->mc.vram_location != 0xFFFFFFFFUL) {
  112. /* vram location was already setup try to put gtt after
  113. * if it fits */
  114. tmp = rdev->mc.vram_location + rdev->mc.mc_vram_size;
  115. tmp = (tmp + rdev->mc.gtt_size - 1) & ~(rdev->mc.gtt_size - 1);
  116. if ((0xFFFFFFFFUL - tmp) >= rdev->mc.gtt_size) {
  117. rdev->mc.gtt_location = tmp;
  118. } else {
  119. if (rdev->mc.gtt_size >= rdev->mc.vram_location) {
  120. printk(KERN_ERR "[drm] GTT too big to fit "
  121. "before or after vram location.\n");
  122. return -EINVAL;
  123. }
  124. rdev->mc.gtt_location = 0;
  125. }
  126. } else if (rdev->mc.gtt_location != 0xFFFFFFFFUL) {
  127. /* gtt location was already setup try to put vram before
  128. * if it fits */
  129. if (rdev->mc.mc_vram_size < rdev->mc.gtt_location) {
  130. rdev->mc.vram_location = 0;
  131. } else {
  132. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size;
  133. tmp += (rdev->mc.mc_vram_size - 1);
  134. tmp &= ~(rdev->mc.mc_vram_size - 1);
  135. if ((0xFFFFFFFFUL - tmp) >= rdev->mc.mc_vram_size) {
  136. rdev->mc.vram_location = tmp;
  137. } else {
  138. printk(KERN_ERR "[drm] vram too big to fit "
  139. "before or after GTT location.\n");
  140. return -EINVAL;
  141. }
  142. }
  143. } else {
  144. rdev->mc.vram_location = 0;
  145. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  146. }
  147. DRM_INFO("radeon: VRAM %uM\n", rdev->mc.real_vram_size >> 20);
  148. DRM_INFO("radeon: VRAM from 0x%08X to 0x%08X\n",
  149. rdev->mc.vram_location,
  150. rdev->mc.vram_location + rdev->mc.mc_vram_size - 1);
  151. if (rdev->mc.real_vram_size != rdev->mc.mc_vram_size)
  152. DRM_INFO("radeon: VRAM less than aperture workaround enabled\n");
  153. DRM_INFO("radeon: GTT %uM\n", rdev->mc.gtt_size >> 20);
  154. DRM_INFO("radeon: GTT from 0x%08X to 0x%08X\n",
  155. rdev->mc.gtt_location,
  156. rdev->mc.gtt_location + rdev->mc.gtt_size - 1);
  157. return 0;
  158. }
  159. /*
  160. * GPU helpers function.
  161. */
  162. static bool radeon_card_posted(struct radeon_device *rdev)
  163. {
  164. uint32_t reg;
  165. /* first check CRTCs */
  166. if (ASIC_IS_AVIVO(rdev)) {
  167. reg = RREG32(AVIVO_D1CRTC_CONTROL) |
  168. RREG32(AVIVO_D2CRTC_CONTROL);
  169. if (reg & AVIVO_CRTC_EN) {
  170. return true;
  171. }
  172. } else {
  173. reg = RREG32(RADEON_CRTC_GEN_CNTL) |
  174. RREG32(RADEON_CRTC2_GEN_CNTL);
  175. if (reg & RADEON_CRTC_EN) {
  176. return true;
  177. }
  178. }
  179. /* then check MEM_SIZE, in case the crtcs are off */
  180. if (rdev->family >= CHIP_R600)
  181. reg = RREG32(R600_CONFIG_MEMSIZE);
  182. else
  183. reg = RREG32(RADEON_CONFIG_MEMSIZE);
  184. if (reg)
  185. return true;
  186. return false;
  187. }
  188. /*
  189. * Registers accessors functions.
  190. */
  191. uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
  192. {
  193. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  194. BUG_ON(1);
  195. return 0;
  196. }
  197. void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  198. {
  199. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  200. reg, v);
  201. BUG_ON(1);
  202. }
  203. void radeon_register_accessor_init(struct radeon_device *rdev)
  204. {
  205. rdev->mm_rreg = &r100_mm_rreg;
  206. rdev->mm_wreg = &r100_mm_wreg;
  207. rdev->mc_rreg = &radeon_invalid_rreg;
  208. rdev->mc_wreg = &radeon_invalid_wreg;
  209. rdev->pll_rreg = &radeon_invalid_rreg;
  210. rdev->pll_wreg = &radeon_invalid_wreg;
  211. rdev->pcie_rreg = &radeon_invalid_rreg;
  212. rdev->pcie_wreg = &radeon_invalid_wreg;
  213. rdev->pciep_rreg = &radeon_invalid_rreg;
  214. rdev->pciep_wreg = &radeon_invalid_wreg;
  215. /* Don't change order as we are overridding accessor. */
  216. if (rdev->family < CHIP_RV515) {
  217. rdev->pcie_rreg = &rv370_pcie_rreg;
  218. rdev->pcie_wreg = &rv370_pcie_wreg;
  219. }
  220. if (rdev->family >= CHIP_RV515) {
  221. rdev->pcie_rreg = &rv515_pcie_rreg;
  222. rdev->pcie_wreg = &rv515_pcie_wreg;
  223. }
  224. /* FIXME: not sure here */
  225. if (rdev->family <= CHIP_R580) {
  226. rdev->pll_rreg = &r100_pll_rreg;
  227. rdev->pll_wreg = &r100_pll_wreg;
  228. }
  229. if (rdev->family >= CHIP_RV515) {
  230. rdev->mc_rreg = &rv515_mc_rreg;
  231. rdev->mc_wreg = &rv515_mc_wreg;
  232. }
  233. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
  234. rdev->mc_rreg = &rs400_mc_rreg;
  235. rdev->mc_wreg = &rs400_mc_wreg;
  236. }
  237. if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  238. rdev->mc_rreg = &rs690_mc_rreg;
  239. rdev->mc_wreg = &rs690_mc_wreg;
  240. }
  241. if (rdev->family == CHIP_RS600) {
  242. rdev->mc_rreg = &rs600_mc_rreg;
  243. rdev->mc_wreg = &rs600_mc_wreg;
  244. }
  245. if (rdev->family >= CHIP_R600) {
  246. rdev->pciep_rreg = &r600_pciep_rreg;
  247. rdev->pciep_wreg = &r600_pciep_wreg;
  248. }
  249. }
  250. /*
  251. * ASIC
  252. */
  253. int radeon_asic_init(struct radeon_device *rdev)
  254. {
  255. radeon_register_accessor_init(rdev);
  256. switch (rdev->family) {
  257. case CHIP_R100:
  258. case CHIP_RV100:
  259. case CHIP_RS100:
  260. case CHIP_RV200:
  261. case CHIP_RS200:
  262. case CHIP_R200:
  263. case CHIP_RV250:
  264. case CHIP_RS300:
  265. case CHIP_RV280:
  266. rdev->asic = &r100_asic;
  267. break;
  268. case CHIP_R300:
  269. case CHIP_R350:
  270. case CHIP_RV350:
  271. case CHIP_RV380:
  272. rdev->asic = &r300_asic;
  273. break;
  274. case CHIP_R420:
  275. case CHIP_R423:
  276. case CHIP_RV410:
  277. rdev->asic = &r420_asic;
  278. break;
  279. case CHIP_RS400:
  280. case CHIP_RS480:
  281. rdev->asic = &rs400_asic;
  282. break;
  283. case CHIP_RS600:
  284. rdev->asic = &rs600_asic;
  285. break;
  286. case CHIP_RS690:
  287. case CHIP_RS740:
  288. rdev->asic = &rs690_asic;
  289. break;
  290. case CHIP_RV515:
  291. rdev->asic = &rv515_asic;
  292. break;
  293. case CHIP_R520:
  294. case CHIP_RV530:
  295. case CHIP_RV560:
  296. case CHIP_RV570:
  297. case CHIP_R580:
  298. rdev->asic = &r520_asic;
  299. break;
  300. case CHIP_R600:
  301. case CHIP_RV610:
  302. case CHIP_RV630:
  303. case CHIP_RV620:
  304. case CHIP_RV635:
  305. case CHIP_RV670:
  306. case CHIP_RS780:
  307. case CHIP_RV770:
  308. case CHIP_RV730:
  309. case CHIP_RV710:
  310. default:
  311. /* FIXME: not supported yet */
  312. return -EINVAL;
  313. }
  314. return 0;
  315. }
  316. /*
  317. * Wrapper around modesetting bits.
  318. */
  319. int radeon_clocks_init(struct radeon_device *rdev)
  320. {
  321. int r;
  322. radeon_get_clock_info(rdev->ddev);
  323. r = radeon_static_clocks_init(rdev->ddev);
  324. if (r) {
  325. return r;
  326. }
  327. DRM_INFO("Clocks initialized !\n");
  328. return 0;
  329. }
  330. void radeon_clocks_fini(struct radeon_device *rdev)
  331. {
  332. }
  333. /* ATOM accessor methods */
  334. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  335. {
  336. struct radeon_device *rdev = info->dev->dev_private;
  337. uint32_t r;
  338. r = rdev->pll_rreg(rdev, reg);
  339. return r;
  340. }
  341. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  342. {
  343. struct radeon_device *rdev = info->dev->dev_private;
  344. rdev->pll_wreg(rdev, reg, val);
  345. }
  346. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  347. {
  348. struct radeon_device *rdev = info->dev->dev_private;
  349. uint32_t r;
  350. r = rdev->mc_rreg(rdev, reg);
  351. return r;
  352. }
  353. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  354. {
  355. struct radeon_device *rdev = info->dev->dev_private;
  356. rdev->mc_wreg(rdev, reg, val);
  357. }
  358. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  359. {
  360. struct radeon_device *rdev = info->dev->dev_private;
  361. WREG32(reg*4, val);
  362. }
  363. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  364. {
  365. struct radeon_device *rdev = info->dev->dev_private;
  366. uint32_t r;
  367. r = RREG32(reg*4);
  368. return r;
  369. }
  370. static struct card_info atom_card_info = {
  371. .dev = NULL,
  372. .reg_read = cail_reg_read,
  373. .reg_write = cail_reg_write,
  374. .mc_read = cail_mc_read,
  375. .mc_write = cail_mc_write,
  376. .pll_read = cail_pll_read,
  377. .pll_write = cail_pll_write,
  378. };
  379. int radeon_atombios_init(struct radeon_device *rdev)
  380. {
  381. atom_card_info.dev = rdev->ddev;
  382. rdev->mode_info.atom_context = atom_parse(&atom_card_info, rdev->bios);
  383. radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
  384. return 0;
  385. }
  386. void radeon_atombios_fini(struct radeon_device *rdev)
  387. {
  388. kfree(rdev->mode_info.atom_context);
  389. }
  390. int radeon_combios_init(struct radeon_device *rdev)
  391. {
  392. radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
  393. return 0;
  394. }
  395. void radeon_combios_fini(struct radeon_device *rdev)
  396. {
  397. }
  398. int radeon_modeset_init(struct radeon_device *rdev);
  399. void radeon_modeset_fini(struct radeon_device *rdev);
  400. /*
  401. * Radeon device.
  402. */
  403. int radeon_device_init(struct radeon_device *rdev,
  404. struct drm_device *ddev,
  405. struct pci_dev *pdev,
  406. uint32_t flags)
  407. {
  408. int r, ret;
  409. int dma_bits;
  410. DRM_INFO("radeon: Initializing kernel modesetting.\n");
  411. rdev->shutdown = false;
  412. rdev->ddev = ddev;
  413. rdev->pdev = pdev;
  414. rdev->flags = flags;
  415. rdev->family = flags & RADEON_FAMILY_MASK;
  416. rdev->is_atom_bios = false;
  417. rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
  418. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  419. rdev->gpu_lockup = false;
  420. /* mutex initialization are all done here so we
  421. * can recall function without having locking issues */
  422. mutex_init(&rdev->cs_mutex);
  423. mutex_init(&rdev->ib_pool.mutex);
  424. mutex_init(&rdev->cp.mutex);
  425. rwlock_init(&rdev->fence_drv.lock);
  426. if (radeon_agpmode == -1) {
  427. rdev->flags &= ~RADEON_IS_AGP;
  428. if (rdev->family > CHIP_RV515 ||
  429. rdev->family == CHIP_RV380 ||
  430. rdev->family == CHIP_RV410 ||
  431. rdev->family == CHIP_R423) {
  432. DRM_INFO("Forcing AGP to PCIE mode\n");
  433. rdev->flags |= RADEON_IS_PCIE;
  434. } else {
  435. DRM_INFO("Forcing AGP to PCI mode\n");
  436. rdev->flags |= RADEON_IS_PCI;
  437. }
  438. }
  439. /* Set asic functions */
  440. r = radeon_asic_init(rdev);
  441. if (r) {
  442. return r;
  443. }
  444. r = radeon_init(rdev);
  445. if (r) {
  446. return r;
  447. }
  448. /* set DMA mask + need_dma32 flags.
  449. * PCIE - can handle 40-bits.
  450. * IGP - can handle 40-bits (in theory)
  451. * AGP - generally dma32 is safest
  452. * PCI - only dma32
  453. */
  454. rdev->need_dma32 = false;
  455. if (rdev->flags & RADEON_IS_AGP)
  456. rdev->need_dma32 = true;
  457. if (rdev->flags & RADEON_IS_PCI)
  458. rdev->need_dma32 = true;
  459. dma_bits = rdev->need_dma32 ? 32 : 40;
  460. r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
  461. if (r) {
  462. printk(KERN_WARNING "radeon: No suitable DMA available.\n");
  463. }
  464. /* Registers mapping */
  465. /* TODO: block userspace mapping of io register */
  466. rdev->rmmio_base = drm_get_resource_start(rdev->ddev, 2);
  467. rdev->rmmio_size = drm_get_resource_len(rdev->ddev, 2);
  468. rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
  469. if (rdev->rmmio == NULL) {
  470. return -ENOMEM;
  471. }
  472. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
  473. DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
  474. /* Setup errata flags */
  475. radeon_errata(rdev);
  476. /* Initialize scratch registers */
  477. radeon_scratch_init(rdev);
  478. /* Initialize surface registers */
  479. radeon_surface_init(rdev);
  480. /* TODO: disable VGA need to use VGA request */
  481. /* BIOS*/
  482. if (!radeon_get_bios(rdev)) {
  483. if (ASIC_IS_AVIVO(rdev))
  484. return -EINVAL;
  485. }
  486. if (rdev->is_atom_bios) {
  487. r = radeon_atombios_init(rdev);
  488. if (r) {
  489. return r;
  490. }
  491. } else {
  492. r = radeon_combios_init(rdev);
  493. if (r) {
  494. return r;
  495. }
  496. }
  497. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  498. if (radeon_gpu_reset(rdev)) {
  499. /* FIXME: what do we want to do here ? */
  500. }
  501. /* check if cards are posted or not */
  502. if (!radeon_card_posted(rdev) && rdev->bios) {
  503. DRM_INFO("GPU not posted. posting now...\n");
  504. if (rdev->is_atom_bios) {
  505. atom_asic_init(rdev->mode_info.atom_context);
  506. } else {
  507. radeon_combios_asic_init(rdev->ddev);
  508. }
  509. }
  510. /* Initialize clocks */
  511. r = radeon_clocks_init(rdev);
  512. if (r) {
  513. return r;
  514. }
  515. /* Get vram informations */
  516. radeon_vram_info(rdev);
  517. /* Add an MTRR for the VRAM */
  518. rdev->mc.vram_mtrr = mtrr_add(rdev->mc.aper_base, rdev->mc.aper_size,
  519. MTRR_TYPE_WRCOMB, 1);
  520. DRM_INFO("Detected VRAM RAM=%uM, BAR=%uM\n",
  521. rdev->mc.real_vram_size >> 20,
  522. (unsigned)rdev->mc.aper_size >> 20);
  523. DRM_INFO("RAM width %dbits %cDR\n",
  524. rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
  525. /* Initialize memory controller (also test AGP) */
  526. r = radeon_mc_init(rdev);
  527. if (r) {
  528. return r;
  529. }
  530. /* Fence driver */
  531. r = radeon_fence_driver_init(rdev);
  532. if (r) {
  533. return r;
  534. }
  535. r = radeon_irq_kms_init(rdev);
  536. if (r) {
  537. return r;
  538. }
  539. /* Memory manager */
  540. r = radeon_object_init(rdev);
  541. if (r) {
  542. return r;
  543. }
  544. /* Initialize GART (initialize after TTM so we can allocate
  545. * memory through TTM but finalize after TTM) */
  546. r = radeon_gart_enable(rdev);
  547. if (!r) {
  548. r = radeon_gem_init(rdev);
  549. }
  550. /* 1M ring buffer */
  551. if (!r) {
  552. r = radeon_cp_init(rdev, 1024 * 1024);
  553. }
  554. if (!r) {
  555. r = radeon_wb_init(rdev);
  556. if (r) {
  557. DRM_ERROR("radeon: failled initializing WB (%d).\n", r);
  558. return r;
  559. }
  560. }
  561. if (!r) {
  562. r = radeon_ib_pool_init(rdev);
  563. if (r) {
  564. DRM_ERROR("radeon: failled initializing IB pool (%d).\n", r);
  565. return r;
  566. }
  567. }
  568. if (!r) {
  569. r = radeon_ib_test(rdev);
  570. if (r) {
  571. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  572. return r;
  573. }
  574. }
  575. ret = r;
  576. r = radeon_modeset_init(rdev);
  577. if (r) {
  578. return r;
  579. }
  580. if (!ret) {
  581. DRM_INFO("radeon: kernel modesetting successfully initialized.\n");
  582. }
  583. if (radeon_benchmarking) {
  584. radeon_benchmark(rdev);
  585. }
  586. return ret;
  587. }
  588. void radeon_device_fini(struct radeon_device *rdev)
  589. {
  590. if (rdev == NULL || rdev->rmmio == NULL) {
  591. return;
  592. }
  593. DRM_INFO("radeon: finishing device.\n");
  594. rdev->shutdown = true;
  595. /* Order matter so becarefull if you rearrange anythings */
  596. radeon_modeset_fini(rdev);
  597. radeon_ib_pool_fini(rdev);
  598. radeon_cp_fini(rdev);
  599. radeon_wb_fini(rdev);
  600. radeon_gem_fini(rdev);
  601. radeon_object_fini(rdev);
  602. /* mc_fini must be after object_fini */
  603. radeon_mc_fini(rdev);
  604. #if __OS_HAS_AGP
  605. radeon_agp_fini(rdev);
  606. #endif
  607. radeon_irq_kms_fini(rdev);
  608. radeon_fence_driver_fini(rdev);
  609. radeon_clocks_fini(rdev);
  610. if (rdev->is_atom_bios) {
  611. radeon_atombios_fini(rdev);
  612. } else {
  613. radeon_combios_fini(rdev);
  614. }
  615. kfree(rdev->bios);
  616. rdev->bios = NULL;
  617. iounmap(rdev->rmmio);
  618. rdev->rmmio = NULL;
  619. }
  620. /*
  621. * Suspend & resume.
  622. */
  623. int radeon_suspend_kms(struct drm_device *dev, pm_message_t state)
  624. {
  625. struct radeon_device *rdev = dev->dev_private;
  626. struct drm_crtc *crtc;
  627. if (dev == NULL || rdev == NULL) {
  628. return -ENODEV;
  629. }
  630. if (state.event == PM_EVENT_PRETHAW) {
  631. return 0;
  632. }
  633. /* unpin the front buffers */
  634. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  635. struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb);
  636. struct radeon_object *robj;
  637. if (rfb == NULL || rfb->obj == NULL) {
  638. continue;
  639. }
  640. robj = rfb->obj->driver_private;
  641. if (robj != rdev->fbdev_robj) {
  642. radeon_object_unpin(robj);
  643. }
  644. }
  645. /* evict vram memory */
  646. radeon_object_evict_vram(rdev);
  647. /* wait for gpu to finish processing current batch */
  648. radeon_fence_wait_last(rdev);
  649. radeon_cp_disable(rdev);
  650. radeon_gart_disable(rdev);
  651. /* evict remaining vram memory */
  652. radeon_object_evict_vram(rdev);
  653. rdev->irq.sw_int = false;
  654. radeon_irq_set(rdev);
  655. pci_save_state(dev->pdev);
  656. if (state.event == PM_EVENT_SUSPEND) {
  657. /* Shut down the device */
  658. pci_disable_device(dev->pdev);
  659. pci_set_power_state(dev->pdev, PCI_D3hot);
  660. }
  661. acquire_console_sem();
  662. fb_set_suspend(rdev->fbdev_info, 1);
  663. release_console_sem();
  664. return 0;
  665. }
  666. int radeon_resume_kms(struct drm_device *dev)
  667. {
  668. struct radeon_device *rdev = dev->dev_private;
  669. int r;
  670. acquire_console_sem();
  671. pci_set_power_state(dev->pdev, PCI_D0);
  672. pci_restore_state(dev->pdev);
  673. if (pci_enable_device(dev->pdev)) {
  674. release_console_sem();
  675. return -1;
  676. }
  677. pci_set_master(dev->pdev);
  678. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  679. if (radeon_gpu_reset(rdev)) {
  680. /* FIXME: what do we want to do here ? */
  681. }
  682. /* post card */
  683. if (rdev->is_atom_bios) {
  684. atom_asic_init(rdev->mode_info.atom_context);
  685. } else {
  686. radeon_combios_asic_init(rdev->ddev);
  687. }
  688. /* Initialize clocks */
  689. r = radeon_clocks_init(rdev);
  690. if (r) {
  691. release_console_sem();
  692. return r;
  693. }
  694. /* Enable IRQ */
  695. rdev->irq.sw_int = true;
  696. radeon_irq_set(rdev);
  697. /* Initialize GPU Memory Controller */
  698. r = radeon_mc_init(rdev);
  699. if (r) {
  700. goto out;
  701. }
  702. r = radeon_gart_enable(rdev);
  703. if (r) {
  704. goto out;
  705. }
  706. r = radeon_cp_init(rdev, rdev->cp.ring_size);
  707. if (r) {
  708. goto out;
  709. }
  710. out:
  711. fb_set_suspend(rdev->fbdev_info, 0);
  712. release_console_sem();
  713. /* blat the mode back in */
  714. drm_helper_resume_force_mode(dev);
  715. return 0;
  716. }
  717. /*
  718. * Debugfs
  719. */
  720. struct radeon_debugfs {
  721. struct drm_info_list *files;
  722. unsigned num_files;
  723. };
  724. static struct radeon_debugfs _radeon_debugfs[RADEON_DEBUGFS_MAX_NUM_FILES];
  725. static unsigned _radeon_debugfs_count = 0;
  726. int radeon_debugfs_add_files(struct radeon_device *rdev,
  727. struct drm_info_list *files,
  728. unsigned nfiles)
  729. {
  730. unsigned i;
  731. for (i = 0; i < _radeon_debugfs_count; i++) {
  732. if (_radeon_debugfs[i].files == files) {
  733. /* Already registered */
  734. return 0;
  735. }
  736. }
  737. if ((_radeon_debugfs_count + nfiles) > RADEON_DEBUGFS_MAX_NUM_FILES) {
  738. DRM_ERROR("Reached maximum number of debugfs files.\n");
  739. DRM_ERROR("Report so we increase RADEON_DEBUGFS_MAX_NUM_FILES.\n");
  740. return -EINVAL;
  741. }
  742. _radeon_debugfs[_radeon_debugfs_count].files = files;
  743. _radeon_debugfs[_radeon_debugfs_count].num_files = nfiles;
  744. _radeon_debugfs_count++;
  745. #if defined(CONFIG_DEBUG_FS)
  746. drm_debugfs_create_files(files, nfiles,
  747. rdev->ddev->control->debugfs_root,
  748. rdev->ddev->control);
  749. drm_debugfs_create_files(files, nfiles,
  750. rdev->ddev->primary->debugfs_root,
  751. rdev->ddev->primary);
  752. #endif
  753. return 0;
  754. }
  755. #if defined(CONFIG_DEBUG_FS)
  756. int radeon_debugfs_init(struct drm_minor *minor)
  757. {
  758. return 0;
  759. }
  760. void radeon_debugfs_cleanup(struct drm_minor *minor)
  761. {
  762. unsigned i;
  763. for (i = 0; i < _radeon_debugfs_count; i++) {
  764. drm_debugfs_remove_files(_radeon_debugfs[i].files,
  765. _radeon_debugfs[i].num_files, minor);
  766. }
  767. }
  768. #endif