phy_n.c 101 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/delay.h>
  19. #include <linux/slab.h>
  20. #include <linux/types.h>
  21. #include "b43.h"
  22. #include "phy_n.h"
  23. #include "tables_nphy.h"
  24. #include "radio_2055.h"
  25. #include "radio_2056.h"
  26. #include "main.h"
  27. struct nphy_txgains {
  28. u16 txgm[2];
  29. u16 pga[2];
  30. u16 pad[2];
  31. u16 ipa[2];
  32. };
  33. struct nphy_iqcal_params {
  34. u16 txgm;
  35. u16 pga;
  36. u16 pad;
  37. u16 ipa;
  38. u16 cal_gain;
  39. u16 ncorr[5];
  40. };
  41. struct nphy_iq_est {
  42. s32 iq0_prod;
  43. u32 i0_pwr;
  44. u32 q0_pwr;
  45. s32 iq1_prod;
  46. u32 i1_pwr;
  47. u32 q1_pwr;
  48. };
  49. enum b43_nphy_rf_sequence {
  50. B43_RFSEQ_RX2TX,
  51. B43_RFSEQ_TX2RX,
  52. B43_RFSEQ_RESET2RX,
  53. B43_RFSEQ_UPDATE_GAINH,
  54. B43_RFSEQ_UPDATE_GAINL,
  55. B43_RFSEQ_UPDATE_GAINU,
  56. };
  57. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  58. u8 *events, u8 *delays, u8 length);
  59. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  60. enum b43_nphy_rf_sequence seq);
  61. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  62. u16 value, u8 core, bool off);
  63. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  64. u16 value, u8 core);
  65. static inline bool b43_channel_type_is_40mhz(
  66. enum nl80211_channel_type channel_type)
  67. {
  68. return (channel_type == NL80211_CHAN_HT40MINUS ||
  69. channel_type == NL80211_CHAN_HT40PLUS);
  70. }
  71. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  72. {//TODO
  73. }
  74. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  75. {//TODO
  76. }
  77. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  78. bool ignore_tssi)
  79. {//TODO
  80. return B43_TXPWR_RES_DONE;
  81. }
  82. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  83. const struct b43_nphy_channeltab_entry_rev2 *e)
  84. {
  85. b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
  86. b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  87. b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  88. b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  89. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  90. b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  91. b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  92. b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  93. b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  94. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  95. b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  96. b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  97. b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  98. b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  99. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  100. b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  101. b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  102. b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  103. b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  104. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  105. b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  106. b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  107. b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  108. b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  109. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  110. b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  111. b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  112. }
  113. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  114. const struct b43_phy_n_sfo_cfg *e)
  115. {
  116. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  117. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  118. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  119. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  120. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  121. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  122. }
  123. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  124. {
  125. //TODO
  126. }
  127. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2055Setup */
  128. static void b43_radio_2055_setup(struct b43_wldev *dev,
  129. const struct b43_nphy_channeltab_entry_rev2 *e)
  130. {
  131. B43_WARN_ON(dev->phy.rev >= 3);
  132. b43_chantab_radio_upload(dev, e);
  133. udelay(50);
  134. b43_radio_write(dev, B2055_VCO_CAL10, 0x05);
  135. b43_radio_write(dev, B2055_VCO_CAL10, 0x45);
  136. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  137. b43_radio_write(dev, B2055_VCO_CAL10, 0x65);
  138. udelay(300);
  139. }
  140. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  141. {
  142. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  143. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  144. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  145. B43_NPHY_RFCTL_CMD_CHIP0PU |
  146. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  147. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  148. B43_NPHY_RFCTL_CMD_PORFORCE);
  149. }
  150. static void b43_radio_init2055_post(struct b43_wldev *dev)
  151. {
  152. struct b43_phy_n *nphy = dev->phy.n;
  153. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  154. struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
  155. int i;
  156. u16 val;
  157. bool workaround = false;
  158. if (sprom->revision < 4)
  159. workaround = (binfo->vendor != PCI_VENDOR_ID_BROADCOM ||
  160. binfo->type != 0x46D ||
  161. binfo->rev < 0x41);
  162. else
  163. workaround =
  164. !(sprom->boardflags2_lo & B43_BFL2_RXBB_INT_REG_DIS);
  165. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  166. if (workaround) {
  167. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  168. b43_radio_mask(dev, B2055_C2_RX_BB_REG, 0x7F);
  169. }
  170. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0xFFC0, 0x2C);
  171. b43_radio_write(dev, B2055_CAL_MISC, 0x3C);
  172. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  173. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  174. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  175. msleep(1);
  176. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  177. for (i = 0; i < 200; i++) {
  178. val = b43_radio_read(dev, B2055_CAL_COUT2);
  179. if (val & 0x80) {
  180. i = 0;
  181. break;
  182. }
  183. udelay(10);
  184. }
  185. if (i)
  186. b43err(dev->wl, "radio post init timeout\n");
  187. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  188. b43_switch_channel(dev, dev->phy.channel);
  189. b43_radio_write(dev, B2055_C1_RX_BB_LPF, 0x9);
  190. b43_radio_write(dev, B2055_C2_RX_BB_LPF, 0x9);
  191. b43_radio_write(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  192. b43_radio_write(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  193. b43_radio_maskset(dev, B2055_C1_LNA_GAINBST, 0xFFF8, 0x6);
  194. b43_radio_maskset(dev, B2055_C2_LNA_GAINBST, 0xFFF8, 0x6);
  195. if (!nphy->gain_boost) {
  196. b43_radio_set(dev, B2055_C1_RX_RFSPC1, 0x2);
  197. b43_radio_set(dev, B2055_C2_RX_RFSPC1, 0x2);
  198. } else {
  199. b43_radio_mask(dev, B2055_C1_RX_RFSPC1, 0xFFFD);
  200. b43_radio_mask(dev, B2055_C2_RX_RFSPC1, 0xFFFD);
  201. }
  202. udelay(2);
  203. }
  204. /*
  205. * Initialize a Broadcom 2055 N-radio
  206. * http://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
  207. */
  208. static void b43_radio_init2055(struct b43_wldev *dev)
  209. {
  210. b43_radio_init2055_pre(dev);
  211. if (b43_status(dev) < B43_STAT_INITIALIZED)
  212. b2055_upload_inittab(dev, 0, 1);
  213. else
  214. b2055_upload_inittab(dev, 0/*FIXME on 5ghz band*/, 0);
  215. b43_radio_init2055_post(dev);
  216. }
  217. /*
  218. * Initialize a Broadcom 2056 N-radio
  219. * http://bcm-v4.sipsolutions.net/802.11/Radio/2056/Init
  220. */
  221. static void b43_radio_init2056(struct b43_wldev *dev)
  222. {
  223. /* TODO */
  224. }
  225. /*
  226. * Upload the N-PHY tables.
  227. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  228. */
  229. static void b43_nphy_tables_init(struct b43_wldev *dev)
  230. {
  231. if (dev->phy.rev < 3)
  232. b43_nphy_rev0_1_2_tables_init(dev);
  233. else
  234. b43_nphy_rev3plus_tables_init(dev);
  235. }
  236. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  237. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  238. {
  239. struct b43_phy_n *nphy = dev->phy.n;
  240. enum ieee80211_band band;
  241. u16 tmp;
  242. if (!enable) {
  243. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  244. B43_NPHY_RFCTL_INTC1);
  245. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  246. B43_NPHY_RFCTL_INTC2);
  247. band = b43_current_band(dev->wl);
  248. if (dev->phy.rev >= 3) {
  249. if (band == IEEE80211_BAND_5GHZ)
  250. tmp = 0x600;
  251. else
  252. tmp = 0x480;
  253. } else {
  254. if (band == IEEE80211_BAND_5GHZ)
  255. tmp = 0x180;
  256. else
  257. tmp = 0x120;
  258. }
  259. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  260. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  261. } else {
  262. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  263. nphy->rfctrl_intc1_save);
  264. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  265. nphy->rfctrl_intc2_save);
  266. }
  267. }
  268. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  269. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  270. {
  271. struct b43_phy_n *nphy = dev->phy.n;
  272. u16 tmp;
  273. enum ieee80211_band band = b43_current_band(dev->wl);
  274. bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  275. (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
  276. if (dev->phy.rev >= 3) {
  277. if (ipa) {
  278. tmp = 4;
  279. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  280. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  281. }
  282. tmp = 1;
  283. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  284. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  285. }
  286. }
  287. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
  288. static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
  289. {
  290. u32 tmslow;
  291. if (dev->phy.type != B43_PHYTYPE_N)
  292. return;
  293. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  294. if (force)
  295. tmslow |= SSB_TMSLOW_FGC;
  296. else
  297. tmslow &= ~SSB_TMSLOW_FGC;
  298. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  299. }
  300. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  301. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  302. {
  303. u16 bbcfg;
  304. b43_nphy_bmac_clock_fgc(dev, 1);
  305. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  306. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  307. udelay(1);
  308. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  309. b43_nphy_bmac_clock_fgc(dev, 0);
  310. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  311. }
  312. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  313. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  314. {
  315. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  316. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  317. if (preamble == 1)
  318. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  319. else
  320. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  321. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  322. }
  323. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  324. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  325. {
  326. struct b43_phy_n *nphy = dev->phy.n;
  327. bool override = false;
  328. u16 chain = 0x33;
  329. if (nphy->txrx_chain == 0) {
  330. chain = 0x11;
  331. override = true;
  332. } else if (nphy->txrx_chain == 1) {
  333. chain = 0x22;
  334. override = true;
  335. }
  336. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  337. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  338. chain);
  339. if (override)
  340. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  341. B43_NPHY_RFSEQMODE_CAOVER);
  342. else
  343. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  344. ~B43_NPHY_RFSEQMODE_CAOVER);
  345. }
  346. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  347. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  348. u16 samps, u8 time, bool wait)
  349. {
  350. int i;
  351. u16 tmp;
  352. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  353. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  354. if (wait)
  355. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  356. else
  357. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  358. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  359. for (i = 1000; i; i--) {
  360. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  361. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  362. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  363. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  364. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  365. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  366. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  367. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  368. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  369. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  370. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  371. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  372. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  373. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  374. return;
  375. }
  376. udelay(10);
  377. }
  378. memset(est, 0, sizeof(*est));
  379. }
  380. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  381. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  382. struct b43_phy_n_iq_comp *pcomp)
  383. {
  384. if (write) {
  385. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  386. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  387. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  388. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  389. } else {
  390. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  391. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  392. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  393. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  394. }
  395. }
  396. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  397. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  398. {
  399. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  400. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  401. if (core == 0) {
  402. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  403. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  404. } else {
  405. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  406. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  407. }
  408. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  409. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  410. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  411. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  412. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  413. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  414. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  415. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  416. }
  417. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  418. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  419. {
  420. u8 rxval, txval;
  421. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  422. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  423. if (core == 0) {
  424. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  425. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  426. } else {
  427. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  428. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  429. }
  430. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  431. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  432. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  433. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  434. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  435. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  436. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  437. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  438. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  439. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  440. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  441. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  442. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  443. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  444. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  445. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  446. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  447. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  448. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  449. if (core == 0) {
  450. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  451. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  452. } else {
  453. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  454. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  455. }
  456. b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
  457. b43_nphy_rf_control_override(dev, 8, 0, 3, false);
  458. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  459. if (core == 0) {
  460. rxval = 1;
  461. txval = 8;
  462. } else {
  463. rxval = 4;
  464. txval = 2;
  465. }
  466. b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
  467. b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
  468. }
  469. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  470. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  471. {
  472. int i;
  473. s32 iq;
  474. u32 ii;
  475. u32 qq;
  476. int iq_nbits, qq_nbits;
  477. int arsh, brsh;
  478. u16 tmp, a, b;
  479. struct nphy_iq_est est;
  480. struct b43_phy_n_iq_comp old;
  481. struct b43_phy_n_iq_comp new = { };
  482. bool error = false;
  483. if (mask == 0)
  484. return;
  485. b43_nphy_rx_iq_coeffs(dev, false, &old);
  486. b43_nphy_rx_iq_coeffs(dev, true, &new);
  487. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  488. new = old;
  489. for (i = 0; i < 2; i++) {
  490. if (i == 0 && (mask & 1)) {
  491. iq = est.iq0_prod;
  492. ii = est.i0_pwr;
  493. qq = est.q0_pwr;
  494. } else if (i == 1 && (mask & 2)) {
  495. iq = est.iq1_prod;
  496. ii = est.i1_pwr;
  497. qq = est.q1_pwr;
  498. } else {
  499. B43_WARN_ON(1);
  500. continue;
  501. }
  502. if (ii + qq < 2) {
  503. error = true;
  504. break;
  505. }
  506. iq_nbits = fls(abs(iq));
  507. qq_nbits = fls(qq);
  508. arsh = iq_nbits - 20;
  509. if (arsh >= 0) {
  510. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  511. tmp = ii >> arsh;
  512. } else {
  513. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  514. tmp = ii << -arsh;
  515. }
  516. if (tmp == 0) {
  517. error = true;
  518. break;
  519. }
  520. a /= tmp;
  521. brsh = qq_nbits - 11;
  522. if (brsh >= 0) {
  523. b = (qq << (31 - qq_nbits));
  524. tmp = ii >> brsh;
  525. } else {
  526. b = (qq << (31 - qq_nbits));
  527. tmp = ii << -brsh;
  528. }
  529. if (tmp == 0) {
  530. error = true;
  531. break;
  532. }
  533. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  534. if (i == 0 && (mask & 0x1)) {
  535. if (dev->phy.rev >= 3) {
  536. new.a0 = a & 0x3FF;
  537. new.b0 = b & 0x3FF;
  538. } else {
  539. new.a0 = b & 0x3FF;
  540. new.b0 = a & 0x3FF;
  541. }
  542. } else if (i == 1 && (mask & 0x2)) {
  543. if (dev->phy.rev >= 3) {
  544. new.a1 = a & 0x3FF;
  545. new.b1 = b & 0x3FF;
  546. } else {
  547. new.a1 = b & 0x3FF;
  548. new.b1 = a & 0x3FF;
  549. }
  550. }
  551. }
  552. if (error)
  553. new = old;
  554. b43_nphy_rx_iq_coeffs(dev, true, &new);
  555. }
  556. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  557. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  558. {
  559. u16 array[4];
  560. int i;
  561. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
  562. for (i = 0; i < 4; i++)
  563. array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  564. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  565. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  566. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  567. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  568. }
  569. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  570. static void b43_nphy_write_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  571. {
  572. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  573. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  574. }
  575. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  576. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  577. {
  578. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  579. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  580. }
  581. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
  582. static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
  583. {
  584. if (dev->phy.rev >= 3) {
  585. if (!init)
  586. return;
  587. if (0 /* FIXME */) {
  588. b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
  589. b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
  590. b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
  591. b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
  592. }
  593. } else {
  594. b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
  595. b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
  596. ssb_chipco_gpio_control(&dev->dev->bus->chipco, 0xFC00,
  597. 0xFC00);
  598. b43_write32(dev, B43_MMIO_MACCTL,
  599. b43_read32(dev, B43_MMIO_MACCTL) &
  600. ~B43_MACCTL_GPOUTSMSK);
  601. b43_write16(dev, B43_MMIO_GPIO_MASK,
  602. b43_read16(dev, B43_MMIO_GPIO_MASK) | 0xFC00);
  603. b43_write16(dev, B43_MMIO_GPIO_CONTROL,
  604. b43_read16(dev, B43_MMIO_GPIO_CONTROL) & ~0xFC00);
  605. if (init) {
  606. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  607. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  608. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  609. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  610. }
  611. }
  612. }
  613. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  614. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  615. {
  616. u16 tmp;
  617. if (dev->dev->id.revision == 16)
  618. b43_mac_suspend(dev);
  619. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  620. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  621. B43_NPHY_CLASSCTL_WAITEDEN);
  622. tmp &= ~mask;
  623. tmp |= (val & mask);
  624. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  625. if (dev->dev->id.revision == 16)
  626. b43_mac_enable(dev);
  627. return tmp;
  628. }
  629. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  630. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  631. {
  632. struct b43_phy *phy = &dev->phy;
  633. struct b43_phy_n *nphy = phy->n;
  634. if (enable) {
  635. u16 clip[] = { 0xFFFF, 0xFFFF };
  636. if (nphy->deaf_count++ == 0) {
  637. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  638. b43_nphy_classifier(dev, 0x7, 0);
  639. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  640. b43_nphy_write_clip_detection(dev, clip);
  641. }
  642. b43_nphy_reset_cca(dev);
  643. } else {
  644. if (--nphy->deaf_count == 0) {
  645. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  646. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  647. }
  648. }
  649. }
  650. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  651. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  652. {
  653. struct b43_phy_n *nphy = dev->phy.n;
  654. u16 tmp;
  655. if (nphy->hang_avoid)
  656. b43_nphy_stay_in_carrier_search(dev, 1);
  657. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  658. if (tmp & 0x1)
  659. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  660. else if (tmp & 0x2)
  661. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  662. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  663. if (nphy->bb_mult_save & 0x80000000) {
  664. tmp = nphy->bb_mult_save & 0xFFFF;
  665. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  666. nphy->bb_mult_save = 0;
  667. }
  668. if (nphy->hang_avoid)
  669. b43_nphy_stay_in_carrier_search(dev, 0);
  670. }
  671. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
  672. static void b43_nphy_spur_workaround(struct b43_wldev *dev)
  673. {
  674. struct b43_phy_n *nphy = dev->phy.n;
  675. u8 channel = dev->phy.channel;
  676. int tone[2] = { 57, 58 };
  677. u32 noise[2] = { 0x3FF, 0x3FF };
  678. B43_WARN_ON(dev->phy.rev < 3);
  679. if (nphy->hang_avoid)
  680. b43_nphy_stay_in_carrier_search(dev, 1);
  681. if (nphy->gband_spurwar_en) {
  682. /* TODO: N PHY Adjust Analog Pfbw (7) */
  683. if (channel == 11 && dev->phy.is_40mhz)
  684. ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
  685. else
  686. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  687. /* TODO: N PHY Adjust CRS Min Power (0x1E) */
  688. }
  689. if (nphy->aband_spurwar_en) {
  690. if (channel == 54) {
  691. tone[0] = 0x20;
  692. noise[0] = 0x25F;
  693. } else if (channel == 38 || channel == 102 || channel == 118) {
  694. if (0 /* FIXME */) {
  695. tone[0] = 0x20;
  696. noise[0] = 0x21F;
  697. } else {
  698. tone[0] = 0;
  699. noise[0] = 0;
  700. }
  701. } else if (channel == 134) {
  702. tone[0] = 0x20;
  703. noise[0] = 0x21F;
  704. } else if (channel == 151) {
  705. tone[0] = 0x10;
  706. noise[0] = 0x23F;
  707. } else if (channel == 153 || channel == 161) {
  708. tone[0] = 0x30;
  709. noise[0] = 0x23F;
  710. } else {
  711. tone[0] = 0;
  712. noise[0] = 0;
  713. }
  714. if (!tone[0] && !noise[0])
  715. ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
  716. else
  717. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  718. }
  719. if (nphy->hang_avoid)
  720. b43_nphy_stay_in_carrier_search(dev, 0);
  721. }
  722. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/AdjustLnaGainTbl */
  723. static void b43_nphy_adjust_lna_gain_table(struct b43_wldev *dev)
  724. {
  725. struct b43_phy_n *nphy = dev->phy.n;
  726. u8 i;
  727. s16 tmp;
  728. u16 data[4];
  729. s16 gain[2];
  730. u16 minmax[2];
  731. u16 lna_gain[4] = { -2, 10, 19, 25 };
  732. if (nphy->hang_avoid)
  733. b43_nphy_stay_in_carrier_search(dev, 1);
  734. if (nphy->gain_boost) {
  735. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  736. gain[0] = 6;
  737. gain[1] = 6;
  738. } else {
  739. tmp = 40370 - 315 * dev->phy.channel;
  740. gain[0] = ((tmp >> 13) + ((tmp >> 12) & 1));
  741. tmp = 23242 - 224 * dev->phy.channel;
  742. gain[1] = ((tmp >> 13) + ((tmp >> 12) & 1));
  743. }
  744. } else {
  745. gain[0] = 0;
  746. gain[1] = 0;
  747. }
  748. for (i = 0; i < 2; i++) {
  749. if (nphy->elna_gain_config) {
  750. data[0] = 19 + gain[i];
  751. data[1] = 25 + gain[i];
  752. data[2] = 25 + gain[i];
  753. data[3] = 25 + gain[i];
  754. } else {
  755. data[0] = lna_gain[0] + gain[i];
  756. data[1] = lna_gain[1] + gain[i];
  757. data[2] = lna_gain[2] + gain[i];
  758. data[3] = lna_gain[3] + gain[i];
  759. }
  760. b43_ntab_write_bulk(dev, B43_NTAB16(10, 8), 4, data);
  761. minmax[i] = 23 + gain[i];
  762. }
  763. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN, ~B43_NPHY_C1_MINGAIN,
  764. minmax[0] << B43_NPHY_C1_MINGAIN_SHIFT);
  765. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN, ~B43_NPHY_C2_MINGAIN,
  766. minmax[1] << B43_NPHY_C2_MINGAIN_SHIFT);
  767. if (nphy->hang_avoid)
  768. b43_nphy_stay_in_carrier_search(dev, 0);
  769. }
  770. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
  771. static void b43_nphy_gain_ctrl_workarounds(struct b43_wldev *dev)
  772. {
  773. struct b43_phy_n *nphy = dev->phy.n;
  774. u8 i, j;
  775. u8 code;
  776. /* TODO: for PHY >= 3
  777. s8 *lna1_gain, *lna2_gain;
  778. u8 *gain_db, *gain_bits;
  779. u16 *rfseq_init;
  780. u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
  781. u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
  782. */
  783. u8 rfseq_events[3] = { 6, 8, 7 };
  784. u8 rfseq_delays[3] = { 10, 30, 1 };
  785. if (dev->phy.rev >= 3) {
  786. /* TODO */
  787. } else {
  788. /* Set Clip 2 detect */
  789. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  790. B43_NPHY_C1_CGAINI_CL2DETECT);
  791. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  792. B43_NPHY_C2_CGAINI_CL2DETECT);
  793. /* Set narrowband clip threshold */
  794. b43_phy_set(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
  795. b43_phy_set(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
  796. if (!dev->phy.is_40mhz) {
  797. /* Set dwell lengths */
  798. b43_phy_set(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
  799. b43_phy_set(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
  800. b43_phy_set(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
  801. b43_phy_set(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
  802. }
  803. /* Set wideband clip 2 threshold */
  804. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  805. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  806. 21);
  807. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  808. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  809. 21);
  810. if (!dev->phy.is_40mhz) {
  811. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  812. ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
  813. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  814. ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
  815. b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
  816. ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
  817. b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
  818. ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
  819. }
  820. b43_phy_set(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  821. if (nphy->gain_boost) {
  822. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
  823. dev->phy.is_40mhz)
  824. code = 4;
  825. else
  826. code = 5;
  827. } else {
  828. code = dev->phy.is_40mhz ? 6 : 7;
  829. }
  830. /* Set HPVGA2 index */
  831. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  832. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  833. code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  834. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  835. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  836. code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  837. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  838. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  839. (code << 8 | 0x7C));
  840. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  841. (code << 8 | 0x7C));
  842. b43_nphy_adjust_lna_gain_table(dev);
  843. if (nphy->elna_gain_config) {
  844. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
  845. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  846. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  847. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  848. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  849. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
  850. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  851. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  852. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  853. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  854. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  855. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  856. (code << 8 | 0x74));
  857. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  858. (code << 8 | 0x74));
  859. }
  860. if (dev->phy.rev == 2) {
  861. for (i = 0; i < 4; i++) {
  862. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  863. (0x0400 * i) + 0x0020);
  864. for (j = 0; j < 21; j++)
  865. b43_phy_write(dev,
  866. B43_NPHY_TABLE_DATALO, 3 * j);
  867. }
  868. b43_nphy_set_rf_sequence(dev, 5,
  869. rfseq_events, rfseq_delays, 3);
  870. b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
  871. ~B43_NPHY_OVER_DGAIN_CCKDGECV & 0xFFFF,
  872. 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
  873. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  874. b43_phy_maskset(dev, B43_PHY_N(0xC5D),
  875. 0xFF80, 4);
  876. }
  877. }
  878. }
  879. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
  880. static void b43_nphy_workarounds(struct b43_wldev *dev)
  881. {
  882. struct ssb_bus *bus = dev->dev->bus;
  883. struct b43_phy *phy = &dev->phy;
  884. struct b43_phy_n *nphy = phy->n;
  885. u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
  886. u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
  887. u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
  888. u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
  889. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  890. b43_nphy_classifier(dev, 1, 0);
  891. else
  892. b43_nphy_classifier(dev, 1, 1);
  893. if (nphy->hang_avoid)
  894. b43_nphy_stay_in_carrier_search(dev, 1);
  895. b43_phy_set(dev, B43_NPHY_IQFLIP,
  896. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  897. if (dev->phy.rev >= 3) {
  898. /* TODO */
  899. } else {
  900. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
  901. nphy->band5g_pwrgain) {
  902. b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
  903. b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
  904. } else {
  905. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  906. b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
  907. }
  908. /* TODO: convert to b43_ntab_write? */
  909. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2000);
  910. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
  911. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2010);
  912. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
  913. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2002);
  914. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
  915. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2012);
  916. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
  917. if (dev->phy.rev < 2) {
  918. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2008);
  919. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
  920. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2018);
  921. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
  922. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2007);
  923. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
  924. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2017);
  925. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
  926. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2006);
  927. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
  928. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2016);
  929. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
  930. }
  931. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  932. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  933. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  934. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  935. if (bus->sprom.boardflags2_lo & 0x100 &&
  936. bus->boardinfo.type == 0x8B) {
  937. delays1[0] = 0x1;
  938. delays1[5] = 0x14;
  939. }
  940. b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
  941. b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
  942. b43_nphy_gain_ctrl_workarounds(dev);
  943. if (dev->phy.rev < 2) {
  944. if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
  945. b43_hf_write(dev, b43_hf_read(dev) |
  946. B43_HF_MLADVW);
  947. } else if (dev->phy.rev == 2) {
  948. b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
  949. b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
  950. }
  951. if (dev->phy.rev < 2)
  952. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  953. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  954. /* Set phase track alpha and beta */
  955. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  956. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  957. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  958. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  959. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  960. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  961. b43_phy_mask(dev, B43_NPHY_PIL_DW1,
  962. ~B43_NPHY_PIL_DW_64QAM & 0xFFFF);
  963. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
  964. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
  965. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
  966. if (dev->phy.rev == 2)
  967. b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
  968. B43_NPHY_FINERX2_CGC_DECGC);
  969. }
  970. if (nphy->hang_avoid)
  971. b43_nphy_stay_in_carrier_search(dev, 0);
  972. }
  973. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
  974. static int b43_nphy_load_samples(struct b43_wldev *dev,
  975. struct b43_c32 *samples, u16 len) {
  976. struct b43_phy_n *nphy = dev->phy.n;
  977. u16 i;
  978. u32 *data;
  979. data = kzalloc(len * sizeof(u32), GFP_KERNEL);
  980. if (!data) {
  981. b43err(dev->wl, "allocation for samples loading failed\n");
  982. return -ENOMEM;
  983. }
  984. if (nphy->hang_avoid)
  985. b43_nphy_stay_in_carrier_search(dev, 1);
  986. for (i = 0; i < len; i++) {
  987. data[i] = (samples[i].i & 0x3FF << 10);
  988. data[i] |= samples[i].q & 0x3FF;
  989. }
  990. b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
  991. kfree(data);
  992. if (nphy->hang_avoid)
  993. b43_nphy_stay_in_carrier_search(dev, 0);
  994. return 0;
  995. }
  996. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  997. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  998. bool test)
  999. {
  1000. int i;
  1001. u16 bw, len, rot, angle;
  1002. struct b43_c32 *samples;
  1003. bw = (dev->phy.is_40mhz) ? 40 : 20;
  1004. len = bw << 3;
  1005. if (test) {
  1006. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  1007. bw = 82;
  1008. else
  1009. bw = 80;
  1010. if (dev->phy.is_40mhz)
  1011. bw <<= 1;
  1012. len = bw << 1;
  1013. }
  1014. samples = kcalloc(len, sizeof(struct b43_c32), GFP_KERNEL);
  1015. if (!samples) {
  1016. b43err(dev->wl, "allocation for samples generation failed\n");
  1017. return 0;
  1018. }
  1019. rot = (((freq * 36) / bw) << 16) / 100;
  1020. angle = 0;
  1021. for (i = 0; i < len; i++) {
  1022. samples[i] = b43_cordic(angle);
  1023. angle += rot;
  1024. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  1025. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  1026. }
  1027. i = b43_nphy_load_samples(dev, samples, len);
  1028. kfree(samples);
  1029. return (i < 0) ? 0 : len;
  1030. }
  1031. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  1032. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  1033. u16 wait, bool iqmode, bool dac_test)
  1034. {
  1035. struct b43_phy_n *nphy = dev->phy.n;
  1036. int i;
  1037. u16 seq_mode;
  1038. u32 tmp;
  1039. if (nphy->hang_avoid)
  1040. b43_nphy_stay_in_carrier_search(dev, true);
  1041. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  1042. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  1043. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  1044. }
  1045. if (!dev->phy.is_40mhz)
  1046. tmp = 0x6464;
  1047. else
  1048. tmp = 0x4747;
  1049. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  1050. if (nphy->hang_avoid)
  1051. b43_nphy_stay_in_carrier_search(dev, false);
  1052. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  1053. if (loops != 0xFFFF)
  1054. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  1055. else
  1056. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  1057. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  1058. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1059. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  1060. if (iqmode) {
  1061. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1062. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  1063. } else {
  1064. if (dac_test)
  1065. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  1066. else
  1067. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  1068. }
  1069. for (i = 0; i < 100; i++) {
  1070. if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
  1071. i = 0;
  1072. break;
  1073. }
  1074. udelay(10);
  1075. }
  1076. if (i)
  1077. b43err(dev->wl, "run samples timeout\n");
  1078. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1079. }
  1080. /*
  1081. * Transmits a known value for LO calibration
  1082. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  1083. */
  1084. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  1085. bool iqmode, bool dac_test)
  1086. {
  1087. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  1088. if (samp == 0)
  1089. return -1;
  1090. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  1091. return 0;
  1092. }
  1093. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  1094. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  1095. {
  1096. struct b43_phy_n *nphy = dev->phy.n;
  1097. int i, j;
  1098. u32 tmp;
  1099. u32 cur_real, cur_imag, real_part, imag_part;
  1100. u16 buffer[7];
  1101. if (nphy->hang_avoid)
  1102. b43_nphy_stay_in_carrier_search(dev, true);
  1103. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  1104. for (i = 0; i < 2; i++) {
  1105. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  1106. (buffer[i * 2 + 1] & 0x3FF);
  1107. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1108. (((i + 26) << 10) | 320));
  1109. for (j = 0; j < 128; j++) {
  1110. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1111. ((tmp >> 16) & 0xFFFF));
  1112. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1113. (tmp & 0xFFFF));
  1114. }
  1115. }
  1116. for (i = 0; i < 2; i++) {
  1117. tmp = buffer[5 + i];
  1118. real_part = (tmp >> 8) & 0xFF;
  1119. imag_part = (tmp & 0xFF);
  1120. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1121. (((i + 26) << 10) | 448));
  1122. if (dev->phy.rev >= 3) {
  1123. cur_real = real_part;
  1124. cur_imag = imag_part;
  1125. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  1126. }
  1127. for (j = 0; j < 128; j++) {
  1128. if (dev->phy.rev < 3) {
  1129. cur_real = (real_part * loscale[j] + 128) >> 8;
  1130. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  1131. tmp = ((cur_real & 0xFF) << 8) |
  1132. (cur_imag & 0xFF);
  1133. }
  1134. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1135. ((tmp >> 16) & 0xFFFF));
  1136. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1137. (tmp & 0xFFFF));
  1138. }
  1139. }
  1140. if (dev->phy.rev >= 3) {
  1141. b43_shm_write16(dev, B43_SHM_SHARED,
  1142. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  1143. b43_shm_write16(dev, B43_SHM_SHARED,
  1144. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  1145. }
  1146. if (nphy->hang_avoid)
  1147. b43_nphy_stay_in_carrier_search(dev, false);
  1148. }
  1149. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
  1150. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  1151. u8 *events, u8 *delays, u8 length)
  1152. {
  1153. struct b43_phy_n *nphy = dev->phy.n;
  1154. u8 i;
  1155. u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
  1156. u16 offset1 = cmd << 4;
  1157. u16 offset2 = offset1 + 0x80;
  1158. if (nphy->hang_avoid)
  1159. b43_nphy_stay_in_carrier_search(dev, true);
  1160. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
  1161. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
  1162. for (i = length; i < 16; i++) {
  1163. b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
  1164. b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
  1165. }
  1166. if (nphy->hang_avoid)
  1167. b43_nphy_stay_in_carrier_search(dev, false);
  1168. }
  1169. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  1170. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  1171. enum b43_nphy_rf_sequence seq)
  1172. {
  1173. static const u16 trigger[] = {
  1174. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  1175. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  1176. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  1177. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  1178. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  1179. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  1180. };
  1181. int i;
  1182. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1183. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  1184. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  1185. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  1186. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  1187. for (i = 0; i < 200; i++) {
  1188. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  1189. goto ok;
  1190. msleep(1);
  1191. }
  1192. b43err(dev->wl, "RF sequence status timeout\n");
  1193. ok:
  1194. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1195. }
  1196. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  1197. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  1198. u16 value, u8 core, bool off)
  1199. {
  1200. int i;
  1201. u8 index = fls(field);
  1202. u8 addr, en_addr, val_addr;
  1203. /* we expect only one bit set */
  1204. B43_WARN_ON(field & (~(1 << (index - 1))));
  1205. if (dev->phy.rev >= 3) {
  1206. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  1207. for (i = 0; i < 2; i++) {
  1208. if (index == 0 || index == 16) {
  1209. b43err(dev->wl,
  1210. "Unsupported RF Ctrl Override call\n");
  1211. return;
  1212. }
  1213. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  1214. en_addr = B43_PHY_N((i == 0) ?
  1215. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  1216. val_addr = B43_PHY_N((i == 0) ?
  1217. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  1218. if (off) {
  1219. b43_phy_mask(dev, en_addr, ~(field));
  1220. b43_phy_mask(dev, val_addr,
  1221. ~(rf_ctrl->val_mask));
  1222. } else {
  1223. if (core == 0 || ((1 << core) & i) != 0) {
  1224. b43_phy_set(dev, en_addr, field);
  1225. b43_phy_maskset(dev, val_addr,
  1226. ~(rf_ctrl->val_mask),
  1227. (value << rf_ctrl->val_shift));
  1228. }
  1229. }
  1230. }
  1231. } else {
  1232. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  1233. if (off) {
  1234. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  1235. value = 0;
  1236. } else {
  1237. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  1238. }
  1239. for (i = 0; i < 2; i++) {
  1240. if (index <= 1 || index == 16) {
  1241. b43err(dev->wl,
  1242. "Unsupported RF Ctrl Override call\n");
  1243. return;
  1244. }
  1245. if (index == 2 || index == 10 ||
  1246. (index >= 13 && index <= 15)) {
  1247. core = 1;
  1248. }
  1249. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  1250. addr = B43_PHY_N((i == 0) ?
  1251. rf_ctrl->addr0 : rf_ctrl->addr1);
  1252. if ((core & (1 << i)) != 0)
  1253. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  1254. (value << rf_ctrl->shift));
  1255. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  1256. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1257. B43_NPHY_RFCTL_CMD_START);
  1258. udelay(1);
  1259. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  1260. }
  1261. }
  1262. }
  1263. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
  1264. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  1265. u16 value, u8 core)
  1266. {
  1267. u8 i, j;
  1268. u16 reg, tmp, val;
  1269. B43_WARN_ON(dev->phy.rev < 3);
  1270. B43_WARN_ON(field > 4);
  1271. for (i = 0; i < 2; i++) {
  1272. if ((core == 1 && i == 1) || (core == 2 && !i))
  1273. continue;
  1274. reg = (i == 0) ?
  1275. B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
  1276. b43_phy_mask(dev, reg, 0xFBFF);
  1277. switch (field) {
  1278. case 0:
  1279. b43_phy_write(dev, reg, 0);
  1280. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1281. break;
  1282. case 1:
  1283. if (!i) {
  1284. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
  1285. 0xFC3F, (value << 6));
  1286. b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
  1287. 0xFFFE, 1);
  1288. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1289. B43_NPHY_RFCTL_CMD_START);
  1290. for (j = 0; j < 100; j++) {
  1291. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START) {
  1292. j = 0;
  1293. break;
  1294. }
  1295. udelay(10);
  1296. }
  1297. if (j)
  1298. b43err(dev->wl,
  1299. "intc override timeout\n");
  1300. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
  1301. 0xFFFE);
  1302. } else {
  1303. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
  1304. 0xFC3F, (value << 6));
  1305. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1306. 0xFFFE, 1);
  1307. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1308. B43_NPHY_RFCTL_CMD_RXTX);
  1309. for (j = 0; j < 100; j++) {
  1310. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX) {
  1311. j = 0;
  1312. break;
  1313. }
  1314. udelay(10);
  1315. }
  1316. if (j)
  1317. b43err(dev->wl,
  1318. "intc override timeout\n");
  1319. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1320. 0xFFFE);
  1321. }
  1322. break;
  1323. case 2:
  1324. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1325. tmp = 0x0020;
  1326. val = value << 5;
  1327. } else {
  1328. tmp = 0x0010;
  1329. val = value << 4;
  1330. }
  1331. b43_phy_maskset(dev, reg, ~tmp, val);
  1332. break;
  1333. case 3:
  1334. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1335. tmp = 0x0001;
  1336. val = value;
  1337. } else {
  1338. tmp = 0x0004;
  1339. val = value << 2;
  1340. }
  1341. b43_phy_maskset(dev, reg, ~tmp, val);
  1342. break;
  1343. case 4:
  1344. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1345. tmp = 0x0002;
  1346. val = value << 1;
  1347. } else {
  1348. tmp = 0x0008;
  1349. val = value << 3;
  1350. }
  1351. b43_phy_maskset(dev, reg, ~tmp, val);
  1352. break;
  1353. }
  1354. }
  1355. }
  1356. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  1357. {
  1358. unsigned int i;
  1359. u16 val;
  1360. val = 0x1E1F;
  1361. for (i = 0; i < 14; i++) {
  1362. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  1363. val -= 0x202;
  1364. }
  1365. val = 0x3E3F;
  1366. for (i = 0; i < 16; i++) {
  1367. b43_phy_write(dev, B43_PHY_N_BMODE(0x97 + i), val);
  1368. val -= 0x202;
  1369. }
  1370. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  1371. }
  1372. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  1373. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  1374. s8 offset, u8 core, u8 rail, u8 type)
  1375. {
  1376. u16 tmp;
  1377. bool core1or5 = (core == 1) || (core == 5);
  1378. bool core2or5 = (core == 2) || (core == 5);
  1379. offset = clamp_val(offset, -32, 31);
  1380. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  1381. if (core1or5 && (rail == 0) && (type == 2))
  1382. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  1383. if (core1or5 && (rail == 1) && (type == 2))
  1384. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  1385. if (core2or5 && (rail == 0) && (type == 2))
  1386. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  1387. if (core2or5 && (rail == 1) && (type == 2))
  1388. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  1389. if (core1or5 && (rail == 0) && (type == 0))
  1390. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  1391. if (core1or5 && (rail == 1) && (type == 0))
  1392. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  1393. if (core2or5 && (rail == 0) && (type == 0))
  1394. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  1395. if (core2or5 && (rail == 1) && (type == 0))
  1396. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  1397. if (core1or5 && (rail == 0) && (type == 1))
  1398. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  1399. if (core1or5 && (rail == 1) && (type == 1))
  1400. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  1401. if (core2or5 && (rail == 0) && (type == 1))
  1402. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  1403. if (core2or5 && (rail == 1) && (type == 1))
  1404. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  1405. if (core1or5 && (rail == 0) && (type == 6))
  1406. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  1407. if (core1or5 && (rail == 1) && (type == 6))
  1408. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  1409. if (core2or5 && (rail == 0) && (type == 6))
  1410. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  1411. if (core2or5 && (rail == 1) && (type == 6))
  1412. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  1413. if (core1or5 && (rail == 0) && (type == 3))
  1414. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  1415. if (core1or5 && (rail == 1) && (type == 3))
  1416. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  1417. if (core2or5 && (rail == 0) && (type == 3))
  1418. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  1419. if (core2or5 && (rail == 1) && (type == 3))
  1420. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  1421. if (core1or5 && (type == 4))
  1422. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  1423. if (core2or5 && (type == 4))
  1424. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  1425. if (core1or5 && (type == 5))
  1426. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  1427. if (core2or5 && (type == 5))
  1428. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  1429. }
  1430. static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1431. {
  1432. u16 val;
  1433. if (type < 3)
  1434. val = 0;
  1435. else if (type == 6)
  1436. val = 1;
  1437. else if (type == 3)
  1438. val = 2;
  1439. else
  1440. val = 3;
  1441. val = (val << 12) | (val << 14);
  1442. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  1443. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  1444. if (type < 3) {
  1445. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  1446. (type + 1) << 4);
  1447. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  1448. (type + 1) << 4);
  1449. }
  1450. /* TODO use some definitions */
  1451. if (code == 0) {
  1452. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF, 0);
  1453. if (type < 3) {
  1454. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFEC7, 0);
  1455. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xEFDC, 0);
  1456. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFFFE, 0);
  1457. udelay(20);
  1458. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xFFFE, 0);
  1459. }
  1460. } else {
  1461. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF,
  1462. 0x3000);
  1463. if (type < 3) {
  1464. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1465. 0xFEC7, 0x0180);
  1466. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1467. 0xEFDC, (code << 1 | 0x1021));
  1468. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFFFE, 0x1);
  1469. udelay(20);
  1470. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xFFFE, 0);
  1471. }
  1472. }
  1473. }
  1474. static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1475. {
  1476. struct b43_phy_n *nphy = dev->phy.n;
  1477. u8 i;
  1478. u16 reg, val;
  1479. if (code == 0) {
  1480. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
  1481. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
  1482. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
  1483. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
  1484. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
  1485. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
  1486. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
  1487. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
  1488. } else {
  1489. for (i = 0; i < 2; i++) {
  1490. if ((code == 1 && i == 1) || (code == 2 && !i))
  1491. continue;
  1492. reg = (i == 0) ?
  1493. B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
  1494. b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
  1495. if (type < 3) {
  1496. reg = (i == 0) ?
  1497. B43_NPHY_AFECTL_C1 :
  1498. B43_NPHY_AFECTL_C2;
  1499. b43_phy_maskset(dev, reg, 0xFCFF, 0);
  1500. reg = (i == 0) ?
  1501. B43_NPHY_RFCTL_LUT_TRSW_UP1 :
  1502. B43_NPHY_RFCTL_LUT_TRSW_UP2;
  1503. b43_phy_maskset(dev, reg, 0xFFC3, 0);
  1504. if (type == 0)
  1505. val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
  1506. else if (type == 1)
  1507. val = 16;
  1508. else
  1509. val = 32;
  1510. b43_phy_set(dev, reg, val);
  1511. reg = (i == 0) ?
  1512. B43_NPHY_TXF_40CO_B1S0 :
  1513. B43_NPHY_TXF_40CO_B32S1;
  1514. b43_phy_set(dev, reg, 0x0020);
  1515. } else {
  1516. if (type == 6)
  1517. val = 0x0100;
  1518. else if (type == 3)
  1519. val = 0x0200;
  1520. else
  1521. val = 0x0300;
  1522. reg = (i == 0) ?
  1523. B43_NPHY_AFECTL_C1 :
  1524. B43_NPHY_AFECTL_C2;
  1525. b43_phy_maskset(dev, reg, 0xFCFF, val);
  1526. b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
  1527. if (type != 3 && type != 6) {
  1528. enum ieee80211_band band =
  1529. b43_current_band(dev->wl);
  1530. if ((nphy->ipa2g_on &&
  1531. band == IEEE80211_BAND_2GHZ) ||
  1532. (nphy->ipa5g_on &&
  1533. band == IEEE80211_BAND_5GHZ))
  1534. val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  1535. else
  1536. val = 0x11;
  1537. reg = (i == 0) ? 0x2000 : 0x3000;
  1538. reg |= B2055_PADDRV;
  1539. b43_radio_write16(dev, reg, val);
  1540. reg = (i == 0) ?
  1541. B43_NPHY_AFECTL_OVER1 :
  1542. B43_NPHY_AFECTL_OVER;
  1543. b43_phy_set(dev, reg, 0x0200);
  1544. }
  1545. }
  1546. }
  1547. }
  1548. }
  1549. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  1550. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1551. {
  1552. if (dev->phy.rev >= 3)
  1553. b43_nphy_rev3_rssi_select(dev, code, type);
  1554. else
  1555. b43_nphy_rev2_rssi_select(dev, code, type);
  1556. }
  1557. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  1558. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  1559. {
  1560. int i;
  1561. for (i = 0; i < 2; i++) {
  1562. if (type == 2) {
  1563. if (i == 0) {
  1564. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  1565. 0xFC, buf[0]);
  1566. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1567. 0xFC, buf[1]);
  1568. } else {
  1569. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  1570. 0xFC, buf[2 * i]);
  1571. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1572. 0xFC, buf[2 * i + 1]);
  1573. }
  1574. } else {
  1575. if (i == 0)
  1576. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1577. 0xF3, buf[0] << 2);
  1578. else
  1579. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1580. 0xF3, buf[2 * i + 1] << 2);
  1581. }
  1582. }
  1583. }
  1584. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  1585. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  1586. u8 nsamp)
  1587. {
  1588. int i;
  1589. int out;
  1590. u16 save_regs_phy[9];
  1591. u16 s[2];
  1592. if (dev->phy.rev >= 3) {
  1593. save_regs_phy[0] = b43_phy_read(dev,
  1594. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  1595. save_regs_phy[1] = b43_phy_read(dev,
  1596. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  1597. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1598. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1599. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1600. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1601. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  1602. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  1603. }
  1604. b43_nphy_rssi_select(dev, 5, type);
  1605. if (dev->phy.rev < 2) {
  1606. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  1607. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  1608. }
  1609. for (i = 0; i < 4; i++)
  1610. buf[i] = 0;
  1611. for (i = 0; i < nsamp; i++) {
  1612. if (dev->phy.rev < 2) {
  1613. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  1614. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  1615. } else {
  1616. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  1617. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  1618. }
  1619. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  1620. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  1621. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  1622. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  1623. }
  1624. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  1625. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  1626. if (dev->phy.rev < 2)
  1627. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  1628. if (dev->phy.rev >= 3) {
  1629. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  1630. save_regs_phy[0]);
  1631. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  1632. save_regs_phy[1]);
  1633. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  1634. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  1635. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  1636. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  1637. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  1638. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  1639. }
  1640. return out;
  1641. }
  1642. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  1643. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  1644. {
  1645. int i, j;
  1646. u8 state[4];
  1647. u8 code, val;
  1648. u16 class, override;
  1649. u8 regs_save_radio[2];
  1650. u16 regs_save_phy[2];
  1651. s8 offset[4];
  1652. u16 clip_state[2];
  1653. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  1654. s32 results_min[4] = { };
  1655. u8 vcm_final[4] = { };
  1656. s32 results[4][4] = { };
  1657. s32 miniq[4][2] = { };
  1658. if (type == 2) {
  1659. code = 0;
  1660. val = 6;
  1661. } else if (type < 2) {
  1662. code = 25;
  1663. val = 4;
  1664. } else {
  1665. B43_WARN_ON(1);
  1666. return;
  1667. }
  1668. class = b43_nphy_classifier(dev, 0, 0);
  1669. b43_nphy_classifier(dev, 7, 4);
  1670. b43_nphy_read_clip_detection(dev, clip_state);
  1671. b43_nphy_write_clip_detection(dev, clip_off);
  1672. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1673. override = 0x140;
  1674. else
  1675. override = 0x110;
  1676. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1677. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  1678. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  1679. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  1680. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1681. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  1682. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  1683. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  1684. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  1685. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  1686. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  1687. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  1688. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  1689. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  1690. b43_nphy_rssi_select(dev, 5, type);
  1691. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  1692. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  1693. for (i = 0; i < 4; i++) {
  1694. u8 tmp[4];
  1695. for (j = 0; j < 4; j++)
  1696. tmp[j] = i;
  1697. if (type != 1)
  1698. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  1699. b43_nphy_poll_rssi(dev, type, results[i], 8);
  1700. if (type < 2)
  1701. for (j = 0; j < 2; j++)
  1702. miniq[i][j] = min(results[i][2 * j],
  1703. results[i][2 * j + 1]);
  1704. }
  1705. for (i = 0; i < 4; i++) {
  1706. s32 mind = 40;
  1707. u8 minvcm = 0;
  1708. s32 minpoll = 249;
  1709. s32 curr;
  1710. for (j = 0; j < 4; j++) {
  1711. if (type == 2)
  1712. curr = abs(results[j][i]);
  1713. else
  1714. curr = abs(miniq[j][i / 2] - code * 8);
  1715. if (curr < mind) {
  1716. mind = curr;
  1717. minvcm = j;
  1718. }
  1719. if (results[j][i] < minpoll)
  1720. minpoll = results[j][i];
  1721. }
  1722. results_min[i] = minpoll;
  1723. vcm_final[i] = minvcm;
  1724. }
  1725. if (type != 1)
  1726. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  1727. for (i = 0; i < 4; i++) {
  1728. offset[i] = (code * 8) - results[vcm_final[i]][i];
  1729. if (offset[i] < 0)
  1730. offset[i] = -((abs(offset[i]) + 4) / 8);
  1731. else
  1732. offset[i] = (offset[i] + 4) / 8;
  1733. if (results_min[i] == 248)
  1734. offset[i] = code - 32;
  1735. if (i % 2 == 0)
  1736. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 1, 0,
  1737. type);
  1738. else
  1739. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 2, 1,
  1740. type);
  1741. }
  1742. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  1743. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[1]);
  1744. switch (state[2]) {
  1745. case 1:
  1746. b43_nphy_rssi_select(dev, 1, 2);
  1747. break;
  1748. case 4:
  1749. b43_nphy_rssi_select(dev, 1, 0);
  1750. break;
  1751. case 2:
  1752. b43_nphy_rssi_select(dev, 1, 1);
  1753. break;
  1754. default:
  1755. b43_nphy_rssi_select(dev, 1, 1);
  1756. break;
  1757. }
  1758. switch (state[3]) {
  1759. case 1:
  1760. b43_nphy_rssi_select(dev, 2, 2);
  1761. break;
  1762. case 4:
  1763. b43_nphy_rssi_select(dev, 2, 0);
  1764. break;
  1765. default:
  1766. b43_nphy_rssi_select(dev, 2, 1);
  1767. break;
  1768. }
  1769. b43_nphy_rssi_select(dev, 0, type);
  1770. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  1771. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  1772. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  1773. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  1774. b43_nphy_classifier(dev, 7, class);
  1775. b43_nphy_write_clip_detection(dev, clip_state);
  1776. }
  1777. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  1778. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  1779. {
  1780. /* TODO */
  1781. }
  1782. /*
  1783. * RSSI Calibration
  1784. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  1785. */
  1786. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  1787. {
  1788. if (dev->phy.rev >= 3) {
  1789. b43_nphy_rev3_rssi_cal(dev);
  1790. } else {
  1791. b43_nphy_rev2_rssi_cal(dev, 2);
  1792. b43_nphy_rev2_rssi_cal(dev, 0);
  1793. b43_nphy_rev2_rssi_cal(dev, 1);
  1794. }
  1795. }
  1796. /*
  1797. * Restore RSSI Calibration
  1798. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  1799. */
  1800. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  1801. {
  1802. struct b43_phy_n *nphy = dev->phy.n;
  1803. u16 *rssical_radio_regs = NULL;
  1804. u16 *rssical_phy_regs = NULL;
  1805. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1806. if (!nphy->rssical_chanspec_2G.center_freq)
  1807. return;
  1808. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  1809. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  1810. } else {
  1811. if (!nphy->rssical_chanspec_5G.center_freq)
  1812. return;
  1813. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  1814. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  1815. }
  1816. /* TODO use some definitions */
  1817. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  1818. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  1819. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  1820. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  1821. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  1822. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  1823. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  1824. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  1825. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  1826. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  1827. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  1828. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  1829. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  1830. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  1831. }
  1832. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  1833. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  1834. {
  1835. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1836. if (dev->phy.rev >= 6) {
  1837. /* TODO If the chip is 47162
  1838. return txpwrctrl_tx_gain_ipa_rev5 */
  1839. return txpwrctrl_tx_gain_ipa_rev6;
  1840. } else if (dev->phy.rev >= 5) {
  1841. return txpwrctrl_tx_gain_ipa_rev5;
  1842. } else {
  1843. return txpwrctrl_tx_gain_ipa;
  1844. }
  1845. } else {
  1846. return txpwrctrl_tx_gain_ipa_5g;
  1847. }
  1848. }
  1849. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  1850. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  1851. {
  1852. struct b43_phy_n *nphy = dev->phy.n;
  1853. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  1854. u16 tmp;
  1855. u8 offset, i;
  1856. if (dev->phy.rev >= 3) {
  1857. for (i = 0; i < 2; i++) {
  1858. tmp = (i == 0) ? 0x2000 : 0x3000;
  1859. offset = i * 11;
  1860. save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
  1861. save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
  1862. save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
  1863. save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
  1864. save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
  1865. save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
  1866. save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
  1867. save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
  1868. save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
  1869. save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
  1870. save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
  1871. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1872. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
  1873. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  1874. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  1875. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  1876. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  1877. if (nphy->ipa5g_on) {
  1878. b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
  1879. b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
  1880. } else {
  1881. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  1882. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
  1883. }
  1884. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  1885. } else {
  1886. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
  1887. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  1888. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  1889. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  1890. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  1891. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
  1892. if (nphy->ipa2g_on) {
  1893. b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
  1894. b43_radio_write16(dev, tmp | B2055_XOCTL2,
  1895. (dev->phy.rev < 5) ? 0x11 : 0x01);
  1896. } else {
  1897. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  1898. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  1899. }
  1900. }
  1901. b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
  1902. b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
  1903. b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
  1904. }
  1905. } else {
  1906. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  1907. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  1908. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  1909. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  1910. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  1911. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  1912. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  1913. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  1914. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  1915. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  1916. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  1917. B43_NPHY_BANDCTL_5GHZ)) {
  1918. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  1919. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  1920. } else {
  1921. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  1922. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  1923. }
  1924. if (dev->phy.rev < 2) {
  1925. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  1926. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  1927. } else {
  1928. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  1929. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  1930. }
  1931. }
  1932. }
  1933. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  1934. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  1935. struct nphy_txgains target,
  1936. struct nphy_iqcal_params *params)
  1937. {
  1938. int i, j, indx;
  1939. u16 gain;
  1940. if (dev->phy.rev >= 3) {
  1941. params->txgm = target.txgm[core];
  1942. params->pga = target.pga[core];
  1943. params->pad = target.pad[core];
  1944. params->ipa = target.ipa[core];
  1945. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  1946. (params->pad << 4) | (params->ipa);
  1947. for (j = 0; j < 5; j++)
  1948. params->ncorr[j] = 0x79;
  1949. } else {
  1950. gain = (target.pad[core]) | (target.pga[core] << 4) |
  1951. (target.txgm[core] << 8);
  1952. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  1953. 1 : 0;
  1954. for (i = 0; i < 9; i++)
  1955. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  1956. break;
  1957. i = min(i, 8);
  1958. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  1959. params->pga = tbl_iqcal_gainparams[indx][i][2];
  1960. params->pad = tbl_iqcal_gainparams[indx][i][3];
  1961. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  1962. (params->pad << 2);
  1963. for (j = 0; j < 4; j++)
  1964. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  1965. }
  1966. }
  1967. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  1968. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  1969. {
  1970. struct b43_phy_n *nphy = dev->phy.n;
  1971. int i;
  1972. u16 scale, entry;
  1973. u16 tmp = nphy->txcal_bbmult;
  1974. if (core == 0)
  1975. tmp >>= 8;
  1976. tmp &= 0xff;
  1977. for (i = 0; i < 18; i++) {
  1978. scale = (ladder_lo[i].percent * tmp) / 100;
  1979. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  1980. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  1981. scale = (ladder_iq[i].percent * tmp) / 100;
  1982. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  1983. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  1984. }
  1985. }
  1986. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  1987. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  1988. {
  1989. int i;
  1990. for (i = 0; i < 15; i++)
  1991. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  1992. tbl_tx_filter_coef_rev4[2][i]);
  1993. }
  1994. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  1995. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  1996. {
  1997. int i, j;
  1998. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  1999. u16 offset[] = { 0x186, 0x195, 0x2C5 };
  2000. for (i = 0; i < 3; i++)
  2001. for (j = 0; j < 15; j++)
  2002. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  2003. tbl_tx_filter_coef_rev4[i][j]);
  2004. if (dev->phy.is_40mhz) {
  2005. for (j = 0; j < 15; j++)
  2006. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2007. tbl_tx_filter_coef_rev4[3][j]);
  2008. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2009. for (j = 0; j < 15; j++)
  2010. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2011. tbl_tx_filter_coef_rev4[5][j]);
  2012. }
  2013. if (dev->phy.channel == 14)
  2014. for (j = 0; j < 15; j++)
  2015. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2016. tbl_tx_filter_coef_rev4[6][j]);
  2017. }
  2018. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  2019. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  2020. {
  2021. struct b43_phy_n *nphy = dev->phy.n;
  2022. u16 curr_gain[2];
  2023. struct nphy_txgains target;
  2024. const u32 *table = NULL;
  2025. if (nphy->txpwrctrl == 0) {
  2026. int i;
  2027. if (nphy->hang_avoid)
  2028. b43_nphy_stay_in_carrier_search(dev, true);
  2029. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  2030. if (nphy->hang_avoid)
  2031. b43_nphy_stay_in_carrier_search(dev, false);
  2032. for (i = 0; i < 2; ++i) {
  2033. if (dev->phy.rev >= 3) {
  2034. target.ipa[i] = curr_gain[i] & 0x000F;
  2035. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  2036. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  2037. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  2038. } else {
  2039. target.ipa[i] = curr_gain[i] & 0x0003;
  2040. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  2041. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  2042. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  2043. }
  2044. }
  2045. } else {
  2046. int i;
  2047. u16 index[2];
  2048. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  2049. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2050. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2051. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  2052. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2053. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2054. for (i = 0; i < 2; ++i) {
  2055. if (dev->phy.rev >= 3) {
  2056. enum ieee80211_band band =
  2057. b43_current_band(dev->wl);
  2058. if ((nphy->ipa2g_on &&
  2059. band == IEEE80211_BAND_2GHZ) ||
  2060. (nphy->ipa5g_on &&
  2061. band == IEEE80211_BAND_5GHZ)) {
  2062. table = b43_nphy_get_ipa_gain_table(dev);
  2063. } else {
  2064. if (band == IEEE80211_BAND_5GHZ) {
  2065. if (dev->phy.rev == 3)
  2066. table = b43_ntab_tx_gain_rev3_5ghz;
  2067. else if (dev->phy.rev == 4)
  2068. table = b43_ntab_tx_gain_rev4_5ghz;
  2069. else
  2070. table = b43_ntab_tx_gain_rev5plus_5ghz;
  2071. } else {
  2072. table = b43_ntab_tx_gain_rev3plus_2ghz;
  2073. }
  2074. }
  2075. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  2076. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  2077. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  2078. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  2079. } else {
  2080. table = b43_ntab_tx_gain_rev0_1_2;
  2081. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  2082. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  2083. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  2084. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  2085. }
  2086. }
  2087. }
  2088. return target;
  2089. }
  2090. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  2091. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  2092. {
  2093. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2094. if (dev->phy.rev >= 3) {
  2095. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  2096. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  2097. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  2098. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  2099. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  2100. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  2101. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  2102. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  2103. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  2104. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  2105. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  2106. b43_nphy_reset_cca(dev);
  2107. } else {
  2108. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  2109. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  2110. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  2111. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  2112. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  2113. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  2114. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  2115. }
  2116. }
  2117. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  2118. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  2119. {
  2120. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2121. u16 tmp;
  2122. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2123. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2124. if (dev->phy.rev >= 3) {
  2125. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  2126. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  2127. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2128. regs[2] = tmp;
  2129. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  2130. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2131. regs[3] = tmp;
  2132. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  2133. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  2134. b43_phy_mask(dev, B43_NPHY_BBCFG,
  2135. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  2136. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  2137. regs[5] = tmp;
  2138. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  2139. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  2140. regs[6] = tmp;
  2141. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  2142. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2143. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2144. b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
  2145. b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
  2146. b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
  2147. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  2148. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  2149. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  2150. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  2151. } else {
  2152. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  2153. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  2154. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2155. regs[2] = tmp;
  2156. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  2157. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  2158. regs[3] = tmp;
  2159. tmp |= 0x2000;
  2160. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  2161. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  2162. regs[4] = tmp;
  2163. tmp |= 0x2000;
  2164. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  2165. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2166. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2167. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2168. tmp = 0x0180;
  2169. else
  2170. tmp = 0x0120;
  2171. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  2172. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  2173. }
  2174. }
  2175. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
  2176. static void b43_nphy_save_cal(struct b43_wldev *dev)
  2177. {
  2178. struct b43_phy_n *nphy = dev->phy.n;
  2179. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2180. u16 *txcal_radio_regs = NULL;
  2181. struct b43_chanspec *iqcal_chanspec;
  2182. u16 *table = NULL;
  2183. if (nphy->hang_avoid)
  2184. b43_nphy_stay_in_carrier_search(dev, 1);
  2185. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2186. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2187. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2188. iqcal_chanspec = &nphy->iqcal_chanspec_2G;
  2189. table = nphy->cal_cache.txcal_coeffs_2G;
  2190. } else {
  2191. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2192. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2193. iqcal_chanspec = &nphy->iqcal_chanspec_5G;
  2194. table = nphy->cal_cache.txcal_coeffs_5G;
  2195. }
  2196. b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
  2197. /* TODO use some definitions */
  2198. if (dev->phy.rev >= 3) {
  2199. txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
  2200. txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
  2201. txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
  2202. txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
  2203. txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
  2204. txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
  2205. txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
  2206. txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
  2207. } else {
  2208. txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
  2209. txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
  2210. txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
  2211. txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
  2212. }
  2213. iqcal_chanspec->center_freq = dev->phy.channel_freq;
  2214. iqcal_chanspec->channel_type = dev->phy.channel_type;
  2215. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 8, table);
  2216. if (nphy->hang_avoid)
  2217. b43_nphy_stay_in_carrier_search(dev, 0);
  2218. }
  2219. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  2220. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  2221. {
  2222. struct b43_phy_n *nphy = dev->phy.n;
  2223. u16 coef[4];
  2224. u16 *loft = NULL;
  2225. u16 *table = NULL;
  2226. int i;
  2227. u16 *txcal_radio_regs = NULL;
  2228. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2229. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2230. if (!nphy->iqcal_chanspec_2G.center_freq)
  2231. return;
  2232. table = nphy->cal_cache.txcal_coeffs_2G;
  2233. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  2234. } else {
  2235. if (!nphy->iqcal_chanspec_5G.center_freq)
  2236. return;
  2237. table = nphy->cal_cache.txcal_coeffs_5G;
  2238. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  2239. }
  2240. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  2241. for (i = 0; i < 4; i++) {
  2242. if (dev->phy.rev >= 3)
  2243. table[i] = coef[i];
  2244. else
  2245. coef[i] = 0;
  2246. }
  2247. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  2248. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  2249. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  2250. if (dev->phy.rev < 2)
  2251. b43_nphy_tx_iq_workaround(dev);
  2252. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2253. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2254. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2255. } else {
  2256. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2257. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2258. }
  2259. /* TODO use some definitions */
  2260. if (dev->phy.rev >= 3) {
  2261. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  2262. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  2263. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  2264. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  2265. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  2266. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  2267. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  2268. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  2269. } else {
  2270. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  2271. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  2272. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  2273. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  2274. }
  2275. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  2276. }
  2277. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  2278. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  2279. struct nphy_txgains target,
  2280. bool full, bool mphase)
  2281. {
  2282. struct b43_phy_n *nphy = dev->phy.n;
  2283. int i;
  2284. int error = 0;
  2285. int freq;
  2286. bool avoid = false;
  2287. u8 length;
  2288. u16 tmp, core, type, count, max, numb, last, cmd;
  2289. const u16 *table;
  2290. bool phy6or5x;
  2291. u16 buffer[11];
  2292. u16 diq_start = 0;
  2293. u16 save[2];
  2294. u16 gain[2];
  2295. struct nphy_iqcal_params params[2];
  2296. bool updated[2] = { };
  2297. b43_nphy_stay_in_carrier_search(dev, true);
  2298. if (dev->phy.rev >= 4) {
  2299. avoid = nphy->hang_avoid;
  2300. nphy->hang_avoid = 0;
  2301. }
  2302. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2303. for (i = 0; i < 2; i++) {
  2304. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  2305. gain[i] = params[i].cal_gain;
  2306. }
  2307. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  2308. b43_nphy_tx_cal_radio_setup(dev);
  2309. b43_nphy_tx_cal_phy_setup(dev);
  2310. phy6or5x = dev->phy.rev >= 6 ||
  2311. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  2312. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  2313. if (phy6or5x) {
  2314. if (dev->phy.is_40mhz) {
  2315. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2316. tbl_tx_iqlo_cal_loft_ladder_40);
  2317. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2318. tbl_tx_iqlo_cal_iqimb_ladder_40);
  2319. } else {
  2320. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2321. tbl_tx_iqlo_cal_loft_ladder_20);
  2322. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2323. tbl_tx_iqlo_cal_iqimb_ladder_20);
  2324. }
  2325. }
  2326. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  2327. if (!dev->phy.is_40mhz)
  2328. freq = 2500;
  2329. else
  2330. freq = 5000;
  2331. if (nphy->mphase_cal_phase_id > 2)
  2332. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  2333. 0xFFFF, 0, true, false);
  2334. else
  2335. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  2336. if (error == 0) {
  2337. if (nphy->mphase_cal_phase_id > 2) {
  2338. table = nphy->mphase_txcal_bestcoeffs;
  2339. length = 11;
  2340. if (dev->phy.rev < 3)
  2341. length -= 2;
  2342. } else {
  2343. if (!full && nphy->txiqlocal_coeffsvalid) {
  2344. table = nphy->txiqlocal_bestc;
  2345. length = 11;
  2346. if (dev->phy.rev < 3)
  2347. length -= 2;
  2348. } else {
  2349. full = true;
  2350. if (dev->phy.rev >= 3) {
  2351. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  2352. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  2353. } else {
  2354. table = tbl_tx_iqlo_cal_startcoefs;
  2355. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  2356. }
  2357. }
  2358. }
  2359. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  2360. if (full) {
  2361. if (dev->phy.rev >= 3)
  2362. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  2363. else
  2364. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  2365. } else {
  2366. if (dev->phy.rev >= 3)
  2367. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  2368. else
  2369. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  2370. }
  2371. if (mphase) {
  2372. count = nphy->mphase_txcal_cmdidx;
  2373. numb = min(max,
  2374. (u16)(count + nphy->mphase_txcal_numcmds));
  2375. } else {
  2376. count = 0;
  2377. numb = max;
  2378. }
  2379. for (; count < numb; count++) {
  2380. if (full) {
  2381. if (dev->phy.rev >= 3)
  2382. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  2383. else
  2384. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  2385. } else {
  2386. if (dev->phy.rev >= 3)
  2387. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  2388. else
  2389. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  2390. }
  2391. core = (cmd & 0x3000) >> 12;
  2392. type = (cmd & 0x0F00) >> 8;
  2393. if (phy6or5x && updated[core] == 0) {
  2394. b43_nphy_update_tx_cal_ladder(dev, core);
  2395. updated[core] = 1;
  2396. }
  2397. tmp = (params[core].ncorr[type] << 8) | 0x66;
  2398. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  2399. if (type == 1 || type == 3 || type == 4) {
  2400. buffer[0] = b43_ntab_read(dev,
  2401. B43_NTAB16(15, 69 + core));
  2402. diq_start = buffer[0];
  2403. buffer[0] = 0;
  2404. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  2405. 0);
  2406. }
  2407. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  2408. for (i = 0; i < 2000; i++) {
  2409. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  2410. if (tmp & 0xC000)
  2411. break;
  2412. udelay(10);
  2413. }
  2414. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2415. buffer);
  2416. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  2417. buffer);
  2418. if (type == 1 || type == 3 || type == 4)
  2419. buffer[0] = diq_start;
  2420. }
  2421. if (mphase)
  2422. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  2423. last = (dev->phy.rev < 3) ? 6 : 7;
  2424. if (!mphase || nphy->mphase_cal_phase_id == last) {
  2425. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  2426. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  2427. if (dev->phy.rev < 3) {
  2428. buffer[0] = 0;
  2429. buffer[1] = 0;
  2430. buffer[2] = 0;
  2431. buffer[3] = 0;
  2432. }
  2433. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2434. buffer);
  2435. b43_ntab_read_bulk(dev, B43_NTAB16(15, 101), 2,
  2436. buffer);
  2437. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2438. buffer);
  2439. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2440. buffer);
  2441. length = 11;
  2442. if (dev->phy.rev < 3)
  2443. length -= 2;
  2444. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2445. nphy->txiqlocal_bestc);
  2446. nphy->txiqlocal_coeffsvalid = true;
  2447. nphy->txiqlocal_chanspec.center_freq =
  2448. dev->phy.channel_freq;
  2449. nphy->txiqlocal_chanspec.channel_type =
  2450. dev->phy.channel_type;
  2451. } else {
  2452. length = 11;
  2453. if (dev->phy.rev < 3)
  2454. length -= 2;
  2455. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2456. nphy->mphase_txcal_bestcoeffs);
  2457. }
  2458. b43_nphy_stop_playback(dev);
  2459. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  2460. }
  2461. b43_nphy_tx_cal_phy_cleanup(dev);
  2462. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2463. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  2464. b43_nphy_tx_iq_workaround(dev);
  2465. if (dev->phy.rev >= 4)
  2466. nphy->hang_avoid = avoid;
  2467. b43_nphy_stay_in_carrier_search(dev, false);
  2468. return error;
  2469. }
  2470. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
  2471. static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
  2472. {
  2473. struct b43_phy_n *nphy = dev->phy.n;
  2474. u8 i;
  2475. u16 buffer[7];
  2476. bool equal = true;
  2477. if (!nphy->txiqlocal_coeffsvalid ||
  2478. nphy->txiqlocal_chanspec.center_freq != dev->phy.channel_freq ||
  2479. nphy->txiqlocal_chanspec.channel_type != dev->phy.channel_type)
  2480. return;
  2481. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  2482. for (i = 0; i < 4; i++) {
  2483. if (buffer[i] != nphy->txiqlocal_bestc[i]) {
  2484. equal = false;
  2485. break;
  2486. }
  2487. }
  2488. if (!equal) {
  2489. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
  2490. nphy->txiqlocal_bestc);
  2491. for (i = 0; i < 4; i++)
  2492. buffer[i] = 0;
  2493. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2494. buffer);
  2495. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2496. &nphy->txiqlocal_bestc[5]);
  2497. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2498. &nphy->txiqlocal_bestc[5]);
  2499. }
  2500. }
  2501. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  2502. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  2503. struct nphy_txgains target, u8 type, bool debug)
  2504. {
  2505. struct b43_phy_n *nphy = dev->phy.n;
  2506. int i, j, index;
  2507. u8 rfctl[2];
  2508. u8 afectl_core;
  2509. u16 tmp[6];
  2510. u16 cur_hpf1, cur_hpf2, cur_lna;
  2511. u32 real, imag;
  2512. enum ieee80211_band band;
  2513. u8 use;
  2514. u16 cur_hpf;
  2515. u16 lna[3] = { 3, 3, 1 };
  2516. u16 hpf1[3] = { 7, 2, 0 };
  2517. u16 hpf2[3] = { 2, 0, 0 };
  2518. u32 power[3] = { };
  2519. u16 gain_save[2];
  2520. u16 cal_gain[2];
  2521. struct nphy_iqcal_params cal_params[2];
  2522. struct nphy_iq_est est;
  2523. int ret = 0;
  2524. bool playtone = true;
  2525. int desired = 13;
  2526. b43_nphy_stay_in_carrier_search(dev, 1);
  2527. if (dev->phy.rev < 2)
  2528. b43_nphy_reapply_tx_cal_coeffs(dev);
  2529. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2530. for (i = 0; i < 2; i++) {
  2531. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  2532. cal_gain[i] = cal_params[i].cal_gain;
  2533. }
  2534. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  2535. for (i = 0; i < 2; i++) {
  2536. if (i == 0) {
  2537. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  2538. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  2539. afectl_core = B43_NPHY_AFECTL_C1;
  2540. } else {
  2541. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  2542. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  2543. afectl_core = B43_NPHY_AFECTL_C2;
  2544. }
  2545. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  2546. tmp[2] = b43_phy_read(dev, afectl_core);
  2547. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2548. tmp[4] = b43_phy_read(dev, rfctl[0]);
  2549. tmp[5] = b43_phy_read(dev, rfctl[1]);
  2550. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  2551. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  2552. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  2553. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  2554. (1 - i));
  2555. b43_phy_set(dev, afectl_core, 0x0006);
  2556. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  2557. band = b43_current_band(dev->wl);
  2558. if (nphy->rxcalparams & 0xFF000000) {
  2559. if (band == IEEE80211_BAND_5GHZ)
  2560. b43_phy_write(dev, rfctl[0], 0x140);
  2561. else
  2562. b43_phy_write(dev, rfctl[0], 0x110);
  2563. } else {
  2564. if (band == IEEE80211_BAND_5GHZ)
  2565. b43_phy_write(dev, rfctl[0], 0x180);
  2566. else
  2567. b43_phy_write(dev, rfctl[0], 0x120);
  2568. }
  2569. if (band == IEEE80211_BAND_5GHZ)
  2570. b43_phy_write(dev, rfctl[1], 0x148);
  2571. else
  2572. b43_phy_write(dev, rfctl[1], 0x114);
  2573. if (nphy->rxcalparams & 0x10000) {
  2574. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  2575. (i + 1));
  2576. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  2577. (2 - i));
  2578. }
  2579. for (j = 0; j < 4; j++) {
  2580. if (j < 3) {
  2581. cur_lna = lna[j];
  2582. cur_hpf1 = hpf1[j];
  2583. cur_hpf2 = hpf2[j];
  2584. } else {
  2585. if (power[1] > 10000) {
  2586. use = 1;
  2587. cur_hpf = cur_hpf1;
  2588. index = 2;
  2589. } else {
  2590. if (power[0] > 10000) {
  2591. use = 1;
  2592. cur_hpf = cur_hpf1;
  2593. index = 1;
  2594. } else {
  2595. index = 0;
  2596. use = 2;
  2597. cur_hpf = cur_hpf2;
  2598. }
  2599. }
  2600. cur_lna = lna[index];
  2601. cur_hpf1 = hpf1[index];
  2602. cur_hpf2 = hpf2[index];
  2603. cur_hpf += desired - hweight32(power[index]);
  2604. cur_hpf = clamp_val(cur_hpf, 0, 10);
  2605. if (use == 1)
  2606. cur_hpf1 = cur_hpf;
  2607. else
  2608. cur_hpf2 = cur_hpf;
  2609. }
  2610. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  2611. (cur_lna << 2));
  2612. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  2613. false);
  2614. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2615. b43_nphy_stop_playback(dev);
  2616. if (playtone) {
  2617. ret = b43_nphy_tx_tone(dev, 4000,
  2618. (nphy->rxcalparams & 0xFFFF),
  2619. false, false);
  2620. playtone = false;
  2621. } else {
  2622. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  2623. false, false);
  2624. }
  2625. if (ret == 0) {
  2626. if (j < 3) {
  2627. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  2628. false);
  2629. if (i == 0) {
  2630. real = est.i0_pwr;
  2631. imag = est.q0_pwr;
  2632. } else {
  2633. real = est.i1_pwr;
  2634. imag = est.q1_pwr;
  2635. }
  2636. power[i] = ((real + imag) / 1024) + 1;
  2637. } else {
  2638. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  2639. }
  2640. b43_nphy_stop_playback(dev);
  2641. }
  2642. if (ret != 0)
  2643. break;
  2644. }
  2645. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  2646. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  2647. b43_phy_write(dev, rfctl[1], tmp[5]);
  2648. b43_phy_write(dev, rfctl[0], tmp[4]);
  2649. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  2650. b43_phy_write(dev, afectl_core, tmp[2]);
  2651. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  2652. if (ret != 0)
  2653. break;
  2654. }
  2655. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  2656. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2657. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2658. b43_nphy_stay_in_carrier_search(dev, 0);
  2659. return ret;
  2660. }
  2661. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  2662. struct nphy_txgains target, u8 type, bool debug)
  2663. {
  2664. return -1;
  2665. }
  2666. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  2667. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  2668. struct nphy_txgains target, u8 type, bool debug)
  2669. {
  2670. if (dev->phy.rev >= 3)
  2671. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  2672. else
  2673. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  2674. }
  2675. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MacPhyClkSet */
  2676. static void b43_nphy_mac_phy_clock_set(struct b43_wldev *dev, bool on)
  2677. {
  2678. u32 tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  2679. if (on)
  2680. tmslow |= SSB_TMSLOW_PHYCLK;
  2681. else
  2682. tmslow &= ~SSB_TMSLOW_PHYCLK;
  2683. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  2684. }
  2685. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreSetState */
  2686. static void b43_nphy_set_rx_core_state(struct b43_wldev *dev, u8 mask)
  2687. {
  2688. struct b43_phy *phy = &dev->phy;
  2689. struct b43_phy_n *nphy = phy->n;
  2690. u16 buf[16];
  2691. nphy->phyrxchain = mask;
  2692. if (0 /* FIXME clk */)
  2693. return;
  2694. b43_mac_suspend(dev);
  2695. if (nphy->hang_avoid)
  2696. b43_nphy_stay_in_carrier_search(dev, true);
  2697. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  2698. (mask & 0x3) << B43_NPHY_RFSEQCA_RXEN_SHIFT);
  2699. if ((mask & 0x3) != 0x3) {
  2700. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 1);
  2701. if (dev->phy.rev >= 3) {
  2702. /* TODO */
  2703. }
  2704. } else {
  2705. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 0x1E);
  2706. if (dev->phy.rev >= 3) {
  2707. /* TODO */
  2708. }
  2709. }
  2710. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2711. if (nphy->hang_avoid)
  2712. b43_nphy_stay_in_carrier_search(dev, false);
  2713. b43_mac_enable(dev);
  2714. }
  2715. /*
  2716. * Init N-PHY
  2717. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  2718. */
  2719. int b43_phy_initn(struct b43_wldev *dev)
  2720. {
  2721. struct ssb_bus *bus = dev->dev->bus;
  2722. struct b43_phy *phy = &dev->phy;
  2723. struct b43_phy_n *nphy = phy->n;
  2724. u8 tx_pwr_state;
  2725. struct nphy_txgains target;
  2726. u16 tmp;
  2727. enum ieee80211_band tmp2;
  2728. bool do_rssi_cal;
  2729. u16 clip[2];
  2730. bool do_cal = false;
  2731. if ((dev->phy.rev >= 3) &&
  2732. (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
  2733. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  2734. chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
  2735. }
  2736. nphy->deaf_count = 0;
  2737. b43_nphy_tables_init(dev);
  2738. nphy->crsminpwr_adjusted = false;
  2739. nphy->noisevars_adjusted = false;
  2740. /* Clear all overrides */
  2741. if (dev->phy.rev >= 3) {
  2742. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  2743. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2744. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  2745. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  2746. } else {
  2747. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2748. }
  2749. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  2750. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  2751. if (dev->phy.rev < 6) {
  2752. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  2753. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  2754. }
  2755. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  2756. ~(B43_NPHY_RFSEQMODE_CAOVER |
  2757. B43_NPHY_RFSEQMODE_TROVER));
  2758. if (dev->phy.rev >= 3)
  2759. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  2760. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  2761. if (dev->phy.rev <= 2) {
  2762. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  2763. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  2764. ~B43_NPHY_BPHY_CTL3_SCALE,
  2765. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  2766. }
  2767. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  2768. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  2769. if (bus->sprom.boardflags2_lo & 0x100 ||
  2770. (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  2771. bus->boardinfo.type == 0x8B))
  2772. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  2773. else
  2774. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  2775. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  2776. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  2777. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  2778. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  2779. b43_nphy_update_txrx_chain(dev);
  2780. if (phy->rev < 2) {
  2781. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  2782. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  2783. }
  2784. tmp2 = b43_current_band(dev->wl);
  2785. if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
  2786. (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
  2787. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  2788. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  2789. nphy->papd_epsilon_offset[0] << 7);
  2790. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  2791. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  2792. nphy->papd_epsilon_offset[1] << 7);
  2793. b43_nphy_int_pa_set_tx_dig_filters(dev);
  2794. } else if (phy->rev >= 5) {
  2795. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  2796. }
  2797. b43_nphy_workarounds(dev);
  2798. /* Reset CCA, in init code it differs a little from standard way */
  2799. b43_nphy_bmac_clock_fgc(dev, 1);
  2800. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  2801. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  2802. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  2803. b43_nphy_bmac_clock_fgc(dev, 0);
  2804. b43_nphy_mac_phy_clock_set(dev, true);
  2805. b43_nphy_pa_override(dev, false);
  2806. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  2807. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2808. b43_nphy_pa_override(dev, true);
  2809. b43_nphy_classifier(dev, 0, 0);
  2810. b43_nphy_read_clip_detection(dev, clip);
  2811. tx_pwr_state = nphy->txpwrctrl;
  2812. /* TODO N PHY TX power control with argument 0
  2813. (turning off power control) */
  2814. /* TODO Fix the TX Power Settings */
  2815. /* TODO N PHY TX Power Control Idle TSSI */
  2816. /* TODO N PHY TX Power Control Setup */
  2817. if (phy->rev >= 3) {
  2818. /* TODO */
  2819. } else {
  2820. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128,
  2821. b43_ntab_tx_gain_rev0_1_2);
  2822. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128,
  2823. b43_ntab_tx_gain_rev0_1_2);
  2824. }
  2825. if (nphy->phyrxchain != 3)
  2826. b43_nphy_set_rx_core_state(dev, nphy->phyrxchain);
  2827. if (nphy->mphase_cal_phase_id > 0)
  2828. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  2829. do_rssi_cal = false;
  2830. if (phy->rev >= 3) {
  2831. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2832. do_rssi_cal = !nphy->rssical_chanspec_2G.center_freq;
  2833. else
  2834. do_rssi_cal = !nphy->rssical_chanspec_5G.center_freq;
  2835. if (do_rssi_cal)
  2836. b43_nphy_rssi_cal(dev);
  2837. else
  2838. b43_nphy_restore_rssi_cal(dev);
  2839. } else {
  2840. b43_nphy_rssi_cal(dev);
  2841. }
  2842. if (!((nphy->measure_hold & 0x6) != 0)) {
  2843. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2844. do_cal = !nphy->iqcal_chanspec_2G.center_freq;
  2845. else
  2846. do_cal = !nphy->iqcal_chanspec_5G.center_freq;
  2847. if (nphy->mute)
  2848. do_cal = false;
  2849. if (do_cal) {
  2850. target = b43_nphy_get_tx_gains(dev);
  2851. if (nphy->antsel_type == 2)
  2852. b43_nphy_superswitch_init(dev, true);
  2853. if (nphy->perical != 2) {
  2854. b43_nphy_rssi_cal(dev);
  2855. if (phy->rev >= 3) {
  2856. nphy->cal_orig_pwr_idx[0] =
  2857. nphy->txpwrindex[0].index_internal;
  2858. nphy->cal_orig_pwr_idx[1] =
  2859. nphy->txpwrindex[1].index_internal;
  2860. /* TODO N PHY Pre Calibrate TX Gain */
  2861. target = b43_nphy_get_tx_gains(dev);
  2862. }
  2863. }
  2864. }
  2865. }
  2866. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false)) {
  2867. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  2868. b43_nphy_save_cal(dev);
  2869. else if (nphy->mphase_cal_phase_id == 0)
  2870. ;/* N PHY Periodic Calibration with argument 3 */
  2871. } else {
  2872. b43_nphy_restore_cal(dev);
  2873. }
  2874. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  2875. /* TODO N PHY TX Power Control Enable with argument tx_pwr_state */
  2876. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  2877. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  2878. if (phy->rev >= 3 && phy->rev <= 6)
  2879. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  2880. b43_nphy_tx_lp_fbw(dev);
  2881. if (phy->rev >= 3)
  2882. b43_nphy_spur_workaround(dev);
  2883. b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n");
  2884. return 0;
  2885. }
  2886. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ChanspecSetup */
  2887. static void b43_nphy_channel_setup(struct b43_wldev *dev,
  2888. const struct b43_phy_n_sfo_cfg *e,
  2889. struct ieee80211_channel *new_channel)
  2890. {
  2891. struct b43_phy *phy = &dev->phy;
  2892. struct b43_phy_n *nphy = dev->phy.n;
  2893. u16 old_band_5ghz;
  2894. u32 tmp32;
  2895. old_band_5ghz =
  2896. b43_phy_read(dev, B43_NPHY_BANDCTL) & B43_NPHY_BANDCTL_5GHZ;
  2897. if (new_channel->band == IEEE80211_BAND_5GHZ && !old_band_5ghz) {
  2898. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  2899. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  2900. b43_phy_set(dev, B43_PHY_B_BBCFG, 0xC000);
  2901. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  2902. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  2903. } else if (new_channel->band == IEEE80211_BAND_2GHZ && old_band_5ghz) {
  2904. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  2905. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  2906. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  2907. b43_phy_mask(dev, B43_PHY_B_BBCFG, 0x3FFF);
  2908. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  2909. }
  2910. b43_chantab_phy_upload(dev, e);
  2911. if (new_channel->hw_value == 14) {
  2912. b43_nphy_classifier(dev, 2, 0);
  2913. b43_phy_set(dev, B43_PHY_B_TEST, 0x0800);
  2914. } else {
  2915. b43_nphy_classifier(dev, 2, 2);
  2916. if (new_channel->band == IEEE80211_BAND_2GHZ)
  2917. b43_phy_mask(dev, B43_PHY_B_TEST, ~0x840);
  2918. }
  2919. if (nphy->txpwrctrl)
  2920. b43_nphy_tx_power_fix(dev);
  2921. if (dev->phy.rev < 3)
  2922. b43_nphy_adjust_lna_gain_table(dev);
  2923. b43_nphy_tx_lp_fbw(dev);
  2924. if (dev->phy.rev >= 3 && 0) {
  2925. /* TODO */
  2926. }
  2927. b43_phy_write(dev, B43_NPHY_NDATAT_DUP40, 0x3830);
  2928. if (phy->rev >= 3)
  2929. b43_nphy_spur_workaround(dev);
  2930. }
  2931. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetChanspec */
  2932. static int b43_nphy_set_channel(struct b43_wldev *dev,
  2933. struct ieee80211_channel *channel,
  2934. enum nl80211_channel_type channel_type)
  2935. {
  2936. struct b43_phy *phy = &dev->phy;
  2937. struct b43_phy_n *nphy = dev->phy.n;
  2938. const struct b43_nphy_channeltab_entry_rev2 *tabent_r2;
  2939. const struct b43_nphy_channeltab_entry_rev3 *tabent_r3;
  2940. u8 tmp;
  2941. if (dev->phy.rev >= 3) {
  2942. tabent_r3 = b43_nphy_get_chantabent_rev3(dev,
  2943. channel->center_freq);
  2944. tabent_r3 = NULL;
  2945. if (!tabent_r3)
  2946. return -ESRCH;
  2947. } else {
  2948. tabent_r2 = b43_nphy_get_chantabent_rev2(dev,
  2949. channel->hw_value);
  2950. if (!tabent_r2)
  2951. return -ESRCH;
  2952. }
  2953. /* Channel is set later in common code, but we need to set it on our
  2954. own to let this function's subcalls work properly. */
  2955. phy->channel = channel->hw_value;
  2956. phy->channel_freq = channel->center_freq;
  2957. if (b43_channel_type_is_40mhz(phy->channel_type) !=
  2958. b43_channel_type_is_40mhz(channel_type))
  2959. ; /* TODO: BMAC BW Set (channel_type) */
  2960. if (channel_type == NL80211_CHAN_HT40PLUS)
  2961. b43_phy_set(dev, B43_NPHY_RXCTL,
  2962. B43_NPHY_RXCTL_BSELU20);
  2963. else if (channel_type == NL80211_CHAN_HT40MINUS)
  2964. b43_phy_mask(dev, B43_NPHY_RXCTL,
  2965. ~B43_NPHY_RXCTL_BSELU20);
  2966. if (dev->phy.rev >= 3) {
  2967. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 4 : 0;
  2968. b43_radio_maskset(dev, 0x08, 0xFFFB, tmp);
  2969. /* TODO: PHY Radio2056 Setup (dev, tabent_r3); */
  2970. b43_nphy_channel_setup(dev, &(tabent_r3->phy_regs), channel);
  2971. } else {
  2972. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 0x0020 : 0x0050;
  2973. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, tmp);
  2974. b43_radio_2055_setup(dev, tabent_r2);
  2975. b43_nphy_channel_setup(dev, &(tabent_r2->phy_regs), channel);
  2976. }
  2977. return 0;
  2978. }
  2979. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  2980. {
  2981. struct b43_phy_n *nphy;
  2982. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  2983. if (!nphy)
  2984. return -ENOMEM;
  2985. dev->phy.n = nphy;
  2986. return 0;
  2987. }
  2988. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  2989. {
  2990. struct b43_phy *phy = &dev->phy;
  2991. struct b43_phy_n *nphy = phy->n;
  2992. memset(nphy, 0, sizeof(*nphy));
  2993. //TODO init struct b43_phy_n
  2994. }
  2995. static void b43_nphy_op_free(struct b43_wldev *dev)
  2996. {
  2997. struct b43_phy *phy = &dev->phy;
  2998. struct b43_phy_n *nphy = phy->n;
  2999. kfree(nphy);
  3000. phy->n = NULL;
  3001. }
  3002. static int b43_nphy_op_init(struct b43_wldev *dev)
  3003. {
  3004. return b43_phy_initn(dev);
  3005. }
  3006. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  3007. {
  3008. #if B43_DEBUG
  3009. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  3010. /* OFDM registers are onnly available on A/G-PHYs */
  3011. b43err(dev->wl, "Invalid OFDM PHY access at "
  3012. "0x%04X on N-PHY\n", offset);
  3013. dump_stack();
  3014. }
  3015. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  3016. /* Ext-G registers are only available on G-PHYs */
  3017. b43err(dev->wl, "Invalid EXT-G PHY access at "
  3018. "0x%04X on N-PHY\n", offset);
  3019. dump_stack();
  3020. }
  3021. #endif /* B43_DEBUG */
  3022. }
  3023. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  3024. {
  3025. check_phyreg(dev, reg);
  3026. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3027. return b43_read16(dev, B43_MMIO_PHY_DATA);
  3028. }
  3029. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  3030. {
  3031. check_phyreg(dev, reg);
  3032. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3033. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  3034. }
  3035. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  3036. {
  3037. /* Register 1 is a 32-bit register. */
  3038. B43_WARN_ON(reg == 1);
  3039. /* N-PHY needs 0x100 for read access */
  3040. reg |= 0x100;
  3041. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3042. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3043. }
  3044. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  3045. {
  3046. /* Register 1 is a 32-bit register. */
  3047. B43_WARN_ON(reg == 1);
  3048. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3049. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  3050. }
  3051. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  3052. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  3053. bool blocked)
  3054. {
  3055. struct b43_phy_n *nphy = dev->phy.n;
  3056. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  3057. b43err(dev->wl, "MAC not suspended\n");
  3058. if (blocked) {
  3059. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  3060. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  3061. if (dev->phy.rev >= 3) {
  3062. b43_radio_mask(dev, 0x09, ~0x2);
  3063. b43_radio_write(dev, 0x204D, 0);
  3064. b43_radio_write(dev, 0x2053, 0);
  3065. b43_radio_write(dev, 0x2058, 0);
  3066. b43_radio_write(dev, 0x205E, 0);
  3067. b43_radio_mask(dev, 0x2062, ~0xF0);
  3068. b43_radio_write(dev, 0x2064, 0);
  3069. b43_radio_write(dev, 0x304D, 0);
  3070. b43_radio_write(dev, 0x3053, 0);
  3071. b43_radio_write(dev, 0x3058, 0);
  3072. b43_radio_write(dev, 0x305E, 0);
  3073. b43_radio_mask(dev, 0x3062, ~0xF0);
  3074. b43_radio_write(dev, 0x3064, 0);
  3075. }
  3076. } else {
  3077. if (dev->phy.rev >= 3) {
  3078. b43_radio_init2056(dev);
  3079. b43_switch_channel(dev, dev->phy.channel);
  3080. } else {
  3081. b43_radio_init2055(dev);
  3082. }
  3083. }
  3084. }
  3085. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  3086. {
  3087. b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
  3088. on ? 0 : 0x7FFF);
  3089. }
  3090. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  3091. unsigned int new_channel)
  3092. {
  3093. struct ieee80211_channel *channel = dev->wl->hw->conf.channel;
  3094. enum nl80211_channel_type channel_type = dev->wl->hw->conf.channel_type;
  3095. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3096. if ((new_channel < 1) || (new_channel > 14))
  3097. return -EINVAL;
  3098. } else {
  3099. if (new_channel > 200)
  3100. return -EINVAL;
  3101. }
  3102. return b43_nphy_set_channel(dev, channel, channel_type);
  3103. }
  3104. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  3105. {
  3106. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3107. return 1;
  3108. return 36;
  3109. }
  3110. const struct b43_phy_operations b43_phyops_n = {
  3111. .allocate = b43_nphy_op_allocate,
  3112. .free = b43_nphy_op_free,
  3113. .prepare_structs = b43_nphy_op_prepare_structs,
  3114. .init = b43_nphy_op_init,
  3115. .phy_read = b43_nphy_op_read,
  3116. .phy_write = b43_nphy_op_write,
  3117. .radio_read = b43_nphy_op_radio_read,
  3118. .radio_write = b43_nphy_op_radio_write,
  3119. .software_rfkill = b43_nphy_op_software_rfkill,
  3120. .switch_analog = b43_nphy_op_switch_analog,
  3121. .switch_channel = b43_nphy_op_switch_channel,
  3122. .get_default_chan = b43_nphy_op_get_default_chan,
  3123. .recalc_txpower = b43_nphy_op_recalc_txpower,
  3124. .adjust_txpower = b43_nphy_op_adjust_txpower,
  3125. };