ohci.c 90 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305
  1. /*
  2. * Driver for OHCI 1394 controllers
  3. *
  4. * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software Foundation,
  18. * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include <linux/bug.h>
  21. #include <linux/compiler.h>
  22. #include <linux/delay.h>
  23. #include <linux/device.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/firewire.h>
  26. #include <linux/firewire-constants.h>
  27. #include <linux/init.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/io.h>
  30. #include <linux/kernel.h>
  31. #include <linux/list.h>
  32. #include <linux/mm.h>
  33. #include <linux/module.h>
  34. #include <linux/moduleparam.h>
  35. #include <linux/mutex.h>
  36. #include <linux/pci.h>
  37. #include <linux/pci_ids.h>
  38. #include <linux/slab.h>
  39. #include <linux/spinlock.h>
  40. #include <linux/string.h>
  41. #include <linux/time.h>
  42. #include <linux/vmalloc.h>
  43. #include <asm/byteorder.h>
  44. #include <asm/page.h>
  45. #include <asm/system.h>
  46. #ifdef CONFIG_PPC_PMAC
  47. #include <asm/pmac_feature.h>
  48. #endif
  49. #include "core.h"
  50. #include "ohci.h"
  51. #define DESCRIPTOR_OUTPUT_MORE 0
  52. #define DESCRIPTOR_OUTPUT_LAST (1 << 12)
  53. #define DESCRIPTOR_INPUT_MORE (2 << 12)
  54. #define DESCRIPTOR_INPUT_LAST (3 << 12)
  55. #define DESCRIPTOR_STATUS (1 << 11)
  56. #define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
  57. #define DESCRIPTOR_PING (1 << 7)
  58. #define DESCRIPTOR_YY (1 << 6)
  59. #define DESCRIPTOR_NO_IRQ (0 << 4)
  60. #define DESCRIPTOR_IRQ_ERROR (1 << 4)
  61. #define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
  62. #define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
  63. #define DESCRIPTOR_WAIT (3 << 0)
  64. struct descriptor {
  65. __le16 req_count;
  66. __le16 control;
  67. __le32 data_address;
  68. __le32 branch_address;
  69. __le16 res_count;
  70. __le16 transfer_status;
  71. } __attribute__((aligned(16)));
  72. #define CONTROL_SET(regs) (regs)
  73. #define CONTROL_CLEAR(regs) ((regs) + 4)
  74. #define COMMAND_PTR(regs) ((regs) + 12)
  75. #define CONTEXT_MATCH(regs) ((regs) + 16)
  76. #define AR_BUFFER_SIZE (32*1024)
  77. #define AR_BUFFERS_MIN DIV_ROUND_UP(AR_BUFFER_SIZE, PAGE_SIZE)
  78. /* we need at least two pages for proper list management */
  79. #define AR_BUFFERS (AR_BUFFERS_MIN >= 2 ? AR_BUFFERS_MIN : 2)
  80. #define MAX_ASYNC_PAYLOAD 4096
  81. #define MAX_AR_PACKET_SIZE (16 + MAX_ASYNC_PAYLOAD + 4)
  82. #define AR_WRAPAROUND_PAGES DIV_ROUND_UP(MAX_AR_PACKET_SIZE, PAGE_SIZE)
  83. struct ar_context {
  84. struct fw_ohci *ohci;
  85. struct page *pages[AR_BUFFERS];
  86. void *buffer;
  87. struct descriptor *descriptors;
  88. dma_addr_t descriptors_bus;
  89. void *pointer;
  90. unsigned int last_buffer_index;
  91. u32 regs;
  92. struct tasklet_struct tasklet;
  93. };
  94. struct context;
  95. typedef int (*descriptor_callback_t)(struct context *ctx,
  96. struct descriptor *d,
  97. struct descriptor *last);
  98. /*
  99. * A buffer that contains a block of DMA-able coherent memory used for
  100. * storing a portion of a DMA descriptor program.
  101. */
  102. struct descriptor_buffer {
  103. struct list_head list;
  104. dma_addr_t buffer_bus;
  105. size_t buffer_size;
  106. size_t used;
  107. struct descriptor buffer[0];
  108. };
  109. struct context {
  110. struct fw_ohci *ohci;
  111. u32 regs;
  112. int total_allocation;
  113. /*
  114. * List of page-sized buffers for storing DMA descriptors.
  115. * Head of list contains buffers in use and tail of list contains
  116. * free buffers.
  117. */
  118. struct list_head buffer_list;
  119. /*
  120. * Pointer to a buffer inside buffer_list that contains the tail
  121. * end of the current DMA program.
  122. */
  123. struct descriptor_buffer *buffer_tail;
  124. /*
  125. * The descriptor containing the branch address of the first
  126. * descriptor that has not yet been filled by the device.
  127. */
  128. struct descriptor *last;
  129. /*
  130. * The last descriptor in the DMA program. It contains the branch
  131. * address that must be updated upon appending a new descriptor.
  132. */
  133. struct descriptor *prev;
  134. descriptor_callback_t callback;
  135. struct tasklet_struct tasklet;
  136. };
  137. #define IT_HEADER_SY(v) ((v) << 0)
  138. #define IT_HEADER_TCODE(v) ((v) << 4)
  139. #define IT_HEADER_CHANNEL(v) ((v) << 8)
  140. #define IT_HEADER_TAG(v) ((v) << 14)
  141. #define IT_HEADER_SPEED(v) ((v) << 16)
  142. #define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
  143. struct iso_context {
  144. struct fw_iso_context base;
  145. struct context context;
  146. int excess_bytes;
  147. void *header;
  148. size_t header_length;
  149. };
  150. #define CONFIG_ROM_SIZE 1024
  151. struct fw_ohci {
  152. struct fw_card card;
  153. __iomem char *registers;
  154. int node_id;
  155. int generation;
  156. int request_generation; /* for timestamping incoming requests */
  157. unsigned quirks;
  158. unsigned int pri_req_max;
  159. u32 bus_time;
  160. bool is_root;
  161. bool csr_state_setclear_abdicate;
  162. /*
  163. * Spinlock for accessing fw_ohci data. Never call out of
  164. * this driver with this lock held.
  165. */
  166. spinlock_t lock;
  167. struct mutex phy_reg_mutex;
  168. struct ar_context ar_request_ctx;
  169. struct ar_context ar_response_ctx;
  170. struct context at_request_ctx;
  171. struct context at_response_ctx;
  172. u32 it_context_mask; /* unoccupied IT contexts */
  173. struct iso_context *it_context_list;
  174. u64 ir_context_channels; /* unoccupied channels */
  175. u32 ir_context_mask; /* unoccupied IR contexts */
  176. struct iso_context *ir_context_list;
  177. u64 mc_channels; /* channels in use by the multichannel IR context */
  178. bool mc_allocated;
  179. __be32 *config_rom;
  180. dma_addr_t config_rom_bus;
  181. __be32 *next_config_rom;
  182. dma_addr_t next_config_rom_bus;
  183. __be32 next_header;
  184. __le32 *self_id_cpu;
  185. dma_addr_t self_id_bus;
  186. struct tasklet_struct bus_reset_tasklet;
  187. u32 self_id_buffer[512];
  188. };
  189. static inline struct fw_ohci *fw_ohci(struct fw_card *card)
  190. {
  191. return container_of(card, struct fw_ohci, card);
  192. }
  193. #define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
  194. #define IR_CONTEXT_BUFFER_FILL 0x80000000
  195. #define IR_CONTEXT_ISOCH_HEADER 0x40000000
  196. #define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
  197. #define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
  198. #define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
  199. #define CONTEXT_RUN 0x8000
  200. #define CONTEXT_WAKE 0x1000
  201. #define CONTEXT_DEAD 0x0800
  202. #define CONTEXT_ACTIVE 0x0400
  203. #define OHCI1394_MAX_AT_REQ_RETRIES 0xf
  204. #define OHCI1394_MAX_AT_RESP_RETRIES 0x2
  205. #define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
  206. #define OHCI1394_REGISTER_SIZE 0x800
  207. #define OHCI_LOOP_COUNT 500
  208. #define OHCI1394_PCI_HCI_Control 0x40
  209. #define SELF_ID_BUF_SIZE 0x800
  210. #define OHCI_TCODE_PHY_PACKET 0x0e
  211. #define OHCI_VERSION_1_1 0x010010
  212. static char ohci_driver_name[] = KBUILD_MODNAME;
  213. #define PCI_DEVICE_ID_AGERE_FW643 0x5901
  214. #define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
  215. #define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
  216. #define QUIRK_CYCLE_TIMER 1
  217. #define QUIRK_RESET_PACKET 2
  218. #define QUIRK_BE_HEADERS 4
  219. #define QUIRK_NO_1394A 8
  220. #define QUIRK_NO_MSI 16
  221. /* In case of multiple matches in ohci_quirks[], only the first one is used. */
  222. static const struct {
  223. unsigned short vendor, device, revision, flags;
  224. } ohci_quirks[] = {
  225. {PCI_VENDOR_ID_AL, PCI_ANY_ID, PCI_ANY_ID,
  226. QUIRK_CYCLE_TIMER},
  227. {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, PCI_ANY_ID,
  228. QUIRK_BE_HEADERS},
  229. {PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_AGERE_FW643, 6,
  230. QUIRK_NO_MSI},
  231. {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, PCI_ANY_ID,
  232. QUIRK_NO_MSI},
  233. {PCI_VENDOR_ID_NEC, PCI_ANY_ID, PCI_ANY_ID,
  234. QUIRK_CYCLE_TIMER},
  235. {PCI_VENDOR_ID_RICOH, PCI_ANY_ID, PCI_ANY_ID,
  236. QUIRK_CYCLE_TIMER},
  237. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, PCI_ANY_ID,
  238. QUIRK_CYCLE_TIMER | QUIRK_RESET_PACKET | QUIRK_NO_1394A},
  239. {PCI_VENDOR_ID_TI, PCI_ANY_ID, PCI_ANY_ID,
  240. QUIRK_RESET_PACKET},
  241. {PCI_VENDOR_ID_VIA, PCI_ANY_ID, PCI_ANY_ID,
  242. QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
  243. };
  244. /* This overrides anything that was found in ohci_quirks[]. */
  245. static int param_quirks;
  246. module_param_named(quirks, param_quirks, int, 0644);
  247. MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
  248. ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
  249. ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
  250. ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
  251. ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
  252. ", disable MSI = " __stringify(QUIRK_NO_MSI)
  253. ")");
  254. #define OHCI_PARAM_DEBUG_AT_AR 1
  255. #define OHCI_PARAM_DEBUG_SELFIDS 2
  256. #define OHCI_PARAM_DEBUG_IRQS 4
  257. #define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
  258. #ifdef CONFIG_FIREWIRE_OHCI_DEBUG
  259. static int param_debug;
  260. module_param_named(debug, param_debug, int, 0644);
  261. MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
  262. ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
  263. ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
  264. ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
  265. ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
  266. ", or a combination, or all = -1)");
  267. static void log_irqs(u32 evt)
  268. {
  269. if (likely(!(param_debug &
  270. (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
  271. return;
  272. if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
  273. !(evt & OHCI1394_busReset))
  274. return;
  275. fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
  276. evt & OHCI1394_selfIDComplete ? " selfID" : "",
  277. evt & OHCI1394_RQPkt ? " AR_req" : "",
  278. evt & OHCI1394_RSPkt ? " AR_resp" : "",
  279. evt & OHCI1394_reqTxComplete ? " AT_req" : "",
  280. evt & OHCI1394_respTxComplete ? " AT_resp" : "",
  281. evt & OHCI1394_isochRx ? " IR" : "",
  282. evt & OHCI1394_isochTx ? " IT" : "",
  283. evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
  284. evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
  285. evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
  286. evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
  287. evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
  288. evt & OHCI1394_busReset ? " busReset" : "",
  289. evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
  290. OHCI1394_RSPkt | OHCI1394_reqTxComplete |
  291. OHCI1394_respTxComplete | OHCI1394_isochRx |
  292. OHCI1394_isochTx | OHCI1394_postedWriteErr |
  293. OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
  294. OHCI1394_cycleInconsistent |
  295. OHCI1394_regAccessFail | OHCI1394_busReset)
  296. ? " ?" : "");
  297. }
  298. static const char *speed[] = {
  299. [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
  300. };
  301. static const char *power[] = {
  302. [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
  303. [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
  304. };
  305. static const char port[] = { '.', '-', 'p', 'c', };
  306. static char _p(u32 *s, int shift)
  307. {
  308. return port[*s >> shift & 3];
  309. }
  310. static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
  311. {
  312. if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
  313. return;
  314. fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
  315. self_id_count, generation, node_id);
  316. for (; self_id_count--; ++s)
  317. if ((*s & 1 << 23) == 0)
  318. fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
  319. "%s gc=%d %s %s%s%s\n",
  320. *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
  321. speed[*s >> 14 & 3], *s >> 16 & 63,
  322. power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
  323. *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
  324. else
  325. fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
  326. *s, *s >> 24 & 63,
  327. _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
  328. _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
  329. }
  330. static const char *evts[] = {
  331. [0x00] = "evt_no_status", [0x01] = "-reserved-",
  332. [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
  333. [0x04] = "evt_underrun", [0x05] = "evt_overrun",
  334. [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
  335. [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
  336. [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
  337. [0x0c] = "-reserved-", [0x0d] = "-reserved-",
  338. [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
  339. [0x10] = "-reserved-", [0x11] = "ack_complete",
  340. [0x12] = "ack_pending ", [0x13] = "-reserved-",
  341. [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
  342. [0x16] = "ack_busy_B", [0x17] = "-reserved-",
  343. [0x18] = "-reserved-", [0x19] = "-reserved-",
  344. [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
  345. [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
  346. [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
  347. [0x20] = "pending/cancelled",
  348. };
  349. static const char *tcodes[] = {
  350. [0x0] = "QW req", [0x1] = "BW req",
  351. [0x2] = "W resp", [0x3] = "-reserved-",
  352. [0x4] = "QR req", [0x5] = "BR req",
  353. [0x6] = "QR resp", [0x7] = "BR resp",
  354. [0x8] = "cycle start", [0x9] = "Lk req",
  355. [0xa] = "async stream packet", [0xb] = "Lk resp",
  356. [0xc] = "-reserved-", [0xd] = "-reserved-",
  357. [0xe] = "link internal", [0xf] = "-reserved-",
  358. };
  359. static const char *phys[] = {
  360. [0x0] = "phy config packet", [0x1] = "link-on packet",
  361. [0x2] = "self-id packet", [0x3] = "-reserved-",
  362. };
  363. static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
  364. {
  365. int tcode = header[0] >> 4 & 0xf;
  366. char specific[12];
  367. if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
  368. return;
  369. if (unlikely(evt >= ARRAY_SIZE(evts)))
  370. evt = 0x1f;
  371. if (evt == OHCI1394_evt_bus_reset) {
  372. fw_notify("A%c evt_bus_reset, generation %d\n",
  373. dir, (header[2] >> 16) & 0xff);
  374. return;
  375. }
  376. if (header[0] == ~header[1]) {
  377. fw_notify("A%c %s, %s, %08x\n",
  378. dir, evts[evt], phys[header[0] >> 30 & 0x3], header[0]);
  379. return;
  380. }
  381. switch (tcode) {
  382. case 0x0: case 0x6: case 0x8:
  383. snprintf(specific, sizeof(specific), " = %08x",
  384. be32_to_cpu((__force __be32)header[3]));
  385. break;
  386. case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
  387. snprintf(specific, sizeof(specific), " %x,%x",
  388. header[3] >> 16, header[3] & 0xffff);
  389. break;
  390. default:
  391. specific[0] = '\0';
  392. }
  393. switch (tcode) {
  394. case 0xe: case 0xa:
  395. fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
  396. break;
  397. case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
  398. fw_notify("A%c spd %x tl %02x, "
  399. "%04x -> %04x, %s, "
  400. "%s, %04x%08x%s\n",
  401. dir, speed, header[0] >> 10 & 0x3f,
  402. header[1] >> 16, header[0] >> 16, evts[evt],
  403. tcodes[tcode], header[1] & 0xffff, header[2], specific);
  404. break;
  405. default:
  406. fw_notify("A%c spd %x tl %02x, "
  407. "%04x -> %04x, %s, "
  408. "%s%s\n",
  409. dir, speed, header[0] >> 10 & 0x3f,
  410. header[1] >> 16, header[0] >> 16, evts[evt],
  411. tcodes[tcode], specific);
  412. }
  413. }
  414. #else
  415. #define param_debug 0
  416. static inline void log_irqs(u32 evt) {}
  417. static inline void log_selfids(int node_id, int generation, int self_id_count, u32 *s) {}
  418. static inline void log_ar_at_event(char dir, int speed, u32 *header, int evt) {}
  419. #endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
  420. static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
  421. {
  422. writel(data, ohci->registers + offset);
  423. }
  424. static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
  425. {
  426. return readl(ohci->registers + offset);
  427. }
  428. static inline void flush_writes(const struct fw_ohci *ohci)
  429. {
  430. /* Do a dummy read to flush writes. */
  431. reg_read(ohci, OHCI1394_Version);
  432. }
  433. static int read_phy_reg(struct fw_ohci *ohci, int addr)
  434. {
  435. u32 val;
  436. int i;
  437. reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
  438. for (i = 0; i < 3 + 100; i++) {
  439. val = reg_read(ohci, OHCI1394_PhyControl);
  440. if (val & OHCI1394_PhyControl_ReadDone)
  441. return OHCI1394_PhyControl_ReadData(val);
  442. /*
  443. * Try a few times without waiting. Sleeping is necessary
  444. * only when the link/PHY interface is busy.
  445. */
  446. if (i >= 3)
  447. msleep(1);
  448. }
  449. fw_error("failed to read phy reg\n");
  450. return -EBUSY;
  451. }
  452. static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
  453. {
  454. int i;
  455. reg_write(ohci, OHCI1394_PhyControl,
  456. OHCI1394_PhyControl_Write(addr, val));
  457. for (i = 0; i < 3 + 100; i++) {
  458. val = reg_read(ohci, OHCI1394_PhyControl);
  459. if (!(val & OHCI1394_PhyControl_WritePending))
  460. return 0;
  461. if (i >= 3)
  462. msleep(1);
  463. }
  464. fw_error("failed to write phy reg\n");
  465. return -EBUSY;
  466. }
  467. static int update_phy_reg(struct fw_ohci *ohci, int addr,
  468. int clear_bits, int set_bits)
  469. {
  470. int ret = read_phy_reg(ohci, addr);
  471. if (ret < 0)
  472. return ret;
  473. /*
  474. * The interrupt status bits are cleared by writing a one bit.
  475. * Avoid clearing them unless explicitly requested in set_bits.
  476. */
  477. if (addr == 5)
  478. clear_bits |= PHY_INT_STATUS_BITS;
  479. return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
  480. }
  481. static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
  482. {
  483. int ret;
  484. ret = update_phy_reg(ohci, 7, PHY_PAGE_SELECT, page << 5);
  485. if (ret < 0)
  486. return ret;
  487. return read_phy_reg(ohci, addr);
  488. }
  489. static int ohci_read_phy_reg(struct fw_card *card, int addr)
  490. {
  491. struct fw_ohci *ohci = fw_ohci(card);
  492. int ret;
  493. mutex_lock(&ohci->phy_reg_mutex);
  494. ret = read_phy_reg(ohci, addr);
  495. mutex_unlock(&ohci->phy_reg_mutex);
  496. return ret;
  497. }
  498. static int ohci_update_phy_reg(struct fw_card *card, int addr,
  499. int clear_bits, int set_bits)
  500. {
  501. struct fw_ohci *ohci = fw_ohci(card);
  502. int ret;
  503. mutex_lock(&ohci->phy_reg_mutex);
  504. ret = update_phy_reg(ohci, addr, clear_bits, set_bits);
  505. mutex_unlock(&ohci->phy_reg_mutex);
  506. return ret;
  507. }
  508. static inline dma_addr_t ar_buffer_bus(struct ar_context *ctx, unsigned int i)
  509. {
  510. return page_private(ctx->pages[i]);
  511. }
  512. static void ar_context_link_page(struct ar_context *ctx, unsigned int index)
  513. {
  514. struct descriptor *d;
  515. d = &ctx->descriptors[index];
  516. d->branch_address &= cpu_to_le32(~0xf);
  517. d->res_count = cpu_to_le16(PAGE_SIZE);
  518. d->transfer_status = 0;
  519. wmb(); /* finish init of new descriptors before branch_address update */
  520. d = &ctx->descriptors[ctx->last_buffer_index];
  521. d->branch_address |= cpu_to_le32(1);
  522. ctx->last_buffer_index = index;
  523. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  524. flush_writes(ctx->ohci);
  525. }
  526. static void ar_context_release(struct ar_context *ctx)
  527. {
  528. unsigned int i;
  529. if (ctx->descriptors)
  530. dma_free_coherent(ctx->ohci->card.device,
  531. AR_BUFFERS * sizeof(struct descriptor),
  532. ctx->descriptors, ctx->descriptors_bus);
  533. if (ctx->buffer)
  534. vm_unmap_ram(ctx->buffer, AR_BUFFERS + AR_WRAPAROUND_PAGES);
  535. for (i = 0; i < AR_BUFFERS; i++)
  536. if (ctx->pages[i]) {
  537. dma_unmap_page(ctx->ohci->card.device,
  538. ar_buffer_bus(ctx, i),
  539. PAGE_SIZE, DMA_FROM_DEVICE);
  540. __free_page(ctx->pages[i]);
  541. }
  542. }
  543. static void ar_context_abort(struct ar_context *ctx, const char *error_msg)
  544. {
  545. if (reg_read(ctx->ohci, CONTROL_CLEAR(ctx->regs)) & CONTEXT_RUN) {
  546. reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  547. flush_writes(ctx->ohci);
  548. fw_error("AR error: %s; DMA stopped\n", error_msg);
  549. }
  550. /* FIXME: restart? */
  551. }
  552. static inline unsigned int ar_next_buffer_index(unsigned int index)
  553. {
  554. return (index + 1) % AR_BUFFERS;
  555. }
  556. static inline unsigned int ar_prev_buffer_index(unsigned int index)
  557. {
  558. return (index - 1 + AR_BUFFERS) % AR_BUFFERS;
  559. }
  560. static inline unsigned int ar_first_buffer_index(struct ar_context *ctx)
  561. {
  562. return ar_next_buffer_index(ctx->last_buffer_index);
  563. }
  564. /*
  565. * We search for the buffer that contains the last AR packet DMA data written
  566. * by the controller.
  567. */
  568. static unsigned int ar_search_last_active_buffer(struct ar_context *ctx,
  569. unsigned int *buffer_offset)
  570. {
  571. unsigned int i, next_i, last = ctx->last_buffer_index;
  572. __le16 res_count, next_res_count;
  573. i = ar_first_buffer_index(ctx);
  574. res_count = ACCESS_ONCE(ctx->descriptors[i].res_count);
  575. /* A buffer that is not yet completely filled must be the last one. */
  576. while (i != last && res_count == 0) {
  577. /* Peek at the next descriptor. */
  578. next_i = ar_next_buffer_index(i);
  579. rmb(); /* read descriptors in order */
  580. next_res_count = ACCESS_ONCE(
  581. ctx->descriptors[next_i].res_count);
  582. /*
  583. * If the next descriptor is still empty, we must stop at this
  584. * descriptor.
  585. */
  586. if (next_res_count == cpu_to_le16(PAGE_SIZE)) {
  587. /*
  588. * The exception is when the DMA data for one packet is
  589. * split over three buffers; in this case, the middle
  590. * buffer's descriptor might be never updated by the
  591. * controller and look still empty, and we have to peek
  592. * at the third one.
  593. */
  594. if (MAX_AR_PACKET_SIZE > PAGE_SIZE && i != last) {
  595. next_i = ar_next_buffer_index(next_i);
  596. rmb();
  597. next_res_count = ACCESS_ONCE(
  598. ctx->descriptors[next_i].res_count);
  599. if (next_res_count != cpu_to_le16(PAGE_SIZE))
  600. goto next_buffer_is_active;
  601. }
  602. break;
  603. }
  604. next_buffer_is_active:
  605. i = next_i;
  606. res_count = next_res_count;
  607. }
  608. rmb(); /* read res_count before the DMA data */
  609. *buffer_offset = PAGE_SIZE - le16_to_cpu(res_count);
  610. if (*buffer_offset > PAGE_SIZE) {
  611. *buffer_offset = 0;
  612. ar_context_abort(ctx, "corrupted descriptor");
  613. }
  614. return i;
  615. }
  616. static void ar_sync_buffers_for_cpu(struct ar_context *ctx,
  617. unsigned int end_buffer_index,
  618. unsigned int end_buffer_offset)
  619. {
  620. unsigned int i;
  621. i = ar_first_buffer_index(ctx);
  622. while (i != end_buffer_index) {
  623. dma_sync_single_for_cpu(ctx->ohci->card.device,
  624. ar_buffer_bus(ctx, i),
  625. PAGE_SIZE, DMA_FROM_DEVICE);
  626. i = ar_next_buffer_index(i);
  627. }
  628. if (end_buffer_offset > 0)
  629. dma_sync_single_for_cpu(ctx->ohci->card.device,
  630. ar_buffer_bus(ctx, i),
  631. end_buffer_offset, DMA_FROM_DEVICE);
  632. }
  633. #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
  634. #define cond_le32_to_cpu(v) \
  635. (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
  636. #else
  637. #define cond_le32_to_cpu(v) le32_to_cpu(v)
  638. #endif
  639. static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
  640. {
  641. struct fw_ohci *ohci = ctx->ohci;
  642. struct fw_packet p;
  643. u32 status, length, tcode;
  644. int evt;
  645. p.header[0] = cond_le32_to_cpu(buffer[0]);
  646. p.header[1] = cond_le32_to_cpu(buffer[1]);
  647. p.header[2] = cond_le32_to_cpu(buffer[2]);
  648. tcode = (p.header[0] >> 4) & 0x0f;
  649. switch (tcode) {
  650. case TCODE_WRITE_QUADLET_REQUEST:
  651. case TCODE_READ_QUADLET_RESPONSE:
  652. p.header[3] = (__force __u32) buffer[3];
  653. p.header_length = 16;
  654. p.payload_length = 0;
  655. break;
  656. case TCODE_READ_BLOCK_REQUEST :
  657. p.header[3] = cond_le32_to_cpu(buffer[3]);
  658. p.header_length = 16;
  659. p.payload_length = 0;
  660. break;
  661. case TCODE_WRITE_BLOCK_REQUEST:
  662. case TCODE_READ_BLOCK_RESPONSE:
  663. case TCODE_LOCK_REQUEST:
  664. case TCODE_LOCK_RESPONSE:
  665. p.header[3] = cond_le32_to_cpu(buffer[3]);
  666. p.header_length = 16;
  667. p.payload_length = p.header[3] >> 16;
  668. if (p.payload_length > MAX_ASYNC_PAYLOAD) {
  669. ar_context_abort(ctx, "invalid packet length");
  670. return NULL;
  671. }
  672. break;
  673. case TCODE_WRITE_RESPONSE:
  674. case TCODE_READ_QUADLET_REQUEST:
  675. case OHCI_TCODE_PHY_PACKET:
  676. p.header_length = 12;
  677. p.payload_length = 0;
  678. break;
  679. default:
  680. ar_context_abort(ctx, "invalid tcode");
  681. return NULL;
  682. }
  683. p.payload = (void *) buffer + p.header_length;
  684. /* FIXME: What to do about evt_* errors? */
  685. length = (p.header_length + p.payload_length + 3) / 4;
  686. status = cond_le32_to_cpu(buffer[length]);
  687. evt = (status >> 16) & 0x1f;
  688. p.ack = evt - 16;
  689. p.speed = (status >> 21) & 0x7;
  690. p.timestamp = status & 0xffff;
  691. p.generation = ohci->request_generation;
  692. log_ar_at_event('R', p.speed, p.header, evt);
  693. /*
  694. * Several controllers, notably from NEC and VIA, forget to
  695. * write ack_complete status at PHY packet reception.
  696. */
  697. if (evt == OHCI1394_evt_no_status &&
  698. (p.header[0] & 0xff) == (OHCI1394_phy_tcode << 4))
  699. p.ack = ACK_COMPLETE;
  700. /*
  701. * The OHCI bus reset handler synthesizes a PHY packet with
  702. * the new generation number when a bus reset happens (see
  703. * section 8.4.2.3). This helps us determine when a request
  704. * was received and make sure we send the response in the same
  705. * generation. We only need this for requests; for responses
  706. * we use the unique tlabel for finding the matching
  707. * request.
  708. *
  709. * Alas some chips sometimes emit bus reset packets with a
  710. * wrong generation. We set the correct generation for these
  711. * at a slightly incorrect time (in bus_reset_tasklet).
  712. */
  713. if (evt == OHCI1394_evt_bus_reset) {
  714. if (!(ohci->quirks & QUIRK_RESET_PACKET))
  715. ohci->request_generation = (p.header[2] >> 16) & 0xff;
  716. } else if (ctx == &ohci->ar_request_ctx) {
  717. fw_core_handle_request(&ohci->card, &p);
  718. } else {
  719. fw_core_handle_response(&ohci->card, &p);
  720. }
  721. return buffer + length + 1;
  722. }
  723. static void *handle_ar_packets(struct ar_context *ctx, void *p, void *end)
  724. {
  725. void *next;
  726. while (p < end) {
  727. next = handle_ar_packet(ctx, p);
  728. if (!next)
  729. return p;
  730. p = next;
  731. }
  732. return p;
  733. }
  734. static void ar_recycle_buffers(struct ar_context *ctx, unsigned int end_buffer)
  735. {
  736. unsigned int i;
  737. i = ar_first_buffer_index(ctx);
  738. while (i != end_buffer) {
  739. dma_sync_single_for_device(ctx->ohci->card.device,
  740. ar_buffer_bus(ctx, i),
  741. PAGE_SIZE, DMA_FROM_DEVICE);
  742. ar_context_link_page(ctx, i);
  743. i = ar_next_buffer_index(i);
  744. }
  745. }
  746. static void ar_context_tasklet(unsigned long data)
  747. {
  748. struct ar_context *ctx = (struct ar_context *)data;
  749. unsigned int end_buffer_index, end_buffer_offset;
  750. void *p, *end;
  751. p = ctx->pointer;
  752. if (!p)
  753. return;
  754. end_buffer_index = ar_search_last_active_buffer(ctx,
  755. &end_buffer_offset);
  756. ar_sync_buffers_for_cpu(ctx, end_buffer_index, end_buffer_offset);
  757. end = ctx->buffer + end_buffer_index * PAGE_SIZE + end_buffer_offset;
  758. if (end_buffer_index < ar_first_buffer_index(ctx)) {
  759. /*
  760. * The filled part of the overall buffer wraps around; handle
  761. * all packets up to the buffer end here. If the last packet
  762. * wraps around, its tail will be visible after the buffer end
  763. * because the buffer start pages are mapped there again.
  764. */
  765. void *buffer_end = ctx->buffer + AR_BUFFERS * PAGE_SIZE;
  766. p = handle_ar_packets(ctx, p, buffer_end);
  767. if (p < buffer_end)
  768. goto error;
  769. /* adjust p to point back into the actual buffer */
  770. p -= AR_BUFFERS * PAGE_SIZE;
  771. }
  772. p = handle_ar_packets(ctx, p, end);
  773. if (p != end) {
  774. if (p > end)
  775. ar_context_abort(ctx, "inconsistent descriptor");
  776. goto error;
  777. }
  778. ctx->pointer = p;
  779. ar_recycle_buffers(ctx, end_buffer_index);
  780. return;
  781. error:
  782. ctx->pointer = NULL;
  783. }
  784. static int ar_context_init(struct ar_context *ctx,
  785. struct fw_ohci *ohci, u32 regs)
  786. {
  787. unsigned int i;
  788. dma_addr_t dma_addr;
  789. struct page *pages[AR_BUFFERS + AR_WRAPAROUND_PAGES];
  790. struct descriptor *d;
  791. ctx->regs = regs;
  792. ctx->ohci = ohci;
  793. tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
  794. for (i = 0; i < AR_BUFFERS; i++) {
  795. ctx->pages[i] = alloc_page(GFP_KERNEL | GFP_DMA32);
  796. if (!ctx->pages[i])
  797. goto out_of_memory;
  798. dma_addr = dma_map_page(ohci->card.device, ctx->pages[i],
  799. 0, PAGE_SIZE, DMA_FROM_DEVICE);
  800. if (dma_mapping_error(ohci->card.device, dma_addr)) {
  801. __free_page(ctx->pages[i]);
  802. ctx->pages[i] = NULL;
  803. goto out_of_memory;
  804. }
  805. set_page_private(ctx->pages[i], dma_addr);
  806. }
  807. for (i = 0; i < AR_BUFFERS; i++)
  808. pages[i] = ctx->pages[i];
  809. for (i = 0; i < AR_WRAPAROUND_PAGES; i++)
  810. pages[AR_BUFFERS + i] = ctx->pages[i];
  811. ctx->buffer = vm_map_ram(pages, AR_BUFFERS + AR_WRAPAROUND_PAGES,
  812. -1, PAGE_KERNEL_RO);
  813. if (!ctx->buffer)
  814. goto out_of_memory;
  815. ctx->descriptors =
  816. dma_alloc_coherent(ohci->card.device,
  817. AR_BUFFERS * sizeof(struct descriptor),
  818. &ctx->descriptors_bus,
  819. GFP_KERNEL);
  820. if (!ctx->descriptors)
  821. goto out_of_memory;
  822. for (i = 0; i < AR_BUFFERS; i++) {
  823. d = &ctx->descriptors[i];
  824. d->req_count = cpu_to_le16(PAGE_SIZE);
  825. d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  826. DESCRIPTOR_STATUS |
  827. DESCRIPTOR_BRANCH_ALWAYS);
  828. d->data_address = cpu_to_le32(ar_buffer_bus(ctx, i));
  829. d->branch_address = cpu_to_le32(ctx->descriptors_bus +
  830. ar_next_buffer_index(i) * sizeof(struct descriptor));
  831. }
  832. return 0;
  833. out_of_memory:
  834. ar_context_release(ctx);
  835. return -ENOMEM;
  836. }
  837. static void ar_context_run(struct ar_context *ctx)
  838. {
  839. unsigned int i;
  840. for (i = 0; i < AR_BUFFERS; i++)
  841. ar_context_link_page(ctx, i);
  842. ctx->pointer = ctx->buffer;
  843. reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ctx->descriptors_bus | 1);
  844. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
  845. flush_writes(ctx->ohci);
  846. }
  847. static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
  848. {
  849. int b, key;
  850. b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
  851. key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
  852. /* figure out which descriptor the branch address goes in */
  853. if (z == 2 && (b == 3 || key == 2))
  854. return d;
  855. else
  856. return d + z - 1;
  857. }
  858. static void context_tasklet(unsigned long data)
  859. {
  860. struct context *ctx = (struct context *) data;
  861. struct descriptor *d, *last;
  862. u32 address;
  863. int z;
  864. struct descriptor_buffer *desc;
  865. desc = list_entry(ctx->buffer_list.next,
  866. struct descriptor_buffer, list);
  867. last = ctx->last;
  868. while (last->branch_address != 0) {
  869. struct descriptor_buffer *old_desc = desc;
  870. address = le32_to_cpu(last->branch_address);
  871. z = address & 0xf;
  872. address &= ~0xf;
  873. /* If the branch address points to a buffer outside of the
  874. * current buffer, advance to the next buffer. */
  875. if (address < desc->buffer_bus ||
  876. address >= desc->buffer_bus + desc->used)
  877. desc = list_entry(desc->list.next,
  878. struct descriptor_buffer, list);
  879. d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
  880. last = find_branch_descriptor(d, z);
  881. if (!ctx->callback(ctx, d, last))
  882. break;
  883. if (old_desc != desc) {
  884. /* If we've advanced to the next buffer, move the
  885. * previous buffer to the free list. */
  886. unsigned long flags;
  887. old_desc->used = 0;
  888. spin_lock_irqsave(&ctx->ohci->lock, flags);
  889. list_move_tail(&old_desc->list, &ctx->buffer_list);
  890. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  891. }
  892. ctx->last = last;
  893. }
  894. }
  895. /*
  896. * Allocate a new buffer and add it to the list of free buffers for this
  897. * context. Must be called with ohci->lock held.
  898. */
  899. static int context_add_buffer(struct context *ctx)
  900. {
  901. struct descriptor_buffer *desc;
  902. dma_addr_t uninitialized_var(bus_addr);
  903. int offset;
  904. /*
  905. * 16MB of descriptors should be far more than enough for any DMA
  906. * program. This will catch run-away userspace or DoS attacks.
  907. */
  908. if (ctx->total_allocation >= 16*1024*1024)
  909. return -ENOMEM;
  910. desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
  911. &bus_addr, GFP_ATOMIC);
  912. if (!desc)
  913. return -ENOMEM;
  914. offset = (void *)&desc->buffer - (void *)desc;
  915. desc->buffer_size = PAGE_SIZE - offset;
  916. desc->buffer_bus = bus_addr + offset;
  917. desc->used = 0;
  918. list_add_tail(&desc->list, &ctx->buffer_list);
  919. ctx->total_allocation += PAGE_SIZE;
  920. return 0;
  921. }
  922. static int context_init(struct context *ctx, struct fw_ohci *ohci,
  923. u32 regs, descriptor_callback_t callback)
  924. {
  925. ctx->ohci = ohci;
  926. ctx->regs = regs;
  927. ctx->total_allocation = 0;
  928. INIT_LIST_HEAD(&ctx->buffer_list);
  929. if (context_add_buffer(ctx) < 0)
  930. return -ENOMEM;
  931. ctx->buffer_tail = list_entry(ctx->buffer_list.next,
  932. struct descriptor_buffer, list);
  933. tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
  934. ctx->callback = callback;
  935. /*
  936. * We put a dummy descriptor in the buffer that has a NULL
  937. * branch address and looks like it's been sent. That way we
  938. * have a descriptor to append DMA programs to.
  939. */
  940. memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
  941. ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
  942. ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
  943. ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
  944. ctx->last = ctx->buffer_tail->buffer;
  945. ctx->prev = ctx->buffer_tail->buffer;
  946. return 0;
  947. }
  948. static void context_release(struct context *ctx)
  949. {
  950. struct fw_card *card = &ctx->ohci->card;
  951. struct descriptor_buffer *desc, *tmp;
  952. list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
  953. dma_free_coherent(card->device, PAGE_SIZE, desc,
  954. desc->buffer_bus -
  955. ((void *)&desc->buffer - (void *)desc));
  956. }
  957. /* Must be called with ohci->lock held */
  958. static struct descriptor *context_get_descriptors(struct context *ctx,
  959. int z, dma_addr_t *d_bus)
  960. {
  961. struct descriptor *d = NULL;
  962. struct descriptor_buffer *desc = ctx->buffer_tail;
  963. if (z * sizeof(*d) > desc->buffer_size)
  964. return NULL;
  965. if (z * sizeof(*d) > desc->buffer_size - desc->used) {
  966. /* No room for the descriptor in this buffer, so advance to the
  967. * next one. */
  968. if (desc->list.next == &ctx->buffer_list) {
  969. /* If there is no free buffer next in the list,
  970. * allocate one. */
  971. if (context_add_buffer(ctx) < 0)
  972. return NULL;
  973. }
  974. desc = list_entry(desc->list.next,
  975. struct descriptor_buffer, list);
  976. ctx->buffer_tail = desc;
  977. }
  978. d = desc->buffer + desc->used / sizeof(*d);
  979. memset(d, 0, z * sizeof(*d));
  980. *d_bus = desc->buffer_bus + desc->used;
  981. return d;
  982. }
  983. static void context_run(struct context *ctx, u32 extra)
  984. {
  985. struct fw_ohci *ohci = ctx->ohci;
  986. reg_write(ohci, COMMAND_PTR(ctx->regs),
  987. le32_to_cpu(ctx->last->branch_address));
  988. reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
  989. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
  990. flush_writes(ohci);
  991. }
  992. static void context_append(struct context *ctx,
  993. struct descriptor *d, int z, int extra)
  994. {
  995. dma_addr_t d_bus;
  996. struct descriptor_buffer *desc = ctx->buffer_tail;
  997. d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
  998. desc->used += (z + extra) * sizeof(*d);
  999. wmb(); /* finish init of new descriptors before branch_address update */
  1000. ctx->prev->branch_address = cpu_to_le32(d_bus | z);
  1001. ctx->prev = find_branch_descriptor(d, z);
  1002. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  1003. flush_writes(ctx->ohci);
  1004. }
  1005. static void context_stop(struct context *ctx)
  1006. {
  1007. u32 reg;
  1008. int i;
  1009. reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  1010. flush_writes(ctx->ohci);
  1011. for (i = 0; i < 10; i++) {
  1012. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  1013. if ((reg & CONTEXT_ACTIVE) == 0)
  1014. return;
  1015. mdelay(1);
  1016. }
  1017. fw_error("Error: DMA context still active (0x%08x)\n", reg);
  1018. }
  1019. struct driver_data {
  1020. struct fw_packet *packet;
  1021. };
  1022. /*
  1023. * This function apppends a packet to the DMA queue for transmission.
  1024. * Must always be called with the ochi->lock held to ensure proper
  1025. * generation handling and locking around packet queue manipulation.
  1026. */
  1027. static int at_context_queue_packet(struct context *ctx,
  1028. struct fw_packet *packet)
  1029. {
  1030. struct fw_ohci *ohci = ctx->ohci;
  1031. dma_addr_t d_bus, uninitialized_var(payload_bus);
  1032. struct driver_data *driver_data;
  1033. struct descriptor *d, *last;
  1034. __le32 *header;
  1035. int z, tcode;
  1036. u32 reg;
  1037. d = context_get_descriptors(ctx, 4, &d_bus);
  1038. if (d == NULL) {
  1039. packet->ack = RCODE_SEND_ERROR;
  1040. return -1;
  1041. }
  1042. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  1043. d[0].res_count = cpu_to_le16(packet->timestamp);
  1044. /*
  1045. * The DMA format for asyncronous link packets is different
  1046. * from the IEEE1394 layout, so shift the fields around
  1047. * accordingly. If header_length is 8, it's a PHY packet, to
  1048. * which we need to prepend an extra quadlet.
  1049. */
  1050. header = (__le32 *) &d[1];
  1051. switch (packet->header_length) {
  1052. case 16:
  1053. case 12:
  1054. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  1055. (packet->speed << 16));
  1056. header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
  1057. (packet->header[0] & 0xffff0000));
  1058. header[2] = cpu_to_le32(packet->header[2]);
  1059. tcode = (packet->header[0] >> 4) & 0x0f;
  1060. if (TCODE_IS_BLOCK_PACKET(tcode))
  1061. header[3] = cpu_to_le32(packet->header[3]);
  1062. else
  1063. header[3] = (__force __le32) packet->header[3];
  1064. d[0].req_count = cpu_to_le16(packet->header_length);
  1065. break;
  1066. case 8:
  1067. header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
  1068. (packet->speed << 16));
  1069. header[1] = cpu_to_le32(packet->header[0]);
  1070. header[2] = cpu_to_le32(packet->header[1]);
  1071. d[0].req_count = cpu_to_le16(12);
  1072. if (is_ping_packet(packet->header))
  1073. d[0].control |= cpu_to_le16(DESCRIPTOR_PING);
  1074. break;
  1075. case 4:
  1076. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  1077. (packet->speed << 16));
  1078. header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
  1079. d[0].req_count = cpu_to_le16(8);
  1080. break;
  1081. default:
  1082. /* BUG(); */
  1083. packet->ack = RCODE_SEND_ERROR;
  1084. return -1;
  1085. }
  1086. driver_data = (struct driver_data *) &d[3];
  1087. driver_data->packet = packet;
  1088. packet->driver_data = driver_data;
  1089. if (packet->payload_length > 0) {
  1090. payload_bus =
  1091. dma_map_single(ohci->card.device, packet->payload,
  1092. packet->payload_length, DMA_TO_DEVICE);
  1093. if (dma_mapping_error(ohci->card.device, payload_bus)) {
  1094. packet->ack = RCODE_SEND_ERROR;
  1095. return -1;
  1096. }
  1097. packet->payload_bus = payload_bus;
  1098. packet->payload_mapped = true;
  1099. d[2].req_count = cpu_to_le16(packet->payload_length);
  1100. d[2].data_address = cpu_to_le32(payload_bus);
  1101. last = &d[2];
  1102. z = 3;
  1103. } else {
  1104. last = &d[0];
  1105. z = 2;
  1106. }
  1107. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  1108. DESCRIPTOR_IRQ_ALWAYS |
  1109. DESCRIPTOR_BRANCH_ALWAYS);
  1110. /*
  1111. * If the controller and packet generations don't match, we need to
  1112. * bail out and try again. If IntEvent.busReset is set, the AT context
  1113. * is halted, so appending to the context and trying to run it is
  1114. * futile. Most controllers do the right thing and just flush the AT
  1115. * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
  1116. * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
  1117. * up stalling out. So we just bail out in software and try again
  1118. * later, and everyone is happy.
  1119. * FIXME: Document how the locking works.
  1120. */
  1121. if (ohci->generation != packet->generation ||
  1122. reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
  1123. if (packet->payload_mapped)
  1124. dma_unmap_single(ohci->card.device, payload_bus,
  1125. packet->payload_length, DMA_TO_DEVICE);
  1126. packet->ack = RCODE_GENERATION;
  1127. return -1;
  1128. }
  1129. context_append(ctx, d, z, 4 - z);
  1130. /* If the context isn't already running, start it up. */
  1131. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  1132. if ((reg & CONTEXT_RUN) == 0)
  1133. context_run(ctx, 0);
  1134. return 0;
  1135. }
  1136. static int handle_at_packet(struct context *context,
  1137. struct descriptor *d,
  1138. struct descriptor *last)
  1139. {
  1140. struct driver_data *driver_data;
  1141. struct fw_packet *packet;
  1142. struct fw_ohci *ohci = context->ohci;
  1143. int evt;
  1144. if (last->transfer_status == 0)
  1145. /* This descriptor isn't done yet, stop iteration. */
  1146. return 0;
  1147. driver_data = (struct driver_data *) &d[3];
  1148. packet = driver_data->packet;
  1149. if (packet == NULL)
  1150. /* This packet was cancelled, just continue. */
  1151. return 1;
  1152. if (packet->payload_mapped)
  1153. dma_unmap_single(ohci->card.device, packet->payload_bus,
  1154. packet->payload_length, DMA_TO_DEVICE);
  1155. evt = le16_to_cpu(last->transfer_status) & 0x1f;
  1156. packet->timestamp = le16_to_cpu(last->res_count);
  1157. log_ar_at_event('T', packet->speed, packet->header, evt);
  1158. switch (evt) {
  1159. case OHCI1394_evt_timeout:
  1160. /* Async response transmit timed out. */
  1161. packet->ack = RCODE_CANCELLED;
  1162. break;
  1163. case OHCI1394_evt_flushed:
  1164. /*
  1165. * The packet was flushed should give same error as
  1166. * when we try to use a stale generation count.
  1167. */
  1168. packet->ack = RCODE_GENERATION;
  1169. break;
  1170. case OHCI1394_evt_missing_ack:
  1171. /*
  1172. * Using a valid (current) generation count, but the
  1173. * node is not on the bus or not sending acks.
  1174. */
  1175. packet->ack = RCODE_NO_ACK;
  1176. break;
  1177. case ACK_COMPLETE + 0x10:
  1178. case ACK_PENDING + 0x10:
  1179. case ACK_BUSY_X + 0x10:
  1180. case ACK_BUSY_A + 0x10:
  1181. case ACK_BUSY_B + 0x10:
  1182. case ACK_DATA_ERROR + 0x10:
  1183. case ACK_TYPE_ERROR + 0x10:
  1184. packet->ack = evt - 0x10;
  1185. break;
  1186. default:
  1187. packet->ack = RCODE_SEND_ERROR;
  1188. break;
  1189. }
  1190. packet->callback(packet, &ohci->card, packet->ack);
  1191. return 1;
  1192. }
  1193. #define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
  1194. #define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
  1195. #define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
  1196. #define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
  1197. #define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
  1198. static void handle_local_rom(struct fw_ohci *ohci,
  1199. struct fw_packet *packet, u32 csr)
  1200. {
  1201. struct fw_packet response;
  1202. int tcode, length, i;
  1203. tcode = HEADER_GET_TCODE(packet->header[0]);
  1204. if (TCODE_IS_BLOCK_PACKET(tcode))
  1205. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1206. else
  1207. length = 4;
  1208. i = csr - CSR_CONFIG_ROM;
  1209. if (i + length > CONFIG_ROM_SIZE) {
  1210. fw_fill_response(&response, packet->header,
  1211. RCODE_ADDRESS_ERROR, NULL, 0);
  1212. } else if (!TCODE_IS_READ_REQUEST(tcode)) {
  1213. fw_fill_response(&response, packet->header,
  1214. RCODE_TYPE_ERROR, NULL, 0);
  1215. } else {
  1216. fw_fill_response(&response, packet->header, RCODE_COMPLETE,
  1217. (void *) ohci->config_rom + i, length);
  1218. }
  1219. fw_core_handle_response(&ohci->card, &response);
  1220. }
  1221. static void handle_local_lock(struct fw_ohci *ohci,
  1222. struct fw_packet *packet, u32 csr)
  1223. {
  1224. struct fw_packet response;
  1225. int tcode, length, ext_tcode, sel, try;
  1226. __be32 *payload, lock_old;
  1227. u32 lock_arg, lock_data;
  1228. tcode = HEADER_GET_TCODE(packet->header[0]);
  1229. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1230. payload = packet->payload;
  1231. ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
  1232. if (tcode == TCODE_LOCK_REQUEST &&
  1233. ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
  1234. lock_arg = be32_to_cpu(payload[0]);
  1235. lock_data = be32_to_cpu(payload[1]);
  1236. } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
  1237. lock_arg = 0;
  1238. lock_data = 0;
  1239. } else {
  1240. fw_fill_response(&response, packet->header,
  1241. RCODE_TYPE_ERROR, NULL, 0);
  1242. goto out;
  1243. }
  1244. sel = (csr - CSR_BUS_MANAGER_ID) / 4;
  1245. reg_write(ohci, OHCI1394_CSRData, lock_data);
  1246. reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
  1247. reg_write(ohci, OHCI1394_CSRControl, sel);
  1248. for (try = 0; try < 20; try++)
  1249. if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000) {
  1250. lock_old = cpu_to_be32(reg_read(ohci,
  1251. OHCI1394_CSRData));
  1252. fw_fill_response(&response, packet->header,
  1253. RCODE_COMPLETE,
  1254. &lock_old, sizeof(lock_old));
  1255. goto out;
  1256. }
  1257. fw_error("swap not done (CSR lock timeout)\n");
  1258. fw_fill_response(&response, packet->header, RCODE_BUSY, NULL, 0);
  1259. out:
  1260. fw_core_handle_response(&ohci->card, &response);
  1261. }
  1262. static void handle_local_request(struct context *ctx, struct fw_packet *packet)
  1263. {
  1264. u64 offset, csr;
  1265. if (ctx == &ctx->ohci->at_request_ctx) {
  1266. packet->ack = ACK_PENDING;
  1267. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1268. }
  1269. offset =
  1270. ((unsigned long long)
  1271. HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
  1272. packet->header[2];
  1273. csr = offset - CSR_REGISTER_BASE;
  1274. /* Handle config rom reads. */
  1275. if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
  1276. handle_local_rom(ctx->ohci, packet, csr);
  1277. else switch (csr) {
  1278. case CSR_BUS_MANAGER_ID:
  1279. case CSR_BANDWIDTH_AVAILABLE:
  1280. case CSR_CHANNELS_AVAILABLE_HI:
  1281. case CSR_CHANNELS_AVAILABLE_LO:
  1282. handle_local_lock(ctx->ohci, packet, csr);
  1283. break;
  1284. default:
  1285. if (ctx == &ctx->ohci->at_request_ctx)
  1286. fw_core_handle_request(&ctx->ohci->card, packet);
  1287. else
  1288. fw_core_handle_response(&ctx->ohci->card, packet);
  1289. break;
  1290. }
  1291. if (ctx == &ctx->ohci->at_response_ctx) {
  1292. packet->ack = ACK_COMPLETE;
  1293. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1294. }
  1295. }
  1296. static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
  1297. {
  1298. unsigned long flags;
  1299. int ret;
  1300. spin_lock_irqsave(&ctx->ohci->lock, flags);
  1301. if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
  1302. ctx->ohci->generation == packet->generation) {
  1303. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1304. handle_local_request(ctx, packet);
  1305. return;
  1306. }
  1307. ret = at_context_queue_packet(ctx, packet);
  1308. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1309. if (ret < 0)
  1310. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1311. }
  1312. static u32 cycle_timer_ticks(u32 cycle_timer)
  1313. {
  1314. u32 ticks;
  1315. ticks = cycle_timer & 0xfff;
  1316. ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
  1317. ticks += (3072 * 8000) * (cycle_timer >> 25);
  1318. return ticks;
  1319. }
  1320. /*
  1321. * Some controllers exhibit one or more of the following bugs when updating the
  1322. * iso cycle timer register:
  1323. * - When the lowest six bits are wrapping around to zero, a read that happens
  1324. * at the same time will return garbage in the lowest ten bits.
  1325. * - When the cycleOffset field wraps around to zero, the cycleCount field is
  1326. * not incremented for about 60 ns.
  1327. * - Occasionally, the entire register reads zero.
  1328. *
  1329. * To catch these, we read the register three times and ensure that the
  1330. * difference between each two consecutive reads is approximately the same, i.e.
  1331. * less than twice the other. Furthermore, any negative difference indicates an
  1332. * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
  1333. * execute, so we have enough precision to compute the ratio of the differences.)
  1334. */
  1335. static u32 get_cycle_time(struct fw_ohci *ohci)
  1336. {
  1337. u32 c0, c1, c2;
  1338. u32 t0, t1, t2;
  1339. s32 diff01, diff12;
  1340. int i;
  1341. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1342. if (ohci->quirks & QUIRK_CYCLE_TIMER) {
  1343. i = 0;
  1344. c1 = c2;
  1345. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1346. do {
  1347. c0 = c1;
  1348. c1 = c2;
  1349. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1350. t0 = cycle_timer_ticks(c0);
  1351. t1 = cycle_timer_ticks(c1);
  1352. t2 = cycle_timer_ticks(c2);
  1353. diff01 = t1 - t0;
  1354. diff12 = t2 - t1;
  1355. } while ((diff01 <= 0 || diff12 <= 0 ||
  1356. diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
  1357. && i++ < 20);
  1358. }
  1359. return c2;
  1360. }
  1361. /*
  1362. * This function has to be called at least every 64 seconds. The bus_time
  1363. * field stores not only the upper 25 bits of the BUS_TIME register but also
  1364. * the most significant bit of the cycle timer in bit 6 so that we can detect
  1365. * changes in this bit.
  1366. */
  1367. static u32 update_bus_time(struct fw_ohci *ohci)
  1368. {
  1369. u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
  1370. if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
  1371. ohci->bus_time += 0x40;
  1372. return ohci->bus_time | cycle_time_seconds;
  1373. }
  1374. static void bus_reset_tasklet(unsigned long data)
  1375. {
  1376. struct fw_ohci *ohci = (struct fw_ohci *)data;
  1377. int self_id_count, i, j, reg;
  1378. int generation, new_generation;
  1379. unsigned long flags;
  1380. void *free_rom = NULL;
  1381. dma_addr_t free_rom_bus = 0;
  1382. bool is_new_root;
  1383. reg = reg_read(ohci, OHCI1394_NodeID);
  1384. if (!(reg & OHCI1394_NodeID_idValid)) {
  1385. fw_notify("node ID not valid, new bus reset in progress\n");
  1386. return;
  1387. }
  1388. if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
  1389. fw_notify("malconfigured bus\n");
  1390. return;
  1391. }
  1392. ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
  1393. OHCI1394_NodeID_nodeNumber);
  1394. is_new_root = (reg & OHCI1394_NodeID_root) != 0;
  1395. if (!(ohci->is_root && is_new_root))
  1396. reg_write(ohci, OHCI1394_LinkControlSet,
  1397. OHCI1394_LinkControl_cycleMaster);
  1398. ohci->is_root = is_new_root;
  1399. reg = reg_read(ohci, OHCI1394_SelfIDCount);
  1400. if (reg & OHCI1394_SelfIDCount_selfIDError) {
  1401. fw_notify("inconsistent self IDs\n");
  1402. return;
  1403. }
  1404. /*
  1405. * The count in the SelfIDCount register is the number of
  1406. * bytes in the self ID receive buffer. Since we also receive
  1407. * the inverted quadlets and a header quadlet, we shift one
  1408. * bit extra to get the actual number of self IDs.
  1409. */
  1410. self_id_count = (reg >> 3) & 0xff;
  1411. if (self_id_count == 0 || self_id_count > 252) {
  1412. fw_notify("inconsistent self IDs\n");
  1413. return;
  1414. }
  1415. generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
  1416. rmb();
  1417. for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
  1418. if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
  1419. fw_notify("inconsistent self IDs\n");
  1420. return;
  1421. }
  1422. ohci->self_id_buffer[j] =
  1423. cond_le32_to_cpu(ohci->self_id_cpu[i]);
  1424. }
  1425. rmb();
  1426. /*
  1427. * Check the consistency of the self IDs we just read. The
  1428. * problem we face is that a new bus reset can start while we
  1429. * read out the self IDs from the DMA buffer. If this happens,
  1430. * the DMA buffer will be overwritten with new self IDs and we
  1431. * will read out inconsistent data. The OHCI specification
  1432. * (section 11.2) recommends a technique similar to
  1433. * linux/seqlock.h, where we remember the generation of the
  1434. * self IDs in the buffer before reading them out and compare
  1435. * it to the current generation after reading them out. If
  1436. * the two generations match we know we have a consistent set
  1437. * of self IDs.
  1438. */
  1439. new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
  1440. if (new_generation != generation) {
  1441. fw_notify("recursive bus reset detected, "
  1442. "discarding self ids\n");
  1443. return;
  1444. }
  1445. /* FIXME: Document how the locking works. */
  1446. spin_lock_irqsave(&ohci->lock, flags);
  1447. ohci->generation = generation;
  1448. context_stop(&ohci->at_request_ctx);
  1449. context_stop(&ohci->at_response_ctx);
  1450. reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
  1451. if (ohci->quirks & QUIRK_RESET_PACKET)
  1452. ohci->request_generation = generation;
  1453. /*
  1454. * This next bit is unrelated to the AT context stuff but we
  1455. * have to do it under the spinlock also. If a new config rom
  1456. * was set up before this reset, the old one is now no longer
  1457. * in use and we can free it. Update the config rom pointers
  1458. * to point to the current config rom and clear the
  1459. * next_config_rom pointer so a new update can take place.
  1460. */
  1461. if (ohci->next_config_rom != NULL) {
  1462. if (ohci->next_config_rom != ohci->config_rom) {
  1463. free_rom = ohci->config_rom;
  1464. free_rom_bus = ohci->config_rom_bus;
  1465. }
  1466. ohci->config_rom = ohci->next_config_rom;
  1467. ohci->config_rom_bus = ohci->next_config_rom_bus;
  1468. ohci->next_config_rom = NULL;
  1469. /*
  1470. * Restore config_rom image and manually update
  1471. * config_rom registers. Writing the header quadlet
  1472. * will indicate that the config rom is ready, so we
  1473. * do that last.
  1474. */
  1475. reg_write(ohci, OHCI1394_BusOptions,
  1476. be32_to_cpu(ohci->config_rom[2]));
  1477. ohci->config_rom[0] = ohci->next_header;
  1478. reg_write(ohci, OHCI1394_ConfigROMhdr,
  1479. be32_to_cpu(ohci->next_header));
  1480. }
  1481. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1482. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
  1483. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
  1484. #endif
  1485. spin_unlock_irqrestore(&ohci->lock, flags);
  1486. if (free_rom)
  1487. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1488. free_rom, free_rom_bus);
  1489. log_selfids(ohci->node_id, generation,
  1490. self_id_count, ohci->self_id_buffer);
  1491. fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
  1492. self_id_count, ohci->self_id_buffer,
  1493. ohci->csr_state_setclear_abdicate);
  1494. ohci->csr_state_setclear_abdicate = false;
  1495. }
  1496. static irqreturn_t irq_handler(int irq, void *data)
  1497. {
  1498. struct fw_ohci *ohci = data;
  1499. u32 event, iso_event;
  1500. int i;
  1501. event = reg_read(ohci, OHCI1394_IntEventClear);
  1502. if (!event || !~event)
  1503. return IRQ_NONE;
  1504. /* busReset must not be cleared yet, see OHCI 1.1 clause 7.2.3.2 */
  1505. reg_write(ohci, OHCI1394_IntEventClear, event & ~OHCI1394_busReset);
  1506. log_irqs(event);
  1507. if (event & OHCI1394_selfIDComplete)
  1508. tasklet_schedule(&ohci->bus_reset_tasklet);
  1509. if (event & OHCI1394_RQPkt)
  1510. tasklet_schedule(&ohci->ar_request_ctx.tasklet);
  1511. if (event & OHCI1394_RSPkt)
  1512. tasklet_schedule(&ohci->ar_response_ctx.tasklet);
  1513. if (event & OHCI1394_reqTxComplete)
  1514. tasklet_schedule(&ohci->at_request_ctx.tasklet);
  1515. if (event & OHCI1394_respTxComplete)
  1516. tasklet_schedule(&ohci->at_response_ctx.tasklet);
  1517. iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
  1518. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
  1519. while (iso_event) {
  1520. i = ffs(iso_event) - 1;
  1521. tasklet_schedule(&ohci->ir_context_list[i].context.tasklet);
  1522. iso_event &= ~(1 << i);
  1523. }
  1524. iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
  1525. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
  1526. while (iso_event) {
  1527. i = ffs(iso_event) - 1;
  1528. tasklet_schedule(&ohci->it_context_list[i].context.tasklet);
  1529. iso_event &= ~(1 << i);
  1530. }
  1531. if (unlikely(event & OHCI1394_regAccessFail))
  1532. fw_error("Register access failure - "
  1533. "please notify linux1394-devel@lists.sf.net\n");
  1534. if (unlikely(event & OHCI1394_postedWriteErr))
  1535. fw_error("PCI posted write error\n");
  1536. if (unlikely(event & OHCI1394_cycleTooLong)) {
  1537. if (printk_ratelimit())
  1538. fw_notify("isochronous cycle too long\n");
  1539. reg_write(ohci, OHCI1394_LinkControlSet,
  1540. OHCI1394_LinkControl_cycleMaster);
  1541. }
  1542. if (unlikely(event & OHCI1394_cycleInconsistent)) {
  1543. /*
  1544. * We need to clear this event bit in order to make
  1545. * cycleMatch isochronous I/O work. In theory we should
  1546. * stop active cycleMatch iso contexts now and restart
  1547. * them at least two cycles later. (FIXME?)
  1548. */
  1549. if (printk_ratelimit())
  1550. fw_notify("isochronous cycle inconsistent\n");
  1551. }
  1552. if (event & OHCI1394_cycle64Seconds) {
  1553. spin_lock(&ohci->lock);
  1554. update_bus_time(ohci);
  1555. spin_unlock(&ohci->lock);
  1556. }
  1557. return IRQ_HANDLED;
  1558. }
  1559. static int software_reset(struct fw_ohci *ohci)
  1560. {
  1561. int i;
  1562. reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
  1563. for (i = 0; i < OHCI_LOOP_COUNT; i++) {
  1564. if ((reg_read(ohci, OHCI1394_HCControlSet) &
  1565. OHCI1394_HCControl_softReset) == 0)
  1566. return 0;
  1567. msleep(1);
  1568. }
  1569. return -EBUSY;
  1570. }
  1571. static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
  1572. {
  1573. size_t size = length * 4;
  1574. memcpy(dest, src, size);
  1575. if (size < CONFIG_ROM_SIZE)
  1576. memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
  1577. }
  1578. static int configure_1394a_enhancements(struct fw_ohci *ohci)
  1579. {
  1580. bool enable_1394a;
  1581. int ret, clear, set, offset;
  1582. /* Check if the driver should configure link and PHY. */
  1583. if (!(reg_read(ohci, OHCI1394_HCControlSet) &
  1584. OHCI1394_HCControl_programPhyEnable))
  1585. return 0;
  1586. /* Paranoia: check whether the PHY supports 1394a, too. */
  1587. enable_1394a = false;
  1588. ret = read_phy_reg(ohci, 2);
  1589. if (ret < 0)
  1590. return ret;
  1591. if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
  1592. ret = read_paged_phy_reg(ohci, 1, 8);
  1593. if (ret < 0)
  1594. return ret;
  1595. if (ret >= 1)
  1596. enable_1394a = true;
  1597. }
  1598. if (ohci->quirks & QUIRK_NO_1394A)
  1599. enable_1394a = false;
  1600. /* Configure PHY and link consistently. */
  1601. if (enable_1394a) {
  1602. clear = 0;
  1603. set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1604. } else {
  1605. clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1606. set = 0;
  1607. }
  1608. ret = update_phy_reg(ohci, 5, clear, set);
  1609. if (ret < 0)
  1610. return ret;
  1611. if (enable_1394a)
  1612. offset = OHCI1394_HCControlSet;
  1613. else
  1614. offset = OHCI1394_HCControlClear;
  1615. reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
  1616. /* Clean up: configuration has been taken care of. */
  1617. reg_write(ohci, OHCI1394_HCControlClear,
  1618. OHCI1394_HCControl_programPhyEnable);
  1619. return 0;
  1620. }
  1621. static int ohci_enable(struct fw_card *card,
  1622. const __be32 *config_rom, size_t length)
  1623. {
  1624. struct fw_ohci *ohci = fw_ohci(card);
  1625. struct pci_dev *dev = to_pci_dev(card->device);
  1626. u32 lps, seconds, version, irqs;
  1627. int i, ret;
  1628. if (software_reset(ohci)) {
  1629. fw_error("Failed to reset ohci card.\n");
  1630. return -EBUSY;
  1631. }
  1632. /*
  1633. * Now enable LPS, which we need in order to start accessing
  1634. * most of the registers. In fact, on some cards (ALI M5251),
  1635. * accessing registers in the SClk domain without LPS enabled
  1636. * will lock up the machine. Wait 50msec to make sure we have
  1637. * full link enabled. However, with some cards (well, at least
  1638. * a JMicron PCIe card), we have to try again sometimes.
  1639. */
  1640. reg_write(ohci, OHCI1394_HCControlSet,
  1641. OHCI1394_HCControl_LPS |
  1642. OHCI1394_HCControl_postedWriteEnable);
  1643. flush_writes(ohci);
  1644. for (lps = 0, i = 0; !lps && i < 3; i++) {
  1645. msleep(50);
  1646. lps = reg_read(ohci, OHCI1394_HCControlSet) &
  1647. OHCI1394_HCControl_LPS;
  1648. }
  1649. if (!lps) {
  1650. fw_error("Failed to set Link Power Status\n");
  1651. return -EIO;
  1652. }
  1653. reg_write(ohci, OHCI1394_HCControlClear,
  1654. OHCI1394_HCControl_noByteSwapData);
  1655. reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
  1656. reg_write(ohci, OHCI1394_LinkControlSet,
  1657. OHCI1394_LinkControl_rcvSelfID |
  1658. OHCI1394_LinkControl_rcvPhyPkt |
  1659. OHCI1394_LinkControl_cycleTimerEnable |
  1660. OHCI1394_LinkControl_cycleMaster);
  1661. reg_write(ohci, OHCI1394_ATRetries,
  1662. OHCI1394_MAX_AT_REQ_RETRIES |
  1663. (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
  1664. (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
  1665. (200 << 16));
  1666. seconds = lower_32_bits(get_seconds());
  1667. reg_write(ohci, OHCI1394_IsochronousCycleTimer, seconds << 25);
  1668. ohci->bus_time = seconds & ~0x3f;
  1669. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  1670. if (version >= OHCI_VERSION_1_1) {
  1671. reg_write(ohci, OHCI1394_InitialChannelsAvailableHi,
  1672. 0xfffffffe);
  1673. card->broadcast_channel_auto_allocated = true;
  1674. }
  1675. /* Get implemented bits of the priority arbitration request counter. */
  1676. reg_write(ohci, OHCI1394_FairnessControl, 0x3f);
  1677. ohci->pri_req_max = reg_read(ohci, OHCI1394_FairnessControl) & 0x3f;
  1678. reg_write(ohci, OHCI1394_FairnessControl, 0);
  1679. card->priority_budget_implemented = ohci->pri_req_max != 0;
  1680. ar_context_run(&ohci->ar_request_ctx);
  1681. ar_context_run(&ohci->ar_response_ctx);
  1682. reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
  1683. reg_write(ohci, OHCI1394_IntEventClear, ~0);
  1684. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  1685. ret = configure_1394a_enhancements(ohci);
  1686. if (ret < 0)
  1687. return ret;
  1688. /* Activate link_on bit and contender bit in our self ID packets.*/
  1689. ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
  1690. if (ret < 0)
  1691. return ret;
  1692. /*
  1693. * When the link is not yet enabled, the atomic config rom
  1694. * update mechanism described below in ohci_set_config_rom()
  1695. * is not active. We have to update ConfigRomHeader and
  1696. * BusOptions manually, and the write to ConfigROMmap takes
  1697. * effect immediately. We tie this to the enabling of the
  1698. * link, so we have a valid config rom before enabling - the
  1699. * OHCI requires that ConfigROMhdr and BusOptions have valid
  1700. * values before enabling.
  1701. *
  1702. * However, when the ConfigROMmap is written, some controllers
  1703. * always read back quadlets 0 and 2 from the config rom to
  1704. * the ConfigRomHeader and BusOptions registers on bus reset.
  1705. * They shouldn't do that in this initial case where the link
  1706. * isn't enabled. This means we have to use the same
  1707. * workaround here, setting the bus header to 0 and then write
  1708. * the right values in the bus reset tasklet.
  1709. */
  1710. if (config_rom) {
  1711. ohci->next_config_rom =
  1712. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1713. &ohci->next_config_rom_bus,
  1714. GFP_KERNEL);
  1715. if (ohci->next_config_rom == NULL)
  1716. return -ENOMEM;
  1717. copy_config_rom(ohci->next_config_rom, config_rom, length);
  1718. } else {
  1719. /*
  1720. * In the suspend case, config_rom is NULL, which
  1721. * means that we just reuse the old config rom.
  1722. */
  1723. ohci->next_config_rom = ohci->config_rom;
  1724. ohci->next_config_rom_bus = ohci->config_rom_bus;
  1725. }
  1726. ohci->next_header = ohci->next_config_rom[0];
  1727. ohci->next_config_rom[0] = 0;
  1728. reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
  1729. reg_write(ohci, OHCI1394_BusOptions,
  1730. be32_to_cpu(ohci->next_config_rom[2]));
  1731. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  1732. reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
  1733. if (!(ohci->quirks & QUIRK_NO_MSI))
  1734. pci_enable_msi(dev);
  1735. if (request_irq(dev->irq, irq_handler,
  1736. pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
  1737. ohci_driver_name, ohci)) {
  1738. fw_error("Failed to allocate interrupt %d.\n", dev->irq);
  1739. pci_disable_msi(dev);
  1740. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1741. ohci->config_rom, ohci->config_rom_bus);
  1742. return -EIO;
  1743. }
  1744. irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
  1745. OHCI1394_RQPkt | OHCI1394_RSPkt |
  1746. OHCI1394_isochTx | OHCI1394_isochRx |
  1747. OHCI1394_postedWriteErr |
  1748. OHCI1394_selfIDComplete |
  1749. OHCI1394_regAccessFail |
  1750. OHCI1394_cycle64Seconds |
  1751. OHCI1394_cycleInconsistent | OHCI1394_cycleTooLong |
  1752. OHCI1394_masterIntEnable;
  1753. if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
  1754. irqs |= OHCI1394_busReset;
  1755. reg_write(ohci, OHCI1394_IntMaskSet, irqs);
  1756. reg_write(ohci, OHCI1394_HCControlSet,
  1757. OHCI1394_HCControl_linkEnable |
  1758. OHCI1394_HCControl_BIBimageValid);
  1759. flush_writes(ohci);
  1760. /* We are ready to go, reset bus to finish initialization. */
  1761. fw_schedule_bus_reset(&ohci->card, false, true);
  1762. return 0;
  1763. }
  1764. static int ohci_set_config_rom(struct fw_card *card,
  1765. const __be32 *config_rom, size_t length)
  1766. {
  1767. struct fw_ohci *ohci;
  1768. unsigned long flags;
  1769. int ret = -EBUSY;
  1770. __be32 *next_config_rom;
  1771. dma_addr_t uninitialized_var(next_config_rom_bus);
  1772. ohci = fw_ohci(card);
  1773. /*
  1774. * When the OHCI controller is enabled, the config rom update
  1775. * mechanism is a bit tricky, but easy enough to use. See
  1776. * section 5.5.6 in the OHCI specification.
  1777. *
  1778. * The OHCI controller caches the new config rom address in a
  1779. * shadow register (ConfigROMmapNext) and needs a bus reset
  1780. * for the changes to take place. When the bus reset is
  1781. * detected, the controller loads the new values for the
  1782. * ConfigRomHeader and BusOptions registers from the specified
  1783. * config rom and loads ConfigROMmap from the ConfigROMmapNext
  1784. * shadow register. All automatically and atomically.
  1785. *
  1786. * Now, there's a twist to this story. The automatic load of
  1787. * ConfigRomHeader and BusOptions doesn't honor the
  1788. * noByteSwapData bit, so with a be32 config rom, the
  1789. * controller will load be32 values in to these registers
  1790. * during the atomic update, even on litte endian
  1791. * architectures. The workaround we use is to put a 0 in the
  1792. * header quadlet; 0 is endian agnostic and means that the
  1793. * config rom isn't ready yet. In the bus reset tasklet we
  1794. * then set up the real values for the two registers.
  1795. *
  1796. * We use ohci->lock to avoid racing with the code that sets
  1797. * ohci->next_config_rom to NULL (see bus_reset_tasklet).
  1798. */
  1799. next_config_rom =
  1800. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1801. &next_config_rom_bus, GFP_KERNEL);
  1802. if (next_config_rom == NULL)
  1803. return -ENOMEM;
  1804. spin_lock_irqsave(&ohci->lock, flags);
  1805. if (ohci->next_config_rom == NULL) {
  1806. ohci->next_config_rom = next_config_rom;
  1807. ohci->next_config_rom_bus = next_config_rom_bus;
  1808. copy_config_rom(ohci->next_config_rom, config_rom, length);
  1809. ohci->next_header = config_rom[0];
  1810. ohci->next_config_rom[0] = 0;
  1811. reg_write(ohci, OHCI1394_ConfigROMmap,
  1812. ohci->next_config_rom_bus);
  1813. ret = 0;
  1814. }
  1815. spin_unlock_irqrestore(&ohci->lock, flags);
  1816. /*
  1817. * Now initiate a bus reset to have the changes take
  1818. * effect. We clean up the old config rom memory and DMA
  1819. * mappings in the bus reset tasklet, since the OHCI
  1820. * controller could need to access it before the bus reset
  1821. * takes effect.
  1822. */
  1823. if (ret == 0)
  1824. fw_schedule_bus_reset(&ohci->card, true, true);
  1825. else
  1826. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1827. next_config_rom, next_config_rom_bus);
  1828. return ret;
  1829. }
  1830. static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
  1831. {
  1832. struct fw_ohci *ohci = fw_ohci(card);
  1833. at_context_transmit(&ohci->at_request_ctx, packet);
  1834. }
  1835. static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
  1836. {
  1837. struct fw_ohci *ohci = fw_ohci(card);
  1838. at_context_transmit(&ohci->at_response_ctx, packet);
  1839. }
  1840. static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
  1841. {
  1842. struct fw_ohci *ohci = fw_ohci(card);
  1843. struct context *ctx = &ohci->at_request_ctx;
  1844. struct driver_data *driver_data = packet->driver_data;
  1845. int ret = -ENOENT;
  1846. tasklet_disable(&ctx->tasklet);
  1847. if (packet->ack != 0)
  1848. goto out;
  1849. if (packet->payload_mapped)
  1850. dma_unmap_single(ohci->card.device, packet->payload_bus,
  1851. packet->payload_length, DMA_TO_DEVICE);
  1852. log_ar_at_event('T', packet->speed, packet->header, 0x20);
  1853. driver_data->packet = NULL;
  1854. packet->ack = RCODE_CANCELLED;
  1855. packet->callback(packet, &ohci->card, packet->ack);
  1856. ret = 0;
  1857. out:
  1858. tasklet_enable(&ctx->tasklet);
  1859. return ret;
  1860. }
  1861. static int ohci_enable_phys_dma(struct fw_card *card,
  1862. int node_id, int generation)
  1863. {
  1864. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1865. return 0;
  1866. #else
  1867. struct fw_ohci *ohci = fw_ohci(card);
  1868. unsigned long flags;
  1869. int n, ret = 0;
  1870. /*
  1871. * FIXME: Make sure this bitmask is cleared when we clear the busReset
  1872. * interrupt bit. Clear physReqResourceAllBuses on bus reset.
  1873. */
  1874. spin_lock_irqsave(&ohci->lock, flags);
  1875. if (ohci->generation != generation) {
  1876. ret = -ESTALE;
  1877. goto out;
  1878. }
  1879. /*
  1880. * Note, if the node ID contains a non-local bus ID, physical DMA is
  1881. * enabled for _all_ nodes on remote buses.
  1882. */
  1883. n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
  1884. if (n < 32)
  1885. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
  1886. else
  1887. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
  1888. flush_writes(ohci);
  1889. out:
  1890. spin_unlock_irqrestore(&ohci->lock, flags);
  1891. return ret;
  1892. #endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
  1893. }
  1894. static u32 ohci_read_csr(struct fw_card *card, int csr_offset)
  1895. {
  1896. struct fw_ohci *ohci = fw_ohci(card);
  1897. unsigned long flags;
  1898. u32 value;
  1899. switch (csr_offset) {
  1900. case CSR_STATE_CLEAR:
  1901. case CSR_STATE_SET:
  1902. if (ohci->is_root &&
  1903. (reg_read(ohci, OHCI1394_LinkControlSet) &
  1904. OHCI1394_LinkControl_cycleMaster))
  1905. value = CSR_STATE_BIT_CMSTR;
  1906. else
  1907. value = 0;
  1908. if (ohci->csr_state_setclear_abdicate)
  1909. value |= CSR_STATE_BIT_ABDICATE;
  1910. return value;
  1911. case CSR_NODE_IDS:
  1912. return reg_read(ohci, OHCI1394_NodeID) << 16;
  1913. case CSR_CYCLE_TIME:
  1914. return get_cycle_time(ohci);
  1915. case CSR_BUS_TIME:
  1916. /*
  1917. * We might be called just after the cycle timer has wrapped
  1918. * around but just before the cycle64Seconds handler, so we
  1919. * better check here, too, if the bus time needs to be updated.
  1920. */
  1921. spin_lock_irqsave(&ohci->lock, flags);
  1922. value = update_bus_time(ohci);
  1923. spin_unlock_irqrestore(&ohci->lock, flags);
  1924. return value;
  1925. case CSR_BUSY_TIMEOUT:
  1926. value = reg_read(ohci, OHCI1394_ATRetries);
  1927. return (value >> 4) & 0x0ffff00f;
  1928. case CSR_PRIORITY_BUDGET:
  1929. return (reg_read(ohci, OHCI1394_FairnessControl) & 0x3f) |
  1930. (ohci->pri_req_max << 8);
  1931. default:
  1932. WARN_ON(1);
  1933. return 0;
  1934. }
  1935. }
  1936. static void ohci_write_csr(struct fw_card *card, int csr_offset, u32 value)
  1937. {
  1938. struct fw_ohci *ohci = fw_ohci(card);
  1939. unsigned long flags;
  1940. switch (csr_offset) {
  1941. case CSR_STATE_CLEAR:
  1942. if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
  1943. reg_write(ohci, OHCI1394_LinkControlClear,
  1944. OHCI1394_LinkControl_cycleMaster);
  1945. flush_writes(ohci);
  1946. }
  1947. if (value & CSR_STATE_BIT_ABDICATE)
  1948. ohci->csr_state_setclear_abdicate = false;
  1949. break;
  1950. case CSR_STATE_SET:
  1951. if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
  1952. reg_write(ohci, OHCI1394_LinkControlSet,
  1953. OHCI1394_LinkControl_cycleMaster);
  1954. flush_writes(ohci);
  1955. }
  1956. if (value & CSR_STATE_BIT_ABDICATE)
  1957. ohci->csr_state_setclear_abdicate = true;
  1958. break;
  1959. case CSR_NODE_IDS:
  1960. reg_write(ohci, OHCI1394_NodeID, value >> 16);
  1961. flush_writes(ohci);
  1962. break;
  1963. case CSR_CYCLE_TIME:
  1964. reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
  1965. reg_write(ohci, OHCI1394_IntEventSet,
  1966. OHCI1394_cycleInconsistent);
  1967. flush_writes(ohci);
  1968. break;
  1969. case CSR_BUS_TIME:
  1970. spin_lock_irqsave(&ohci->lock, flags);
  1971. ohci->bus_time = (ohci->bus_time & 0x7f) | (value & ~0x7f);
  1972. spin_unlock_irqrestore(&ohci->lock, flags);
  1973. break;
  1974. case CSR_BUSY_TIMEOUT:
  1975. value = (value & 0xf) | ((value & 0xf) << 4) |
  1976. ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
  1977. reg_write(ohci, OHCI1394_ATRetries, value);
  1978. flush_writes(ohci);
  1979. break;
  1980. case CSR_PRIORITY_BUDGET:
  1981. reg_write(ohci, OHCI1394_FairnessControl, value & 0x3f);
  1982. flush_writes(ohci);
  1983. break;
  1984. default:
  1985. WARN_ON(1);
  1986. break;
  1987. }
  1988. }
  1989. static void copy_iso_headers(struct iso_context *ctx, void *p)
  1990. {
  1991. int i = ctx->header_length;
  1992. if (i + ctx->base.header_size > PAGE_SIZE)
  1993. return;
  1994. /*
  1995. * The iso header is byteswapped to little endian by
  1996. * the controller, but the remaining header quadlets
  1997. * are big endian. We want to present all the headers
  1998. * as big endian, so we have to swap the first quadlet.
  1999. */
  2000. if (ctx->base.header_size > 0)
  2001. *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
  2002. if (ctx->base.header_size > 4)
  2003. *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
  2004. if (ctx->base.header_size > 8)
  2005. memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
  2006. ctx->header_length += ctx->base.header_size;
  2007. }
  2008. static int handle_ir_packet_per_buffer(struct context *context,
  2009. struct descriptor *d,
  2010. struct descriptor *last)
  2011. {
  2012. struct iso_context *ctx =
  2013. container_of(context, struct iso_context, context);
  2014. struct descriptor *pd;
  2015. __le32 *ir_header;
  2016. void *p;
  2017. for (pd = d; pd <= last; pd++)
  2018. if (pd->transfer_status)
  2019. break;
  2020. if (pd > last)
  2021. /* Descriptor(s) not done yet, stop iteration */
  2022. return 0;
  2023. p = last + 1;
  2024. copy_iso_headers(ctx, p);
  2025. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  2026. ir_header = (__le32 *) p;
  2027. ctx->base.callback.sc(&ctx->base,
  2028. le32_to_cpu(ir_header[0]) & 0xffff,
  2029. ctx->header_length, ctx->header,
  2030. ctx->base.callback_data);
  2031. ctx->header_length = 0;
  2032. }
  2033. return 1;
  2034. }
  2035. /* d == last because each descriptor block is only a single descriptor. */
  2036. static int handle_ir_buffer_fill(struct context *context,
  2037. struct descriptor *d,
  2038. struct descriptor *last)
  2039. {
  2040. struct iso_context *ctx =
  2041. container_of(context, struct iso_context, context);
  2042. if (!last->transfer_status)
  2043. /* Descriptor(s) not done yet, stop iteration */
  2044. return 0;
  2045. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS)
  2046. ctx->base.callback.mc(&ctx->base,
  2047. le32_to_cpu(last->data_address) +
  2048. le16_to_cpu(last->req_count) -
  2049. le16_to_cpu(last->res_count),
  2050. ctx->base.callback_data);
  2051. return 1;
  2052. }
  2053. static int handle_it_packet(struct context *context,
  2054. struct descriptor *d,
  2055. struct descriptor *last)
  2056. {
  2057. struct iso_context *ctx =
  2058. container_of(context, struct iso_context, context);
  2059. int i;
  2060. struct descriptor *pd;
  2061. for (pd = d; pd <= last; pd++)
  2062. if (pd->transfer_status)
  2063. break;
  2064. if (pd > last)
  2065. /* Descriptor(s) not done yet, stop iteration */
  2066. return 0;
  2067. i = ctx->header_length;
  2068. if (i + 4 < PAGE_SIZE) {
  2069. /* Present this value as big-endian to match the receive code */
  2070. *(__be32 *)(ctx->header + i) = cpu_to_be32(
  2071. ((u32)le16_to_cpu(pd->transfer_status) << 16) |
  2072. le16_to_cpu(pd->res_count));
  2073. ctx->header_length += 4;
  2074. }
  2075. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  2076. ctx->base.callback.sc(&ctx->base, le16_to_cpu(last->res_count),
  2077. ctx->header_length, ctx->header,
  2078. ctx->base.callback_data);
  2079. ctx->header_length = 0;
  2080. }
  2081. return 1;
  2082. }
  2083. static void set_multichannel_mask(struct fw_ohci *ohci, u64 channels)
  2084. {
  2085. u32 hi = channels >> 32, lo = channels;
  2086. reg_write(ohci, OHCI1394_IRMultiChanMaskHiClear, ~hi);
  2087. reg_write(ohci, OHCI1394_IRMultiChanMaskLoClear, ~lo);
  2088. reg_write(ohci, OHCI1394_IRMultiChanMaskHiSet, hi);
  2089. reg_write(ohci, OHCI1394_IRMultiChanMaskLoSet, lo);
  2090. mmiowb();
  2091. ohci->mc_channels = channels;
  2092. }
  2093. static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
  2094. int type, int channel, size_t header_size)
  2095. {
  2096. struct fw_ohci *ohci = fw_ohci(card);
  2097. struct iso_context *uninitialized_var(ctx);
  2098. descriptor_callback_t uninitialized_var(callback);
  2099. u64 *uninitialized_var(channels);
  2100. u32 *uninitialized_var(mask), uninitialized_var(regs);
  2101. unsigned long flags;
  2102. int index, ret = -EBUSY;
  2103. spin_lock_irqsave(&ohci->lock, flags);
  2104. switch (type) {
  2105. case FW_ISO_CONTEXT_TRANSMIT:
  2106. mask = &ohci->it_context_mask;
  2107. callback = handle_it_packet;
  2108. index = ffs(*mask) - 1;
  2109. if (index >= 0) {
  2110. *mask &= ~(1 << index);
  2111. regs = OHCI1394_IsoXmitContextBase(index);
  2112. ctx = &ohci->it_context_list[index];
  2113. }
  2114. break;
  2115. case FW_ISO_CONTEXT_RECEIVE:
  2116. channels = &ohci->ir_context_channels;
  2117. mask = &ohci->ir_context_mask;
  2118. callback = handle_ir_packet_per_buffer;
  2119. index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
  2120. if (index >= 0) {
  2121. *channels &= ~(1ULL << channel);
  2122. *mask &= ~(1 << index);
  2123. regs = OHCI1394_IsoRcvContextBase(index);
  2124. ctx = &ohci->ir_context_list[index];
  2125. }
  2126. break;
  2127. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2128. mask = &ohci->ir_context_mask;
  2129. callback = handle_ir_buffer_fill;
  2130. index = !ohci->mc_allocated ? ffs(*mask) - 1 : -1;
  2131. if (index >= 0) {
  2132. ohci->mc_allocated = true;
  2133. *mask &= ~(1 << index);
  2134. regs = OHCI1394_IsoRcvContextBase(index);
  2135. ctx = &ohci->ir_context_list[index];
  2136. }
  2137. break;
  2138. default:
  2139. index = -1;
  2140. ret = -ENOSYS;
  2141. }
  2142. spin_unlock_irqrestore(&ohci->lock, flags);
  2143. if (index < 0)
  2144. return ERR_PTR(ret);
  2145. memset(ctx, 0, sizeof(*ctx));
  2146. ctx->header_length = 0;
  2147. ctx->header = (void *) __get_free_page(GFP_KERNEL);
  2148. if (ctx->header == NULL) {
  2149. ret = -ENOMEM;
  2150. goto out;
  2151. }
  2152. ret = context_init(&ctx->context, ohci, regs, callback);
  2153. if (ret < 0)
  2154. goto out_with_header;
  2155. if (type == FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL)
  2156. set_multichannel_mask(ohci, 0);
  2157. return &ctx->base;
  2158. out_with_header:
  2159. free_page((unsigned long)ctx->header);
  2160. out:
  2161. spin_lock_irqsave(&ohci->lock, flags);
  2162. switch (type) {
  2163. case FW_ISO_CONTEXT_RECEIVE:
  2164. *channels |= 1ULL << channel;
  2165. break;
  2166. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2167. ohci->mc_allocated = false;
  2168. break;
  2169. }
  2170. *mask |= 1 << index;
  2171. spin_unlock_irqrestore(&ohci->lock, flags);
  2172. return ERR_PTR(ret);
  2173. }
  2174. static int ohci_start_iso(struct fw_iso_context *base,
  2175. s32 cycle, u32 sync, u32 tags)
  2176. {
  2177. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2178. struct fw_ohci *ohci = ctx->context.ohci;
  2179. u32 control = IR_CONTEXT_ISOCH_HEADER, match;
  2180. int index;
  2181. switch (ctx->base.type) {
  2182. case FW_ISO_CONTEXT_TRANSMIT:
  2183. index = ctx - ohci->it_context_list;
  2184. match = 0;
  2185. if (cycle >= 0)
  2186. match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
  2187. (cycle & 0x7fff) << 16;
  2188. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
  2189. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
  2190. context_run(&ctx->context, match);
  2191. break;
  2192. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2193. control |= IR_CONTEXT_BUFFER_FILL|IR_CONTEXT_MULTI_CHANNEL_MODE;
  2194. /* fall through */
  2195. case FW_ISO_CONTEXT_RECEIVE:
  2196. index = ctx - ohci->ir_context_list;
  2197. match = (tags << 28) | (sync << 8) | ctx->base.channel;
  2198. if (cycle >= 0) {
  2199. match |= (cycle & 0x07fff) << 12;
  2200. control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
  2201. }
  2202. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
  2203. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
  2204. reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
  2205. context_run(&ctx->context, control);
  2206. break;
  2207. }
  2208. return 0;
  2209. }
  2210. static int ohci_stop_iso(struct fw_iso_context *base)
  2211. {
  2212. struct fw_ohci *ohci = fw_ohci(base->card);
  2213. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2214. int index;
  2215. switch (ctx->base.type) {
  2216. case FW_ISO_CONTEXT_TRANSMIT:
  2217. index = ctx - ohci->it_context_list;
  2218. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
  2219. break;
  2220. case FW_ISO_CONTEXT_RECEIVE:
  2221. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2222. index = ctx - ohci->ir_context_list;
  2223. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
  2224. break;
  2225. }
  2226. flush_writes(ohci);
  2227. context_stop(&ctx->context);
  2228. return 0;
  2229. }
  2230. static void ohci_free_iso_context(struct fw_iso_context *base)
  2231. {
  2232. struct fw_ohci *ohci = fw_ohci(base->card);
  2233. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2234. unsigned long flags;
  2235. int index;
  2236. ohci_stop_iso(base);
  2237. context_release(&ctx->context);
  2238. free_page((unsigned long)ctx->header);
  2239. spin_lock_irqsave(&ohci->lock, flags);
  2240. switch (base->type) {
  2241. case FW_ISO_CONTEXT_TRANSMIT:
  2242. index = ctx - ohci->it_context_list;
  2243. ohci->it_context_mask |= 1 << index;
  2244. break;
  2245. case FW_ISO_CONTEXT_RECEIVE:
  2246. index = ctx - ohci->ir_context_list;
  2247. ohci->ir_context_mask |= 1 << index;
  2248. ohci->ir_context_channels |= 1ULL << base->channel;
  2249. break;
  2250. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2251. index = ctx - ohci->ir_context_list;
  2252. ohci->ir_context_mask |= 1 << index;
  2253. ohci->ir_context_channels |= ohci->mc_channels;
  2254. ohci->mc_channels = 0;
  2255. ohci->mc_allocated = false;
  2256. break;
  2257. }
  2258. spin_unlock_irqrestore(&ohci->lock, flags);
  2259. }
  2260. static int ohci_set_iso_channels(struct fw_iso_context *base, u64 *channels)
  2261. {
  2262. struct fw_ohci *ohci = fw_ohci(base->card);
  2263. unsigned long flags;
  2264. int ret;
  2265. switch (base->type) {
  2266. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2267. spin_lock_irqsave(&ohci->lock, flags);
  2268. /* Don't allow multichannel to grab other contexts' channels. */
  2269. if (~ohci->ir_context_channels & ~ohci->mc_channels & *channels) {
  2270. *channels = ohci->ir_context_channels;
  2271. ret = -EBUSY;
  2272. } else {
  2273. set_multichannel_mask(ohci, *channels);
  2274. ret = 0;
  2275. }
  2276. spin_unlock_irqrestore(&ohci->lock, flags);
  2277. break;
  2278. default:
  2279. ret = -EINVAL;
  2280. }
  2281. return ret;
  2282. }
  2283. static int queue_iso_transmit(struct iso_context *ctx,
  2284. struct fw_iso_packet *packet,
  2285. struct fw_iso_buffer *buffer,
  2286. unsigned long payload)
  2287. {
  2288. struct descriptor *d, *last, *pd;
  2289. struct fw_iso_packet *p;
  2290. __le32 *header;
  2291. dma_addr_t d_bus, page_bus;
  2292. u32 z, header_z, payload_z, irq;
  2293. u32 payload_index, payload_end_index, next_page_index;
  2294. int page, end_page, i, length, offset;
  2295. p = packet;
  2296. payload_index = payload;
  2297. if (p->skip)
  2298. z = 1;
  2299. else
  2300. z = 2;
  2301. if (p->header_length > 0)
  2302. z++;
  2303. /* Determine the first page the payload isn't contained in. */
  2304. end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
  2305. if (p->payload_length > 0)
  2306. payload_z = end_page - (payload_index >> PAGE_SHIFT);
  2307. else
  2308. payload_z = 0;
  2309. z += payload_z;
  2310. /* Get header size in number of descriptors. */
  2311. header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
  2312. d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
  2313. if (d == NULL)
  2314. return -ENOMEM;
  2315. if (!p->skip) {
  2316. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  2317. d[0].req_count = cpu_to_le16(8);
  2318. /*
  2319. * Link the skip address to this descriptor itself. This causes
  2320. * a context to skip a cycle whenever lost cycles or FIFO
  2321. * overruns occur, without dropping the data. The application
  2322. * should then decide whether this is an error condition or not.
  2323. * FIXME: Make the context's cycle-lost behaviour configurable?
  2324. */
  2325. d[0].branch_address = cpu_to_le32(d_bus | z);
  2326. header = (__le32 *) &d[1];
  2327. header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
  2328. IT_HEADER_TAG(p->tag) |
  2329. IT_HEADER_TCODE(TCODE_STREAM_DATA) |
  2330. IT_HEADER_CHANNEL(ctx->base.channel) |
  2331. IT_HEADER_SPEED(ctx->base.speed));
  2332. header[1] =
  2333. cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
  2334. p->payload_length));
  2335. }
  2336. if (p->header_length > 0) {
  2337. d[2].req_count = cpu_to_le16(p->header_length);
  2338. d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
  2339. memcpy(&d[z], p->header, p->header_length);
  2340. }
  2341. pd = d + z - payload_z;
  2342. payload_end_index = payload_index + p->payload_length;
  2343. for (i = 0; i < payload_z; i++) {
  2344. page = payload_index >> PAGE_SHIFT;
  2345. offset = payload_index & ~PAGE_MASK;
  2346. next_page_index = (page + 1) << PAGE_SHIFT;
  2347. length =
  2348. min(next_page_index, payload_end_index) - payload_index;
  2349. pd[i].req_count = cpu_to_le16(length);
  2350. page_bus = page_private(buffer->pages[page]);
  2351. pd[i].data_address = cpu_to_le32(page_bus + offset);
  2352. payload_index += length;
  2353. }
  2354. if (p->interrupt)
  2355. irq = DESCRIPTOR_IRQ_ALWAYS;
  2356. else
  2357. irq = DESCRIPTOR_NO_IRQ;
  2358. last = z == 2 ? d : d + z - 1;
  2359. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  2360. DESCRIPTOR_STATUS |
  2361. DESCRIPTOR_BRANCH_ALWAYS |
  2362. irq);
  2363. context_append(&ctx->context, d, z, header_z);
  2364. return 0;
  2365. }
  2366. static int queue_iso_packet_per_buffer(struct iso_context *ctx,
  2367. struct fw_iso_packet *packet,
  2368. struct fw_iso_buffer *buffer,
  2369. unsigned long payload)
  2370. {
  2371. struct descriptor *d, *pd;
  2372. dma_addr_t d_bus, page_bus;
  2373. u32 z, header_z, rest;
  2374. int i, j, length;
  2375. int page, offset, packet_count, header_size, payload_per_buffer;
  2376. /*
  2377. * The OHCI controller puts the isochronous header and trailer in the
  2378. * buffer, so we need at least 8 bytes.
  2379. */
  2380. packet_count = packet->header_length / ctx->base.header_size;
  2381. header_size = max(ctx->base.header_size, (size_t)8);
  2382. /* Get header size in number of descriptors. */
  2383. header_z = DIV_ROUND_UP(header_size, sizeof(*d));
  2384. page = payload >> PAGE_SHIFT;
  2385. offset = payload & ~PAGE_MASK;
  2386. payload_per_buffer = packet->payload_length / packet_count;
  2387. for (i = 0; i < packet_count; i++) {
  2388. /* d points to the header descriptor */
  2389. z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
  2390. d = context_get_descriptors(&ctx->context,
  2391. z + header_z, &d_bus);
  2392. if (d == NULL)
  2393. return -ENOMEM;
  2394. d->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2395. DESCRIPTOR_INPUT_MORE);
  2396. if (packet->skip && i == 0)
  2397. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  2398. d->req_count = cpu_to_le16(header_size);
  2399. d->res_count = d->req_count;
  2400. d->transfer_status = 0;
  2401. d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
  2402. rest = payload_per_buffer;
  2403. pd = d;
  2404. for (j = 1; j < z; j++) {
  2405. pd++;
  2406. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2407. DESCRIPTOR_INPUT_MORE);
  2408. if (offset + rest < PAGE_SIZE)
  2409. length = rest;
  2410. else
  2411. length = PAGE_SIZE - offset;
  2412. pd->req_count = cpu_to_le16(length);
  2413. pd->res_count = pd->req_count;
  2414. pd->transfer_status = 0;
  2415. page_bus = page_private(buffer->pages[page]);
  2416. pd->data_address = cpu_to_le32(page_bus + offset);
  2417. offset = (offset + length) & ~PAGE_MASK;
  2418. rest -= length;
  2419. if (offset == 0)
  2420. page++;
  2421. }
  2422. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2423. DESCRIPTOR_INPUT_LAST |
  2424. DESCRIPTOR_BRANCH_ALWAYS);
  2425. if (packet->interrupt && i == packet_count - 1)
  2426. pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  2427. context_append(&ctx->context, d, z, header_z);
  2428. }
  2429. return 0;
  2430. }
  2431. static int queue_iso_buffer_fill(struct iso_context *ctx,
  2432. struct fw_iso_packet *packet,
  2433. struct fw_iso_buffer *buffer,
  2434. unsigned long payload)
  2435. {
  2436. struct descriptor *d;
  2437. dma_addr_t d_bus, page_bus;
  2438. int page, offset, rest, z, i, length;
  2439. page = payload >> PAGE_SHIFT;
  2440. offset = payload & ~PAGE_MASK;
  2441. rest = packet->payload_length;
  2442. /* We need one descriptor for each page in the buffer. */
  2443. z = DIV_ROUND_UP(offset + rest, PAGE_SIZE);
  2444. if (WARN_ON(offset & 3 || rest & 3 || page + z > buffer->page_count))
  2445. return -EFAULT;
  2446. for (i = 0; i < z; i++) {
  2447. d = context_get_descriptors(&ctx->context, 1, &d_bus);
  2448. if (d == NULL)
  2449. return -ENOMEM;
  2450. d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  2451. DESCRIPTOR_BRANCH_ALWAYS);
  2452. if (packet->skip && i == 0)
  2453. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  2454. if (packet->interrupt && i == z - 1)
  2455. d->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  2456. if (offset + rest < PAGE_SIZE)
  2457. length = rest;
  2458. else
  2459. length = PAGE_SIZE - offset;
  2460. d->req_count = cpu_to_le16(length);
  2461. d->res_count = d->req_count;
  2462. d->transfer_status = 0;
  2463. page_bus = page_private(buffer->pages[page]);
  2464. d->data_address = cpu_to_le32(page_bus + offset);
  2465. rest -= length;
  2466. offset = 0;
  2467. page++;
  2468. context_append(&ctx->context, d, 1, 0);
  2469. }
  2470. return 0;
  2471. }
  2472. static int ohci_queue_iso(struct fw_iso_context *base,
  2473. struct fw_iso_packet *packet,
  2474. struct fw_iso_buffer *buffer,
  2475. unsigned long payload)
  2476. {
  2477. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2478. unsigned long flags;
  2479. int ret = -ENOSYS;
  2480. spin_lock_irqsave(&ctx->context.ohci->lock, flags);
  2481. switch (base->type) {
  2482. case FW_ISO_CONTEXT_TRANSMIT:
  2483. ret = queue_iso_transmit(ctx, packet, buffer, payload);
  2484. break;
  2485. case FW_ISO_CONTEXT_RECEIVE:
  2486. ret = queue_iso_packet_per_buffer(ctx, packet, buffer, payload);
  2487. break;
  2488. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2489. ret = queue_iso_buffer_fill(ctx, packet, buffer, payload);
  2490. break;
  2491. }
  2492. spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
  2493. return ret;
  2494. }
  2495. static const struct fw_card_driver ohci_driver = {
  2496. .enable = ohci_enable,
  2497. .read_phy_reg = ohci_read_phy_reg,
  2498. .update_phy_reg = ohci_update_phy_reg,
  2499. .set_config_rom = ohci_set_config_rom,
  2500. .send_request = ohci_send_request,
  2501. .send_response = ohci_send_response,
  2502. .cancel_packet = ohci_cancel_packet,
  2503. .enable_phys_dma = ohci_enable_phys_dma,
  2504. .read_csr = ohci_read_csr,
  2505. .write_csr = ohci_write_csr,
  2506. .allocate_iso_context = ohci_allocate_iso_context,
  2507. .free_iso_context = ohci_free_iso_context,
  2508. .set_iso_channels = ohci_set_iso_channels,
  2509. .queue_iso = ohci_queue_iso,
  2510. .start_iso = ohci_start_iso,
  2511. .stop_iso = ohci_stop_iso,
  2512. };
  2513. #ifdef CONFIG_PPC_PMAC
  2514. static void pmac_ohci_on(struct pci_dev *dev)
  2515. {
  2516. if (machine_is(powermac)) {
  2517. struct device_node *ofn = pci_device_to_OF_node(dev);
  2518. if (ofn) {
  2519. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
  2520. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
  2521. }
  2522. }
  2523. }
  2524. static void pmac_ohci_off(struct pci_dev *dev)
  2525. {
  2526. if (machine_is(powermac)) {
  2527. struct device_node *ofn = pci_device_to_OF_node(dev);
  2528. if (ofn) {
  2529. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
  2530. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
  2531. }
  2532. }
  2533. }
  2534. #else
  2535. static inline void pmac_ohci_on(struct pci_dev *dev) {}
  2536. static inline void pmac_ohci_off(struct pci_dev *dev) {}
  2537. #endif /* CONFIG_PPC_PMAC */
  2538. static int __devinit pci_probe(struct pci_dev *dev,
  2539. const struct pci_device_id *ent)
  2540. {
  2541. struct fw_ohci *ohci;
  2542. u32 bus_options, max_receive, link_speed, version;
  2543. u64 guid;
  2544. int i, err, n_ir, n_it;
  2545. size_t size;
  2546. ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
  2547. if (ohci == NULL) {
  2548. err = -ENOMEM;
  2549. goto fail;
  2550. }
  2551. fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
  2552. pmac_ohci_on(dev);
  2553. err = pci_enable_device(dev);
  2554. if (err) {
  2555. fw_error("Failed to enable OHCI hardware\n");
  2556. goto fail_free;
  2557. }
  2558. pci_set_master(dev);
  2559. pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
  2560. pci_set_drvdata(dev, ohci);
  2561. spin_lock_init(&ohci->lock);
  2562. mutex_init(&ohci->phy_reg_mutex);
  2563. tasklet_init(&ohci->bus_reset_tasklet,
  2564. bus_reset_tasklet, (unsigned long)ohci);
  2565. err = pci_request_region(dev, 0, ohci_driver_name);
  2566. if (err) {
  2567. fw_error("MMIO resource unavailable\n");
  2568. goto fail_disable;
  2569. }
  2570. ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
  2571. if (ohci->registers == NULL) {
  2572. fw_error("Failed to remap registers\n");
  2573. err = -ENXIO;
  2574. goto fail_iomem;
  2575. }
  2576. for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
  2577. if ((ohci_quirks[i].vendor == dev->vendor) &&
  2578. (ohci_quirks[i].device == (unsigned short)PCI_ANY_ID ||
  2579. ohci_quirks[i].device == dev->device) &&
  2580. (ohci_quirks[i].revision == (unsigned short)PCI_ANY_ID ||
  2581. ohci_quirks[i].revision >= dev->revision)) {
  2582. ohci->quirks = ohci_quirks[i].flags;
  2583. break;
  2584. }
  2585. if (param_quirks)
  2586. ohci->quirks = param_quirks;
  2587. err = ar_context_init(&ohci->ar_request_ctx, ohci,
  2588. OHCI1394_AsReqRcvContextControlSet);
  2589. if (err < 0)
  2590. goto fail_iounmap;
  2591. err = ar_context_init(&ohci->ar_response_ctx, ohci,
  2592. OHCI1394_AsRspRcvContextControlSet);
  2593. if (err < 0)
  2594. goto fail_arreq_ctx;
  2595. context_init(&ohci->at_request_ctx, ohci,
  2596. OHCI1394_AsReqTrContextControlSet, handle_at_packet);
  2597. context_init(&ohci->at_response_ctx, ohci,
  2598. OHCI1394_AsRspTrContextControlSet, handle_at_packet);
  2599. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
  2600. ohci->ir_context_channels = ~0ULL;
  2601. ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
  2602. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
  2603. n_ir = hweight32(ohci->ir_context_mask);
  2604. size = sizeof(struct iso_context) * n_ir;
  2605. ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
  2606. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
  2607. ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
  2608. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
  2609. n_it = hweight32(ohci->it_context_mask);
  2610. size = sizeof(struct iso_context) * n_it;
  2611. ohci->it_context_list = kzalloc(size, GFP_KERNEL);
  2612. if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
  2613. err = -ENOMEM;
  2614. goto fail_contexts;
  2615. }
  2616. /* self-id dma buffer allocation */
  2617. ohci->self_id_cpu = dma_alloc_coherent(ohci->card.device,
  2618. SELF_ID_BUF_SIZE,
  2619. &ohci->self_id_bus,
  2620. GFP_KERNEL);
  2621. if (ohci->self_id_cpu == NULL) {
  2622. err = -ENOMEM;
  2623. goto fail_contexts;
  2624. }
  2625. bus_options = reg_read(ohci, OHCI1394_BusOptions);
  2626. max_receive = (bus_options >> 12) & 0xf;
  2627. link_speed = bus_options & 0x7;
  2628. guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
  2629. reg_read(ohci, OHCI1394_GUIDLo);
  2630. err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
  2631. if (err)
  2632. goto fail_self_id;
  2633. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  2634. fw_notify("Added fw-ohci device %s, OHCI v%x.%x, "
  2635. "%d IR + %d IT contexts, quirks 0x%x\n",
  2636. dev_name(&dev->dev), version >> 16, version & 0xff,
  2637. n_ir, n_it, ohci->quirks);
  2638. return 0;
  2639. fail_self_id:
  2640. dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
  2641. ohci->self_id_cpu, ohci->self_id_bus);
  2642. fail_contexts:
  2643. kfree(ohci->ir_context_list);
  2644. kfree(ohci->it_context_list);
  2645. context_release(&ohci->at_response_ctx);
  2646. context_release(&ohci->at_request_ctx);
  2647. ar_context_release(&ohci->ar_response_ctx);
  2648. fail_arreq_ctx:
  2649. ar_context_release(&ohci->ar_request_ctx);
  2650. fail_iounmap:
  2651. pci_iounmap(dev, ohci->registers);
  2652. fail_iomem:
  2653. pci_release_region(dev, 0);
  2654. fail_disable:
  2655. pci_disable_device(dev);
  2656. fail_free:
  2657. kfree(&ohci->card);
  2658. pmac_ohci_off(dev);
  2659. fail:
  2660. if (err == -ENOMEM)
  2661. fw_error("Out of memory\n");
  2662. return err;
  2663. }
  2664. static void pci_remove(struct pci_dev *dev)
  2665. {
  2666. struct fw_ohci *ohci;
  2667. ohci = pci_get_drvdata(dev);
  2668. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  2669. flush_writes(ohci);
  2670. fw_core_remove_card(&ohci->card);
  2671. /*
  2672. * FIXME: Fail all pending packets here, now that the upper
  2673. * layers can't queue any more.
  2674. */
  2675. software_reset(ohci);
  2676. free_irq(dev->irq, ohci);
  2677. if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
  2678. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2679. ohci->next_config_rom, ohci->next_config_rom_bus);
  2680. if (ohci->config_rom)
  2681. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2682. ohci->config_rom, ohci->config_rom_bus);
  2683. dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
  2684. ohci->self_id_cpu, ohci->self_id_bus);
  2685. ar_context_release(&ohci->ar_request_ctx);
  2686. ar_context_release(&ohci->ar_response_ctx);
  2687. context_release(&ohci->at_request_ctx);
  2688. context_release(&ohci->at_response_ctx);
  2689. kfree(ohci->it_context_list);
  2690. kfree(ohci->ir_context_list);
  2691. pci_disable_msi(dev);
  2692. pci_iounmap(dev, ohci->registers);
  2693. pci_release_region(dev, 0);
  2694. pci_disable_device(dev);
  2695. kfree(&ohci->card);
  2696. pmac_ohci_off(dev);
  2697. fw_notify("Removed fw-ohci device.\n");
  2698. }
  2699. #ifdef CONFIG_PM
  2700. static int pci_suspend(struct pci_dev *dev, pm_message_t state)
  2701. {
  2702. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2703. int err;
  2704. software_reset(ohci);
  2705. free_irq(dev->irq, ohci);
  2706. pci_disable_msi(dev);
  2707. err = pci_save_state(dev);
  2708. if (err) {
  2709. fw_error("pci_save_state failed\n");
  2710. return err;
  2711. }
  2712. err = pci_set_power_state(dev, pci_choose_state(dev, state));
  2713. if (err)
  2714. fw_error("pci_set_power_state failed with %d\n", err);
  2715. pmac_ohci_off(dev);
  2716. return 0;
  2717. }
  2718. static int pci_resume(struct pci_dev *dev)
  2719. {
  2720. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2721. int err;
  2722. pmac_ohci_on(dev);
  2723. pci_set_power_state(dev, PCI_D0);
  2724. pci_restore_state(dev);
  2725. err = pci_enable_device(dev);
  2726. if (err) {
  2727. fw_error("pci_enable_device failed\n");
  2728. return err;
  2729. }
  2730. return ohci_enable(&ohci->card, NULL, 0);
  2731. }
  2732. #endif
  2733. static const struct pci_device_id pci_table[] = {
  2734. { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
  2735. { }
  2736. };
  2737. MODULE_DEVICE_TABLE(pci, pci_table);
  2738. static struct pci_driver fw_ohci_pci_driver = {
  2739. .name = ohci_driver_name,
  2740. .id_table = pci_table,
  2741. .probe = pci_probe,
  2742. .remove = pci_remove,
  2743. #ifdef CONFIG_PM
  2744. .resume = pci_resume,
  2745. .suspend = pci_suspend,
  2746. #endif
  2747. };
  2748. MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
  2749. MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
  2750. MODULE_LICENSE("GPL");
  2751. /* Provide a module alias so root-on-sbp2 initrds don't break. */
  2752. #ifndef CONFIG_IEEE1394_OHCI1394_MODULE
  2753. MODULE_ALIAS("ohci1394");
  2754. #endif
  2755. static int __init fw_ohci_init(void)
  2756. {
  2757. return pci_register_driver(&fw_ohci_pci_driver);
  2758. }
  2759. static void __exit fw_ohci_cleanup(void)
  2760. {
  2761. pci_unregister_driver(&fw_ohci_pci_driver);
  2762. }
  2763. module_init(fw_ohci_init);
  2764. module_exit(fw_ohci_cleanup);