forcedeth.c 81 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745
  1. /*
  2. * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
  3. *
  4. * Note: This driver is a cleanroom reimplementation based on reverse
  5. * engineered documentation written by Carl-Daniel Hailfinger
  6. * and Andrew de Quincey. It's neither supported nor endorsed
  7. * by NVIDIA Corp. Use at your own risk.
  8. *
  9. * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
  10. * trademarks of NVIDIA Corporation in the United States and other
  11. * countries.
  12. *
  13. * Copyright (C) 2003,4 Manfred Spraul
  14. * Copyright (C) 2004 Andrew de Quincey (wol support)
  15. * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
  16. * IRQ rate fixes, bigendian fixes, cleanups, verification)
  17. * Copyright (c) 2004 NVIDIA Corporation
  18. *
  19. * This program is free software; you can redistribute it and/or modify
  20. * it under the terms of the GNU General Public License as published by
  21. * the Free Software Foundation; either version 2 of the License, or
  22. * (at your option) any later version.
  23. *
  24. * This program is distributed in the hope that it will be useful,
  25. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  26. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  27. * GNU General Public License for more details.
  28. *
  29. * You should have received a copy of the GNU General Public License
  30. * along with this program; if not, write to the Free Software
  31. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  32. *
  33. * Changelog:
  34. * 0.01: 05 Oct 2003: First release that compiles without warnings.
  35. * 0.02: 05 Oct 2003: Fix bug for nv_drain_tx: do not try to free NULL skbs.
  36. * Check all PCI BARs for the register window.
  37. * udelay added to mii_rw.
  38. * 0.03: 06 Oct 2003: Initialize dev->irq.
  39. * 0.04: 07 Oct 2003: Initialize np->lock, reduce handled irqs, add printks.
  40. * 0.05: 09 Oct 2003: printk removed again, irq status print tx_timeout.
  41. * 0.06: 10 Oct 2003: MAC Address read updated, pff flag generation updated,
  42. * irq mask updated
  43. * 0.07: 14 Oct 2003: Further irq mask updates.
  44. * 0.08: 20 Oct 2003: rx_desc.Length initialization added, nv_alloc_rx refill
  45. * added into irq handler, NULL check for drain_ring.
  46. * 0.09: 20 Oct 2003: Basic link speed irq implementation. Only handle the
  47. * requested interrupt sources.
  48. * 0.10: 20 Oct 2003: First cleanup for release.
  49. * 0.11: 21 Oct 2003: hexdump for tx added, rx buffer sizes increased.
  50. * MAC Address init fix, set_multicast cleanup.
  51. * 0.12: 23 Oct 2003: Cleanups for release.
  52. * 0.13: 25 Oct 2003: Limit for concurrent tx packets increased to 10.
  53. * Set link speed correctly. start rx before starting
  54. * tx (nv_start_rx sets the link speed).
  55. * 0.14: 25 Oct 2003: Nic dependant irq mask.
  56. * 0.15: 08 Nov 2003: fix smp deadlock with set_multicast_list during
  57. * open.
  58. * 0.16: 15 Nov 2003: include file cleanup for ppc64, rx buffer size
  59. * increased to 1628 bytes.
  60. * 0.17: 16 Nov 2003: undo rx buffer size increase. Substract 1 from
  61. * the tx length.
  62. * 0.18: 17 Nov 2003: fix oops due to late initialization of dev_stats
  63. * 0.19: 29 Nov 2003: Handle RxNoBuf, detect & handle invalid mac
  64. * addresses, really stop rx if already running
  65. * in nv_start_rx, clean up a bit.
  66. * 0.20: 07 Dec 2003: alloc fixes
  67. * 0.21: 12 Jan 2004: additional alloc fix, nic polling fix.
  68. * 0.22: 19 Jan 2004: reprogram timer to a sane rate, avoid lockup
  69. * on close.
  70. * 0.23: 26 Jan 2004: various small cleanups
  71. * 0.24: 27 Feb 2004: make driver even less anonymous in backtraces
  72. * 0.25: 09 Mar 2004: wol support
  73. * 0.26: 03 Jun 2004: netdriver specific annotation, sparse-related fixes
  74. * 0.27: 19 Jun 2004: Gigabit support, new descriptor rings,
  75. * added CK804/MCP04 device IDs, code fixes
  76. * for registers, link status and other minor fixes.
  77. * 0.28: 21 Jun 2004: Big cleanup, making driver mostly endian safe
  78. * 0.29: 31 Aug 2004: Add backup timer for link change notification.
  79. * 0.30: 25 Sep 2004: rx checksum support for nf 250 Gb. Add rx reset
  80. * into nv_close, otherwise reenabling for wol can
  81. * cause DMA to kfree'd memory.
  82. * 0.31: 14 Nov 2004: ethtool support for getting/setting link
  83. * capabilities.
  84. * 0.32: 16 Apr 2005: RX_ERROR4 handling added.
  85. * 0.33: 16 May 2005: Support for MCP51 added.
  86. * 0.34: 18 Jun 2005: Add DEV_NEED_LINKTIMER to all nForce nics.
  87. * 0.35: 26 Jun 2005: Support for MCP55 added.
  88. * 0.36: 28 Jun 2005: Add jumbo frame support.
  89. * 0.37: 10 Jul 2005: Additional ethtool support, cleanup of pci id list
  90. * 0.38: 16 Jul 2005: tx irq rewrite: Use global flags instead of
  91. * per-packet flags.
  92. * 0.39: 18 Jul 2005: Add 64bit descriptor support.
  93. * 0.40: 19 Jul 2005: Add support for mac address change.
  94. * 0.41: 30 Jul 2005: Write back original MAC in nv_close instead
  95. * of nv_remove
  96. * 0.42: 06 Aug 2005: Fix lack of link speed initialization
  97. * in the second (and later) nv_open call
  98. * 0.43: 10 Aug 2005: Add support for tx checksum.
  99. * 0.44: 20 Aug 2005: Add support for scatter gather and segmentation.
  100. * 0.45: 18 Sep 2005: Remove nv_stop/start_rx from every link check
  101. * 0.46: 20 Oct 2005: Add irq optimization modes.
  102. * 0.47: 26 Oct 2005: Add phyaddr 0 in phy scan.
  103. *
  104. * Known bugs:
  105. * We suspect that on some hardware no TX done interrupts are generated.
  106. * This means recovery from netif_stop_queue only happens if the hw timer
  107. * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
  108. * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
  109. * If your hardware reliably generates tx done interrupts, then you can remove
  110. * DEV_NEED_TIMERIRQ from the driver_data flags.
  111. * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
  112. * superfluous timer interrupts from the nic.
  113. */
  114. #define FORCEDETH_VERSION "0.47"
  115. #define DRV_NAME "forcedeth"
  116. #include <linux/module.h>
  117. #include <linux/types.h>
  118. #include <linux/pci.h>
  119. #include <linux/interrupt.h>
  120. #include <linux/netdevice.h>
  121. #include <linux/etherdevice.h>
  122. #include <linux/delay.h>
  123. #include <linux/spinlock.h>
  124. #include <linux/ethtool.h>
  125. #include <linux/timer.h>
  126. #include <linux/skbuff.h>
  127. #include <linux/mii.h>
  128. #include <linux/random.h>
  129. #include <linux/init.h>
  130. #include <linux/if_vlan.h>
  131. #include <asm/irq.h>
  132. #include <asm/io.h>
  133. #include <asm/uaccess.h>
  134. #include <asm/system.h>
  135. #if 0
  136. #define dprintk printk
  137. #else
  138. #define dprintk(x...) do { } while (0)
  139. #endif
  140. /*
  141. * Hardware access:
  142. */
  143. #define DEV_NEED_TIMERIRQ 0x0001 /* set the timer irq flag in the irq mask */
  144. #define DEV_NEED_LINKTIMER 0x0002 /* poll link settings. Relies on the timer irq */
  145. #define DEV_HAS_LARGEDESC 0x0004 /* device supports jumbo frames and needs packet format 2 */
  146. #define DEV_HAS_HIGH_DMA 0x0008 /* device supports 64bit dma */
  147. #define DEV_HAS_CHECKSUM 0x0010 /* device supports tx and rx checksum offloads */
  148. enum {
  149. NvRegIrqStatus = 0x000,
  150. #define NVREG_IRQSTAT_MIIEVENT 0x040
  151. #define NVREG_IRQSTAT_MASK 0x1ff
  152. NvRegIrqMask = 0x004,
  153. #define NVREG_IRQ_RX_ERROR 0x0001
  154. #define NVREG_IRQ_RX 0x0002
  155. #define NVREG_IRQ_RX_NOBUF 0x0004
  156. #define NVREG_IRQ_TX_ERR 0x0008
  157. #define NVREG_IRQ_TX_OK 0x0010
  158. #define NVREG_IRQ_TIMER 0x0020
  159. #define NVREG_IRQ_LINK 0x0040
  160. #define NVREG_IRQ_TX_ERROR 0x0080
  161. #define NVREG_IRQ_TX1 0x0100
  162. #define NVREG_IRQMASK_THROUGHPUT 0x00df
  163. #define NVREG_IRQMASK_CPU 0x0040
  164. #define NVREG_IRQ_UNKNOWN (~(NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_TX_ERR| \
  165. NVREG_IRQ_TX_OK|NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_TX_ERROR| \
  166. NVREG_IRQ_TX1))
  167. NvRegUnknownSetupReg6 = 0x008,
  168. #define NVREG_UNKSETUP6_VAL 3
  169. /*
  170. * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
  171. * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
  172. */
  173. NvRegPollingInterval = 0x00c,
  174. #define NVREG_POLL_DEFAULT_THROUGHPUT 970
  175. #define NVREG_POLL_DEFAULT_CPU 13
  176. NvRegMisc1 = 0x080,
  177. #define NVREG_MISC1_HD 0x02
  178. #define NVREG_MISC1_FORCE 0x3b0f3c
  179. NvRegTransmitterControl = 0x084,
  180. #define NVREG_XMITCTL_START 0x01
  181. NvRegTransmitterStatus = 0x088,
  182. #define NVREG_XMITSTAT_BUSY 0x01
  183. NvRegPacketFilterFlags = 0x8c,
  184. #define NVREG_PFF_ALWAYS 0x7F0008
  185. #define NVREG_PFF_PROMISC 0x80
  186. #define NVREG_PFF_MYADDR 0x20
  187. NvRegOffloadConfig = 0x90,
  188. #define NVREG_OFFLOAD_HOMEPHY 0x601
  189. #define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
  190. NvRegReceiverControl = 0x094,
  191. #define NVREG_RCVCTL_START 0x01
  192. NvRegReceiverStatus = 0x98,
  193. #define NVREG_RCVSTAT_BUSY 0x01
  194. NvRegRandomSeed = 0x9c,
  195. #define NVREG_RNDSEED_MASK 0x00ff
  196. #define NVREG_RNDSEED_FORCE 0x7f00
  197. #define NVREG_RNDSEED_FORCE2 0x2d00
  198. #define NVREG_RNDSEED_FORCE3 0x7400
  199. NvRegUnknownSetupReg1 = 0xA0,
  200. #define NVREG_UNKSETUP1_VAL 0x16070f
  201. NvRegUnknownSetupReg2 = 0xA4,
  202. #define NVREG_UNKSETUP2_VAL 0x16
  203. NvRegMacAddrA = 0xA8,
  204. NvRegMacAddrB = 0xAC,
  205. NvRegMulticastAddrA = 0xB0,
  206. #define NVREG_MCASTADDRA_FORCE 0x01
  207. NvRegMulticastAddrB = 0xB4,
  208. NvRegMulticastMaskA = 0xB8,
  209. NvRegMulticastMaskB = 0xBC,
  210. NvRegPhyInterface = 0xC0,
  211. #define PHY_RGMII 0x10000000
  212. NvRegTxRingPhysAddr = 0x100,
  213. NvRegRxRingPhysAddr = 0x104,
  214. NvRegRingSizes = 0x108,
  215. #define NVREG_RINGSZ_TXSHIFT 0
  216. #define NVREG_RINGSZ_RXSHIFT 16
  217. NvRegUnknownTransmitterReg = 0x10c,
  218. NvRegLinkSpeed = 0x110,
  219. #define NVREG_LINKSPEED_FORCE 0x10000
  220. #define NVREG_LINKSPEED_10 1000
  221. #define NVREG_LINKSPEED_100 100
  222. #define NVREG_LINKSPEED_1000 50
  223. #define NVREG_LINKSPEED_MASK (0xFFF)
  224. NvRegUnknownSetupReg5 = 0x130,
  225. #define NVREG_UNKSETUP5_BIT31 (1<<31)
  226. NvRegUnknownSetupReg3 = 0x13c,
  227. #define NVREG_UNKSETUP3_VAL1 0x200010
  228. NvRegTxRxControl = 0x144,
  229. #define NVREG_TXRXCTL_KICK 0x0001
  230. #define NVREG_TXRXCTL_BIT1 0x0002
  231. #define NVREG_TXRXCTL_BIT2 0x0004
  232. #define NVREG_TXRXCTL_IDLE 0x0008
  233. #define NVREG_TXRXCTL_RESET 0x0010
  234. #define NVREG_TXRXCTL_RXCHECK 0x0400
  235. #define NVREG_TXRXCTL_DESC_1 0
  236. #define NVREG_TXRXCTL_DESC_2 0x02100
  237. #define NVREG_TXRXCTL_DESC_3 0x02200
  238. NvRegMIIStatus = 0x180,
  239. #define NVREG_MIISTAT_ERROR 0x0001
  240. #define NVREG_MIISTAT_LINKCHANGE 0x0008
  241. #define NVREG_MIISTAT_MASK 0x000f
  242. #define NVREG_MIISTAT_MASK2 0x000f
  243. NvRegUnknownSetupReg4 = 0x184,
  244. #define NVREG_UNKSETUP4_VAL 8
  245. NvRegAdapterControl = 0x188,
  246. #define NVREG_ADAPTCTL_START 0x02
  247. #define NVREG_ADAPTCTL_LINKUP 0x04
  248. #define NVREG_ADAPTCTL_PHYVALID 0x40000
  249. #define NVREG_ADAPTCTL_RUNNING 0x100000
  250. #define NVREG_ADAPTCTL_PHYSHIFT 24
  251. NvRegMIISpeed = 0x18c,
  252. #define NVREG_MIISPEED_BIT8 (1<<8)
  253. #define NVREG_MIIDELAY 5
  254. NvRegMIIControl = 0x190,
  255. #define NVREG_MIICTL_INUSE 0x08000
  256. #define NVREG_MIICTL_WRITE 0x00400
  257. #define NVREG_MIICTL_ADDRSHIFT 5
  258. NvRegMIIData = 0x194,
  259. NvRegWakeUpFlags = 0x200,
  260. #define NVREG_WAKEUPFLAGS_VAL 0x7770
  261. #define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
  262. #define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
  263. #define NVREG_WAKEUPFLAGS_D3SHIFT 12
  264. #define NVREG_WAKEUPFLAGS_D2SHIFT 8
  265. #define NVREG_WAKEUPFLAGS_D1SHIFT 4
  266. #define NVREG_WAKEUPFLAGS_D0SHIFT 0
  267. #define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
  268. #define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
  269. #define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
  270. #define NVREG_WAKEUPFLAGS_ENABLE 0x1111
  271. NvRegPatternCRC = 0x204,
  272. NvRegPatternMask = 0x208,
  273. NvRegPowerCap = 0x268,
  274. #define NVREG_POWERCAP_D3SUPP (1<<30)
  275. #define NVREG_POWERCAP_D2SUPP (1<<26)
  276. #define NVREG_POWERCAP_D1SUPP (1<<25)
  277. NvRegPowerState = 0x26c,
  278. #define NVREG_POWERSTATE_POWEREDUP 0x8000
  279. #define NVREG_POWERSTATE_VALID 0x0100
  280. #define NVREG_POWERSTATE_MASK 0x0003
  281. #define NVREG_POWERSTATE_D0 0x0000
  282. #define NVREG_POWERSTATE_D1 0x0001
  283. #define NVREG_POWERSTATE_D2 0x0002
  284. #define NVREG_POWERSTATE_D3 0x0003
  285. };
  286. /* Big endian: should work, but is untested */
  287. struct ring_desc {
  288. u32 PacketBuffer;
  289. u32 FlagLen;
  290. };
  291. struct ring_desc_ex {
  292. u32 PacketBufferHigh;
  293. u32 PacketBufferLow;
  294. u32 Reserved;
  295. u32 FlagLen;
  296. };
  297. typedef union _ring_type {
  298. struct ring_desc* orig;
  299. struct ring_desc_ex* ex;
  300. } ring_type;
  301. #define FLAG_MASK_V1 0xffff0000
  302. #define FLAG_MASK_V2 0xffffc000
  303. #define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
  304. #define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
  305. #define NV_TX_LASTPACKET (1<<16)
  306. #define NV_TX_RETRYERROR (1<<19)
  307. #define NV_TX_FORCED_INTERRUPT (1<<24)
  308. #define NV_TX_DEFERRED (1<<26)
  309. #define NV_TX_CARRIERLOST (1<<27)
  310. #define NV_TX_LATECOLLISION (1<<28)
  311. #define NV_TX_UNDERFLOW (1<<29)
  312. #define NV_TX_ERROR (1<<30)
  313. #define NV_TX_VALID (1<<31)
  314. #define NV_TX2_LASTPACKET (1<<29)
  315. #define NV_TX2_RETRYERROR (1<<18)
  316. #define NV_TX2_FORCED_INTERRUPT (1<<30)
  317. #define NV_TX2_DEFERRED (1<<25)
  318. #define NV_TX2_CARRIERLOST (1<<26)
  319. #define NV_TX2_LATECOLLISION (1<<27)
  320. #define NV_TX2_UNDERFLOW (1<<28)
  321. /* error and valid are the same for both */
  322. #define NV_TX2_ERROR (1<<30)
  323. #define NV_TX2_VALID (1<<31)
  324. #define NV_TX2_TSO (1<<28)
  325. #define NV_TX2_TSO_SHIFT 14
  326. #define NV_TX2_CHECKSUM_L3 (1<<27)
  327. #define NV_TX2_CHECKSUM_L4 (1<<26)
  328. #define NV_RX_DESCRIPTORVALID (1<<16)
  329. #define NV_RX_MISSEDFRAME (1<<17)
  330. #define NV_RX_SUBSTRACT1 (1<<18)
  331. #define NV_RX_ERROR1 (1<<23)
  332. #define NV_RX_ERROR2 (1<<24)
  333. #define NV_RX_ERROR3 (1<<25)
  334. #define NV_RX_ERROR4 (1<<26)
  335. #define NV_RX_CRCERR (1<<27)
  336. #define NV_RX_OVERFLOW (1<<28)
  337. #define NV_RX_FRAMINGERR (1<<29)
  338. #define NV_RX_ERROR (1<<30)
  339. #define NV_RX_AVAIL (1<<31)
  340. #define NV_RX2_CHECKSUMMASK (0x1C000000)
  341. #define NV_RX2_CHECKSUMOK1 (0x10000000)
  342. #define NV_RX2_CHECKSUMOK2 (0x14000000)
  343. #define NV_RX2_CHECKSUMOK3 (0x18000000)
  344. #define NV_RX2_DESCRIPTORVALID (1<<29)
  345. #define NV_RX2_SUBSTRACT1 (1<<25)
  346. #define NV_RX2_ERROR1 (1<<18)
  347. #define NV_RX2_ERROR2 (1<<19)
  348. #define NV_RX2_ERROR3 (1<<20)
  349. #define NV_RX2_ERROR4 (1<<21)
  350. #define NV_RX2_CRCERR (1<<22)
  351. #define NV_RX2_OVERFLOW (1<<23)
  352. #define NV_RX2_FRAMINGERR (1<<24)
  353. /* error and avail are the same for both */
  354. #define NV_RX2_ERROR (1<<30)
  355. #define NV_RX2_AVAIL (1<<31)
  356. /* Miscelaneous hardware related defines: */
  357. #define NV_PCI_REGSZ 0x270
  358. /* various timeout delays: all in usec */
  359. #define NV_TXRX_RESET_DELAY 4
  360. #define NV_TXSTOP_DELAY1 10
  361. #define NV_TXSTOP_DELAY1MAX 500000
  362. #define NV_TXSTOP_DELAY2 100
  363. #define NV_RXSTOP_DELAY1 10
  364. #define NV_RXSTOP_DELAY1MAX 500000
  365. #define NV_RXSTOP_DELAY2 100
  366. #define NV_SETUP5_DELAY 5
  367. #define NV_SETUP5_DELAYMAX 50000
  368. #define NV_POWERUP_DELAY 5
  369. #define NV_POWERUP_DELAYMAX 5000
  370. #define NV_MIIBUSY_DELAY 50
  371. #define NV_MIIPHY_DELAY 10
  372. #define NV_MIIPHY_DELAYMAX 10000
  373. #define NV_WAKEUPPATTERNS 5
  374. #define NV_WAKEUPMASKENTRIES 4
  375. /* General driver defaults */
  376. #define NV_WATCHDOG_TIMEO (5*HZ)
  377. #define RX_RING 128
  378. #define TX_RING 64
  379. /*
  380. * If your nic mysteriously hangs then try to reduce the limits
  381. * to 1/0: It might be required to set NV_TX_LASTPACKET in the
  382. * last valid ring entry. But this would be impossible to
  383. * implement - probably a disassembly error.
  384. */
  385. #define TX_LIMIT_STOP 63
  386. #define TX_LIMIT_START 62
  387. /* rx/tx mac addr + type + vlan + align + slack*/
  388. #define NV_RX_HEADERS (64)
  389. /* even more slack. */
  390. #define NV_RX_ALLOC_PAD (64)
  391. /* maximum mtu size */
  392. #define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
  393. #define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
  394. #define OOM_REFILL (1+HZ/20)
  395. #define POLL_WAIT (1+HZ/100)
  396. #define LINK_TIMEOUT (3*HZ)
  397. /*
  398. * desc_ver values:
  399. * The nic supports three different descriptor types:
  400. * - DESC_VER_1: Original
  401. * - DESC_VER_2: support for jumbo frames.
  402. * - DESC_VER_3: 64-bit format.
  403. */
  404. #define DESC_VER_1 1
  405. #define DESC_VER_2 2
  406. #define DESC_VER_3 3
  407. /* PHY defines */
  408. #define PHY_OUI_MARVELL 0x5043
  409. #define PHY_OUI_CICADA 0x03f1
  410. #define PHYID1_OUI_MASK 0x03ff
  411. #define PHYID1_OUI_SHFT 6
  412. #define PHYID2_OUI_MASK 0xfc00
  413. #define PHYID2_OUI_SHFT 10
  414. #define PHY_INIT1 0x0f000
  415. #define PHY_INIT2 0x0e00
  416. #define PHY_INIT3 0x01000
  417. #define PHY_INIT4 0x0200
  418. #define PHY_INIT5 0x0004
  419. #define PHY_INIT6 0x02000
  420. #define PHY_GIGABIT 0x0100
  421. #define PHY_TIMEOUT 0x1
  422. #define PHY_ERROR 0x2
  423. #define PHY_100 0x1
  424. #define PHY_1000 0x2
  425. #define PHY_HALF 0x100
  426. /* FIXME: MII defines that should be added to <linux/mii.h> */
  427. #define MII_1000BT_CR 0x09
  428. #define MII_1000BT_SR 0x0a
  429. #define ADVERTISE_1000FULL 0x0200
  430. #define ADVERTISE_1000HALF 0x0100
  431. #define LPA_1000FULL 0x0800
  432. #define LPA_1000HALF 0x0400
  433. /*
  434. * SMP locking:
  435. * All hardware access under dev->priv->lock, except the performance
  436. * critical parts:
  437. * - rx is (pseudo-) lockless: it relies on the single-threading provided
  438. * by the arch code for interrupts.
  439. * - tx setup is lockless: it relies on dev->xmit_lock. Actual submission
  440. * needs dev->priv->lock :-(
  441. * - set_multicast_list: preparation lockless, relies on dev->xmit_lock.
  442. */
  443. /* in dev: base, irq */
  444. struct fe_priv {
  445. spinlock_t lock;
  446. /* General data:
  447. * Locking: spin_lock(&np->lock); */
  448. struct net_device_stats stats;
  449. int in_shutdown;
  450. u32 linkspeed;
  451. int duplex;
  452. int autoneg;
  453. int fixed_mode;
  454. int phyaddr;
  455. int wolenabled;
  456. unsigned int phy_oui;
  457. u16 gigabit;
  458. /* General data: RO fields */
  459. dma_addr_t ring_addr;
  460. struct pci_dev *pci_dev;
  461. u32 orig_mac[2];
  462. u32 irqmask;
  463. u32 desc_ver;
  464. u32 txrxctl_bits;
  465. void __iomem *base;
  466. /* rx specific fields.
  467. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  468. */
  469. ring_type rx_ring;
  470. unsigned int cur_rx, refill_rx;
  471. struct sk_buff *rx_skbuff[RX_RING];
  472. dma_addr_t rx_dma[RX_RING];
  473. unsigned int rx_buf_sz;
  474. unsigned int pkt_limit;
  475. struct timer_list oom_kick;
  476. struct timer_list nic_poll;
  477. /* media detection workaround.
  478. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  479. */
  480. int need_linktimer;
  481. unsigned long link_timeout;
  482. /*
  483. * tx specific fields.
  484. */
  485. ring_type tx_ring;
  486. unsigned int next_tx, nic_tx;
  487. struct sk_buff *tx_skbuff[TX_RING];
  488. dma_addr_t tx_dma[TX_RING];
  489. u32 tx_flags;
  490. };
  491. /*
  492. * Maximum number of loops until we assume that a bit in the irq mask
  493. * is stuck. Overridable with module param.
  494. */
  495. static int max_interrupt_work = 5;
  496. /*
  497. * Optimization can be either throuput mode or cpu mode
  498. *
  499. * Throughput Mode: Every tx and rx packet will generate an interrupt.
  500. * CPU Mode: Interrupts are controlled by a timer.
  501. */
  502. #define NV_OPTIMIZATION_MODE_THROUGHPUT 0
  503. #define NV_OPTIMIZATION_MODE_CPU 1
  504. static int optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT;
  505. /*
  506. * Poll interval for timer irq
  507. *
  508. * This interval determines how frequent an interrupt is generated.
  509. * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
  510. * Min = 0, and Max = 65535
  511. */
  512. static int poll_interval = -1;
  513. static inline struct fe_priv *get_nvpriv(struct net_device *dev)
  514. {
  515. return netdev_priv(dev);
  516. }
  517. static inline u8 __iomem *get_hwbase(struct net_device *dev)
  518. {
  519. return ((struct fe_priv *)netdev_priv(dev))->base;
  520. }
  521. static inline void pci_push(u8 __iomem *base)
  522. {
  523. /* force out pending posted writes */
  524. readl(base);
  525. }
  526. static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
  527. {
  528. return le32_to_cpu(prd->FlagLen)
  529. & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
  530. }
  531. static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
  532. {
  533. return le32_to_cpu(prd->FlagLen) & LEN_MASK_V2;
  534. }
  535. static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
  536. int delay, int delaymax, const char *msg)
  537. {
  538. u8 __iomem *base = get_hwbase(dev);
  539. pci_push(base);
  540. do {
  541. udelay(delay);
  542. delaymax -= delay;
  543. if (delaymax < 0) {
  544. if (msg)
  545. printk(msg);
  546. return 1;
  547. }
  548. } while ((readl(base + offset) & mask) != target);
  549. return 0;
  550. }
  551. #define MII_READ (-1)
  552. /* mii_rw: read/write a register on the PHY.
  553. *
  554. * Caller must guarantee serialization
  555. */
  556. static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
  557. {
  558. u8 __iomem *base = get_hwbase(dev);
  559. u32 reg;
  560. int retval;
  561. writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
  562. reg = readl(base + NvRegMIIControl);
  563. if (reg & NVREG_MIICTL_INUSE) {
  564. writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
  565. udelay(NV_MIIBUSY_DELAY);
  566. }
  567. reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
  568. if (value != MII_READ) {
  569. writel(value, base + NvRegMIIData);
  570. reg |= NVREG_MIICTL_WRITE;
  571. }
  572. writel(reg, base + NvRegMIIControl);
  573. if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
  574. NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX, NULL)) {
  575. dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d timed out.\n",
  576. dev->name, miireg, addr);
  577. retval = -1;
  578. } else if (value != MII_READ) {
  579. /* it was a write operation - fewer failures are detectable */
  580. dprintk(KERN_DEBUG "%s: mii_rw wrote 0x%x to reg %d at PHY %d\n",
  581. dev->name, value, miireg, addr);
  582. retval = 0;
  583. } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
  584. dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d failed.\n",
  585. dev->name, miireg, addr);
  586. retval = -1;
  587. } else {
  588. retval = readl(base + NvRegMIIData);
  589. dprintk(KERN_DEBUG "%s: mii_rw read from reg %d at PHY %d: 0x%x.\n",
  590. dev->name, miireg, addr, retval);
  591. }
  592. return retval;
  593. }
  594. static int phy_reset(struct net_device *dev)
  595. {
  596. struct fe_priv *np = netdev_priv(dev);
  597. u32 miicontrol;
  598. unsigned int tries = 0;
  599. miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  600. miicontrol |= BMCR_RESET;
  601. if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol)) {
  602. return -1;
  603. }
  604. /* wait for 500ms */
  605. msleep(500);
  606. /* must wait till reset is deasserted */
  607. while (miicontrol & BMCR_RESET) {
  608. msleep(10);
  609. miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  610. /* FIXME: 100 tries seem excessive */
  611. if (tries++ > 100)
  612. return -1;
  613. }
  614. return 0;
  615. }
  616. static int phy_init(struct net_device *dev)
  617. {
  618. struct fe_priv *np = get_nvpriv(dev);
  619. u8 __iomem *base = get_hwbase(dev);
  620. u32 phyinterface, phy_reserved, mii_status, mii_control, mii_control_1000,reg;
  621. /* set advertise register */
  622. reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  623. reg |= (ADVERTISE_10HALF|ADVERTISE_10FULL|ADVERTISE_100HALF|ADVERTISE_100FULL|0x800|0x400);
  624. if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
  625. printk(KERN_INFO "%s: phy write to advertise failed.\n", pci_name(np->pci_dev));
  626. return PHY_ERROR;
  627. }
  628. /* get phy interface type */
  629. phyinterface = readl(base + NvRegPhyInterface);
  630. /* see if gigabit phy */
  631. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  632. if (mii_status & PHY_GIGABIT) {
  633. np->gigabit = PHY_GIGABIT;
  634. mii_control_1000 = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  635. mii_control_1000 &= ~ADVERTISE_1000HALF;
  636. if (phyinterface & PHY_RGMII)
  637. mii_control_1000 |= ADVERTISE_1000FULL;
  638. else
  639. mii_control_1000 &= ~ADVERTISE_1000FULL;
  640. if (mii_rw(dev, np->phyaddr, MII_1000BT_CR, mii_control_1000)) {
  641. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  642. return PHY_ERROR;
  643. }
  644. }
  645. else
  646. np->gigabit = 0;
  647. /* reset the phy */
  648. if (phy_reset(dev)) {
  649. printk(KERN_INFO "%s: phy reset failed\n", pci_name(np->pci_dev));
  650. return PHY_ERROR;
  651. }
  652. /* phy vendor specific configuration */
  653. if ((np->phy_oui == PHY_OUI_CICADA) && (phyinterface & PHY_RGMII) ) {
  654. phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
  655. phy_reserved &= ~(PHY_INIT1 | PHY_INIT2);
  656. phy_reserved |= (PHY_INIT3 | PHY_INIT4);
  657. if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved)) {
  658. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  659. return PHY_ERROR;
  660. }
  661. phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
  662. phy_reserved |= PHY_INIT5;
  663. if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved)) {
  664. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  665. return PHY_ERROR;
  666. }
  667. }
  668. if (np->phy_oui == PHY_OUI_CICADA) {
  669. phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
  670. phy_reserved |= PHY_INIT6;
  671. if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved)) {
  672. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  673. return PHY_ERROR;
  674. }
  675. }
  676. /* restart auto negotiation */
  677. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  678. mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
  679. if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
  680. return PHY_ERROR;
  681. }
  682. return 0;
  683. }
  684. static void nv_start_rx(struct net_device *dev)
  685. {
  686. struct fe_priv *np = netdev_priv(dev);
  687. u8 __iomem *base = get_hwbase(dev);
  688. dprintk(KERN_DEBUG "%s: nv_start_rx\n", dev->name);
  689. /* Already running? Stop it. */
  690. if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
  691. writel(0, base + NvRegReceiverControl);
  692. pci_push(base);
  693. }
  694. writel(np->linkspeed, base + NvRegLinkSpeed);
  695. pci_push(base);
  696. writel(NVREG_RCVCTL_START, base + NvRegReceiverControl);
  697. dprintk(KERN_DEBUG "%s: nv_start_rx to duplex %d, speed 0x%08x.\n",
  698. dev->name, np->duplex, np->linkspeed);
  699. pci_push(base);
  700. }
  701. static void nv_stop_rx(struct net_device *dev)
  702. {
  703. u8 __iomem *base = get_hwbase(dev);
  704. dprintk(KERN_DEBUG "%s: nv_stop_rx\n", dev->name);
  705. writel(0, base + NvRegReceiverControl);
  706. reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
  707. NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX,
  708. KERN_INFO "nv_stop_rx: ReceiverStatus remained busy");
  709. udelay(NV_RXSTOP_DELAY2);
  710. writel(0, base + NvRegLinkSpeed);
  711. }
  712. static void nv_start_tx(struct net_device *dev)
  713. {
  714. u8 __iomem *base = get_hwbase(dev);
  715. dprintk(KERN_DEBUG "%s: nv_start_tx\n", dev->name);
  716. writel(NVREG_XMITCTL_START, base + NvRegTransmitterControl);
  717. pci_push(base);
  718. }
  719. static void nv_stop_tx(struct net_device *dev)
  720. {
  721. u8 __iomem *base = get_hwbase(dev);
  722. dprintk(KERN_DEBUG "%s: nv_stop_tx\n", dev->name);
  723. writel(0, base + NvRegTransmitterControl);
  724. reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
  725. NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX,
  726. KERN_INFO "nv_stop_tx: TransmitterStatus remained busy");
  727. udelay(NV_TXSTOP_DELAY2);
  728. writel(0, base + NvRegUnknownTransmitterReg);
  729. }
  730. static void nv_txrx_reset(struct net_device *dev)
  731. {
  732. struct fe_priv *np = netdev_priv(dev);
  733. u8 __iomem *base = get_hwbase(dev);
  734. dprintk(KERN_DEBUG "%s: nv_txrx_reset\n", dev->name);
  735. writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
  736. pci_push(base);
  737. udelay(NV_TXRX_RESET_DELAY);
  738. writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
  739. pci_push(base);
  740. }
  741. /*
  742. * nv_get_stats: dev->get_stats function
  743. * Get latest stats value from the nic.
  744. * Called with read_lock(&dev_base_lock) held for read -
  745. * only synchronized against unregister_netdevice.
  746. */
  747. static struct net_device_stats *nv_get_stats(struct net_device *dev)
  748. {
  749. struct fe_priv *np = netdev_priv(dev);
  750. /* It seems that the nic always generates interrupts and doesn't
  751. * accumulate errors internally. Thus the current values in np->stats
  752. * are already up to date.
  753. */
  754. return &np->stats;
  755. }
  756. /*
  757. * nv_alloc_rx: fill rx ring entries.
  758. * Return 1 if the allocations for the skbs failed and the
  759. * rx engine is without Available descriptors
  760. */
  761. static int nv_alloc_rx(struct net_device *dev)
  762. {
  763. struct fe_priv *np = netdev_priv(dev);
  764. unsigned int refill_rx = np->refill_rx;
  765. int nr;
  766. while (np->cur_rx != refill_rx) {
  767. struct sk_buff *skb;
  768. nr = refill_rx % RX_RING;
  769. if (np->rx_skbuff[nr] == NULL) {
  770. skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
  771. if (!skb)
  772. break;
  773. skb->dev = dev;
  774. np->rx_skbuff[nr] = skb;
  775. } else {
  776. skb = np->rx_skbuff[nr];
  777. }
  778. np->rx_dma[nr] = pci_map_single(np->pci_dev, skb->data, skb->len,
  779. PCI_DMA_FROMDEVICE);
  780. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  781. np->rx_ring.orig[nr].PacketBuffer = cpu_to_le32(np->rx_dma[nr]);
  782. wmb();
  783. np->rx_ring.orig[nr].FlagLen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
  784. } else {
  785. np->rx_ring.ex[nr].PacketBufferHigh = cpu_to_le64(np->rx_dma[nr]) >> 32;
  786. np->rx_ring.ex[nr].PacketBufferLow = cpu_to_le64(np->rx_dma[nr]) & 0x0FFFFFFFF;
  787. wmb();
  788. np->rx_ring.ex[nr].FlagLen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
  789. }
  790. dprintk(KERN_DEBUG "%s: nv_alloc_rx: Packet %d marked as Available\n",
  791. dev->name, refill_rx);
  792. refill_rx++;
  793. }
  794. np->refill_rx = refill_rx;
  795. if (np->cur_rx - refill_rx == RX_RING)
  796. return 1;
  797. return 0;
  798. }
  799. static void nv_do_rx_refill(unsigned long data)
  800. {
  801. struct net_device *dev = (struct net_device *) data;
  802. struct fe_priv *np = netdev_priv(dev);
  803. disable_irq(dev->irq);
  804. if (nv_alloc_rx(dev)) {
  805. spin_lock(&np->lock);
  806. if (!np->in_shutdown)
  807. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  808. spin_unlock(&np->lock);
  809. }
  810. enable_irq(dev->irq);
  811. }
  812. static void nv_init_rx(struct net_device *dev)
  813. {
  814. struct fe_priv *np = netdev_priv(dev);
  815. int i;
  816. np->cur_rx = RX_RING;
  817. np->refill_rx = 0;
  818. for (i = 0; i < RX_RING; i++)
  819. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  820. np->rx_ring.orig[i].FlagLen = 0;
  821. else
  822. np->rx_ring.ex[i].FlagLen = 0;
  823. }
  824. static void nv_init_tx(struct net_device *dev)
  825. {
  826. struct fe_priv *np = netdev_priv(dev);
  827. int i;
  828. np->next_tx = np->nic_tx = 0;
  829. for (i = 0; i < TX_RING; i++) {
  830. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  831. np->tx_ring.orig[i].FlagLen = 0;
  832. else
  833. np->tx_ring.ex[i].FlagLen = 0;
  834. np->tx_skbuff[i] = NULL;
  835. }
  836. }
  837. static int nv_init_ring(struct net_device *dev)
  838. {
  839. nv_init_tx(dev);
  840. nv_init_rx(dev);
  841. return nv_alloc_rx(dev);
  842. }
  843. static void nv_release_txskb(struct net_device *dev, unsigned int skbnr)
  844. {
  845. struct fe_priv *np = netdev_priv(dev);
  846. struct sk_buff *skb = np->tx_skbuff[skbnr];
  847. unsigned int j, entry, fragments;
  848. dprintk(KERN_INFO "%s: nv_release_txskb for skbnr %d, skb %p\n",
  849. dev->name, skbnr, np->tx_skbuff[skbnr]);
  850. entry = skbnr;
  851. if ((fragments = skb_shinfo(skb)->nr_frags) != 0) {
  852. for (j = fragments; j >= 1; j--) {
  853. skb_frag_t *frag = &skb_shinfo(skb)->frags[j-1];
  854. pci_unmap_page(np->pci_dev, np->tx_dma[entry],
  855. frag->size,
  856. PCI_DMA_TODEVICE);
  857. entry = (entry - 1) % TX_RING;
  858. }
  859. }
  860. pci_unmap_single(np->pci_dev, np->tx_dma[entry],
  861. skb->len - skb->data_len,
  862. PCI_DMA_TODEVICE);
  863. dev_kfree_skb_irq(skb);
  864. np->tx_skbuff[skbnr] = NULL;
  865. }
  866. static void nv_drain_tx(struct net_device *dev)
  867. {
  868. struct fe_priv *np = netdev_priv(dev);
  869. unsigned int i;
  870. for (i = 0; i < TX_RING; i++) {
  871. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  872. np->tx_ring.orig[i].FlagLen = 0;
  873. else
  874. np->tx_ring.ex[i].FlagLen = 0;
  875. if (np->tx_skbuff[i]) {
  876. nv_release_txskb(dev, i);
  877. np->stats.tx_dropped++;
  878. }
  879. }
  880. }
  881. static void nv_drain_rx(struct net_device *dev)
  882. {
  883. struct fe_priv *np = netdev_priv(dev);
  884. int i;
  885. for (i = 0; i < RX_RING; i++) {
  886. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  887. np->rx_ring.orig[i].FlagLen = 0;
  888. else
  889. np->rx_ring.ex[i].FlagLen = 0;
  890. wmb();
  891. if (np->rx_skbuff[i]) {
  892. pci_unmap_single(np->pci_dev, np->rx_dma[i],
  893. np->rx_skbuff[i]->len,
  894. PCI_DMA_FROMDEVICE);
  895. dev_kfree_skb(np->rx_skbuff[i]);
  896. np->rx_skbuff[i] = NULL;
  897. }
  898. }
  899. }
  900. static void drain_ring(struct net_device *dev)
  901. {
  902. nv_drain_tx(dev);
  903. nv_drain_rx(dev);
  904. }
  905. /*
  906. * nv_start_xmit: dev->hard_start_xmit function
  907. * Called with dev->xmit_lock held.
  908. */
  909. static int nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
  910. {
  911. struct fe_priv *np = netdev_priv(dev);
  912. u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
  913. unsigned int fragments = skb_shinfo(skb)->nr_frags;
  914. unsigned int nr = (np->next_tx + fragments) % TX_RING;
  915. unsigned int i;
  916. spin_lock_irq(&np->lock);
  917. if ((np->next_tx - np->nic_tx + fragments) > TX_LIMIT_STOP) {
  918. spin_unlock_irq(&np->lock);
  919. netif_stop_queue(dev);
  920. return NETDEV_TX_BUSY;
  921. }
  922. np->tx_skbuff[nr] = skb;
  923. if (fragments) {
  924. dprintk(KERN_DEBUG "%s: nv_start_xmit: buffer contains %d fragments\n", dev->name, fragments);
  925. /* setup descriptors in reverse order */
  926. for (i = fragments; i >= 1; i--) {
  927. skb_frag_t *frag = &skb_shinfo(skb)->frags[i-1];
  928. np->tx_dma[nr] = pci_map_page(np->pci_dev, frag->page, frag->page_offset, frag->size,
  929. PCI_DMA_TODEVICE);
  930. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  931. np->tx_ring.orig[nr].PacketBuffer = cpu_to_le32(np->tx_dma[nr]);
  932. np->tx_ring.orig[nr].FlagLen = cpu_to_le32( (frag->size-1) | np->tx_flags | tx_flags_extra);
  933. } else {
  934. np->tx_ring.ex[nr].PacketBufferHigh = cpu_to_le64(np->tx_dma[nr]) >> 32;
  935. np->tx_ring.ex[nr].PacketBufferLow = cpu_to_le64(np->tx_dma[nr]) & 0x0FFFFFFFF;
  936. np->tx_ring.ex[nr].FlagLen = cpu_to_le32( (frag->size-1) | np->tx_flags | tx_flags_extra);
  937. }
  938. nr = (nr - 1) % TX_RING;
  939. if (np->desc_ver == DESC_VER_1)
  940. tx_flags_extra &= ~NV_TX_LASTPACKET;
  941. else
  942. tx_flags_extra &= ~NV_TX2_LASTPACKET;
  943. }
  944. }
  945. #ifdef NETIF_F_TSO
  946. if (skb_shinfo(skb)->tso_size)
  947. tx_flags_extra |= NV_TX2_TSO | (skb_shinfo(skb)->tso_size << NV_TX2_TSO_SHIFT);
  948. else
  949. #endif
  950. tx_flags_extra |= (skb->ip_summed == CHECKSUM_HW ? (NV_TX2_CHECKSUM_L3|NV_TX2_CHECKSUM_L4) : 0);
  951. np->tx_dma[nr] = pci_map_single(np->pci_dev, skb->data, skb->len-skb->data_len,
  952. PCI_DMA_TODEVICE);
  953. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  954. np->tx_ring.orig[nr].PacketBuffer = cpu_to_le32(np->tx_dma[nr]);
  955. np->tx_ring.orig[nr].FlagLen = cpu_to_le32( (skb->len-skb->data_len-1) | np->tx_flags | tx_flags_extra);
  956. } else {
  957. np->tx_ring.ex[nr].PacketBufferHigh = cpu_to_le64(np->tx_dma[nr]) >> 32;
  958. np->tx_ring.ex[nr].PacketBufferLow = cpu_to_le64(np->tx_dma[nr]) & 0x0FFFFFFFF;
  959. np->tx_ring.ex[nr].FlagLen = cpu_to_le32( (skb->len-skb->data_len-1) | np->tx_flags | tx_flags_extra);
  960. }
  961. dprintk(KERN_DEBUG "%s: nv_start_xmit: packet packet %d queued for transmission. tx_flags_extra: %x\n",
  962. dev->name, np->next_tx, tx_flags_extra);
  963. {
  964. int j;
  965. for (j=0; j<64; j++) {
  966. if ((j%16) == 0)
  967. dprintk("\n%03x:", j);
  968. dprintk(" %02x", ((unsigned char*)skb->data)[j]);
  969. }
  970. dprintk("\n");
  971. }
  972. np->next_tx += 1 + fragments;
  973. dev->trans_start = jiffies;
  974. spin_unlock_irq(&np->lock);
  975. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  976. pci_push(get_hwbase(dev));
  977. return NETDEV_TX_OK;
  978. }
  979. /*
  980. * nv_tx_done: check for completed packets, release the skbs.
  981. *
  982. * Caller must own np->lock.
  983. */
  984. static void nv_tx_done(struct net_device *dev)
  985. {
  986. struct fe_priv *np = netdev_priv(dev);
  987. u32 Flags;
  988. unsigned int i;
  989. struct sk_buff *skb;
  990. while (np->nic_tx != np->next_tx) {
  991. i = np->nic_tx % TX_RING;
  992. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  993. Flags = le32_to_cpu(np->tx_ring.orig[i].FlagLen);
  994. else
  995. Flags = le32_to_cpu(np->tx_ring.ex[i].FlagLen);
  996. dprintk(KERN_DEBUG "%s: nv_tx_done: looking at packet %d, Flags 0x%x.\n",
  997. dev->name, np->nic_tx, Flags);
  998. if (Flags & NV_TX_VALID)
  999. break;
  1000. if (np->desc_ver == DESC_VER_1) {
  1001. if (Flags & NV_TX_LASTPACKET) {
  1002. skb = np->tx_skbuff[i];
  1003. if (Flags & (NV_TX_RETRYERROR|NV_TX_CARRIERLOST|NV_TX_LATECOLLISION|
  1004. NV_TX_UNDERFLOW|NV_TX_ERROR)) {
  1005. if (Flags & NV_TX_UNDERFLOW)
  1006. np->stats.tx_fifo_errors++;
  1007. if (Flags & NV_TX_CARRIERLOST)
  1008. np->stats.tx_carrier_errors++;
  1009. np->stats.tx_errors++;
  1010. } else {
  1011. np->stats.tx_packets++;
  1012. np->stats.tx_bytes += skb->len;
  1013. }
  1014. nv_release_txskb(dev, i);
  1015. }
  1016. } else {
  1017. if (Flags & NV_TX2_LASTPACKET) {
  1018. skb = np->tx_skbuff[i];
  1019. if (Flags & (NV_TX2_RETRYERROR|NV_TX2_CARRIERLOST|NV_TX2_LATECOLLISION|
  1020. NV_TX2_UNDERFLOW|NV_TX2_ERROR)) {
  1021. if (Flags & NV_TX2_UNDERFLOW)
  1022. np->stats.tx_fifo_errors++;
  1023. if (Flags & NV_TX2_CARRIERLOST)
  1024. np->stats.tx_carrier_errors++;
  1025. np->stats.tx_errors++;
  1026. } else {
  1027. np->stats.tx_packets++;
  1028. np->stats.tx_bytes += skb->len;
  1029. }
  1030. nv_release_txskb(dev, i);
  1031. }
  1032. }
  1033. np->nic_tx++;
  1034. }
  1035. if (np->next_tx - np->nic_tx < TX_LIMIT_START)
  1036. netif_wake_queue(dev);
  1037. }
  1038. /*
  1039. * nv_tx_timeout: dev->tx_timeout function
  1040. * Called with dev->xmit_lock held.
  1041. */
  1042. static void nv_tx_timeout(struct net_device *dev)
  1043. {
  1044. struct fe_priv *np = netdev_priv(dev);
  1045. u8 __iomem *base = get_hwbase(dev);
  1046. printk(KERN_INFO "%s: Got tx_timeout. irq: %08x\n", dev->name,
  1047. readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK);
  1048. {
  1049. int i;
  1050. printk(KERN_INFO "%s: Ring at %lx: next %d nic %d\n",
  1051. dev->name, (unsigned long)np->ring_addr,
  1052. np->next_tx, np->nic_tx);
  1053. printk(KERN_INFO "%s: Dumping tx registers\n", dev->name);
  1054. for (i=0;i<0x400;i+= 32) {
  1055. printk(KERN_INFO "%3x: %08x %08x %08x %08x %08x %08x %08x %08x\n",
  1056. i,
  1057. readl(base + i + 0), readl(base + i + 4),
  1058. readl(base + i + 8), readl(base + i + 12),
  1059. readl(base + i + 16), readl(base + i + 20),
  1060. readl(base + i + 24), readl(base + i + 28));
  1061. }
  1062. printk(KERN_INFO "%s: Dumping tx ring\n", dev->name);
  1063. for (i=0;i<TX_RING;i+= 4) {
  1064. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  1065. printk(KERN_INFO "%03x: %08x %08x // %08x %08x // %08x %08x // %08x %08x\n",
  1066. i,
  1067. le32_to_cpu(np->tx_ring.orig[i].PacketBuffer),
  1068. le32_to_cpu(np->tx_ring.orig[i].FlagLen),
  1069. le32_to_cpu(np->tx_ring.orig[i+1].PacketBuffer),
  1070. le32_to_cpu(np->tx_ring.orig[i+1].FlagLen),
  1071. le32_to_cpu(np->tx_ring.orig[i+2].PacketBuffer),
  1072. le32_to_cpu(np->tx_ring.orig[i+2].FlagLen),
  1073. le32_to_cpu(np->tx_ring.orig[i+3].PacketBuffer),
  1074. le32_to_cpu(np->tx_ring.orig[i+3].FlagLen));
  1075. } else {
  1076. printk(KERN_INFO "%03x: %08x %08x %08x // %08x %08x %08x // %08x %08x %08x // %08x %08x %08x\n",
  1077. i,
  1078. le32_to_cpu(np->tx_ring.ex[i].PacketBufferHigh),
  1079. le32_to_cpu(np->tx_ring.ex[i].PacketBufferLow),
  1080. le32_to_cpu(np->tx_ring.ex[i].FlagLen),
  1081. le32_to_cpu(np->tx_ring.ex[i+1].PacketBufferHigh),
  1082. le32_to_cpu(np->tx_ring.ex[i+1].PacketBufferLow),
  1083. le32_to_cpu(np->tx_ring.ex[i+1].FlagLen),
  1084. le32_to_cpu(np->tx_ring.ex[i+2].PacketBufferHigh),
  1085. le32_to_cpu(np->tx_ring.ex[i+2].PacketBufferLow),
  1086. le32_to_cpu(np->tx_ring.ex[i+2].FlagLen),
  1087. le32_to_cpu(np->tx_ring.ex[i+3].PacketBufferHigh),
  1088. le32_to_cpu(np->tx_ring.ex[i+3].PacketBufferLow),
  1089. le32_to_cpu(np->tx_ring.ex[i+3].FlagLen));
  1090. }
  1091. }
  1092. }
  1093. spin_lock_irq(&np->lock);
  1094. /* 1) stop tx engine */
  1095. nv_stop_tx(dev);
  1096. /* 2) check that the packets were not sent already: */
  1097. nv_tx_done(dev);
  1098. /* 3) if there are dead entries: clear everything */
  1099. if (np->next_tx != np->nic_tx) {
  1100. printk(KERN_DEBUG "%s: tx_timeout: dead entries!\n", dev->name);
  1101. nv_drain_tx(dev);
  1102. np->next_tx = np->nic_tx = 0;
  1103. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  1104. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
  1105. else
  1106. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
  1107. netif_wake_queue(dev);
  1108. }
  1109. /* 4) restart tx engine */
  1110. nv_start_tx(dev);
  1111. spin_unlock_irq(&np->lock);
  1112. }
  1113. /*
  1114. * Called when the nic notices a mismatch between the actual data len on the
  1115. * wire and the len indicated in the 802 header
  1116. */
  1117. static int nv_getlen(struct net_device *dev, void *packet, int datalen)
  1118. {
  1119. int hdrlen; /* length of the 802 header */
  1120. int protolen; /* length as stored in the proto field */
  1121. /* 1) calculate len according to header */
  1122. if ( ((struct vlan_ethhdr *)packet)->h_vlan_proto == __constant_htons(ETH_P_8021Q)) {
  1123. protolen = ntohs( ((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto );
  1124. hdrlen = VLAN_HLEN;
  1125. } else {
  1126. protolen = ntohs( ((struct ethhdr *)packet)->h_proto);
  1127. hdrlen = ETH_HLEN;
  1128. }
  1129. dprintk(KERN_DEBUG "%s: nv_getlen: datalen %d, protolen %d, hdrlen %d\n",
  1130. dev->name, datalen, protolen, hdrlen);
  1131. if (protolen > ETH_DATA_LEN)
  1132. return datalen; /* Value in proto field not a len, no checks possible */
  1133. protolen += hdrlen;
  1134. /* consistency checks: */
  1135. if (datalen > ETH_ZLEN) {
  1136. if (datalen >= protolen) {
  1137. /* more data on wire than in 802 header, trim of
  1138. * additional data.
  1139. */
  1140. dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
  1141. dev->name, protolen);
  1142. return protolen;
  1143. } else {
  1144. /* less data on wire than mentioned in header.
  1145. * Discard the packet.
  1146. */
  1147. dprintk(KERN_DEBUG "%s: nv_getlen: discarding long packet.\n",
  1148. dev->name);
  1149. return -1;
  1150. }
  1151. } else {
  1152. /* short packet. Accept only if 802 values are also short */
  1153. if (protolen > ETH_ZLEN) {
  1154. dprintk(KERN_DEBUG "%s: nv_getlen: discarding short packet.\n",
  1155. dev->name);
  1156. return -1;
  1157. }
  1158. dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
  1159. dev->name, datalen);
  1160. return datalen;
  1161. }
  1162. }
  1163. static void nv_rx_process(struct net_device *dev)
  1164. {
  1165. struct fe_priv *np = netdev_priv(dev);
  1166. u32 Flags;
  1167. for (;;) {
  1168. struct sk_buff *skb;
  1169. int len;
  1170. int i;
  1171. if (np->cur_rx - np->refill_rx >= RX_RING)
  1172. break; /* we scanned the whole ring - do not continue */
  1173. i = np->cur_rx % RX_RING;
  1174. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  1175. Flags = le32_to_cpu(np->rx_ring.orig[i].FlagLen);
  1176. len = nv_descr_getlength(&np->rx_ring.orig[i], np->desc_ver);
  1177. } else {
  1178. Flags = le32_to_cpu(np->rx_ring.ex[i].FlagLen);
  1179. len = nv_descr_getlength_ex(&np->rx_ring.ex[i], np->desc_ver);
  1180. }
  1181. dprintk(KERN_DEBUG "%s: nv_rx_process: looking at packet %d, Flags 0x%x.\n",
  1182. dev->name, np->cur_rx, Flags);
  1183. if (Flags & NV_RX_AVAIL)
  1184. break; /* still owned by hardware, */
  1185. /*
  1186. * the packet is for us - immediately tear down the pci mapping.
  1187. * TODO: check if a prefetch of the first cacheline improves
  1188. * the performance.
  1189. */
  1190. pci_unmap_single(np->pci_dev, np->rx_dma[i],
  1191. np->rx_skbuff[i]->len,
  1192. PCI_DMA_FROMDEVICE);
  1193. {
  1194. int j;
  1195. dprintk(KERN_DEBUG "Dumping packet (flags 0x%x).",Flags);
  1196. for (j=0; j<64; j++) {
  1197. if ((j%16) == 0)
  1198. dprintk("\n%03x:", j);
  1199. dprintk(" %02x", ((unsigned char*)np->rx_skbuff[i]->data)[j]);
  1200. }
  1201. dprintk("\n");
  1202. }
  1203. /* look at what we actually got: */
  1204. if (np->desc_ver == DESC_VER_1) {
  1205. if (!(Flags & NV_RX_DESCRIPTORVALID))
  1206. goto next_pkt;
  1207. if (Flags & NV_RX_ERROR) {
  1208. if (Flags & NV_RX_MISSEDFRAME) {
  1209. np->stats.rx_missed_errors++;
  1210. np->stats.rx_errors++;
  1211. goto next_pkt;
  1212. }
  1213. if (Flags & (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3)) {
  1214. np->stats.rx_errors++;
  1215. goto next_pkt;
  1216. }
  1217. if (Flags & NV_RX_CRCERR) {
  1218. np->stats.rx_crc_errors++;
  1219. np->stats.rx_errors++;
  1220. goto next_pkt;
  1221. }
  1222. if (Flags & NV_RX_OVERFLOW) {
  1223. np->stats.rx_over_errors++;
  1224. np->stats.rx_errors++;
  1225. goto next_pkt;
  1226. }
  1227. if (Flags & NV_RX_ERROR4) {
  1228. len = nv_getlen(dev, np->rx_skbuff[i]->data, len);
  1229. if (len < 0) {
  1230. np->stats.rx_errors++;
  1231. goto next_pkt;
  1232. }
  1233. }
  1234. /* framing errors are soft errors. */
  1235. if (Flags & NV_RX_FRAMINGERR) {
  1236. if (Flags & NV_RX_SUBSTRACT1) {
  1237. len--;
  1238. }
  1239. }
  1240. }
  1241. } else {
  1242. if (!(Flags & NV_RX2_DESCRIPTORVALID))
  1243. goto next_pkt;
  1244. if (Flags & NV_RX2_ERROR) {
  1245. if (Flags & (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3)) {
  1246. np->stats.rx_errors++;
  1247. goto next_pkt;
  1248. }
  1249. if (Flags & NV_RX2_CRCERR) {
  1250. np->stats.rx_crc_errors++;
  1251. np->stats.rx_errors++;
  1252. goto next_pkt;
  1253. }
  1254. if (Flags & NV_RX2_OVERFLOW) {
  1255. np->stats.rx_over_errors++;
  1256. np->stats.rx_errors++;
  1257. goto next_pkt;
  1258. }
  1259. if (Flags & NV_RX2_ERROR4) {
  1260. len = nv_getlen(dev, np->rx_skbuff[i]->data, len);
  1261. if (len < 0) {
  1262. np->stats.rx_errors++;
  1263. goto next_pkt;
  1264. }
  1265. }
  1266. /* framing errors are soft errors */
  1267. if (Flags & NV_RX2_FRAMINGERR) {
  1268. if (Flags & NV_RX2_SUBSTRACT1) {
  1269. len--;
  1270. }
  1271. }
  1272. }
  1273. Flags &= NV_RX2_CHECKSUMMASK;
  1274. if (Flags == NV_RX2_CHECKSUMOK1 ||
  1275. Flags == NV_RX2_CHECKSUMOK2 ||
  1276. Flags == NV_RX2_CHECKSUMOK3) {
  1277. dprintk(KERN_DEBUG "%s: hw checksum hit!.\n", dev->name);
  1278. np->rx_skbuff[i]->ip_summed = CHECKSUM_UNNECESSARY;
  1279. } else {
  1280. dprintk(KERN_DEBUG "%s: hwchecksum miss!.\n", dev->name);
  1281. }
  1282. }
  1283. /* got a valid packet - forward it to the network core */
  1284. skb = np->rx_skbuff[i];
  1285. np->rx_skbuff[i] = NULL;
  1286. skb_put(skb, len);
  1287. skb->protocol = eth_type_trans(skb, dev);
  1288. dprintk(KERN_DEBUG "%s: nv_rx_process: packet %d with %d bytes, proto %d accepted.\n",
  1289. dev->name, np->cur_rx, len, skb->protocol);
  1290. netif_rx(skb);
  1291. dev->last_rx = jiffies;
  1292. np->stats.rx_packets++;
  1293. np->stats.rx_bytes += len;
  1294. next_pkt:
  1295. np->cur_rx++;
  1296. }
  1297. }
  1298. static void set_bufsize(struct net_device *dev)
  1299. {
  1300. struct fe_priv *np = netdev_priv(dev);
  1301. if (dev->mtu <= ETH_DATA_LEN)
  1302. np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
  1303. else
  1304. np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
  1305. }
  1306. /*
  1307. * nv_change_mtu: dev->change_mtu function
  1308. * Called with dev_base_lock held for read.
  1309. */
  1310. static int nv_change_mtu(struct net_device *dev, int new_mtu)
  1311. {
  1312. struct fe_priv *np = netdev_priv(dev);
  1313. int old_mtu;
  1314. if (new_mtu < 64 || new_mtu > np->pkt_limit)
  1315. return -EINVAL;
  1316. old_mtu = dev->mtu;
  1317. dev->mtu = new_mtu;
  1318. /* return early if the buffer sizes will not change */
  1319. if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
  1320. return 0;
  1321. if (old_mtu == new_mtu)
  1322. return 0;
  1323. /* synchronized against open : rtnl_lock() held by caller */
  1324. if (netif_running(dev)) {
  1325. u8 __iomem *base = get_hwbase(dev);
  1326. /*
  1327. * It seems that the nic preloads valid ring entries into an
  1328. * internal buffer. The procedure for flushing everything is
  1329. * guessed, there is probably a simpler approach.
  1330. * Changing the MTU is a rare event, it shouldn't matter.
  1331. */
  1332. disable_irq(dev->irq);
  1333. spin_lock_bh(&dev->xmit_lock);
  1334. spin_lock(&np->lock);
  1335. /* stop engines */
  1336. nv_stop_rx(dev);
  1337. nv_stop_tx(dev);
  1338. nv_txrx_reset(dev);
  1339. /* drain rx queue */
  1340. nv_drain_rx(dev);
  1341. nv_drain_tx(dev);
  1342. /* reinit driver view of the rx queue */
  1343. nv_init_rx(dev);
  1344. nv_init_tx(dev);
  1345. /* alloc new rx buffers */
  1346. set_bufsize(dev);
  1347. if (nv_alloc_rx(dev)) {
  1348. if (!np->in_shutdown)
  1349. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  1350. }
  1351. /* reinit nic view of the rx queue */
  1352. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  1353. writel((u32) np->ring_addr, base + NvRegRxRingPhysAddr);
  1354. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  1355. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
  1356. else
  1357. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
  1358. writel( ((RX_RING-1) << NVREG_RINGSZ_RXSHIFT) + ((TX_RING-1) << NVREG_RINGSZ_TXSHIFT),
  1359. base + NvRegRingSizes);
  1360. pci_push(base);
  1361. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  1362. pci_push(base);
  1363. /* restart rx engine */
  1364. nv_start_rx(dev);
  1365. nv_start_tx(dev);
  1366. spin_unlock(&np->lock);
  1367. spin_unlock_bh(&dev->xmit_lock);
  1368. enable_irq(dev->irq);
  1369. }
  1370. return 0;
  1371. }
  1372. static void nv_copy_mac_to_hw(struct net_device *dev)
  1373. {
  1374. u8 __iomem *base = get_hwbase(dev);
  1375. u32 mac[2];
  1376. mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
  1377. (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
  1378. mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
  1379. writel(mac[0], base + NvRegMacAddrA);
  1380. writel(mac[1], base + NvRegMacAddrB);
  1381. }
  1382. /*
  1383. * nv_set_mac_address: dev->set_mac_address function
  1384. * Called with rtnl_lock() held.
  1385. */
  1386. static int nv_set_mac_address(struct net_device *dev, void *addr)
  1387. {
  1388. struct fe_priv *np = netdev_priv(dev);
  1389. struct sockaddr *macaddr = (struct sockaddr*)addr;
  1390. if(!is_valid_ether_addr(macaddr->sa_data))
  1391. return -EADDRNOTAVAIL;
  1392. /* synchronized against open : rtnl_lock() held by caller */
  1393. memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
  1394. if (netif_running(dev)) {
  1395. spin_lock_bh(&dev->xmit_lock);
  1396. spin_lock_irq(&np->lock);
  1397. /* stop rx engine */
  1398. nv_stop_rx(dev);
  1399. /* set mac address */
  1400. nv_copy_mac_to_hw(dev);
  1401. /* restart rx engine */
  1402. nv_start_rx(dev);
  1403. spin_unlock_irq(&np->lock);
  1404. spin_unlock_bh(&dev->xmit_lock);
  1405. } else {
  1406. nv_copy_mac_to_hw(dev);
  1407. }
  1408. return 0;
  1409. }
  1410. /*
  1411. * nv_set_multicast: dev->set_multicast function
  1412. * Called with dev->xmit_lock held.
  1413. */
  1414. static void nv_set_multicast(struct net_device *dev)
  1415. {
  1416. struct fe_priv *np = netdev_priv(dev);
  1417. u8 __iomem *base = get_hwbase(dev);
  1418. u32 addr[2];
  1419. u32 mask[2];
  1420. u32 pff;
  1421. memset(addr, 0, sizeof(addr));
  1422. memset(mask, 0, sizeof(mask));
  1423. if (dev->flags & IFF_PROMISC) {
  1424. printk(KERN_NOTICE "%s: Promiscuous mode enabled.\n", dev->name);
  1425. pff = NVREG_PFF_PROMISC;
  1426. } else {
  1427. pff = NVREG_PFF_MYADDR;
  1428. if (dev->flags & IFF_ALLMULTI || dev->mc_list) {
  1429. u32 alwaysOff[2];
  1430. u32 alwaysOn[2];
  1431. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
  1432. if (dev->flags & IFF_ALLMULTI) {
  1433. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
  1434. } else {
  1435. struct dev_mc_list *walk;
  1436. walk = dev->mc_list;
  1437. while (walk != NULL) {
  1438. u32 a, b;
  1439. a = le32_to_cpu(*(u32 *) walk->dmi_addr);
  1440. b = le16_to_cpu(*(u16 *) (&walk->dmi_addr[4]));
  1441. alwaysOn[0] &= a;
  1442. alwaysOff[0] &= ~a;
  1443. alwaysOn[1] &= b;
  1444. alwaysOff[1] &= ~b;
  1445. walk = walk->next;
  1446. }
  1447. }
  1448. addr[0] = alwaysOn[0];
  1449. addr[1] = alwaysOn[1];
  1450. mask[0] = alwaysOn[0] | alwaysOff[0];
  1451. mask[1] = alwaysOn[1] | alwaysOff[1];
  1452. }
  1453. }
  1454. addr[0] |= NVREG_MCASTADDRA_FORCE;
  1455. pff |= NVREG_PFF_ALWAYS;
  1456. spin_lock_irq(&np->lock);
  1457. nv_stop_rx(dev);
  1458. writel(addr[0], base + NvRegMulticastAddrA);
  1459. writel(addr[1], base + NvRegMulticastAddrB);
  1460. writel(mask[0], base + NvRegMulticastMaskA);
  1461. writel(mask[1], base + NvRegMulticastMaskB);
  1462. writel(pff, base + NvRegPacketFilterFlags);
  1463. dprintk(KERN_INFO "%s: reconfiguration for multicast lists.\n",
  1464. dev->name);
  1465. nv_start_rx(dev);
  1466. spin_unlock_irq(&np->lock);
  1467. }
  1468. /**
  1469. * nv_update_linkspeed: Setup the MAC according to the link partner
  1470. * @dev: Network device to be configured
  1471. *
  1472. * The function queries the PHY and checks if there is a link partner.
  1473. * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
  1474. * set to 10 MBit HD.
  1475. *
  1476. * The function returns 0 if there is no link partner and 1 if there is
  1477. * a good link partner.
  1478. */
  1479. static int nv_update_linkspeed(struct net_device *dev)
  1480. {
  1481. struct fe_priv *np = netdev_priv(dev);
  1482. u8 __iomem *base = get_hwbase(dev);
  1483. int adv, lpa;
  1484. int newls = np->linkspeed;
  1485. int newdup = np->duplex;
  1486. int mii_status;
  1487. int retval = 0;
  1488. u32 control_1000, status_1000, phyreg;
  1489. /* BMSR_LSTATUS is latched, read it twice:
  1490. * we want the current value.
  1491. */
  1492. mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  1493. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  1494. if (!(mii_status & BMSR_LSTATUS)) {
  1495. dprintk(KERN_DEBUG "%s: no link detected by phy - falling back to 10HD.\n",
  1496. dev->name);
  1497. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1498. newdup = 0;
  1499. retval = 0;
  1500. goto set_speed;
  1501. }
  1502. if (np->autoneg == 0) {
  1503. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: autoneg off, PHY set to 0x%04x.\n",
  1504. dev->name, np->fixed_mode);
  1505. if (np->fixed_mode & LPA_100FULL) {
  1506. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1507. newdup = 1;
  1508. } else if (np->fixed_mode & LPA_100HALF) {
  1509. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1510. newdup = 0;
  1511. } else if (np->fixed_mode & LPA_10FULL) {
  1512. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1513. newdup = 1;
  1514. } else {
  1515. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1516. newdup = 0;
  1517. }
  1518. retval = 1;
  1519. goto set_speed;
  1520. }
  1521. /* check auto negotiation is complete */
  1522. if (!(mii_status & BMSR_ANEGCOMPLETE)) {
  1523. /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
  1524. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1525. newdup = 0;
  1526. retval = 0;
  1527. dprintk(KERN_DEBUG "%s: autoneg not completed - falling back to 10HD.\n", dev->name);
  1528. goto set_speed;
  1529. }
  1530. retval = 1;
  1531. if (np->gigabit == PHY_GIGABIT) {
  1532. control_1000 = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  1533. status_1000 = mii_rw(dev, np->phyaddr, MII_1000BT_SR, MII_READ);
  1534. if ((control_1000 & ADVERTISE_1000FULL) &&
  1535. (status_1000 & LPA_1000FULL)) {
  1536. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: GBit ethernet detected.\n",
  1537. dev->name);
  1538. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
  1539. newdup = 1;
  1540. goto set_speed;
  1541. }
  1542. }
  1543. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1544. lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
  1545. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: PHY advertises 0x%04x, lpa 0x%04x.\n",
  1546. dev->name, adv, lpa);
  1547. /* FIXME: handle parallel detection properly */
  1548. lpa = lpa & adv;
  1549. if (lpa & LPA_100FULL) {
  1550. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1551. newdup = 1;
  1552. } else if (lpa & LPA_100HALF) {
  1553. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1554. newdup = 0;
  1555. } else if (lpa & LPA_10FULL) {
  1556. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1557. newdup = 1;
  1558. } else if (lpa & LPA_10HALF) {
  1559. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1560. newdup = 0;
  1561. } else {
  1562. dprintk(KERN_DEBUG "%s: bad ability %04x - falling back to 10HD.\n", dev->name, lpa);
  1563. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1564. newdup = 0;
  1565. }
  1566. set_speed:
  1567. if (np->duplex == newdup && np->linkspeed == newls)
  1568. return retval;
  1569. dprintk(KERN_INFO "%s: changing link setting from %d/%d to %d/%d.\n",
  1570. dev->name, np->linkspeed, np->duplex, newls, newdup);
  1571. np->duplex = newdup;
  1572. np->linkspeed = newls;
  1573. if (np->gigabit == PHY_GIGABIT) {
  1574. phyreg = readl(base + NvRegRandomSeed);
  1575. phyreg &= ~(0x3FF00);
  1576. if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10)
  1577. phyreg |= NVREG_RNDSEED_FORCE3;
  1578. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100)
  1579. phyreg |= NVREG_RNDSEED_FORCE2;
  1580. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
  1581. phyreg |= NVREG_RNDSEED_FORCE;
  1582. writel(phyreg, base + NvRegRandomSeed);
  1583. }
  1584. phyreg = readl(base + NvRegPhyInterface);
  1585. phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
  1586. if (np->duplex == 0)
  1587. phyreg |= PHY_HALF;
  1588. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
  1589. phyreg |= PHY_100;
  1590. else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
  1591. phyreg |= PHY_1000;
  1592. writel(phyreg, base + NvRegPhyInterface);
  1593. writel(NVREG_MISC1_FORCE | ( np->duplex ? 0 : NVREG_MISC1_HD),
  1594. base + NvRegMisc1);
  1595. pci_push(base);
  1596. writel(np->linkspeed, base + NvRegLinkSpeed);
  1597. pci_push(base);
  1598. return retval;
  1599. }
  1600. static void nv_linkchange(struct net_device *dev)
  1601. {
  1602. if (nv_update_linkspeed(dev)) {
  1603. if (!netif_carrier_ok(dev)) {
  1604. netif_carrier_on(dev);
  1605. printk(KERN_INFO "%s: link up.\n", dev->name);
  1606. nv_start_rx(dev);
  1607. }
  1608. } else {
  1609. if (netif_carrier_ok(dev)) {
  1610. netif_carrier_off(dev);
  1611. printk(KERN_INFO "%s: link down.\n", dev->name);
  1612. nv_stop_rx(dev);
  1613. }
  1614. }
  1615. }
  1616. static void nv_link_irq(struct net_device *dev)
  1617. {
  1618. u8 __iomem *base = get_hwbase(dev);
  1619. u32 miistat;
  1620. miistat = readl(base + NvRegMIIStatus);
  1621. writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
  1622. dprintk(KERN_INFO "%s: link change irq, status 0x%x.\n", dev->name, miistat);
  1623. if (miistat & (NVREG_MIISTAT_LINKCHANGE))
  1624. nv_linkchange(dev);
  1625. dprintk(KERN_DEBUG "%s: link change notification done.\n", dev->name);
  1626. }
  1627. static irqreturn_t nv_nic_irq(int foo, void *data, struct pt_regs *regs)
  1628. {
  1629. struct net_device *dev = (struct net_device *) data;
  1630. struct fe_priv *np = netdev_priv(dev);
  1631. u8 __iomem *base = get_hwbase(dev);
  1632. u32 events;
  1633. int i;
  1634. dprintk(KERN_DEBUG "%s: nv_nic_irq\n", dev->name);
  1635. for (i=0; ; i++) {
  1636. events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
  1637. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  1638. pci_push(base);
  1639. dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
  1640. if (!(events & np->irqmask))
  1641. break;
  1642. spin_lock(&np->lock);
  1643. nv_tx_done(dev);
  1644. spin_unlock(&np->lock);
  1645. nv_rx_process(dev);
  1646. if (nv_alloc_rx(dev)) {
  1647. spin_lock(&np->lock);
  1648. if (!np->in_shutdown)
  1649. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  1650. spin_unlock(&np->lock);
  1651. }
  1652. if (events & NVREG_IRQ_LINK) {
  1653. spin_lock(&np->lock);
  1654. nv_link_irq(dev);
  1655. spin_unlock(&np->lock);
  1656. }
  1657. if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
  1658. spin_lock(&np->lock);
  1659. nv_linkchange(dev);
  1660. spin_unlock(&np->lock);
  1661. np->link_timeout = jiffies + LINK_TIMEOUT;
  1662. }
  1663. if (events & (NVREG_IRQ_TX_ERR)) {
  1664. dprintk(KERN_DEBUG "%s: received irq with events 0x%x. Probably TX fail.\n",
  1665. dev->name, events);
  1666. }
  1667. if (events & (NVREG_IRQ_UNKNOWN)) {
  1668. printk(KERN_DEBUG "%s: received irq with unknown events 0x%x. Please report\n",
  1669. dev->name, events);
  1670. }
  1671. if (i > max_interrupt_work) {
  1672. spin_lock(&np->lock);
  1673. /* disable interrupts on the nic */
  1674. writel(0, base + NvRegIrqMask);
  1675. pci_push(base);
  1676. if (!np->in_shutdown)
  1677. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  1678. printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq.\n", dev->name, i);
  1679. spin_unlock(&np->lock);
  1680. break;
  1681. }
  1682. }
  1683. dprintk(KERN_DEBUG "%s: nv_nic_irq completed\n", dev->name);
  1684. return IRQ_RETVAL(i);
  1685. }
  1686. static void nv_do_nic_poll(unsigned long data)
  1687. {
  1688. struct net_device *dev = (struct net_device *) data;
  1689. struct fe_priv *np = netdev_priv(dev);
  1690. u8 __iomem *base = get_hwbase(dev);
  1691. disable_irq(dev->irq);
  1692. /* FIXME: Do we need synchronize_irq(dev->irq) here? */
  1693. /*
  1694. * reenable interrupts on the nic, we have to do this before calling
  1695. * nv_nic_irq because that may decide to do otherwise
  1696. */
  1697. writel(np->irqmask, base + NvRegIrqMask);
  1698. pci_push(base);
  1699. nv_nic_irq((int) 0, (void *) data, (struct pt_regs *) NULL);
  1700. enable_irq(dev->irq);
  1701. }
  1702. #ifdef CONFIG_NET_POLL_CONTROLLER
  1703. static void nv_poll_controller(struct net_device *dev)
  1704. {
  1705. nv_do_nic_poll((unsigned long) dev);
  1706. }
  1707. #endif
  1708. static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  1709. {
  1710. struct fe_priv *np = netdev_priv(dev);
  1711. strcpy(info->driver, "forcedeth");
  1712. strcpy(info->version, FORCEDETH_VERSION);
  1713. strcpy(info->bus_info, pci_name(np->pci_dev));
  1714. }
  1715. static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  1716. {
  1717. struct fe_priv *np = netdev_priv(dev);
  1718. wolinfo->supported = WAKE_MAGIC;
  1719. spin_lock_irq(&np->lock);
  1720. if (np->wolenabled)
  1721. wolinfo->wolopts = WAKE_MAGIC;
  1722. spin_unlock_irq(&np->lock);
  1723. }
  1724. static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  1725. {
  1726. struct fe_priv *np = netdev_priv(dev);
  1727. u8 __iomem *base = get_hwbase(dev);
  1728. spin_lock_irq(&np->lock);
  1729. if (wolinfo->wolopts == 0) {
  1730. writel(0, base + NvRegWakeUpFlags);
  1731. np->wolenabled = 0;
  1732. }
  1733. if (wolinfo->wolopts & WAKE_MAGIC) {
  1734. writel(NVREG_WAKEUPFLAGS_ENABLE, base + NvRegWakeUpFlags);
  1735. np->wolenabled = 1;
  1736. }
  1737. spin_unlock_irq(&np->lock);
  1738. return 0;
  1739. }
  1740. static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1741. {
  1742. struct fe_priv *np = netdev_priv(dev);
  1743. int adv;
  1744. spin_lock_irq(&np->lock);
  1745. ecmd->port = PORT_MII;
  1746. if (!netif_running(dev)) {
  1747. /* We do not track link speed / duplex setting if the
  1748. * interface is disabled. Force a link check */
  1749. nv_update_linkspeed(dev);
  1750. }
  1751. switch(np->linkspeed & (NVREG_LINKSPEED_MASK)) {
  1752. case NVREG_LINKSPEED_10:
  1753. ecmd->speed = SPEED_10;
  1754. break;
  1755. case NVREG_LINKSPEED_100:
  1756. ecmd->speed = SPEED_100;
  1757. break;
  1758. case NVREG_LINKSPEED_1000:
  1759. ecmd->speed = SPEED_1000;
  1760. break;
  1761. }
  1762. ecmd->duplex = DUPLEX_HALF;
  1763. if (np->duplex)
  1764. ecmd->duplex = DUPLEX_FULL;
  1765. ecmd->autoneg = np->autoneg;
  1766. ecmd->advertising = ADVERTISED_MII;
  1767. if (np->autoneg) {
  1768. ecmd->advertising |= ADVERTISED_Autoneg;
  1769. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1770. } else {
  1771. adv = np->fixed_mode;
  1772. }
  1773. if (adv & ADVERTISE_10HALF)
  1774. ecmd->advertising |= ADVERTISED_10baseT_Half;
  1775. if (adv & ADVERTISE_10FULL)
  1776. ecmd->advertising |= ADVERTISED_10baseT_Full;
  1777. if (adv & ADVERTISE_100HALF)
  1778. ecmd->advertising |= ADVERTISED_100baseT_Half;
  1779. if (adv & ADVERTISE_100FULL)
  1780. ecmd->advertising |= ADVERTISED_100baseT_Full;
  1781. if (np->autoneg && np->gigabit == PHY_GIGABIT) {
  1782. adv = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  1783. if (adv & ADVERTISE_1000FULL)
  1784. ecmd->advertising |= ADVERTISED_1000baseT_Full;
  1785. }
  1786. ecmd->supported = (SUPPORTED_Autoneg |
  1787. SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
  1788. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
  1789. SUPPORTED_MII);
  1790. if (np->gigabit == PHY_GIGABIT)
  1791. ecmd->supported |= SUPPORTED_1000baseT_Full;
  1792. ecmd->phy_address = np->phyaddr;
  1793. ecmd->transceiver = XCVR_EXTERNAL;
  1794. /* ignore maxtxpkt, maxrxpkt for now */
  1795. spin_unlock_irq(&np->lock);
  1796. return 0;
  1797. }
  1798. static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1799. {
  1800. struct fe_priv *np = netdev_priv(dev);
  1801. if (ecmd->port != PORT_MII)
  1802. return -EINVAL;
  1803. if (ecmd->transceiver != XCVR_EXTERNAL)
  1804. return -EINVAL;
  1805. if (ecmd->phy_address != np->phyaddr) {
  1806. /* TODO: support switching between multiple phys. Should be
  1807. * trivial, but not enabled due to lack of test hardware. */
  1808. return -EINVAL;
  1809. }
  1810. if (ecmd->autoneg == AUTONEG_ENABLE) {
  1811. u32 mask;
  1812. mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  1813. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
  1814. if (np->gigabit == PHY_GIGABIT)
  1815. mask |= ADVERTISED_1000baseT_Full;
  1816. if ((ecmd->advertising & mask) == 0)
  1817. return -EINVAL;
  1818. } else if (ecmd->autoneg == AUTONEG_DISABLE) {
  1819. /* Note: autonegotiation disable, speed 1000 intentionally
  1820. * forbidden - noone should need that. */
  1821. if (ecmd->speed != SPEED_10 && ecmd->speed != SPEED_100)
  1822. return -EINVAL;
  1823. if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
  1824. return -EINVAL;
  1825. } else {
  1826. return -EINVAL;
  1827. }
  1828. spin_lock_irq(&np->lock);
  1829. if (ecmd->autoneg == AUTONEG_ENABLE) {
  1830. int adv, bmcr;
  1831. np->autoneg = 1;
  1832. /* advertise only what has been requested */
  1833. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1834. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4);
  1835. if (ecmd->advertising & ADVERTISED_10baseT_Half)
  1836. adv |= ADVERTISE_10HALF;
  1837. if (ecmd->advertising & ADVERTISED_10baseT_Full)
  1838. adv |= ADVERTISE_10FULL;
  1839. if (ecmd->advertising & ADVERTISED_100baseT_Half)
  1840. adv |= ADVERTISE_100HALF;
  1841. if (ecmd->advertising & ADVERTISED_100baseT_Full)
  1842. adv |= ADVERTISE_100FULL;
  1843. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  1844. if (np->gigabit == PHY_GIGABIT) {
  1845. adv = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  1846. adv &= ~ADVERTISE_1000FULL;
  1847. if (ecmd->advertising & ADVERTISED_1000baseT_Full)
  1848. adv |= ADVERTISE_1000FULL;
  1849. mii_rw(dev, np->phyaddr, MII_1000BT_CR, adv);
  1850. }
  1851. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1852. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  1853. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  1854. } else {
  1855. int adv, bmcr;
  1856. np->autoneg = 0;
  1857. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1858. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4);
  1859. if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
  1860. adv |= ADVERTISE_10HALF;
  1861. if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
  1862. adv |= ADVERTISE_10FULL;
  1863. if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
  1864. adv |= ADVERTISE_100HALF;
  1865. if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
  1866. adv |= ADVERTISE_100FULL;
  1867. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  1868. np->fixed_mode = adv;
  1869. if (np->gigabit == PHY_GIGABIT) {
  1870. adv = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  1871. adv &= ~ADVERTISE_1000FULL;
  1872. mii_rw(dev, np->phyaddr, MII_1000BT_CR, adv);
  1873. }
  1874. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1875. bmcr |= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_FULLDPLX);
  1876. if (adv & (ADVERTISE_10FULL|ADVERTISE_100FULL))
  1877. bmcr |= BMCR_FULLDPLX;
  1878. if (adv & (ADVERTISE_100HALF|ADVERTISE_100FULL))
  1879. bmcr |= BMCR_SPEED100;
  1880. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  1881. if (netif_running(dev)) {
  1882. /* Wait a bit and then reconfigure the nic. */
  1883. udelay(10);
  1884. nv_linkchange(dev);
  1885. }
  1886. }
  1887. spin_unlock_irq(&np->lock);
  1888. return 0;
  1889. }
  1890. #define FORCEDETH_REGS_VER 1
  1891. #define FORCEDETH_REGS_SIZE 0x400 /* 256 32-bit registers */
  1892. static int nv_get_regs_len(struct net_device *dev)
  1893. {
  1894. return FORCEDETH_REGS_SIZE;
  1895. }
  1896. static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
  1897. {
  1898. struct fe_priv *np = netdev_priv(dev);
  1899. u8 __iomem *base = get_hwbase(dev);
  1900. u32 *rbuf = buf;
  1901. int i;
  1902. regs->version = FORCEDETH_REGS_VER;
  1903. spin_lock_irq(&np->lock);
  1904. for (i=0;i<FORCEDETH_REGS_SIZE/sizeof(u32);i++)
  1905. rbuf[i] = readl(base + i*sizeof(u32));
  1906. spin_unlock_irq(&np->lock);
  1907. }
  1908. static int nv_nway_reset(struct net_device *dev)
  1909. {
  1910. struct fe_priv *np = netdev_priv(dev);
  1911. int ret;
  1912. spin_lock_irq(&np->lock);
  1913. if (np->autoneg) {
  1914. int bmcr;
  1915. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1916. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  1917. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  1918. ret = 0;
  1919. } else {
  1920. ret = -EINVAL;
  1921. }
  1922. spin_unlock_irq(&np->lock);
  1923. return ret;
  1924. }
  1925. static struct ethtool_ops ops = {
  1926. .get_drvinfo = nv_get_drvinfo,
  1927. .get_link = ethtool_op_get_link,
  1928. .get_wol = nv_get_wol,
  1929. .set_wol = nv_set_wol,
  1930. .get_settings = nv_get_settings,
  1931. .set_settings = nv_set_settings,
  1932. .get_regs_len = nv_get_regs_len,
  1933. .get_regs = nv_get_regs,
  1934. .nway_reset = nv_nway_reset,
  1935. .get_perm_addr = ethtool_op_get_perm_addr,
  1936. };
  1937. static int nv_open(struct net_device *dev)
  1938. {
  1939. struct fe_priv *np = netdev_priv(dev);
  1940. u8 __iomem *base = get_hwbase(dev);
  1941. int ret, oom, i;
  1942. dprintk(KERN_DEBUG "nv_open: begin\n");
  1943. /* 1) erase previous misconfiguration */
  1944. /* 4.1-1: stop adapter: ignored, 4.3 seems to be overkill */
  1945. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  1946. writel(0, base + NvRegMulticastAddrB);
  1947. writel(0, base + NvRegMulticastMaskA);
  1948. writel(0, base + NvRegMulticastMaskB);
  1949. writel(0, base + NvRegPacketFilterFlags);
  1950. writel(0, base + NvRegTransmitterControl);
  1951. writel(0, base + NvRegReceiverControl);
  1952. writel(0, base + NvRegAdapterControl);
  1953. /* 2) initialize descriptor rings */
  1954. set_bufsize(dev);
  1955. oom = nv_init_ring(dev);
  1956. writel(0, base + NvRegLinkSpeed);
  1957. writel(0, base + NvRegUnknownTransmitterReg);
  1958. nv_txrx_reset(dev);
  1959. writel(0, base + NvRegUnknownSetupReg6);
  1960. np->in_shutdown = 0;
  1961. /* 3) set mac address */
  1962. nv_copy_mac_to_hw(dev);
  1963. /* 4) give hw rings */
  1964. writel((u32) np->ring_addr, base + NvRegRxRingPhysAddr);
  1965. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  1966. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
  1967. else
  1968. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
  1969. writel( ((RX_RING-1) << NVREG_RINGSZ_RXSHIFT) + ((TX_RING-1) << NVREG_RINGSZ_TXSHIFT),
  1970. base + NvRegRingSizes);
  1971. /* 5) continue setup */
  1972. writel(np->linkspeed, base + NvRegLinkSpeed);
  1973. writel(NVREG_UNKSETUP3_VAL1, base + NvRegUnknownSetupReg3);
  1974. writel(np->txrxctl_bits, base + NvRegTxRxControl);
  1975. pci_push(base);
  1976. writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
  1977. reg_delay(dev, NvRegUnknownSetupReg5, NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
  1978. NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX,
  1979. KERN_INFO "open: SetupReg5, Bit 31 remained off\n");
  1980. writel(0, base + NvRegUnknownSetupReg4);
  1981. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  1982. writel(NVREG_MIISTAT_MASK2, base + NvRegMIIStatus);
  1983. /* 6) continue setup */
  1984. writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
  1985. writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
  1986. writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
  1987. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  1988. writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
  1989. get_random_bytes(&i, sizeof(i));
  1990. writel(NVREG_RNDSEED_FORCE | (i&NVREG_RNDSEED_MASK), base + NvRegRandomSeed);
  1991. writel(NVREG_UNKSETUP1_VAL, base + NvRegUnknownSetupReg1);
  1992. writel(NVREG_UNKSETUP2_VAL, base + NvRegUnknownSetupReg2);
  1993. if (poll_interval == -1) {
  1994. if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
  1995. writel(NVREG_POLL_DEFAULT_THROUGHPUT, base + NvRegPollingInterval);
  1996. else
  1997. writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
  1998. }
  1999. else
  2000. writel(poll_interval & 0xFFFF, base + NvRegPollingInterval);
  2001. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  2002. writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
  2003. base + NvRegAdapterControl);
  2004. writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
  2005. writel(NVREG_UNKSETUP4_VAL, base + NvRegUnknownSetupReg4);
  2006. writel(NVREG_WAKEUPFLAGS_VAL, base + NvRegWakeUpFlags);
  2007. i = readl(base + NvRegPowerState);
  2008. if ( (i & NVREG_POWERSTATE_POWEREDUP) == 0)
  2009. writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
  2010. pci_push(base);
  2011. udelay(10);
  2012. writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
  2013. writel(0, base + NvRegIrqMask);
  2014. pci_push(base);
  2015. writel(NVREG_MIISTAT_MASK2, base + NvRegMIIStatus);
  2016. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  2017. pci_push(base);
  2018. ret = request_irq(dev->irq, &nv_nic_irq, SA_SHIRQ, dev->name, dev);
  2019. if (ret)
  2020. goto out_drain;
  2021. /* ask for interrupts */
  2022. writel(np->irqmask, base + NvRegIrqMask);
  2023. spin_lock_irq(&np->lock);
  2024. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  2025. writel(0, base + NvRegMulticastAddrB);
  2026. writel(0, base + NvRegMulticastMaskA);
  2027. writel(0, base + NvRegMulticastMaskB);
  2028. writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
  2029. /* One manual link speed update: Interrupts are enabled, future link
  2030. * speed changes cause interrupts and are handled by nv_link_irq().
  2031. */
  2032. {
  2033. u32 miistat;
  2034. miistat = readl(base + NvRegMIIStatus);
  2035. writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
  2036. dprintk(KERN_INFO "startup: got 0x%08x.\n", miistat);
  2037. }
  2038. /* set linkspeed to invalid value, thus force nv_update_linkspeed
  2039. * to init hw */
  2040. np->linkspeed = 0;
  2041. ret = nv_update_linkspeed(dev);
  2042. nv_start_rx(dev);
  2043. nv_start_tx(dev);
  2044. netif_start_queue(dev);
  2045. if (ret) {
  2046. netif_carrier_on(dev);
  2047. } else {
  2048. printk("%s: no link during initialization.\n", dev->name);
  2049. netif_carrier_off(dev);
  2050. }
  2051. if (oom)
  2052. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  2053. spin_unlock_irq(&np->lock);
  2054. return 0;
  2055. out_drain:
  2056. drain_ring(dev);
  2057. return ret;
  2058. }
  2059. static int nv_close(struct net_device *dev)
  2060. {
  2061. struct fe_priv *np = netdev_priv(dev);
  2062. u8 __iomem *base;
  2063. spin_lock_irq(&np->lock);
  2064. np->in_shutdown = 1;
  2065. spin_unlock_irq(&np->lock);
  2066. synchronize_irq(dev->irq);
  2067. del_timer_sync(&np->oom_kick);
  2068. del_timer_sync(&np->nic_poll);
  2069. netif_stop_queue(dev);
  2070. spin_lock_irq(&np->lock);
  2071. nv_stop_tx(dev);
  2072. nv_stop_rx(dev);
  2073. nv_txrx_reset(dev);
  2074. /* disable interrupts on the nic or we will lock up */
  2075. base = get_hwbase(dev);
  2076. writel(0, base + NvRegIrqMask);
  2077. pci_push(base);
  2078. dprintk(KERN_INFO "%s: Irqmask is zero again\n", dev->name);
  2079. spin_unlock_irq(&np->lock);
  2080. free_irq(dev->irq, dev);
  2081. drain_ring(dev);
  2082. if (np->wolenabled)
  2083. nv_start_rx(dev);
  2084. /* special op: write back the misordered MAC address - otherwise
  2085. * the next nv_probe would see a wrong address.
  2086. */
  2087. writel(np->orig_mac[0], base + NvRegMacAddrA);
  2088. writel(np->orig_mac[1], base + NvRegMacAddrB);
  2089. /* FIXME: power down nic */
  2090. return 0;
  2091. }
  2092. static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
  2093. {
  2094. struct net_device *dev;
  2095. struct fe_priv *np;
  2096. unsigned long addr;
  2097. u8 __iomem *base;
  2098. int err, i;
  2099. dev = alloc_etherdev(sizeof(struct fe_priv));
  2100. err = -ENOMEM;
  2101. if (!dev)
  2102. goto out;
  2103. np = netdev_priv(dev);
  2104. np->pci_dev = pci_dev;
  2105. spin_lock_init(&np->lock);
  2106. SET_MODULE_OWNER(dev);
  2107. SET_NETDEV_DEV(dev, &pci_dev->dev);
  2108. init_timer(&np->oom_kick);
  2109. np->oom_kick.data = (unsigned long) dev;
  2110. np->oom_kick.function = &nv_do_rx_refill; /* timer handler */
  2111. init_timer(&np->nic_poll);
  2112. np->nic_poll.data = (unsigned long) dev;
  2113. np->nic_poll.function = &nv_do_nic_poll; /* timer handler */
  2114. err = pci_enable_device(pci_dev);
  2115. if (err) {
  2116. printk(KERN_INFO "forcedeth: pci_enable_dev failed (%d) for device %s\n",
  2117. err, pci_name(pci_dev));
  2118. goto out_free;
  2119. }
  2120. pci_set_master(pci_dev);
  2121. err = pci_request_regions(pci_dev, DRV_NAME);
  2122. if (err < 0)
  2123. goto out_disable;
  2124. err = -EINVAL;
  2125. addr = 0;
  2126. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  2127. dprintk(KERN_DEBUG "%s: resource %d start %p len %ld flags 0x%08lx.\n",
  2128. pci_name(pci_dev), i, (void*)pci_resource_start(pci_dev, i),
  2129. pci_resource_len(pci_dev, i),
  2130. pci_resource_flags(pci_dev, i));
  2131. if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
  2132. pci_resource_len(pci_dev, i) >= NV_PCI_REGSZ) {
  2133. addr = pci_resource_start(pci_dev, i);
  2134. break;
  2135. }
  2136. }
  2137. if (i == DEVICE_COUNT_RESOURCE) {
  2138. printk(KERN_INFO "forcedeth: Couldn't find register window for device %s.\n",
  2139. pci_name(pci_dev));
  2140. goto out_relreg;
  2141. }
  2142. /* handle different descriptor versions */
  2143. if (id->driver_data & DEV_HAS_HIGH_DMA) {
  2144. /* packet format 3: supports 40-bit addressing */
  2145. np->desc_ver = DESC_VER_3;
  2146. if (pci_set_dma_mask(pci_dev, 0x0000007fffffffffULL)) {
  2147. printk(KERN_INFO "forcedeth: 64-bit DMA failed, using 32-bit addressing for device %s.\n",
  2148. pci_name(pci_dev));
  2149. } else {
  2150. dev->features |= NETIF_F_HIGHDMA;
  2151. }
  2152. np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
  2153. } else if (id->driver_data & DEV_HAS_LARGEDESC) {
  2154. /* packet format 2: supports jumbo frames */
  2155. np->desc_ver = DESC_VER_2;
  2156. np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
  2157. } else {
  2158. /* original packet format */
  2159. np->desc_ver = DESC_VER_1;
  2160. np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
  2161. }
  2162. np->pkt_limit = NV_PKTLIMIT_1;
  2163. if (id->driver_data & DEV_HAS_LARGEDESC)
  2164. np->pkt_limit = NV_PKTLIMIT_2;
  2165. if (id->driver_data & DEV_HAS_CHECKSUM) {
  2166. np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
  2167. dev->features |= NETIF_F_HW_CSUM | NETIF_F_SG;
  2168. #ifdef NETIF_F_TSO
  2169. dev->features |= NETIF_F_TSO;
  2170. #endif
  2171. }
  2172. err = -ENOMEM;
  2173. np->base = ioremap(addr, NV_PCI_REGSZ);
  2174. if (!np->base)
  2175. goto out_relreg;
  2176. dev->base_addr = (unsigned long)np->base;
  2177. dev->irq = pci_dev->irq;
  2178. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  2179. np->rx_ring.orig = pci_alloc_consistent(pci_dev,
  2180. sizeof(struct ring_desc) * (RX_RING + TX_RING),
  2181. &np->ring_addr);
  2182. if (!np->rx_ring.orig)
  2183. goto out_unmap;
  2184. np->tx_ring.orig = &np->rx_ring.orig[RX_RING];
  2185. } else {
  2186. np->rx_ring.ex = pci_alloc_consistent(pci_dev,
  2187. sizeof(struct ring_desc_ex) * (RX_RING + TX_RING),
  2188. &np->ring_addr);
  2189. if (!np->rx_ring.ex)
  2190. goto out_unmap;
  2191. np->tx_ring.ex = &np->rx_ring.ex[RX_RING];
  2192. }
  2193. dev->open = nv_open;
  2194. dev->stop = nv_close;
  2195. dev->hard_start_xmit = nv_start_xmit;
  2196. dev->get_stats = nv_get_stats;
  2197. dev->change_mtu = nv_change_mtu;
  2198. dev->set_mac_address = nv_set_mac_address;
  2199. dev->set_multicast_list = nv_set_multicast;
  2200. #ifdef CONFIG_NET_POLL_CONTROLLER
  2201. dev->poll_controller = nv_poll_controller;
  2202. #endif
  2203. SET_ETHTOOL_OPS(dev, &ops);
  2204. dev->tx_timeout = nv_tx_timeout;
  2205. dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
  2206. pci_set_drvdata(pci_dev, dev);
  2207. /* read the mac address */
  2208. base = get_hwbase(dev);
  2209. np->orig_mac[0] = readl(base + NvRegMacAddrA);
  2210. np->orig_mac[1] = readl(base + NvRegMacAddrB);
  2211. dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
  2212. dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
  2213. dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
  2214. dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
  2215. dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
  2216. dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
  2217. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  2218. if (!is_valid_ether_addr(dev->perm_addr)) {
  2219. /*
  2220. * Bad mac address. At least one bios sets the mac address
  2221. * to 01:23:45:67:89:ab
  2222. */
  2223. printk(KERN_ERR "%s: Invalid Mac address detected: %02x:%02x:%02x:%02x:%02x:%02x\n",
  2224. pci_name(pci_dev),
  2225. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2226. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2227. printk(KERN_ERR "Please complain to your hardware vendor. Switching to a random MAC.\n");
  2228. dev->dev_addr[0] = 0x00;
  2229. dev->dev_addr[1] = 0x00;
  2230. dev->dev_addr[2] = 0x6c;
  2231. get_random_bytes(&dev->dev_addr[3], 3);
  2232. }
  2233. dprintk(KERN_DEBUG "%s: MAC Address %02x:%02x:%02x:%02x:%02x:%02x\n", pci_name(pci_dev),
  2234. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2235. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2236. /* disable WOL */
  2237. writel(0, base + NvRegWakeUpFlags);
  2238. np->wolenabled = 0;
  2239. if (np->desc_ver == DESC_VER_1) {
  2240. np->tx_flags = NV_TX_VALID;
  2241. } else {
  2242. np->tx_flags = NV_TX2_VALID;
  2243. }
  2244. if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
  2245. np->irqmask = NVREG_IRQMASK_THROUGHPUT;
  2246. else
  2247. np->irqmask = NVREG_IRQMASK_CPU;
  2248. if (id->driver_data & DEV_NEED_TIMERIRQ)
  2249. np->irqmask |= NVREG_IRQ_TIMER;
  2250. if (id->driver_data & DEV_NEED_LINKTIMER) {
  2251. dprintk(KERN_INFO "%s: link timer on.\n", pci_name(pci_dev));
  2252. np->need_linktimer = 1;
  2253. np->link_timeout = jiffies + LINK_TIMEOUT;
  2254. } else {
  2255. dprintk(KERN_INFO "%s: link timer off.\n", pci_name(pci_dev));
  2256. np->need_linktimer = 0;
  2257. }
  2258. /* find a suitable phy */
  2259. for (i = 1; i <= 32; i++) {
  2260. int id1, id2;
  2261. int phyaddr = i & 0x1F;
  2262. spin_lock_irq(&np->lock);
  2263. id1 = mii_rw(dev, phyaddr, MII_PHYSID1, MII_READ);
  2264. spin_unlock_irq(&np->lock);
  2265. if (id1 < 0 || id1 == 0xffff)
  2266. continue;
  2267. spin_lock_irq(&np->lock);
  2268. id2 = mii_rw(dev, phyaddr, MII_PHYSID2, MII_READ);
  2269. spin_unlock_irq(&np->lock);
  2270. if (id2 < 0 || id2 == 0xffff)
  2271. continue;
  2272. id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
  2273. id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
  2274. dprintk(KERN_DEBUG "%s: open: Found PHY %04x:%04x at address %d.\n",
  2275. pci_name(pci_dev), id1, id2, phyaddr);
  2276. np->phyaddr = phyaddr;
  2277. np->phy_oui = id1 | id2;
  2278. break;
  2279. }
  2280. if (i == 33) {
  2281. printk(KERN_INFO "%s: open: Could not find a valid PHY.\n",
  2282. pci_name(pci_dev));
  2283. goto out_freering;
  2284. }
  2285. /* reset it */
  2286. phy_init(dev);
  2287. /* set default link speed settings */
  2288. np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2289. np->duplex = 0;
  2290. np->autoneg = 1;
  2291. err = register_netdev(dev);
  2292. if (err) {
  2293. printk(KERN_INFO "forcedeth: unable to register netdev: %d\n", err);
  2294. goto out_freering;
  2295. }
  2296. printk(KERN_INFO "%s: forcedeth.c: subsystem: %05x:%04x bound to %s\n",
  2297. dev->name, pci_dev->subsystem_vendor, pci_dev->subsystem_device,
  2298. pci_name(pci_dev));
  2299. return 0;
  2300. out_freering:
  2301. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  2302. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (RX_RING + TX_RING),
  2303. np->rx_ring.orig, np->ring_addr);
  2304. else
  2305. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (RX_RING + TX_RING),
  2306. np->rx_ring.ex, np->ring_addr);
  2307. pci_set_drvdata(pci_dev, NULL);
  2308. out_unmap:
  2309. iounmap(get_hwbase(dev));
  2310. out_relreg:
  2311. pci_release_regions(pci_dev);
  2312. out_disable:
  2313. pci_disable_device(pci_dev);
  2314. out_free:
  2315. free_netdev(dev);
  2316. out:
  2317. return err;
  2318. }
  2319. static void __devexit nv_remove(struct pci_dev *pci_dev)
  2320. {
  2321. struct net_device *dev = pci_get_drvdata(pci_dev);
  2322. struct fe_priv *np = netdev_priv(dev);
  2323. unregister_netdev(dev);
  2324. /* free all structures */
  2325. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  2326. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (RX_RING + TX_RING), np->rx_ring.orig, np->ring_addr);
  2327. else
  2328. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (RX_RING + TX_RING), np->rx_ring.ex, np->ring_addr);
  2329. iounmap(get_hwbase(dev));
  2330. pci_release_regions(pci_dev);
  2331. pci_disable_device(pci_dev);
  2332. free_netdev(dev);
  2333. pci_set_drvdata(pci_dev, NULL);
  2334. }
  2335. static struct pci_device_id pci_tbl[] = {
  2336. { /* nForce Ethernet Controller */
  2337. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_1),
  2338. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  2339. },
  2340. { /* nForce2 Ethernet Controller */
  2341. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_2),
  2342. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  2343. },
  2344. { /* nForce3 Ethernet Controller */
  2345. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_3),
  2346. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  2347. },
  2348. { /* nForce3 Ethernet Controller */
  2349. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_4),
  2350. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  2351. },
  2352. { /* nForce3 Ethernet Controller */
  2353. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_5),
  2354. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  2355. },
  2356. { /* nForce3 Ethernet Controller */
  2357. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_6),
  2358. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  2359. },
  2360. { /* nForce3 Ethernet Controller */
  2361. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_7),
  2362. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  2363. },
  2364. { /* CK804 Ethernet Controller */
  2365. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_8),
  2366. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA,
  2367. },
  2368. { /* CK804 Ethernet Controller */
  2369. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_9),
  2370. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA,
  2371. },
  2372. { /* MCP04 Ethernet Controller */
  2373. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_10),
  2374. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA,
  2375. },
  2376. { /* MCP04 Ethernet Controller */
  2377. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_11),
  2378. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA,
  2379. },
  2380. { /* MCP51 Ethernet Controller */
  2381. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_12),
  2382. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA,
  2383. },
  2384. { /* MCP51 Ethernet Controller */
  2385. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_13),
  2386. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA,
  2387. },
  2388. { /* MCP55 Ethernet Controller */
  2389. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_14),
  2390. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA,
  2391. },
  2392. { /* MCP55 Ethernet Controller */
  2393. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_15),
  2394. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA,
  2395. },
  2396. {0,},
  2397. };
  2398. static struct pci_driver driver = {
  2399. .name = "forcedeth",
  2400. .id_table = pci_tbl,
  2401. .probe = nv_probe,
  2402. .remove = __devexit_p(nv_remove),
  2403. };
  2404. static int __init init_nic(void)
  2405. {
  2406. printk(KERN_INFO "forcedeth.c: Reverse Engineered nForce ethernet driver. Version %s.\n", FORCEDETH_VERSION);
  2407. return pci_module_init(&driver);
  2408. }
  2409. static void __exit exit_nic(void)
  2410. {
  2411. pci_unregister_driver(&driver);
  2412. }
  2413. module_param(max_interrupt_work, int, 0);
  2414. MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
  2415. module_param(optimization_mode, int, 0);
  2416. MODULE_PARM_DESC(optimization_mode, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer.");
  2417. module_param(poll_interval, int, 0);
  2418. MODULE_PARM_DESC(poll_interval, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535.");
  2419. MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
  2420. MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
  2421. MODULE_LICENSE("GPL");
  2422. MODULE_DEVICE_TABLE(pci, pci_tbl);
  2423. module_init(init_nic);
  2424. module_exit(exit_nic);