x2apic_uv_x.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * SGI UV APIC functions (note: not an Intel compatible APIC)
  7. *
  8. * Copyright (C) 2007-2008 Silicon Graphics, Inc. All rights reserved.
  9. */
  10. #include <linux/cpumask.h>
  11. #include <linux/hardirq.h>
  12. #include <linux/proc_fs.h>
  13. #include <linux/threads.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/string.h>
  17. #include <linux/ctype.h>
  18. #include <linux/sched.h>
  19. #include <linux/timer.h>
  20. #include <linux/cpu.h>
  21. #include <linux/init.h>
  22. #include <linux/io.h>
  23. #include <asm/uv/uv_mmrs.h>
  24. #include <asm/uv/uv_hub.h>
  25. #include <asm/current.h>
  26. #include <asm/pgtable.h>
  27. #include <asm/uv/bios.h>
  28. #include <asm/uv/uv.h>
  29. #include <asm/apic.h>
  30. #include <asm/ipi.h>
  31. #include <asm/smp.h>
  32. #include <asm/x86_init.h>
  33. DEFINE_PER_CPU(int, x2apic_extra_bits);
  34. static enum uv_system_type uv_system_type;
  35. static u64 gru_start_paddr, gru_end_paddr;
  36. int uv_min_hub_revision_id;
  37. EXPORT_SYMBOL_GPL(uv_min_hub_revision_id);
  38. static inline bool is_GRU_range(u64 start, u64 end)
  39. {
  40. return start >= gru_start_paddr && end <= gru_end_paddr;
  41. }
  42. static bool uv_is_untracked_pat_range(u64 start, u64 end)
  43. {
  44. return is_ISA_range(start, end) || is_GRU_range(start, end);
  45. }
  46. static int early_get_nodeid(void)
  47. {
  48. union uvh_node_id_u node_id;
  49. unsigned long *mmr;
  50. mmr = early_ioremap(UV_LOCAL_MMR_BASE | UVH_NODE_ID, sizeof(*mmr));
  51. node_id.v = *mmr;
  52. early_iounmap(mmr, sizeof(*mmr));
  53. /* Currently, all blades have same revision number */
  54. uv_min_hub_revision_id = node_id.s.revision;
  55. return node_id.s.node_id;
  56. }
  57. static int __init uv_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
  58. {
  59. if (!strcmp(oem_id, "SGI")) {
  60. x86_platform.is_untracked_pat_range = uv_is_untracked_pat_range;
  61. if (!strcmp(oem_table_id, "UVL"))
  62. uv_system_type = UV_LEGACY_APIC;
  63. else if (!strcmp(oem_table_id, "UVX"))
  64. uv_system_type = UV_X2APIC;
  65. else if (!strcmp(oem_table_id, "UVH")) {
  66. __get_cpu_var(x2apic_extra_bits) =
  67. early_get_nodeid() << (UV_APIC_PNODE_SHIFT - 1);
  68. uv_system_type = UV_NON_UNIQUE_APIC;
  69. return 1;
  70. }
  71. }
  72. return 0;
  73. }
  74. enum uv_system_type get_uv_system_type(void)
  75. {
  76. return uv_system_type;
  77. }
  78. int is_uv_system(void)
  79. {
  80. return uv_system_type != UV_NONE;
  81. }
  82. EXPORT_SYMBOL_GPL(is_uv_system);
  83. DEFINE_PER_CPU(struct uv_hub_info_s, __uv_hub_info);
  84. EXPORT_PER_CPU_SYMBOL_GPL(__uv_hub_info);
  85. struct uv_blade_info *uv_blade_info;
  86. EXPORT_SYMBOL_GPL(uv_blade_info);
  87. short *uv_node_to_blade;
  88. EXPORT_SYMBOL_GPL(uv_node_to_blade);
  89. short *uv_cpu_to_blade;
  90. EXPORT_SYMBOL_GPL(uv_cpu_to_blade);
  91. short uv_possible_blades;
  92. EXPORT_SYMBOL_GPL(uv_possible_blades);
  93. unsigned long sn_rtc_cycles_per_second;
  94. EXPORT_SYMBOL(sn_rtc_cycles_per_second);
  95. /* Start with all IRQs pointing to boot CPU. IRQ balancing will shift them. */
  96. static const struct cpumask *uv_target_cpus(void)
  97. {
  98. return cpumask_of(0);
  99. }
  100. static void uv_vector_allocation_domain(int cpu, struct cpumask *retmask)
  101. {
  102. cpumask_clear(retmask);
  103. cpumask_set_cpu(cpu, retmask);
  104. }
  105. static int __cpuinit uv_wakeup_secondary(int phys_apicid, unsigned long start_rip)
  106. {
  107. #ifdef CONFIG_SMP
  108. unsigned long val;
  109. int pnode;
  110. pnode = uv_apicid_to_pnode(phys_apicid);
  111. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  112. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  113. ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  114. APIC_DM_INIT;
  115. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  116. mdelay(10);
  117. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  118. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  119. ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  120. APIC_DM_STARTUP;
  121. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  122. atomic_set(&init_deasserted, 1);
  123. #endif
  124. return 0;
  125. }
  126. static void uv_send_IPI_one(int cpu, int vector)
  127. {
  128. unsigned long apicid;
  129. int pnode;
  130. apicid = per_cpu(x86_cpu_to_apicid, cpu);
  131. pnode = uv_apicid_to_pnode(apicid);
  132. uv_hub_send_ipi(pnode, apicid, vector);
  133. }
  134. static void uv_send_IPI_mask(const struct cpumask *mask, int vector)
  135. {
  136. unsigned int cpu;
  137. for_each_cpu(cpu, mask)
  138. uv_send_IPI_one(cpu, vector);
  139. }
  140. static void uv_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
  141. {
  142. unsigned int this_cpu = smp_processor_id();
  143. unsigned int cpu;
  144. for_each_cpu(cpu, mask) {
  145. if (cpu != this_cpu)
  146. uv_send_IPI_one(cpu, vector);
  147. }
  148. }
  149. static void uv_send_IPI_allbutself(int vector)
  150. {
  151. unsigned int this_cpu = smp_processor_id();
  152. unsigned int cpu;
  153. for_each_online_cpu(cpu) {
  154. if (cpu != this_cpu)
  155. uv_send_IPI_one(cpu, vector);
  156. }
  157. }
  158. static void uv_send_IPI_all(int vector)
  159. {
  160. uv_send_IPI_mask(cpu_online_mask, vector);
  161. }
  162. static int uv_apic_id_registered(void)
  163. {
  164. return 1;
  165. }
  166. static void uv_init_apic_ldr(void)
  167. {
  168. }
  169. static unsigned int uv_cpu_mask_to_apicid(const struct cpumask *cpumask)
  170. {
  171. /*
  172. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  173. * May as well be the first.
  174. */
  175. int cpu = cpumask_first(cpumask);
  176. if ((unsigned)cpu < nr_cpu_ids)
  177. return per_cpu(x86_cpu_to_apicid, cpu);
  178. else
  179. return BAD_APICID;
  180. }
  181. static unsigned int
  182. uv_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
  183. const struct cpumask *andmask)
  184. {
  185. int cpu;
  186. /*
  187. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  188. * May as well be the first.
  189. */
  190. for_each_cpu_and(cpu, cpumask, andmask) {
  191. if (cpumask_test_cpu(cpu, cpu_online_mask))
  192. break;
  193. }
  194. return per_cpu(x86_cpu_to_apicid, cpu);
  195. }
  196. static unsigned int x2apic_get_apic_id(unsigned long x)
  197. {
  198. unsigned int id;
  199. WARN_ON(preemptible() && num_online_cpus() > 1);
  200. id = x | __get_cpu_var(x2apic_extra_bits);
  201. return id;
  202. }
  203. static unsigned long set_apic_id(unsigned int id)
  204. {
  205. unsigned long x;
  206. /* maskout x2apic_extra_bits ? */
  207. x = id;
  208. return x;
  209. }
  210. static unsigned int uv_read_apic_id(void)
  211. {
  212. return x2apic_get_apic_id(apic_read(APIC_ID));
  213. }
  214. static int uv_phys_pkg_id(int initial_apicid, int index_msb)
  215. {
  216. return uv_read_apic_id() >> index_msb;
  217. }
  218. static void uv_send_IPI_self(int vector)
  219. {
  220. apic_write(APIC_SELF_IPI, vector);
  221. }
  222. struct apic __refdata apic_x2apic_uv_x = {
  223. .name = "UV large system",
  224. .probe = NULL,
  225. .acpi_madt_oem_check = uv_acpi_madt_oem_check,
  226. .apic_id_registered = uv_apic_id_registered,
  227. .irq_delivery_mode = dest_Fixed,
  228. .irq_dest_mode = 0, /* physical */
  229. .target_cpus = uv_target_cpus,
  230. .disable_esr = 0,
  231. .dest_logical = APIC_DEST_LOGICAL,
  232. .check_apicid_used = NULL,
  233. .check_apicid_present = NULL,
  234. .vector_allocation_domain = uv_vector_allocation_domain,
  235. .init_apic_ldr = uv_init_apic_ldr,
  236. .ioapic_phys_id_map = NULL,
  237. .setup_apic_routing = NULL,
  238. .multi_timer_check = NULL,
  239. .apicid_to_node = NULL,
  240. .cpu_to_logical_apicid = NULL,
  241. .cpu_present_to_apicid = default_cpu_present_to_apicid,
  242. .apicid_to_cpu_present = NULL,
  243. .setup_portio_remap = NULL,
  244. .check_phys_apicid_present = default_check_phys_apicid_present,
  245. .enable_apic_mode = NULL,
  246. .phys_pkg_id = uv_phys_pkg_id,
  247. .mps_oem_check = NULL,
  248. .get_apic_id = x2apic_get_apic_id,
  249. .set_apic_id = set_apic_id,
  250. .apic_id_mask = 0xFFFFFFFFu,
  251. .cpu_mask_to_apicid = uv_cpu_mask_to_apicid,
  252. .cpu_mask_to_apicid_and = uv_cpu_mask_to_apicid_and,
  253. .send_IPI_mask = uv_send_IPI_mask,
  254. .send_IPI_mask_allbutself = uv_send_IPI_mask_allbutself,
  255. .send_IPI_allbutself = uv_send_IPI_allbutself,
  256. .send_IPI_all = uv_send_IPI_all,
  257. .send_IPI_self = uv_send_IPI_self,
  258. .wakeup_secondary_cpu = uv_wakeup_secondary,
  259. .trampoline_phys_low = DEFAULT_TRAMPOLINE_PHYS_LOW,
  260. .trampoline_phys_high = DEFAULT_TRAMPOLINE_PHYS_HIGH,
  261. .wait_for_init_deassert = NULL,
  262. .smp_callin_clear_local_apic = NULL,
  263. .inquire_remote_apic = NULL,
  264. .read = native_apic_msr_read,
  265. .write = native_apic_msr_write,
  266. .icr_read = native_x2apic_icr_read,
  267. .icr_write = native_x2apic_icr_write,
  268. .wait_icr_idle = native_x2apic_wait_icr_idle,
  269. .safe_wait_icr_idle = native_safe_x2apic_wait_icr_idle,
  270. };
  271. static __cpuinit void set_x2apic_extra_bits(int pnode)
  272. {
  273. __get_cpu_var(x2apic_extra_bits) = (pnode << 6);
  274. }
  275. /*
  276. * Called on boot cpu.
  277. */
  278. static __init int boot_pnode_to_blade(int pnode)
  279. {
  280. int blade;
  281. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  282. if (pnode == uv_blade_info[blade].pnode)
  283. return blade;
  284. BUG();
  285. }
  286. struct redir_addr {
  287. unsigned long redirect;
  288. unsigned long alias;
  289. };
  290. #define DEST_SHIFT UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT
  291. static __initdata struct redir_addr redir_addrs[] = {
  292. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR, UVH_SI_ALIAS0_OVERLAY_CONFIG},
  293. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR, UVH_SI_ALIAS1_OVERLAY_CONFIG},
  294. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR, UVH_SI_ALIAS2_OVERLAY_CONFIG},
  295. };
  296. static __init void get_lowmem_redirect(unsigned long *base, unsigned long *size)
  297. {
  298. union uvh_si_alias0_overlay_config_u alias;
  299. union uvh_rh_gam_alias210_redirect_config_2_mmr_u redirect;
  300. int i;
  301. for (i = 0; i < ARRAY_SIZE(redir_addrs); i++) {
  302. alias.v = uv_read_local_mmr(redir_addrs[i].alias);
  303. if (alias.s.enable && alias.s.base == 0) {
  304. *size = (1UL << alias.s.m_alias);
  305. redirect.v = uv_read_local_mmr(redir_addrs[i].redirect);
  306. *base = (unsigned long)redirect.s.dest_base << DEST_SHIFT;
  307. return;
  308. }
  309. }
  310. *base = *size = 0;
  311. }
  312. enum map_type {map_wb, map_uc};
  313. static __init void map_high(char *id, unsigned long base, int pshift,
  314. int bshift, int max_pnode, enum map_type map_type)
  315. {
  316. unsigned long bytes, paddr;
  317. paddr = base << pshift;
  318. bytes = (1UL << bshift) * (max_pnode + 1);
  319. printk(KERN_INFO "UV: Map %s_HI 0x%lx - 0x%lx\n", id, paddr,
  320. paddr + bytes);
  321. if (map_type == map_uc)
  322. init_extra_mapping_uc(paddr, bytes);
  323. else
  324. init_extra_mapping_wb(paddr, bytes);
  325. }
  326. static __init void map_gru_high(int max_pnode)
  327. {
  328. union uvh_rh_gam_gru_overlay_config_mmr_u gru;
  329. int shift = UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT;
  330. gru.v = uv_read_local_mmr(UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR);
  331. if (gru.s.enable) {
  332. map_high("GRU", gru.s.base, shift, shift, max_pnode, map_wb);
  333. gru_start_paddr = ((u64)gru.s.base << shift);
  334. gru_end_paddr = gru_start_paddr + (1UL << shift) * (max_pnode + 1);
  335. }
  336. }
  337. static __init void map_mmr_high(int max_pnode)
  338. {
  339. union uvh_rh_gam_mmr_overlay_config_mmr_u mmr;
  340. int shift = UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT;
  341. mmr.v = uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR);
  342. if (mmr.s.enable)
  343. map_high("MMR", mmr.s.base, shift, shift, max_pnode, map_uc);
  344. }
  345. static __init void map_mmioh_high(int max_pnode)
  346. {
  347. union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
  348. int shift = UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
  349. mmioh.v = uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR);
  350. if (mmioh.s.enable)
  351. map_high("MMIOH", mmioh.s.base, shift, mmioh.s.m_io,
  352. max_pnode, map_uc);
  353. }
  354. static __init void map_low_mmrs(void)
  355. {
  356. init_extra_mapping_uc(UV_GLOBAL_MMR32_BASE, UV_GLOBAL_MMR32_SIZE);
  357. init_extra_mapping_uc(UV_LOCAL_MMR_BASE, UV_LOCAL_MMR_SIZE);
  358. }
  359. static __init void uv_rtc_init(void)
  360. {
  361. long status;
  362. u64 ticks_per_sec;
  363. status = uv_bios_freq_base(BIOS_FREQ_BASE_REALTIME_CLOCK,
  364. &ticks_per_sec);
  365. if (status != BIOS_STATUS_SUCCESS || ticks_per_sec < 100000) {
  366. printk(KERN_WARNING
  367. "unable to determine platform RTC clock frequency, "
  368. "guessing.\n");
  369. /* BIOS gives wrong value for clock freq. so guess */
  370. sn_rtc_cycles_per_second = 1000000000000UL / 30000UL;
  371. } else
  372. sn_rtc_cycles_per_second = ticks_per_sec;
  373. }
  374. /*
  375. * percpu heartbeat timer
  376. */
  377. static void uv_heartbeat(unsigned long ignored)
  378. {
  379. struct timer_list *timer = &uv_hub_info->scir.timer;
  380. unsigned char bits = uv_hub_info->scir.state;
  381. /* flip heartbeat bit */
  382. bits ^= SCIR_CPU_HEARTBEAT;
  383. /* is this cpu idle? */
  384. if (idle_cpu(raw_smp_processor_id()))
  385. bits &= ~SCIR_CPU_ACTIVITY;
  386. else
  387. bits |= SCIR_CPU_ACTIVITY;
  388. /* update system controller interface reg */
  389. uv_set_scir_bits(bits);
  390. /* enable next timer period */
  391. mod_timer_pinned(timer, jiffies + SCIR_CPU_HB_INTERVAL);
  392. }
  393. static void __cpuinit uv_heartbeat_enable(int cpu)
  394. {
  395. if (!uv_cpu_hub_info(cpu)->scir.enabled) {
  396. struct timer_list *timer = &uv_cpu_hub_info(cpu)->scir.timer;
  397. uv_set_cpu_scir_bits(cpu, SCIR_CPU_HEARTBEAT|SCIR_CPU_ACTIVITY);
  398. setup_timer(timer, uv_heartbeat, cpu);
  399. timer->expires = jiffies + SCIR_CPU_HB_INTERVAL;
  400. add_timer_on(timer, cpu);
  401. uv_cpu_hub_info(cpu)->scir.enabled = 1;
  402. }
  403. /* check boot cpu */
  404. if (!uv_cpu_hub_info(0)->scir.enabled)
  405. uv_heartbeat_enable(0);
  406. }
  407. #ifdef CONFIG_HOTPLUG_CPU
  408. static void __cpuinit uv_heartbeat_disable(int cpu)
  409. {
  410. if (uv_cpu_hub_info(cpu)->scir.enabled) {
  411. uv_cpu_hub_info(cpu)->scir.enabled = 0;
  412. del_timer(&uv_cpu_hub_info(cpu)->scir.timer);
  413. }
  414. uv_set_cpu_scir_bits(cpu, 0xff);
  415. }
  416. /*
  417. * cpu hotplug notifier
  418. */
  419. static __cpuinit int uv_scir_cpu_notify(struct notifier_block *self,
  420. unsigned long action, void *hcpu)
  421. {
  422. long cpu = (long)hcpu;
  423. switch (action) {
  424. case CPU_ONLINE:
  425. uv_heartbeat_enable(cpu);
  426. break;
  427. case CPU_DOWN_PREPARE:
  428. uv_heartbeat_disable(cpu);
  429. break;
  430. default:
  431. break;
  432. }
  433. return NOTIFY_OK;
  434. }
  435. static __init void uv_scir_register_cpu_notifier(void)
  436. {
  437. hotcpu_notifier(uv_scir_cpu_notify, 0);
  438. }
  439. #else /* !CONFIG_HOTPLUG_CPU */
  440. static __init void uv_scir_register_cpu_notifier(void)
  441. {
  442. }
  443. static __init int uv_init_heartbeat(void)
  444. {
  445. int cpu;
  446. if (is_uv_system())
  447. for_each_online_cpu(cpu)
  448. uv_heartbeat_enable(cpu);
  449. return 0;
  450. }
  451. late_initcall(uv_init_heartbeat);
  452. #endif /* !CONFIG_HOTPLUG_CPU */
  453. /*
  454. * Called on each cpu to initialize the per_cpu UV data area.
  455. * FIXME: hotplug not supported yet
  456. */
  457. void __cpuinit uv_cpu_init(void)
  458. {
  459. /* CPU 0 initilization will be done via uv_system_init. */
  460. if (!uv_blade_info)
  461. return;
  462. uv_blade_info[uv_numa_blade_id()].nr_online_cpus++;
  463. if (get_uv_system_type() == UV_NON_UNIQUE_APIC)
  464. set_x2apic_extra_bits(uv_hub_info->pnode);
  465. }
  466. void __init uv_system_init(void)
  467. {
  468. union uvh_si_addr_map_config_u m_n_config;
  469. union uvh_node_id_u node_id;
  470. unsigned long gnode_upper, lowmem_redir_base, lowmem_redir_size;
  471. int bytes, nid, cpu, lcpu, pnode, blade, i, j, m_val, n_val;
  472. int gnode_extra, max_pnode = 0;
  473. unsigned long mmr_base, present, paddr;
  474. unsigned short pnode_mask;
  475. map_low_mmrs();
  476. m_n_config.v = uv_read_local_mmr(UVH_SI_ADDR_MAP_CONFIG);
  477. m_val = m_n_config.s.m_skt;
  478. n_val = m_n_config.s.n_skt;
  479. mmr_base =
  480. uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR) &
  481. ~UV_MMR_ENABLE;
  482. pnode_mask = (1 << n_val) - 1;
  483. node_id.v = uv_read_local_mmr(UVH_NODE_ID);
  484. gnode_extra = (node_id.s.node_id & ~((1 << n_val) - 1)) >> 1;
  485. gnode_upper = ((unsigned long)gnode_extra << m_val);
  486. printk(KERN_DEBUG "UV: N %d, M %d, gnode_upper 0x%lx, gnode_extra 0x%x\n",
  487. n_val, m_val, gnode_upper, gnode_extra);
  488. printk(KERN_DEBUG "UV: global MMR base 0x%lx\n", mmr_base);
  489. for(i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++)
  490. uv_possible_blades +=
  491. hweight64(uv_read_local_mmr( UVH_NODE_PRESENT_TABLE + i * 8));
  492. printk(KERN_DEBUG "UV: Found %d blades\n", uv_num_possible_blades());
  493. bytes = sizeof(struct uv_blade_info) * uv_num_possible_blades();
  494. uv_blade_info = kmalloc(bytes, GFP_KERNEL);
  495. BUG_ON(!uv_blade_info);
  496. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  497. uv_blade_info[blade].memory_nid = -1;
  498. get_lowmem_redirect(&lowmem_redir_base, &lowmem_redir_size);
  499. bytes = sizeof(uv_node_to_blade[0]) * num_possible_nodes();
  500. uv_node_to_blade = kmalloc(bytes, GFP_KERNEL);
  501. BUG_ON(!uv_node_to_blade);
  502. memset(uv_node_to_blade, 255, bytes);
  503. bytes = sizeof(uv_cpu_to_blade[0]) * num_possible_cpus();
  504. uv_cpu_to_blade = kmalloc(bytes, GFP_KERNEL);
  505. BUG_ON(!uv_cpu_to_blade);
  506. memset(uv_cpu_to_blade, 255, bytes);
  507. blade = 0;
  508. for (i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++) {
  509. present = uv_read_local_mmr(UVH_NODE_PRESENT_TABLE + i * 8);
  510. for (j = 0; j < 64; j++) {
  511. if (!test_bit(j, &present))
  512. continue;
  513. uv_blade_info[blade].pnode = (i * 64 + j);
  514. uv_blade_info[blade].nr_possible_cpus = 0;
  515. uv_blade_info[blade].nr_online_cpus = 0;
  516. blade++;
  517. }
  518. }
  519. uv_bios_init();
  520. uv_bios_get_sn_info(0, &uv_type, &sn_partition_id,
  521. &sn_coherency_id, &sn_region_size);
  522. uv_rtc_init();
  523. for_each_present_cpu(cpu) {
  524. int apicid = per_cpu(x86_cpu_to_apicid, cpu);
  525. nid = cpu_to_node(cpu);
  526. pnode = uv_apicid_to_pnode(apicid);
  527. blade = boot_pnode_to_blade(pnode);
  528. lcpu = uv_blade_info[blade].nr_possible_cpus;
  529. uv_blade_info[blade].nr_possible_cpus++;
  530. /* Any node on the blade, else will contain -1. */
  531. uv_blade_info[blade].memory_nid = nid;
  532. uv_cpu_hub_info(cpu)->lowmem_remap_base = lowmem_redir_base;
  533. uv_cpu_hub_info(cpu)->lowmem_remap_top = lowmem_redir_size;
  534. uv_cpu_hub_info(cpu)->m_val = m_val;
  535. uv_cpu_hub_info(cpu)->n_val = n_val;
  536. uv_cpu_hub_info(cpu)->numa_blade_id = blade;
  537. uv_cpu_hub_info(cpu)->blade_processor_id = lcpu;
  538. uv_cpu_hub_info(cpu)->pnode = pnode;
  539. uv_cpu_hub_info(cpu)->pnode_mask = pnode_mask;
  540. uv_cpu_hub_info(cpu)->gpa_mask = (1UL << (m_val + n_val)) - 1;
  541. uv_cpu_hub_info(cpu)->gnode_upper = gnode_upper;
  542. uv_cpu_hub_info(cpu)->gnode_extra = gnode_extra;
  543. uv_cpu_hub_info(cpu)->global_mmr_base = mmr_base;
  544. uv_cpu_hub_info(cpu)->coherency_domain_number = sn_coherency_id;
  545. uv_cpu_hub_info(cpu)->scir.offset = uv_scir_offset(apicid);
  546. uv_node_to_blade[nid] = blade;
  547. uv_cpu_to_blade[cpu] = blade;
  548. max_pnode = max(pnode, max_pnode);
  549. printk(KERN_DEBUG "UV: cpu %d, apicid 0x%x, pnode %d, nid %d, lcpu %d, blade %d\n",
  550. cpu, apicid, pnode, nid, lcpu, blade);
  551. }
  552. /* Add blade/pnode info for nodes without cpus */
  553. for_each_online_node(nid) {
  554. if (uv_node_to_blade[nid] >= 0)
  555. continue;
  556. paddr = node_start_pfn(nid) << PAGE_SHIFT;
  557. paddr = uv_soc_phys_ram_to_gpa(paddr);
  558. pnode = (paddr >> m_val) & pnode_mask;
  559. blade = boot_pnode_to_blade(pnode);
  560. uv_node_to_blade[nid] = blade;
  561. max_pnode = max(pnode, max_pnode);
  562. }
  563. map_gru_high(max_pnode);
  564. map_mmr_high(max_pnode);
  565. map_mmioh_high(max_pnode);
  566. uv_cpu_init();
  567. uv_scir_register_cpu_notifier();
  568. proc_mkdir("sgi_uv", NULL);
  569. }