cs5535.h 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199
  1. /*
  2. * AMD CS5535/CS5536 definitions
  3. * Copyright (C) 2006 Advanced Micro Devices, Inc.
  4. * Copyright (C) 2009 Andres Salomon <dilinger@collabora.co.uk>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of version 2 of the GNU General Public License
  8. * as published by the Free Software Foundation.
  9. */
  10. #ifndef _CS5535_H
  11. #define _CS5535_H
  12. /* MSRs */
  13. #define MSR_GLIU_P2D_RO0 0x10000029
  14. #define MSR_LX_GLD_MSR_CONFIG 0x48002001
  15. #define MSR_LX_MSR_PADSEL 0x48002011 /* NOT 0x48000011; the data
  16. * sheet has the wrong value */
  17. #define MSR_GLCP_SYS_RSTPLL 0x4C000014
  18. #define MSR_GLCP_DOTPLL 0x4C000015
  19. #define MSR_LBAR_SMB 0x5140000B
  20. #define MSR_LBAR_GPIO 0x5140000C
  21. #define MSR_LBAR_MFGPT 0x5140000D
  22. #define MSR_LBAR_ACPI 0x5140000E
  23. #define MSR_LBAR_PMS 0x5140000F
  24. #define MSR_DIVIL_SOFT_RESET 0x51400017
  25. #define MSR_PIC_YSEL_LOW 0x51400020
  26. #define MSR_PIC_YSEL_HIGH 0x51400021
  27. #define MSR_PIC_ZSEL_LOW 0x51400022
  28. #define MSR_PIC_ZSEL_HIGH 0x51400023
  29. #define MSR_PIC_IRQM_LPC 0x51400025
  30. #define MSR_MFGPT_IRQ 0x51400028
  31. #define MSR_MFGPT_NR 0x51400029
  32. #define MSR_MFGPT_SETUP 0x5140002B
  33. #define MSR_LX_SPARE_MSR 0x80000011 /* DC-specific */
  34. #define MSR_GX_GLD_MSR_CONFIG 0xC0002001
  35. #define MSR_GX_MSR_PADSEL 0xC0002011
  36. /* resource sizes */
  37. #define LBAR_GPIO_SIZE 0xFF
  38. #define LBAR_MFGPT_SIZE 0x40
  39. #define LBAR_ACPI_SIZE 0x40
  40. #define LBAR_PMS_SIZE 0x80
  41. /*
  42. * PMC registers (PMS block)
  43. * It is only safe to access these registers as dword accesses.
  44. * See CS5536 Specification Update erratas 17 & 18
  45. */
  46. #define CS5536_PM_SCLK 0x10
  47. #define CS5536_PM_IN_SLPCTL 0x20
  48. #define CS5536_PM_WKXD 0x34
  49. #define CS5536_PM_WKD 0x30
  50. #define CS5536_PM_SSC 0x54
  51. /*
  52. * PM registers (ACPI block)
  53. * It is only safe to access these registers as dword accesses.
  54. * See CS5536 Specification Update erratas 17 & 18
  55. */
  56. #define CS5536_PM1_STS 0x00
  57. #define CS5536_PM1_EN 0x02
  58. #define CS5536_PM1_CNT 0x08
  59. #define CS5536_PM_GPE0_STS 0x18
  60. /* VSA2 magic values */
  61. #define VSA_VRC_INDEX 0xAC1C
  62. #define VSA_VRC_DATA 0xAC1E
  63. #define VSA_VR_UNLOCK 0xFC53 /* unlock virtual register */
  64. #define VSA_VR_SIGNATURE 0x0003
  65. #define VSA_VR_MEM_SIZE 0x0200
  66. #define AMD_VSA_SIG 0x4132 /* signature is ascii 'VSA2' */
  67. #define GSW_VSA_SIG 0x534d /* General Software signature */
  68. #include <linux/io.h>
  69. static inline int cs5535_has_vsa2(void)
  70. {
  71. static int has_vsa2 = -1;
  72. if (has_vsa2 == -1) {
  73. uint16_t val;
  74. /*
  75. * The VSA has virtual registers that we can query for a
  76. * signature.
  77. */
  78. outw(VSA_VR_UNLOCK, VSA_VRC_INDEX);
  79. outw(VSA_VR_SIGNATURE, VSA_VRC_INDEX);
  80. val = inw(VSA_VRC_DATA);
  81. has_vsa2 = (val == AMD_VSA_SIG || val == GSW_VSA_SIG);
  82. }
  83. return has_vsa2;
  84. }
  85. /* GPIOs */
  86. #define GPIO_OUTPUT_VAL 0x00
  87. #define GPIO_OUTPUT_ENABLE 0x04
  88. #define GPIO_OUTPUT_OPEN_DRAIN 0x08
  89. #define GPIO_OUTPUT_INVERT 0x0C
  90. #define GPIO_OUTPUT_AUX1 0x10
  91. #define GPIO_OUTPUT_AUX2 0x14
  92. #define GPIO_PULL_UP 0x18
  93. #define GPIO_PULL_DOWN 0x1C
  94. #define GPIO_INPUT_ENABLE 0x20
  95. #define GPIO_INPUT_INVERT 0x24
  96. #define GPIO_INPUT_FILTER 0x28
  97. #define GPIO_INPUT_EVENT_COUNT 0x2C
  98. #define GPIO_READ_BACK 0x30
  99. #define GPIO_INPUT_AUX1 0x34
  100. #define GPIO_EVENTS_ENABLE 0x38
  101. #define GPIO_LOCK_ENABLE 0x3C
  102. #define GPIO_POSITIVE_EDGE_EN 0x40
  103. #define GPIO_NEGATIVE_EDGE_EN 0x44
  104. #define GPIO_POSITIVE_EDGE_STS 0x48
  105. #define GPIO_NEGATIVE_EDGE_STS 0x4C
  106. #define GPIO_FLTR7_AMOUNT 0xD8
  107. #define GPIO_MAP_X 0xE0
  108. #define GPIO_MAP_Y 0xE4
  109. #define GPIO_MAP_Z 0xE8
  110. #define GPIO_MAP_W 0xEC
  111. #define GPIO_FE7_SEL 0xF7
  112. void cs5535_gpio_set(unsigned offset, unsigned int reg);
  113. void cs5535_gpio_clear(unsigned offset, unsigned int reg);
  114. int cs5535_gpio_isset(unsigned offset, unsigned int reg);
  115. int cs5535_gpio_set_irq(unsigned group, unsigned irq);
  116. void cs5535_gpio_setup_event(unsigned offset, int pair, int pme);
  117. /* MFGPTs */
  118. #define MFGPT_MAX_TIMERS 8
  119. #define MFGPT_TIMER_ANY (-1)
  120. #define MFGPT_DOMAIN_WORKING 1
  121. #define MFGPT_DOMAIN_STANDBY 2
  122. #define MFGPT_DOMAIN_ANY (MFGPT_DOMAIN_WORKING | MFGPT_DOMAIN_STANDBY)
  123. #define MFGPT_CMP1 0
  124. #define MFGPT_CMP2 1
  125. #define MFGPT_EVENT_IRQ 0
  126. #define MFGPT_EVENT_NMI 1
  127. #define MFGPT_EVENT_RESET 3
  128. #define MFGPT_REG_CMP1 0
  129. #define MFGPT_REG_CMP2 2
  130. #define MFGPT_REG_COUNTER 4
  131. #define MFGPT_REG_SETUP 6
  132. #define MFGPT_SETUP_CNTEN (1 << 15)
  133. #define MFGPT_SETUP_CMP2 (1 << 14)
  134. #define MFGPT_SETUP_CMP1 (1 << 13)
  135. #define MFGPT_SETUP_SETUP (1 << 12)
  136. #define MFGPT_SETUP_STOPEN (1 << 11)
  137. #define MFGPT_SETUP_EXTEN (1 << 10)
  138. #define MFGPT_SETUP_REVEN (1 << 5)
  139. #define MFGPT_SETUP_CLKSEL (1 << 4)
  140. struct cs5535_mfgpt_timer;
  141. extern uint16_t cs5535_mfgpt_read(struct cs5535_mfgpt_timer *timer,
  142. uint16_t reg);
  143. extern void cs5535_mfgpt_write(struct cs5535_mfgpt_timer *timer, uint16_t reg,
  144. uint16_t value);
  145. extern int cs5535_mfgpt_toggle_event(struct cs5535_mfgpt_timer *timer, int cmp,
  146. int event, int enable);
  147. extern int cs5535_mfgpt_set_irq(struct cs5535_mfgpt_timer *timer, int cmp,
  148. int *irq, int enable);
  149. extern struct cs5535_mfgpt_timer *cs5535_mfgpt_alloc_timer(int timer,
  150. int domain);
  151. extern void cs5535_mfgpt_free_timer(struct cs5535_mfgpt_timer *timer);
  152. static inline int cs5535_mfgpt_setup_irq(struct cs5535_mfgpt_timer *timer,
  153. int cmp, int *irq)
  154. {
  155. return cs5535_mfgpt_set_irq(timer, cmp, irq, 1);
  156. }
  157. static inline int cs5535_mfgpt_release_irq(struct cs5535_mfgpt_timer *timer,
  158. int cmp, int *irq)
  159. {
  160. return cs5535_mfgpt_set_irq(timer, cmp, irq, 0);
  161. }
  162. #endif