prm_common.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320
  1. /*
  2. * OMAP2+ common Power & Reset Management (PRM) IP block functions
  3. *
  4. * Copyright (C) 2011 Texas Instruments, Inc.
  5. * Tero Kristo <t-kristo@ti.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. *
  12. * For historical purposes, the API used to configure the PRM
  13. * interrupt handler refers to it as the "PRCM interrupt." The
  14. * underlying registers are located in the PRM on OMAP3/4.
  15. *
  16. * XXX This code should eventually be moved to a PRM driver.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/module.h>
  20. #include <linux/init.h>
  21. #include <linux/io.h>
  22. #include <linux/irq.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/slab.h>
  25. #include <plat/common.h>
  26. #include <plat/prcm.h>
  27. #include "prm2xxx_3xxx.h"
  28. #include "prm44xx.h"
  29. /*
  30. * OMAP_PRCM_MAX_NR_PENDING_REG: maximum number of PRM_IRQ*_MPU regs
  31. * XXX this is technically not needed, since
  32. * omap_prcm_register_chain_handler() could allocate this based on the
  33. * actual amount of memory needed for the SoC
  34. */
  35. #define OMAP_PRCM_MAX_NR_PENDING_REG 2
  36. /*
  37. * prcm_irq_chips: an array of all of the "generic IRQ chips" in use
  38. * by the PRCM interrupt handler code. There will be one 'chip' per
  39. * PRM_{IRQSTATUS,IRQENABLE}_MPU register pair. (So OMAP3 will have
  40. * one "chip" and OMAP4 will have two.)
  41. */
  42. static struct irq_chip_generic **prcm_irq_chips;
  43. /*
  44. * prcm_irq_setup: the PRCM IRQ parameters for the hardware the code
  45. * is currently running on. Defined and passed by initialization code
  46. * that calls omap_prcm_register_chain_handler().
  47. */
  48. static struct omap_prcm_irq_setup *prcm_irq_setup;
  49. /* Private functions */
  50. /*
  51. * Move priority events from events to priority_events array
  52. */
  53. static void omap_prcm_events_filter_priority(unsigned long *events,
  54. unsigned long *priority_events)
  55. {
  56. int i;
  57. for (i = 0; i < prcm_irq_setup->nr_regs; i++) {
  58. priority_events[i] =
  59. events[i] & prcm_irq_setup->priority_mask[i];
  60. events[i] ^= priority_events[i];
  61. }
  62. }
  63. /*
  64. * PRCM Interrupt Handler
  65. *
  66. * This is a common handler for the OMAP PRCM interrupts. Pending
  67. * interrupts are detected by a call to prcm_pending_events and
  68. * dispatched accordingly. Clearing of the wakeup events should be
  69. * done by the SoC specific individual handlers.
  70. */
  71. static void omap_prcm_irq_handler(unsigned int irq, struct irq_desc *desc)
  72. {
  73. unsigned long pending[OMAP_PRCM_MAX_NR_PENDING_REG];
  74. unsigned long priority_pending[OMAP_PRCM_MAX_NR_PENDING_REG];
  75. struct irq_chip *chip = irq_desc_get_chip(desc);
  76. unsigned int virtirq;
  77. int nr_irq = prcm_irq_setup->nr_regs * 32;
  78. /*
  79. * If we are suspended, mask all interrupts from PRCM level,
  80. * this does not ack them, and they will be pending until we
  81. * re-enable the interrupts, at which point the
  82. * omap_prcm_irq_handler will be executed again. The
  83. * _save_and_clear_irqen() function must ensure that the PRM
  84. * write to disable all IRQs has reached the PRM before
  85. * returning, or spurious PRCM interrupts may occur during
  86. * suspend.
  87. */
  88. if (prcm_irq_setup->suspended) {
  89. prcm_irq_setup->save_and_clear_irqen(prcm_irq_setup->saved_mask);
  90. prcm_irq_setup->suspend_save_flag = true;
  91. }
  92. /*
  93. * Loop until all pending irqs are handled, since
  94. * generic_handle_irq() can cause new irqs to come
  95. */
  96. while (!prcm_irq_setup->suspended) {
  97. prcm_irq_setup->read_pending_irqs(pending);
  98. /* No bit set, then all IRQs are handled */
  99. if (find_first_bit(pending, nr_irq) >= nr_irq)
  100. break;
  101. omap_prcm_events_filter_priority(pending, priority_pending);
  102. /*
  103. * Loop on all currently pending irqs so that new irqs
  104. * cannot starve previously pending irqs
  105. */
  106. /* Serve priority events first */
  107. for_each_set_bit(virtirq, priority_pending, nr_irq)
  108. generic_handle_irq(prcm_irq_setup->base_irq + virtirq);
  109. /* Serve normal events next */
  110. for_each_set_bit(virtirq, pending, nr_irq)
  111. generic_handle_irq(prcm_irq_setup->base_irq + virtirq);
  112. }
  113. if (chip->irq_ack)
  114. chip->irq_ack(&desc->irq_data);
  115. if (chip->irq_eoi)
  116. chip->irq_eoi(&desc->irq_data);
  117. chip->irq_unmask(&desc->irq_data);
  118. prcm_irq_setup->ocp_barrier(); /* avoid spurious IRQs */
  119. }
  120. /* Public functions */
  121. /**
  122. * omap_prcm_event_to_irq - given a PRCM event name, returns the
  123. * corresponding IRQ on which the handler should be registered
  124. * @name: name of the PRCM interrupt bit to look up - see struct omap_prcm_irq
  125. *
  126. * Returns the Linux internal IRQ ID corresponding to @name upon success,
  127. * or -ENOENT upon failure.
  128. */
  129. int omap_prcm_event_to_irq(const char *name)
  130. {
  131. int i;
  132. if (!prcm_irq_setup || !name)
  133. return -ENOENT;
  134. for (i = 0; i < prcm_irq_setup->nr_irqs; i++)
  135. if (!strcmp(prcm_irq_setup->irqs[i].name, name))
  136. return prcm_irq_setup->base_irq +
  137. prcm_irq_setup->irqs[i].offset;
  138. return -ENOENT;
  139. }
  140. /**
  141. * omap_prcm_irq_cleanup - reverses memory allocated and other steps
  142. * done by omap_prcm_register_chain_handler()
  143. *
  144. * No return value.
  145. */
  146. void omap_prcm_irq_cleanup(void)
  147. {
  148. int i;
  149. if (!prcm_irq_setup) {
  150. pr_err("PRCM: IRQ handler not initialized; cannot cleanup\n");
  151. return;
  152. }
  153. if (prcm_irq_chips) {
  154. for (i = 0; i < prcm_irq_setup->nr_regs; i++) {
  155. if (prcm_irq_chips[i])
  156. irq_remove_generic_chip(prcm_irq_chips[i],
  157. 0xffffffff, 0, 0);
  158. prcm_irq_chips[i] = NULL;
  159. }
  160. kfree(prcm_irq_chips);
  161. prcm_irq_chips = NULL;
  162. }
  163. kfree(prcm_irq_setup->saved_mask);
  164. prcm_irq_setup->saved_mask = NULL;
  165. kfree(prcm_irq_setup->priority_mask);
  166. prcm_irq_setup->priority_mask = NULL;
  167. irq_set_chained_handler(prcm_irq_setup->irq, NULL);
  168. if (prcm_irq_setup->base_irq > 0)
  169. irq_free_descs(prcm_irq_setup->base_irq,
  170. prcm_irq_setup->nr_regs * 32);
  171. prcm_irq_setup->base_irq = 0;
  172. }
  173. void omap_prcm_irq_prepare(void)
  174. {
  175. prcm_irq_setup->suspended = true;
  176. }
  177. void omap_prcm_irq_complete(void)
  178. {
  179. prcm_irq_setup->suspended = false;
  180. /* If we have not saved the masks, do not attempt to restore */
  181. if (!prcm_irq_setup->suspend_save_flag)
  182. return;
  183. prcm_irq_setup->suspend_save_flag = false;
  184. /*
  185. * Re-enable all masked PRCM irq sources, this causes the PRCM
  186. * interrupt to fire immediately if the events were masked
  187. * previously in the chain handler
  188. */
  189. prcm_irq_setup->restore_irqen(prcm_irq_setup->saved_mask);
  190. }
  191. /**
  192. * omap_prcm_register_chain_handler - initializes the prcm chained interrupt
  193. * handler based on provided parameters
  194. * @irq_setup: hardware data about the underlying PRM/PRCM
  195. *
  196. * Set up the PRCM chained interrupt handler on the PRCM IRQ. Sets up
  197. * one generic IRQ chip per PRM interrupt status/enable register pair.
  198. * Returns 0 upon success, -EINVAL if called twice or if invalid
  199. * arguments are passed, or -ENOMEM on any other error.
  200. */
  201. int omap_prcm_register_chain_handler(struct omap_prcm_irq_setup *irq_setup)
  202. {
  203. int nr_regs;
  204. u32 mask[OMAP_PRCM_MAX_NR_PENDING_REG];
  205. int offset, i;
  206. struct irq_chip_generic *gc;
  207. struct irq_chip_type *ct;
  208. if (!irq_setup)
  209. return -EINVAL;
  210. nr_regs = irq_setup->nr_regs;
  211. if (prcm_irq_setup) {
  212. pr_err("PRCM: already initialized; won't reinitialize\n");
  213. return -EINVAL;
  214. }
  215. if (nr_regs > OMAP_PRCM_MAX_NR_PENDING_REG) {
  216. pr_err("PRCM: nr_regs too large\n");
  217. return -EINVAL;
  218. }
  219. prcm_irq_setup = irq_setup;
  220. prcm_irq_chips = kzalloc(sizeof(void *) * nr_regs, GFP_KERNEL);
  221. prcm_irq_setup->saved_mask = kzalloc(sizeof(u32) * nr_regs, GFP_KERNEL);
  222. prcm_irq_setup->priority_mask = kzalloc(sizeof(u32) * nr_regs,
  223. GFP_KERNEL);
  224. if (!prcm_irq_chips || !prcm_irq_setup->saved_mask ||
  225. !prcm_irq_setup->priority_mask) {
  226. pr_err("PRCM: kzalloc failed\n");
  227. goto err;
  228. }
  229. memset(mask, 0, sizeof(mask));
  230. for (i = 0; i < irq_setup->nr_irqs; i++) {
  231. offset = irq_setup->irqs[i].offset;
  232. mask[offset >> 5] |= 1 << (offset & 0x1f);
  233. if (irq_setup->irqs[i].priority)
  234. irq_setup->priority_mask[offset >> 5] |=
  235. 1 << (offset & 0x1f);
  236. }
  237. irq_set_chained_handler(irq_setup->irq, omap_prcm_irq_handler);
  238. irq_setup->base_irq = irq_alloc_descs(-1, 0, irq_setup->nr_regs * 32,
  239. 0);
  240. if (irq_setup->base_irq < 0) {
  241. pr_err("PRCM: failed to allocate irq descs: %d\n",
  242. irq_setup->base_irq);
  243. goto err;
  244. }
  245. for (i = 0; i < irq_setup->nr_regs; i++) {
  246. gc = irq_alloc_generic_chip("PRCM", 1,
  247. irq_setup->base_irq + i * 32, prm_base,
  248. handle_level_irq);
  249. if (!gc) {
  250. pr_err("PRCM: failed to allocate generic chip\n");
  251. goto err;
  252. }
  253. ct = gc->chip_types;
  254. ct->chip.irq_ack = irq_gc_ack_set_bit;
  255. ct->chip.irq_mask = irq_gc_mask_clr_bit;
  256. ct->chip.irq_unmask = irq_gc_mask_set_bit;
  257. ct->regs.ack = irq_setup->ack + i * 4;
  258. ct->regs.mask = irq_setup->mask + i * 4;
  259. irq_setup_generic_chip(gc, mask[i], 0, IRQ_NOREQUEST, 0);
  260. prcm_irq_chips[i] = gc;
  261. }
  262. return 0;
  263. err:
  264. omap_prcm_irq_cleanup();
  265. return -ENOMEM;
  266. }