clock.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874
  1. /* linux/arch/arm/plat-s3c64xx/clock.c
  2. *
  3. * Copyright 2008 Openmoko, Inc.
  4. * Copyright 2008 Simtec Electronics
  5. * Ben Dooks <ben@simtec.co.uk>
  6. * http://armlinux.simtec.co.uk/
  7. *
  8. * S3C64XX Base clock support
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/ioport.h>
  18. #include <linux/clk.h>
  19. #include <linux/err.h>
  20. #include <linux/io.h>
  21. #include <mach/hardware.h>
  22. #include <mach/map.h>
  23. #include <mach/regs-sys.h>
  24. #include <mach/regs-clock.h>
  25. #include <plat/cpu.h>
  26. #include <plat/devs.h>
  27. #include <plat/cpu-freq.h>
  28. #include <plat/clock.h>
  29. #include <plat/clock-clksrc.h>
  30. #include <plat/pll.h>
  31. /* fin_apll, fin_mpll and fin_epll are all the same clock, which we call
  32. * ext_xtal_mux for want of an actual name from the manual.
  33. */
  34. static struct clk clk_ext_xtal_mux = {
  35. .name = "ext_xtal",
  36. };
  37. #define clk_fin_apll clk_ext_xtal_mux
  38. #define clk_fin_mpll clk_ext_xtal_mux
  39. #define clk_fin_epll clk_ext_xtal_mux
  40. #define clk_fout_mpll clk_mpll
  41. #define clk_fout_epll clk_epll
  42. struct clk clk_h2 = {
  43. .name = "hclk2",
  44. .rate = 0,
  45. };
  46. struct clk clk_27m = {
  47. .name = "clk_27m",
  48. .rate = 27000000,
  49. };
  50. static int clk_48m_ctrl(struct clk *clk, int enable)
  51. {
  52. unsigned long flags;
  53. u32 val;
  54. /* can't rely on clock lock, this register has other usages */
  55. local_irq_save(flags);
  56. val = __raw_readl(S3C64XX_OTHERS);
  57. if (enable)
  58. val |= S3C64XX_OTHERS_USBMASK;
  59. else
  60. val &= ~S3C64XX_OTHERS_USBMASK;
  61. __raw_writel(val, S3C64XX_OTHERS);
  62. local_irq_restore(flags);
  63. return 0;
  64. }
  65. struct clk clk_48m = {
  66. .name = "clk_48m",
  67. .rate = 48000000,
  68. .enable = clk_48m_ctrl,
  69. };
  70. struct clk clk_xusbxti = {
  71. .name = "xusbxti",
  72. .rate = 48000000,
  73. };
  74. static int inline s3c64xx_gate(void __iomem *reg,
  75. struct clk *clk,
  76. int enable)
  77. {
  78. unsigned int ctrlbit = clk->ctrlbit;
  79. u32 con;
  80. con = __raw_readl(reg);
  81. if (enable)
  82. con |= ctrlbit;
  83. else
  84. con &= ~ctrlbit;
  85. __raw_writel(con, reg);
  86. return 0;
  87. }
  88. static int s3c64xx_pclk_ctrl(struct clk *clk, int enable)
  89. {
  90. return s3c64xx_gate(S3C_PCLK_GATE, clk, enable);
  91. }
  92. static int s3c64xx_hclk_ctrl(struct clk *clk, int enable)
  93. {
  94. return s3c64xx_gate(S3C_HCLK_GATE, clk, enable);
  95. }
  96. int s3c64xx_sclk_ctrl(struct clk *clk, int enable)
  97. {
  98. return s3c64xx_gate(S3C_SCLK_GATE, clk, enable);
  99. }
  100. static struct clk init_clocks_off[] = {
  101. {
  102. .name = "nand",
  103. .parent = &clk_h,
  104. }, {
  105. .name = "rtc",
  106. .parent = &clk_p,
  107. .enable = s3c64xx_pclk_ctrl,
  108. .ctrlbit = S3C_CLKCON_PCLK_RTC,
  109. }, {
  110. .name = "adc",
  111. .parent = &clk_p,
  112. .enable = s3c64xx_pclk_ctrl,
  113. .ctrlbit = S3C_CLKCON_PCLK_TSADC,
  114. }, {
  115. .name = "i2c",
  116. .parent = &clk_p,
  117. .enable = s3c64xx_pclk_ctrl,
  118. .ctrlbit = S3C_CLKCON_PCLK_IIC,
  119. }, {
  120. .name = "i2c",
  121. .devname = "s3c2440-i2c.1",
  122. .parent = &clk_p,
  123. .enable = s3c64xx_pclk_ctrl,
  124. .ctrlbit = S3C6410_CLKCON_PCLK_I2C1,
  125. }, {
  126. .name = "iis",
  127. .devname = "samsung-i2s.0",
  128. .parent = &clk_p,
  129. .enable = s3c64xx_pclk_ctrl,
  130. .ctrlbit = S3C_CLKCON_PCLK_IIS0,
  131. }, {
  132. .name = "iis",
  133. .devname = "samsung-i2s.1",
  134. .parent = &clk_p,
  135. .enable = s3c64xx_pclk_ctrl,
  136. .ctrlbit = S3C_CLKCON_PCLK_IIS1,
  137. }, {
  138. #ifdef CONFIG_CPU_S3C6410
  139. .name = "iis",
  140. .parent = &clk_p,
  141. .enable = s3c64xx_pclk_ctrl,
  142. .ctrlbit = S3C6410_CLKCON_PCLK_IIS2,
  143. }, {
  144. #endif
  145. .name = "keypad",
  146. .parent = &clk_p,
  147. .enable = s3c64xx_pclk_ctrl,
  148. .ctrlbit = S3C_CLKCON_PCLK_KEYPAD,
  149. }, {
  150. .name = "spi",
  151. .devname = "s3c64xx-spi.0",
  152. .parent = &clk_p,
  153. .enable = s3c64xx_pclk_ctrl,
  154. .ctrlbit = S3C_CLKCON_PCLK_SPI0,
  155. }, {
  156. .name = "spi",
  157. .devname = "s3c64xx-spi.1",
  158. .parent = &clk_p,
  159. .enable = s3c64xx_pclk_ctrl,
  160. .ctrlbit = S3C_CLKCON_PCLK_SPI1,
  161. }, {
  162. .name = "spi_48m",
  163. .devname = "s3c64xx-spi.0",
  164. .parent = &clk_48m,
  165. .enable = s3c64xx_sclk_ctrl,
  166. .ctrlbit = S3C_CLKCON_SCLK_SPI0_48,
  167. }, {
  168. .name = "spi_48m",
  169. .devname = "s3c64xx-spi.1",
  170. .parent = &clk_48m,
  171. .enable = s3c64xx_sclk_ctrl,
  172. .ctrlbit = S3C_CLKCON_SCLK_SPI1_48,
  173. }, {
  174. .name = "48m",
  175. .devname = "s3c-sdhci.0",
  176. .parent = &clk_48m,
  177. .enable = s3c64xx_sclk_ctrl,
  178. .ctrlbit = S3C_CLKCON_SCLK_MMC0_48,
  179. }, {
  180. .name = "48m",
  181. .devname = "s3c-sdhci.1",
  182. .parent = &clk_48m,
  183. .enable = s3c64xx_sclk_ctrl,
  184. .ctrlbit = S3C_CLKCON_SCLK_MMC1_48,
  185. }, {
  186. .name = "48m",
  187. .devname = "s3c-sdhci.2",
  188. .parent = &clk_48m,
  189. .enable = s3c64xx_sclk_ctrl,
  190. .ctrlbit = S3C_CLKCON_SCLK_MMC2_48,
  191. }, {
  192. .name = "dma0",
  193. .parent = &clk_h,
  194. .enable = s3c64xx_hclk_ctrl,
  195. .ctrlbit = S3C_CLKCON_HCLK_DMA0,
  196. }, {
  197. .name = "dma1",
  198. .parent = &clk_h,
  199. .enable = s3c64xx_hclk_ctrl,
  200. .ctrlbit = S3C_CLKCON_HCLK_DMA1,
  201. },
  202. };
  203. static struct clk init_clocks[] = {
  204. {
  205. .name = "lcd",
  206. .parent = &clk_h,
  207. .enable = s3c64xx_hclk_ctrl,
  208. .ctrlbit = S3C_CLKCON_HCLK_LCD,
  209. }, {
  210. .name = "gpio",
  211. .parent = &clk_p,
  212. .enable = s3c64xx_pclk_ctrl,
  213. .ctrlbit = S3C_CLKCON_PCLK_GPIO,
  214. }, {
  215. .name = "usb-host",
  216. .parent = &clk_h,
  217. .enable = s3c64xx_hclk_ctrl,
  218. .ctrlbit = S3C_CLKCON_HCLK_UHOST,
  219. }, {
  220. .name = "otg",
  221. .parent = &clk_h,
  222. .enable = s3c64xx_hclk_ctrl,
  223. .ctrlbit = S3C_CLKCON_HCLK_USB,
  224. }, {
  225. .name = "timers",
  226. .parent = &clk_p,
  227. .enable = s3c64xx_pclk_ctrl,
  228. .ctrlbit = S3C_CLKCON_PCLK_PWM,
  229. }, {
  230. .name = "uart",
  231. .devname = "s3c6400-uart.0",
  232. .parent = &clk_p,
  233. .enable = s3c64xx_pclk_ctrl,
  234. .ctrlbit = S3C_CLKCON_PCLK_UART0,
  235. }, {
  236. .name = "uart",
  237. .devname = "s3c6400-uart.1",
  238. .parent = &clk_p,
  239. .enable = s3c64xx_pclk_ctrl,
  240. .ctrlbit = S3C_CLKCON_PCLK_UART1,
  241. }, {
  242. .name = "uart",
  243. .devname = "s3c6400-uart.2",
  244. .parent = &clk_p,
  245. .enable = s3c64xx_pclk_ctrl,
  246. .ctrlbit = S3C_CLKCON_PCLK_UART2,
  247. }, {
  248. .name = "uart",
  249. .devname = "s3c6400-uart.3",
  250. .parent = &clk_p,
  251. .enable = s3c64xx_pclk_ctrl,
  252. .ctrlbit = S3C_CLKCON_PCLK_UART3,
  253. }, {
  254. .name = "watchdog",
  255. .parent = &clk_p,
  256. .ctrlbit = S3C_CLKCON_PCLK_WDT,
  257. }, {
  258. .name = "ac97",
  259. .parent = &clk_p,
  260. .ctrlbit = S3C_CLKCON_PCLK_AC97,
  261. }, {
  262. .name = "cfcon",
  263. .parent = &clk_h,
  264. .enable = s3c64xx_hclk_ctrl,
  265. .ctrlbit = S3C_CLKCON_HCLK_IHOST,
  266. }
  267. };
  268. static struct clk clk_hsmmc0 = {
  269. .name = "hsmmc",
  270. .devname = "s3c-sdhci.0",
  271. .parent = &clk_h,
  272. .enable = s3c64xx_hclk_ctrl,
  273. .ctrlbit = S3C_CLKCON_HCLK_HSMMC0,
  274. };
  275. static struct clk clk_hsmmc1 = {
  276. .name = "hsmmc",
  277. .devname = "s3c-sdhci.1",
  278. .parent = &clk_h,
  279. .enable = s3c64xx_hclk_ctrl,
  280. .ctrlbit = S3C_CLKCON_HCLK_HSMMC1,
  281. };
  282. static struct clk clk_hsmmc2 = {
  283. .name = "hsmmc",
  284. .devname = "s3c-sdhci.2",
  285. .parent = &clk_h,
  286. .enable = s3c64xx_hclk_ctrl,
  287. .ctrlbit = S3C_CLKCON_HCLK_HSMMC2,
  288. };
  289. static struct clk clk_fout_apll = {
  290. .name = "fout_apll",
  291. };
  292. static struct clk *clk_src_apll_list[] = {
  293. [0] = &clk_fin_apll,
  294. [1] = &clk_fout_apll,
  295. };
  296. static struct clksrc_sources clk_src_apll = {
  297. .sources = clk_src_apll_list,
  298. .nr_sources = ARRAY_SIZE(clk_src_apll_list),
  299. };
  300. static struct clksrc_clk clk_mout_apll = {
  301. .clk = {
  302. .name = "mout_apll",
  303. },
  304. .reg_src = { .reg = S3C_CLK_SRC, .shift = 0, .size = 1 },
  305. .sources = &clk_src_apll,
  306. };
  307. static struct clk *clk_src_epll_list[] = {
  308. [0] = &clk_fin_epll,
  309. [1] = &clk_fout_epll,
  310. };
  311. static struct clksrc_sources clk_src_epll = {
  312. .sources = clk_src_epll_list,
  313. .nr_sources = ARRAY_SIZE(clk_src_epll_list),
  314. };
  315. static struct clksrc_clk clk_mout_epll = {
  316. .clk = {
  317. .name = "mout_epll",
  318. },
  319. .reg_src = { .reg = S3C_CLK_SRC, .shift = 2, .size = 1 },
  320. .sources = &clk_src_epll,
  321. };
  322. static struct clk *clk_src_mpll_list[] = {
  323. [0] = &clk_fin_mpll,
  324. [1] = &clk_fout_mpll,
  325. };
  326. static struct clksrc_sources clk_src_mpll = {
  327. .sources = clk_src_mpll_list,
  328. .nr_sources = ARRAY_SIZE(clk_src_mpll_list),
  329. };
  330. static struct clksrc_clk clk_mout_mpll = {
  331. .clk = {
  332. .name = "mout_mpll",
  333. },
  334. .reg_src = { .reg = S3C_CLK_SRC, .shift = 1, .size = 1 },
  335. .sources = &clk_src_mpll,
  336. };
  337. static unsigned int armclk_mask;
  338. static unsigned long s3c64xx_clk_arm_get_rate(struct clk *clk)
  339. {
  340. unsigned long rate = clk_get_rate(clk->parent);
  341. u32 clkdiv;
  342. /* divisor mask starts at bit0, so no need to shift */
  343. clkdiv = __raw_readl(S3C_CLK_DIV0) & armclk_mask;
  344. return rate / (clkdiv + 1);
  345. }
  346. static unsigned long s3c64xx_clk_arm_round_rate(struct clk *clk,
  347. unsigned long rate)
  348. {
  349. unsigned long parent = clk_get_rate(clk->parent);
  350. u32 div;
  351. if (parent < rate)
  352. return parent;
  353. div = (parent / rate) - 1;
  354. if (div > armclk_mask)
  355. div = armclk_mask;
  356. return parent / (div + 1);
  357. }
  358. static int s3c64xx_clk_arm_set_rate(struct clk *clk, unsigned long rate)
  359. {
  360. unsigned long parent = clk_get_rate(clk->parent);
  361. u32 div;
  362. u32 val;
  363. if (rate < parent / (armclk_mask + 1))
  364. return -EINVAL;
  365. rate = clk_round_rate(clk, rate);
  366. div = clk_get_rate(clk->parent) / rate;
  367. val = __raw_readl(S3C_CLK_DIV0);
  368. val &= ~armclk_mask;
  369. val |= (div - 1);
  370. __raw_writel(val, S3C_CLK_DIV0);
  371. return 0;
  372. }
  373. static struct clk clk_arm = {
  374. .name = "armclk",
  375. .parent = &clk_mout_apll.clk,
  376. .ops = &(struct clk_ops) {
  377. .get_rate = s3c64xx_clk_arm_get_rate,
  378. .set_rate = s3c64xx_clk_arm_set_rate,
  379. .round_rate = s3c64xx_clk_arm_round_rate,
  380. },
  381. };
  382. static unsigned long s3c64xx_clk_doutmpll_get_rate(struct clk *clk)
  383. {
  384. unsigned long rate = clk_get_rate(clk->parent);
  385. printk(KERN_DEBUG "%s: parent is %ld\n", __func__, rate);
  386. if (__raw_readl(S3C_CLK_DIV0) & S3C6400_CLKDIV0_MPLL_MASK)
  387. rate /= 2;
  388. return rate;
  389. }
  390. static struct clk_ops clk_dout_ops = {
  391. .get_rate = s3c64xx_clk_doutmpll_get_rate,
  392. };
  393. static struct clk clk_dout_mpll = {
  394. .name = "dout_mpll",
  395. .parent = &clk_mout_mpll.clk,
  396. .ops = &clk_dout_ops,
  397. };
  398. static struct clk *clkset_spi_mmc_list[] = {
  399. &clk_mout_epll.clk,
  400. &clk_dout_mpll,
  401. &clk_fin_epll,
  402. &clk_27m,
  403. };
  404. static struct clksrc_sources clkset_spi_mmc = {
  405. .sources = clkset_spi_mmc_list,
  406. .nr_sources = ARRAY_SIZE(clkset_spi_mmc_list),
  407. };
  408. static struct clk *clkset_irda_list[] = {
  409. &clk_mout_epll.clk,
  410. &clk_dout_mpll,
  411. NULL,
  412. &clk_27m,
  413. };
  414. static struct clksrc_sources clkset_irda = {
  415. .sources = clkset_irda_list,
  416. .nr_sources = ARRAY_SIZE(clkset_irda_list),
  417. };
  418. static struct clk *clkset_uart_list[] = {
  419. &clk_mout_epll.clk,
  420. &clk_dout_mpll,
  421. NULL,
  422. NULL
  423. };
  424. static struct clksrc_sources clkset_uart = {
  425. .sources = clkset_uart_list,
  426. .nr_sources = ARRAY_SIZE(clkset_uart_list),
  427. };
  428. static struct clk *clkset_uhost_list[] = {
  429. &clk_48m,
  430. &clk_mout_epll.clk,
  431. &clk_dout_mpll,
  432. &clk_fin_epll,
  433. };
  434. static struct clksrc_sources clkset_uhost = {
  435. .sources = clkset_uhost_list,
  436. .nr_sources = ARRAY_SIZE(clkset_uhost_list),
  437. };
  438. /* The peripheral clocks are all controlled via clocksource followed
  439. * by an optional divider and gate stage. We currently roll this into
  440. * one clock which hides the intermediate clock from the mux.
  441. *
  442. * Note, the JPEG clock can only be an even divider...
  443. *
  444. * The scaler and LCD clocks depend on the S3C64XX version, and also
  445. * have a common parent divisor so are not included here.
  446. */
  447. /* clocks that feed other parts of the clock source tree */
  448. static struct clk clk_iis_cd0 = {
  449. .name = "iis_cdclk0",
  450. };
  451. static struct clk clk_iis_cd1 = {
  452. .name = "iis_cdclk1",
  453. };
  454. static struct clk clk_iisv4_cd = {
  455. .name = "iis_cdclk_v4",
  456. };
  457. static struct clk clk_pcm_cd = {
  458. .name = "pcm_cdclk",
  459. };
  460. static struct clk *clkset_audio0_list[] = {
  461. [0] = &clk_mout_epll.clk,
  462. [1] = &clk_dout_mpll,
  463. [2] = &clk_fin_epll,
  464. [3] = &clk_iis_cd0,
  465. [4] = &clk_pcm_cd,
  466. };
  467. static struct clksrc_sources clkset_audio0 = {
  468. .sources = clkset_audio0_list,
  469. .nr_sources = ARRAY_SIZE(clkset_audio0_list),
  470. };
  471. static struct clk *clkset_audio1_list[] = {
  472. [0] = &clk_mout_epll.clk,
  473. [1] = &clk_dout_mpll,
  474. [2] = &clk_fin_epll,
  475. [3] = &clk_iis_cd1,
  476. [4] = &clk_pcm_cd,
  477. };
  478. static struct clksrc_sources clkset_audio1 = {
  479. .sources = clkset_audio1_list,
  480. .nr_sources = ARRAY_SIZE(clkset_audio1_list),
  481. };
  482. static struct clk *clkset_audio2_list[] = {
  483. [0] = &clk_mout_epll.clk,
  484. [1] = &clk_dout_mpll,
  485. [2] = &clk_fin_epll,
  486. [3] = &clk_iisv4_cd,
  487. [4] = &clk_pcm_cd,
  488. };
  489. static struct clksrc_sources clkset_audio2 = {
  490. .sources = clkset_audio2_list,
  491. .nr_sources = ARRAY_SIZE(clkset_audio2_list),
  492. };
  493. static struct clk *clkset_camif_list[] = {
  494. &clk_h2,
  495. };
  496. static struct clksrc_sources clkset_camif = {
  497. .sources = clkset_camif_list,
  498. .nr_sources = ARRAY_SIZE(clkset_camif_list),
  499. };
  500. static struct clksrc_clk clksrcs[] = {
  501. {
  502. .clk = {
  503. .name = "usb-bus-host",
  504. .ctrlbit = S3C_CLKCON_SCLK_UHOST,
  505. .enable = s3c64xx_sclk_ctrl,
  506. },
  507. .reg_src = { .reg = S3C_CLK_SRC, .shift = 5, .size = 2 },
  508. .reg_div = { .reg = S3C_CLK_DIV1, .shift = 20, .size = 4 },
  509. .sources = &clkset_uhost,
  510. }, {
  511. .clk = {
  512. .name = "spi-bus",
  513. .devname = "s3c64xx-spi.0",
  514. .ctrlbit = S3C_CLKCON_SCLK_SPI0,
  515. .enable = s3c64xx_sclk_ctrl,
  516. },
  517. .reg_src = { .reg = S3C_CLK_SRC, .shift = 14, .size = 2 },
  518. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 0, .size = 4 },
  519. .sources = &clkset_spi_mmc,
  520. }, {
  521. .clk = {
  522. .name = "spi-bus",
  523. .devname = "s3c64xx-spi.1",
  524. .enable = s3c64xx_sclk_ctrl,
  525. },
  526. .reg_src = { .reg = S3C_CLK_SRC, .shift = 16, .size = 2 },
  527. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 4, .size = 4 },
  528. .sources = &clkset_spi_mmc,
  529. }, {
  530. .clk = {
  531. .name = "audio-bus",
  532. .devname = "samsung-i2s.0",
  533. .ctrlbit = S3C_CLKCON_SCLK_AUDIO0,
  534. .enable = s3c64xx_sclk_ctrl,
  535. },
  536. .reg_src = { .reg = S3C_CLK_SRC, .shift = 7, .size = 3 },
  537. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 8, .size = 4 },
  538. .sources = &clkset_audio0,
  539. }, {
  540. .clk = {
  541. .name = "audio-bus",
  542. .devname = "samsung-i2s.1",
  543. .ctrlbit = S3C_CLKCON_SCLK_AUDIO1,
  544. .enable = s3c64xx_sclk_ctrl,
  545. },
  546. .reg_src = { .reg = S3C_CLK_SRC, .shift = 10, .size = 3 },
  547. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 12, .size = 4 },
  548. .sources = &clkset_audio1,
  549. }, {
  550. .clk = {
  551. .name = "audio-bus",
  552. .devname = "samsung-i2s.2",
  553. .ctrlbit = S3C6410_CLKCON_SCLK_AUDIO2,
  554. .enable = s3c64xx_sclk_ctrl,
  555. },
  556. .reg_src = { .reg = S3C6410_CLK_SRC2, .shift = 0, .size = 3 },
  557. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 24, .size = 4 },
  558. .sources = &clkset_audio2,
  559. }, {
  560. .clk = {
  561. .name = "irda-bus",
  562. .ctrlbit = S3C_CLKCON_SCLK_IRDA,
  563. .enable = s3c64xx_sclk_ctrl,
  564. },
  565. .reg_src = { .reg = S3C_CLK_SRC, .shift = 24, .size = 2 },
  566. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 20, .size = 4 },
  567. .sources = &clkset_irda,
  568. }, {
  569. .clk = {
  570. .name = "camera",
  571. .ctrlbit = S3C_CLKCON_SCLK_CAM,
  572. .enable = s3c64xx_sclk_ctrl,
  573. },
  574. .reg_div = { .reg = S3C_CLK_DIV0, .shift = 20, .size = 4 },
  575. .reg_src = { .reg = NULL, .shift = 0, .size = 0 },
  576. .sources = &clkset_camif,
  577. },
  578. };
  579. /* Where does UCLK0 come from? */
  580. static struct clksrc_clk clk_sclk_uclk = {
  581. .clk = {
  582. .name = "uclk1",
  583. .ctrlbit = S3C_CLKCON_SCLK_UART,
  584. .enable = s3c64xx_sclk_ctrl,
  585. },
  586. .reg_src = { .reg = S3C_CLK_SRC, .shift = 13, .size = 1 },
  587. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 16, .size = 4 },
  588. .sources = &clkset_uart,
  589. };
  590. static struct clksrc_clk clk_sclk_mmc0 = {
  591. .clk = {
  592. .name = "mmc_bus",
  593. .devname = "s3c-sdhci.0",
  594. .ctrlbit = S3C_CLKCON_SCLK_MMC0,
  595. .enable = s3c64xx_sclk_ctrl,
  596. },
  597. .reg_src = { .reg = S3C_CLK_SRC, .shift = 18, .size = 2 },
  598. .reg_div = { .reg = S3C_CLK_DIV1, .shift = 0, .size = 4 },
  599. .sources = &clkset_spi_mmc,
  600. };
  601. static struct clksrc_clk clk_sclk_mmc1 = {
  602. .clk = {
  603. .name = "mmc_bus",
  604. .devname = "s3c-sdhci.1",
  605. .ctrlbit = S3C_CLKCON_SCLK_MMC1,
  606. .enable = s3c64xx_sclk_ctrl,
  607. },
  608. .reg_src = { .reg = S3C_CLK_SRC, .shift = 20, .size = 2 },
  609. .reg_div = { .reg = S3C_CLK_DIV1, .shift = 4, .size = 4 },
  610. .sources = &clkset_spi_mmc,
  611. };
  612. static struct clksrc_clk clk_sclk_mmc2 = {
  613. .clk = {
  614. .name = "mmc_bus",
  615. .devname = "s3c-sdhci.2",
  616. .ctrlbit = S3C_CLKCON_SCLK_MMC2,
  617. .enable = s3c64xx_sclk_ctrl,
  618. },
  619. .reg_src = { .reg = S3C_CLK_SRC, .shift = 22, .size = 2 },
  620. .reg_div = { .reg = S3C_CLK_DIV1, .shift = 8, .size = 4 },
  621. .sources = &clkset_spi_mmc,
  622. };
  623. /* Clock initialisation code */
  624. static struct clksrc_clk *init_parents[] = {
  625. &clk_mout_apll,
  626. &clk_mout_epll,
  627. &clk_mout_mpll,
  628. };
  629. static struct clksrc_clk *clksrc_cdev[] = {
  630. &clk_sclk_uclk,
  631. &clk_sclk_mmc0,
  632. &clk_sclk_mmc1,
  633. &clk_sclk_mmc2,
  634. };
  635. static struct clk *clk_cdev[] = {
  636. &clk_hsmmc0,
  637. &clk_hsmmc1,
  638. &clk_hsmmc2,
  639. };
  640. static struct clk_lookup s3c64xx_clk_lookup[] = {
  641. CLKDEV_INIT(NULL, "clk_uart_baud2", &clk_p),
  642. CLKDEV_INIT(NULL, "clk_uart_baud3", &clk_sclk_uclk.clk),
  643. CLKDEV_INIT("s3c-sdhci.0", "mmc_busclk.0", &clk_hsmmc0),
  644. CLKDEV_INIT("s3c-sdhci.1", "mmc_busclk.0", &clk_hsmmc1),
  645. CLKDEV_INIT("s3c-sdhci.2", "mmc_busclk.0", &clk_hsmmc2),
  646. CLKDEV_INIT("s3c-sdhci.0", "mmc_busclk.2", &clk_sclk_mmc0.clk),
  647. CLKDEV_INIT("s3c-sdhci.1", "mmc_busclk.2", &clk_sclk_mmc1.clk),
  648. CLKDEV_INIT("s3c-sdhci.2", "mmc_busclk.2", &clk_sclk_mmc2.clk),
  649. };
  650. #define GET_DIV(clk, field) ((((clk) & field##_MASK) >> field##_SHIFT) + 1)
  651. void __init_or_cpufreq s3c6400_setup_clocks(void)
  652. {
  653. struct clk *xtal_clk;
  654. unsigned long xtal;
  655. unsigned long fclk;
  656. unsigned long hclk;
  657. unsigned long hclk2;
  658. unsigned long pclk;
  659. unsigned long epll;
  660. unsigned long apll;
  661. unsigned long mpll;
  662. unsigned int ptr;
  663. u32 clkdiv0;
  664. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  665. clkdiv0 = __raw_readl(S3C_CLK_DIV0);
  666. printk(KERN_DEBUG "%s: clkdiv0 = %08x\n", __func__, clkdiv0);
  667. xtal_clk = clk_get(NULL, "xtal");
  668. BUG_ON(IS_ERR(xtal_clk));
  669. xtal = clk_get_rate(xtal_clk);
  670. clk_put(xtal_clk);
  671. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  672. /* For now assume the mux always selects the crystal */
  673. clk_ext_xtal_mux.parent = xtal_clk;
  674. epll = s3c_get_pll6553x(xtal, __raw_readl(S3C_EPLL_CON0),
  675. __raw_readl(S3C_EPLL_CON1));
  676. mpll = s3c6400_get_pll(xtal, __raw_readl(S3C_MPLL_CON));
  677. apll = s3c6400_get_pll(xtal, __raw_readl(S3C_APLL_CON));
  678. fclk = mpll;
  679. printk(KERN_INFO "S3C64XX: PLL settings, A=%ld, M=%ld, E=%ld\n",
  680. apll, mpll, epll);
  681. if(__raw_readl(S3C64XX_OTHERS) & S3C64XX_OTHERS_SYNCMUXSEL)
  682. /* Synchronous mode */
  683. hclk2 = apll / GET_DIV(clkdiv0, S3C6400_CLKDIV0_HCLK2);
  684. else
  685. /* Asynchronous mode */
  686. hclk2 = mpll / GET_DIV(clkdiv0, S3C6400_CLKDIV0_HCLK2);
  687. hclk = hclk2 / GET_DIV(clkdiv0, S3C6400_CLKDIV0_HCLK);
  688. pclk = hclk2 / GET_DIV(clkdiv0, S3C6400_CLKDIV0_PCLK);
  689. printk(KERN_INFO "S3C64XX: HCLK2=%ld, HCLK=%ld, PCLK=%ld\n",
  690. hclk2, hclk, pclk);
  691. clk_fout_mpll.rate = mpll;
  692. clk_fout_epll.rate = epll;
  693. clk_fout_apll.rate = apll;
  694. clk_h2.rate = hclk2;
  695. clk_h.rate = hclk;
  696. clk_p.rate = pclk;
  697. clk_f.rate = fclk;
  698. for (ptr = 0; ptr < ARRAY_SIZE(init_parents); ptr++)
  699. s3c_set_clksrc(init_parents[ptr], true);
  700. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  701. s3c_set_clksrc(&clksrcs[ptr], true);
  702. }
  703. static struct clk *clks1[] __initdata = {
  704. &clk_ext_xtal_mux,
  705. &clk_iis_cd0,
  706. &clk_iis_cd1,
  707. &clk_iisv4_cd,
  708. &clk_pcm_cd,
  709. &clk_mout_epll.clk,
  710. &clk_mout_mpll.clk,
  711. &clk_dout_mpll,
  712. &clk_arm,
  713. };
  714. static struct clk *clks[] __initdata = {
  715. &clk_ext,
  716. &clk_epll,
  717. &clk_27m,
  718. &clk_48m,
  719. &clk_h2,
  720. &clk_xusbxti,
  721. };
  722. /**
  723. * s3c64xx_register_clocks - register clocks for s3c6400 and s3c6410
  724. * @xtal: The rate for the clock crystal feeding the PLLs.
  725. * @armclk_divlimit: Divisor mask for ARMCLK.
  726. *
  727. * Register the clocks for the S3C6400 and S3C6410 SoC range, such
  728. * as ARMCLK as well as the necessary parent clocks.
  729. *
  730. * This call does not setup the clocks, which is left to the
  731. * s3c6400_setup_clocks() call which may be needed by the cpufreq
  732. * or resume code to re-set the clocks if the bootloader has changed
  733. * them.
  734. */
  735. void __init s3c64xx_register_clocks(unsigned long xtal,
  736. unsigned armclk_divlimit)
  737. {
  738. unsigned int cnt;
  739. armclk_mask = armclk_divlimit;
  740. s3c24xx_register_baseclocks(xtal);
  741. s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  742. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  743. s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  744. s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  745. s3c24xx_register_clocks(clk_cdev, ARRAY_SIZE(clk_cdev));
  746. for (cnt = 0; cnt < ARRAY_SIZE(clk_cdev); cnt++)
  747. s3c_disable_clocks(clk_cdev[cnt], 1);
  748. s3c24xx_register_clocks(clks1, ARRAY_SIZE(clks1));
  749. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  750. for (cnt = 0; cnt < ARRAY_SIZE(clksrc_cdev); cnt++)
  751. s3c_register_clksrc(clksrc_cdev[cnt], 1);
  752. clkdev_add_table(s3c64xx_clk_lookup, ARRAY_SIZE(s3c64xx_clk_lookup));
  753. s3c_pwmclk_init();
  754. }