clock.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548
  1. /* linux/arch/arm/mach-exynos4/clock.c
  2. *
  3. * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * EXYNOS4 - Clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/err.h>
  14. #include <linux/io.h>
  15. #include <linux/syscore_ops.h>
  16. #include <plat/cpu-freq.h>
  17. #include <plat/clock.h>
  18. #include <plat/cpu.h>
  19. #include <plat/pll.h>
  20. #include <plat/s5p-clock.h>
  21. #include <plat/clock-clksrc.h>
  22. #include <plat/exynos4.h>
  23. #include <plat/pm.h>
  24. #include <mach/map.h>
  25. #include <mach/regs-clock.h>
  26. #include <mach/sysmmu.h>
  27. #include <mach/exynos4-clock.h>
  28. static struct sleep_save exynos4_clock_save[] = {
  29. SAVE_ITEM(S5P_CLKDIV_LEFTBUS),
  30. SAVE_ITEM(S5P_CLKGATE_IP_LEFTBUS),
  31. SAVE_ITEM(S5P_CLKDIV_RIGHTBUS),
  32. SAVE_ITEM(S5P_CLKGATE_IP_RIGHTBUS),
  33. SAVE_ITEM(S5P_CLKSRC_TOP0),
  34. SAVE_ITEM(S5P_CLKSRC_TOP1),
  35. SAVE_ITEM(S5P_CLKSRC_CAM),
  36. SAVE_ITEM(S5P_CLKSRC_TV),
  37. SAVE_ITEM(S5P_CLKSRC_MFC),
  38. SAVE_ITEM(S5P_CLKSRC_G3D),
  39. SAVE_ITEM(S5P_CLKSRC_LCD0),
  40. SAVE_ITEM(S5P_CLKSRC_MAUDIO),
  41. SAVE_ITEM(S5P_CLKSRC_FSYS),
  42. SAVE_ITEM(S5P_CLKSRC_PERIL0),
  43. SAVE_ITEM(S5P_CLKSRC_PERIL1),
  44. SAVE_ITEM(S5P_CLKDIV_CAM),
  45. SAVE_ITEM(S5P_CLKDIV_TV),
  46. SAVE_ITEM(S5P_CLKDIV_MFC),
  47. SAVE_ITEM(S5P_CLKDIV_G3D),
  48. SAVE_ITEM(S5P_CLKDIV_LCD0),
  49. SAVE_ITEM(S5P_CLKDIV_MAUDIO),
  50. SAVE_ITEM(S5P_CLKDIV_FSYS0),
  51. SAVE_ITEM(S5P_CLKDIV_FSYS1),
  52. SAVE_ITEM(S5P_CLKDIV_FSYS2),
  53. SAVE_ITEM(S5P_CLKDIV_FSYS3),
  54. SAVE_ITEM(S5P_CLKDIV_PERIL0),
  55. SAVE_ITEM(S5P_CLKDIV_PERIL1),
  56. SAVE_ITEM(S5P_CLKDIV_PERIL2),
  57. SAVE_ITEM(S5P_CLKDIV_PERIL3),
  58. SAVE_ITEM(S5P_CLKDIV_PERIL4),
  59. SAVE_ITEM(S5P_CLKDIV_PERIL5),
  60. SAVE_ITEM(S5P_CLKDIV_TOP),
  61. SAVE_ITEM(S5P_CLKSRC_MASK_TOP),
  62. SAVE_ITEM(S5P_CLKSRC_MASK_CAM),
  63. SAVE_ITEM(S5P_CLKSRC_MASK_TV),
  64. SAVE_ITEM(S5P_CLKSRC_MASK_LCD0),
  65. SAVE_ITEM(S5P_CLKSRC_MASK_MAUDIO),
  66. SAVE_ITEM(S5P_CLKSRC_MASK_FSYS),
  67. SAVE_ITEM(S5P_CLKSRC_MASK_PERIL0),
  68. SAVE_ITEM(S5P_CLKSRC_MASK_PERIL1),
  69. SAVE_ITEM(S5P_CLKDIV2_RATIO),
  70. SAVE_ITEM(S5P_CLKGATE_SCLKCAM),
  71. SAVE_ITEM(S5P_CLKGATE_IP_CAM),
  72. SAVE_ITEM(S5P_CLKGATE_IP_TV),
  73. SAVE_ITEM(S5P_CLKGATE_IP_MFC),
  74. SAVE_ITEM(S5P_CLKGATE_IP_G3D),
  75. SAVE_ITEM(S5P_CLKGATE_IP_LCD0),
  76. SAVE_ITEM(S5P_CLKGATE_IP_FSYS),
  77. SAVE_ITEM(S5P_CLKGATE_IP_GPS),
  78. SAVE_ITEM(S5P_CLKGATE_IP_PERIL),
  79. SAVE_ITEM(S5P_CLKGATE_BLOCK),
  80. SAVE_ITEM(S5P_CLKSRC_MASK_DMC),
  81. SAVE_ITEM(S5P_CLKSRC_DMC),
  82. SAVE_ITEM(S5P_CLKDIV_DMC0),
  83. SAVE_ITEM(S5P_CLKDIV_DMC1),
  84. SAVE_ITEM(S5P_CLKGATE_IP_DMC),
  85. SAVE_ITEM(S5P_CLKSRC_CPU),
  86. SAVE_ITEM(S5P_CLKDIV_CPU),
  87. SAVE_ITEM(S5P_CLKDIV_CPU + 0x4),
  88. SAVE_ITEM(S5P_CLKGATE_SCLKCPU),
  89. SAVE_ITEM(S5P_CLKGATE_IP_CPU),
  90. };
  91. struct clk clk_sclk_hdmi27m = {
  92. .name = "sclk_hdmi27m",
  93. .rate = 27000000,
  94. };
  95. struct clk clk_sclk_hdmiphy = {
  96. .name = "sclk_hdmiphy",
  97. };
  98. struct clk clk_sclk_usbphy0 = {
  99. .name = "sclk_usbphy0",
  100. .rate = 27000000,
  101. };
  102. struct clk clk_sclk_usbphy1 = {
  103. .name = "sclk_usbphy1",
  104. };
  105. static struct clk dummy_apb_pclk = {
  106. .name = "apb_pclk",
  107. .id = -1,
  108. };
  109. static int exynos4_clksrc_mask_top_ctrl(struct clk *clk, int enable)
  110. {
  111. return s5p_gatectrl(S5P_CLKSRC_MASK_TOP, clk, enable);
  112. }
  113. static int exynos4_clksrc_mask_cam_ctrl(struct clk *clk, int enable)
  114. {
  115. return s5p_gatectrl(S5P_CLKSRC_MASK_CAM, clk, enable);
  116. }
  117. static int exynos4_clksrc_mask_lcd0_ctrl(struct clk *clk, int enable)
  118. {
  119. return s5p_gatectrl(S5P_CLKSRC_MASK_LCD0, clk, enable);
  120. }
  121. int exynos4_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
  122. {
  123. return s5p_gatectrl(S5P_CLKSRC_MASK_FSYS, clk, enable);
  124. }
  125. static int exynos4_clksrc_mask_peril0_ctrl(struct clk *clk, int enable)
  126. {
  127. return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL0, clk, enable);
  128. }
  129. static int exynos4_clksrc_mask_peril1_ctrl(struct clk *clk, int enable)
  130. {
  131. return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL1, clk, enable);
  132. }
  133. static int exynos4_clk_ip_mfc_ctrl(struct clk *clk, int enable)
  134. {
  135. return s5p_gatectrl(S5P_CLKGATE_IP_MFC, clk, enable);
  136. }
  137. static int exynos4_clksrc_mask_tv_ctrl(struct clk *clk, int enable)
  138. {
  139. return s5p_gatectrl(S5P_CLKSRC_MASK_TV, clk, enable);
  140. }
  141. static int exynos4_clk_ip_cam_ctrl(struct clk *clk, int enable)
  142. {
  143. return s5p_gatectrl(S5P_CLKGATE_IP_CAM, clk, enable);
  144. }
  145. static int exynos4_clk_ip_tv_ctrl(struct clk *clk, int enable)
  146. {
  147. return s5p_gatectrl(S5P_CLKGATE_IP_TV, clk, enable);
  148. }
  149. static int exynos4_clk_ip_image_ctrl(struct clk *clk, int enable)
  150. {
  151. return s5p_gatectrl(S5P_CLKGATE_IP_IMAGE, clk, enable);
  152. }
  153. static int exynos4_clk_ip_lcd0_ctrl(struct clk *clk, int enable)
  154. {
  155. return s5p_gatectrl(S5P_CLKGATE_IP_LCD0, clk, enable);
  156. }
  157. int exynos4_clk_ip_lcd1_ctrl(struct clk *clk, int enable)
  158. {
  159. return s5p_gatectrl(S5P_CLKGATE_IP_LCD1, clk, enable);
  160. }
  161. int exynos4_clk_ip_fsys_ctrl(struct clk *clk, int enable)
  162. {
  163. return s5p_gatectrl(S5P_CLKGATE_IP_FSYS, clk, enable);
  164. }
  165. static int exynos4_clk_ip_peril_ctrl(struct clk *clk, int enable)
  166. {
  167. return s5p_gatectrl(S5P_CLKGATE_IP_PERIL, clk, enable);
  168. }
  169. static int exynos4_clk_ip_perir_ctrl(struct clk *clk, int enable)
  170. {
  171. return s5p_gatectrl(S5P_CLKGATE_IP_PERIR, clk, enable);
  172. }
  173. static int exynos4_clk_hdmiphy_ctrl(struct clk *clk, int enable)
  174. {
  175. return s5p_gatectrl(S5P_HDMI_PHY_CONTROL, clk, enable);
  176. }
  177. static int exynos4_clk_dac_ctrl(struct clk *clk, int enable)
  178. {
  179. return s5p_gatectrl(S5P_DAC_PHY_CONTROL, clk, enable);
  180. }
  181. /* Core list of CMU_CPU side */
  182. static struct clksrc_clk clk_mout_apll = {
  183. .clk = {
  184. .name = "mout_apll",
  185. },
  186. .sources = &clk_src_apll,
  187. .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 0, .size = 1 },
  188. };
  189. struct clksrc_clk clk_sclk_apll = {
  190. .clk = {
  191. .name = "sclk_apll",
  192. .parent = &clk_mout_apll.clk,
  193. },
  194. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 24, .size = 3 },
  195. };
  196. struct clksrc_clk clk_mout_epll = {
  197. .clk = {
  198. .name = "mout_epll",
  199. },
  200. .sources = &clk_src_epll,
  201. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 4, .size = 1 },
  202. };
  203. struct clksrc_clk clk_mout_mpll = {
  204. .clk = {
  205. .name = "mout_mpll",
  206. },
  207. .sources = &clk_src_mpll,
  208. /* reg_src will be added in each SoCs' clock */
  209. };
  210. static struct clk *clkset_moutcore_list[] = {
  211. [0] = &clk_mout_apll.clk,
  212. [1] = &clk_mout_mpll.clk,
  213. };
  214. static struct clksrc_sources clkset_moutcore = {
  215. .sources = clkset_moutcore_list,
  216. .nr_sources = ARRAY_SIZE(clkset_moutcore_list),
  217. };
  218. static struct clksrc_clk clk_moutcore = {
  219. .clk = {
  220. .name = "moutcore",
  221. },
  222. .sources = &clkset_moutcore,
  223. .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 16, .size = 1 },
  224. };
  225. static struct clksrc_clk clk_coreclk = {
  226. .clk = {
  227. .name = "core_clk",
  228. .parent = &clk_moutcore.clk,
  229. },
  230. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 0, .size = 3 },
  231. };
  232. static struct clksrc_clk clk_armclk = {
  233. .clk = {
  234. .name = "armclk",
  235. .parent = &clk_coreclk.clk,
  236. },
  237. };
  238. static struct clksrc_clk clk_aclk_corem0 = {
  239. .clk = {
  240. .name = "aclk_corem0",
  241. .parent = &clk_coreclk.clk,
  242. },
  243. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
  244. };
  245. static struct clksrc_clk clk_aclk_cores = {
  246. .clk = {
  247. .name = "aclk_cores",
  248. .parent = &clk_coreclk.clk,
  249. },
  250. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
  251. };
  252. static struct clksrc_clk clk_aclk_corem1 = {
  253. .clk = {
  254. .name = "aclk_corem1",
  255. .parent = &clk_coreclk.clk,
  256. },
  257. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 8, .size = 3 },
  258. };
  259. static struct clksrc_clk clk_periphclk = {
  260. .clk = {
  261. .name = "periphclk",
  262. .parent = &clk_coreclk.clk,
  263. },
  264. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 12, .size = 3 },
  265. };
  266. /* Core list of CMU_CORE side */
  267. struct clk *clkset_corebus_list[] = {
  268. [0] = &clk_mout_mpll.clk,
  269. [1] = &clk_sclk_apll.clk,
  270. };
  271. struct clksrc_sources clkset_mout_corebus = {
  272. .sources = clkset_corebus_list,
  273. .nr_sources = ARRAY_SIZE(clkset_corebus_list),
  274. };
  275. static struct clksrc_clk clk_mout_corebus = {
  276. .clk = {
  277. .name = "mout_corebus",
  278. },
  279. .sources = &clkset_mout_corebus,
  280. .reg_src = { .reg = S5P_CLKSRC_DMC, .shift = 4, .size = 1 },
  281. };
  282. static struct clksrc_clk clk_sclk_dmc = {
  283. .clk = {
  284. .name = "sclk_dmc",
  285. .parent = &clk_mout_corebus.clk,
  286. },
  287. .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 12, .size = 3 },
  288. };
  289. static struct clksrc_clk clk_aclk_cored = {
  290. .clk = {
  291. .name = "aclk_cored",
  292. .parent = &clk_sclk_dmc.clk,
  293. },
  294. .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 16, .size = 3 },
  295. };
  296. static struct clksrc_clk clk_aclk_corep = {
  297. .clk = {
  298. .name = "aclk_corep",
  299. .parent = &clk_aclk_cored.clk,
  300. },
  301. .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 20, .size = 3 },
  302. };
  303. static struct clksrc_clk clk_aclk_acp = {
  304. .clk = {
  305. .name = "aclk_acp",
  306. .parent = &clk_mout_corebus.clk,
  307. },
  308. .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 0, .size = 3 },
  309. };
  310. static struct clksrc_clk clk_pclk_acp = {
  311. .clk = {
  312. .name = "pclk_acp",
  313. .parent = &clk_aclk_acp.clk,
  314. },
  315. .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 4, .size = 3 },
  316. };
  317. /* Core list of CMU_TOP side */
  318. struct clk *clkset_aclk_top_list[] = {
  319. [0] = &clk_mout_mpll.clk,
  320. [1] = &clk_sclk_apll.clk,
  321. };
  322. struct clksrc_sources clkset_aclk = {
  323. .sources = clkset_aclk_top_list,
  324. .nr_sources = ARRAY_SIZE(clkset_aclk_top_list),
  325. };
  326. static struct clksrc_clk clk_aclk_200 = {
  327. .clk = {
  328. .name = "aclk_200",
  329. },
  330. .sources = &clkset_aclk,
  331. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 12, .size = 1 },
  332. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 0, .size = 3 },
  333. };
  334. static struct clksrc_clk clk_aclk_100 = {
  335. .clk = {
  336. .name = "aclk_100",
  337. },
  338. .sources = &clkset_aclk,
  339. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 16, .size = 1 },
  340. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 4, .size = 4 },
  341. };
  342. static struct clksrc_clk clk_aclk_160 = {
  343. .clk = {
  344. .name = "aclk_160",
  345. },
  346. .sources = &clkset_aclk,
  347. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 20, .size = 1 },
  348. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 8, .size = 3 },
  349. };
  350. struct clksrc_clk clk_aclk_133 = {
  351. .clk = {
  352. .name = "aclk_133",
  353. },
  354. .sources = &clkset_aclk,
  355. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 24, .size = 1 },
  356. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 12, .size = 3 },
  357. };
  358. static struct clk *clkset_vpllsrc_list[] = {
  359. [0] = &clk_fin_vpll,
  360. [1] = &clk_sclk_hdmi27m,
  361. };
  362. static struct clksrc_sources clkset_vpllsrc = {
  363. .sources = clkset_vpllsrc_list,
  364. .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
  365. };
  366. static struct clksrc_clk clk_vpllsrc = {
  367. .clk = {
  368. .name = "vpll_src",
  369. .enable = exynos4_clksrc_mask_top_ctrl,
  370. .ctrlbit = (1 << 0),
  371. },
  372. .sources = &clkset_vpllsrc,
  373. .reg_src = { .reg = S5P_CLKSRC_TOP1, .shift = 0, .size = 1 },
  374. };
  375. static struct clk *clkset_sclk_vpll_list[] = {
  376. [0] = &clk_vpllsrc.clk,
  377. [1] = &clk_fout_vpll,
  378. };
  379. static struct clksrc_sources clkset_sclk_vpll = {
  380. .sources = clkset_sclk_vpll_list,
  381. .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
  382. };
  383. struct clksrc_clk clk_sclk_vpll = {
  384. .clk = {
  385. .name = "sclk_vpll",
  386. },
  387. .sources = &clkset_sclk_vpll,
  388. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 8, .size = 1 },
  389. };
  390. static struct clk init_clocks_off[] = {
  391. {
  392. .name = "timers",
  393. .parent = &clk_aclk_100.clk,
  394. .enable = exynos4_clk_ip_peril_ctrl,
  395. .ctrlbit = (1<<24),
  396. }, {
  397. .name = "csis",
  398. .devname = "s5p-mipi-csis.0",
  399. .enable = exynos4_clk_ip_cam_ctrl,
  400. .ctrlbit = (1 << 4),
  401. }, {
  402. .name = "csis",
  403. .devname = "s5p-mipi-csis.1",
  404. .enable = exynos4_clk_ip_cam_ctrl,
  405. .ctrlbit = (1 << 5),
  406. }, {
  407. .name = "fimc",
  408. .devname = "exynos4-fimc.0",
  409. .enable = exynos4_clk_ip_cam_ctrl,
  410. .ctrlbit = (1 << 0),
  411. }, {
  412. .name = "fimc",
  413. .devname = "exynos4-fimc.1",
  414. .enable = exynos4_clk_ip_cam_ctrl,
  415. .ctrlbit = (1 << 1),
  416. }, {
  417. .name = "fimc",
  418. .devname = "exynos4-fimc.2",
  419. .enable = exynos4_clk_ip_cam_ctrl,
  420. .ctrlbit = (1 << 2),
  421. }, {
  422. .name = "fimc",
  423. .devname = "exynos4-fimc.3",
  424. .enable = exynos4_clk_ip_cam_ctrl,
  425. .ctrlbit = (1 << 3),
  426. }, {
  427. .name = "fimd",
  428. .devname = "exynos4-fb.0",
  429. .enable = exynos4_clk_ip_lcd0_ctrl,
  430. .ctrlbit = (1 << 0),
  431. }, {
  432. .name = "hsmmc",
  433. .devname = "s3c-sdhci.0",
  434. .parent = &clk_aclk_133.clk,
  435. .enable = exynos4_clk_ip_fsys_ctrl,
  436. .ctrlbit = (1 << 5),
  437. }, {
  438. .name = "hsmmc",
  439. .devname = "s3c-sdhci.1",
  440. .parent = &clk_aclk_133.clk,
  441. .enable = exynos4_clk_ip_fsys_ctrl,
  442. .ctrlbit = (1 << 6),
  443. }, {
  444. .name = "hsmmc",
  445. .devname = "s3c-sdhci.2",
  446. .parent = &clk_aclk_133.clk,
  447. .enable = exynos4_clk_ip_fsys_ctrl,
  448. .ctrlbit = (1 << 7),
  449. }, {
  450. .name = "hsmmc",
  451. .devname = "s3c-sdhci.3",
  452. .parent = &clk_aclk_133.clk,
  453. .enable = exynos4_clk_ip_fsys_ctrl,
  454. .ctrlbit = (1 << 8),
  455. }, {
  456. .name = "dwmmc",
  457. .parent = &clk_aclk_133.clk,
  458. .enable = exynos4_clk_ip_fsys_ctrl,
  459. .ctrlbit = (1 << 9),
  460. }, {
  461. .name = "dac",
  462. .devname = "s5p-sdo",
  463. .enable = exynos4_clk_ip_tv_ctrl,
  464. .ctrlbit = (1 << 2),
  465. }, {
  466. .name = "mixer",
  467. .devname = "s5p-mixer",
  468. .enable = exynos4_clk_ip_tv_ctrl,
  469. .ctrlbit = (1 << 1),
  470. }, {
  471. .name = "vp",
  472. .devname = "s5p-mixer",
  473. .enable = exynos4_clk_ip_tv_ctrl,
  474. .ctrlbit = (1 << 0),
  475. }, {
  476. .name = "hdmi",
  477. .devname = "exynos4-hdmi",
  478. .enable = exynos4_clk_ip_tv_ctrl,
  479. .ctrlbit = (1 << 3),
  480. }, {
  481. .name = "hdmiphy",
  482. .devname = "exynos4-hdmi",
  483. .enable = exynos4_clk_hdmiphy_ctrl,
  484. .ctrlbit = (1 << 0),
  485. }, {
  486. .name = "dacphy",
  487. .devname = "s5p-sdo",
  488. .enable = exynos4_clk_dac_ctrl,
  489. .ctrlbit = (1 << 0),
  490. }, {
  491. .name = "adc",
  492. .enable = exynos4_clk_ip_peril_ctrl,
  493. .ctrlbit = (1 << 15),
  494. }, {
  495. .name = "keypad",
  496. .enable = exynos4_clk_ip_perir_ctrl,
  497. .ctrlbit = (1 << 16),
  498. }, {
  499. .name = "rtc",
  500. .enable = exynos4_clk_ip_perir_ctrl,
  501. .ctrlbit = (1 << 15),
  502. }, {
  503. .name = "watchdog",
  504. .parent = &clk_aclk_100.clk,
  505. .enable = exynos4_clk_ip_perir_ctrl,
  506. .ctrlbit = (1 << 14),
  507. }, {
  508. .name = "usbhost",
  509. .enable = exynos4_clk_ip_fsys_ctrl ,
  510. .ctrlbit = (1 << 12),
  511. }, {
  512. .name = "otg",
  513. .enable = exynos4_clk_ip_fsys_ctrl,
  514. .ctrlbit = (1 << 13),
  515. }, {
  516. .name = "spi",
  517. .devname = "s3c64xx-spi.0",
  518. .enable = exynos4_clk_ip_peril_ctrl,
  519. .ctrlbit = (1 << 16),
  520. }, {
  521. .name = "spi",
  522. .devname = "s3c64xx-spi.1",
  523. .enable = exynos4_clk_ip_peril_ctrl,
  524. .ctrlbit = (1 << 17),
  525. }, {
  526. .name = "spi",
  527. .devname = "s3c64xx-spi.2",
  528. .enable = exynos4_clk_ip_peril_ctrl,
  529. .ctrlbit = (1 << 18),
  530. }, {
  531. .name = "iis",
  532. .devname = "samsung-i2s.0",
  533. .enable = exynos4_clk_ip_peril_ctrl,
  534. .ctrlbit = (1 << 19),
  535. }, {
  536. .name = "iis",
  537. .devname = "samsung-i2s.1",
  538. .enable = exynos4_clk_ip_peril_ctrl,
  539. .ctrlbit = (1 << 20),
  540. }, {
  541. .name = "iis",
  542. .devname = "samsung-i2s.2",
  543. .enable = exynos4_clk_ip_peril_ctrl,
  544. .ctrlbit = (1 << 21),
  545. }, {
  546. .name = "ac97",
  547. .devname = "samsung-ac97",
  548. .enable = exynos4_clk_ip_peril_ctrl,
  549. .ctrlbit = (1 << 27),
  550. }, {
  551. .name = "fimg2d",
  552. .enable = exynos4_clk_ip_image_ctrl,
  553. .ctrlbit = (1 << 0),
  554. }, {
  555. .name = "mfc",
  556. .devname = "s5p-mfc",
  557. .enable = exynos4_clk_ip_mfc_ctrl,
  558. .ctrlbit = (1 << 0),
  559. }, {
  560. .name = "i2c",
  561. .devname = "s3c2440-i2c.0",
  562. .parent = &clk_aclk_100.clk,
  563. .enable = exynos4_clk_ip_peril_ctrl,
  564. .ctrlbit = (1 << 6),
  565. }, {
  566. .name = "i2c",
  567. .devname = "s3c2440-i2c.1",
  568. .parent = &clk_aclk_100.clk,
  569. .enable = exynos4_clk_ip_peril_ctrl,
  570. .ctrlbit = (1 << 7),
  571. }, {
  572. .name = "i2c",
  573. .devname = "s3c2440-i2c.2",
  574. .parent = &clk_aclk_100.clk,
  575. .enable = exynos4_clk_ip_peril_ctrl,
  576. .ctrlbit = (1 << 8),
  577. }, {
  578. .name = "i2c",
  579. .devname = "s3c2440-i2c.3",
  580. .parent = &clk_aclk_100.clk,
  581. .enable = exynos4_clk_ip_peril_ctrl,
  582. .ctrlbit = (1 << 9),
  583. }, {
  584. .name = "i2c",
  585. .devname = "s3c2440-i2c.4",
  586. .parent = &clk_aclk_100.clk,
  587. .enable = exynos4_clk_ip_peril_ctrl,
  588. .ctrlbit = (1 << 10),
  589. }, {
  590. .name = "i2c",
  591. .devname = "s3c2440-i2c.5",
  592. .parent = &clk_aclk_100.clk,
  593. .enable = exynos4_clk_ip_peril_ctrl,
  594. .ctrlbit = (1 << 11),
  595. }, {
  596. .name = "i2c",
  597. .devname = "s3c2440-i2c.6",
  598. .parent = &clk_aclk_100.clk,
  599. .enable = exynos4_clk_ip_peril_ctrl,
  600. .ctrlbit = (1 << 12),
  601. }, {
  602. .name = "i2c",
  603. .devname = "s3c2440-i2c.7",
  604. .parent = &clk_aclk_100.clk,
  605. .enable = exynos4_clk_ip_peril_ctrl,
  606. .ctrlbit = (1 << 13),
  607. }, {
  608. .name = "i2c",
  609. .devname = "s3c2440-hdmiphy-i2c",
  610. .parent = &clk_aclk_100.clk,
  611. .enable = exynos4_clk_ip_peril_ctrl,
  612. .ctrlbit = (1 << 14),
  613. }, {
  614. .name = "SYSMMU_MDMA",
  615. .enable = exynos4_clk_ip_image_ctrl,
  616. .ctrlbit = (1 << 5),
  617. }, {
  618. .name = "SYSMMU_FIMC0",
  619. .enable = exynos4_clk_ip_cam_ctrl,
  620. .ctrlbit = (1 << 7),
  621. }, {
  622. .name = "SYSMMU_FIMC1",
  623. .enable = exynos4_clk_ip_cam_ctrl,
  624. .ctrlbit = (1 << 8),
  625. }, {
  626. .name = "SYSMMU_FIMC2",
  627. .enable = exynos4_clk_ip_cam_ctrl,
  628. .ctrlbit = (1 << 9),
  629. }, {
  630. .name = "SYSMMU_FIMC3",
  631. .enable = exynos4_clk_ip_cam_ctrl,
  632. .ctrlbit = (1 << 10),
  633. }, {
  634. .name = "SYSMMU_JPEG",
  635. .enable = exynos4_clk_ip_cam_ctrl,
  636. .ctrlbit = (1 << 11),
  637. }, {
  638. .name = "SYSMMU_FIMD0",
  639. .enable = exynos4_clk_ip_lcd0_ctrl,
  640. .ctrlbit = (1 << 4),
  641. }, {
  642. .name = "SYSMMU_FIMD1",
  643. .enable = exynos4_clk_ip_lcd1_ctrl,
  644. .ctrlbit = (1 << 4),
  645. }, {
  646. .name = "SYSMMU_PCIe",
  647. .enable = exynos4_clk_ip_fsys_ctrl,
  648. .ctrlbit = (1 << 18),
  649. }, {
  650. .name = "SYSMMU_G2D",
  651. .enable = exynos4_clk_ip_image_ctrl,
  652. .ctrlbit = (1 << 3),
  653. }, {
  654. .name = "SYSMMU_ROTATOR",
  655. .enable = exynos4_clk_ip_image_ctrl,
  656. .ctrlbit = (1 << 4),
  657. }, {
  658. .name = "SYSMMU_TV",
  659. .enable = exynos4_clk_ip_tv_ctrl,
  660. .ctrlbit = (1 << 4),
  661. }, {
  662. .name = "SYSMMU_MFC_L",
  663. .enable = exynos4_clk_ip_mfc_ctrl,
  664. .ctrlbit = (1 << 1),
  665. }, {
  666. .name = "SYSMMU_MFC_R",
  667. .enable = exynos4_clk_ip_mfc_ctrl,
  668. .ctrlbit = (1 << 2),
  669. }
  670. };
  671. static struct clk init_clocks[] = {
  672. {
  673. .name = "uart",
  674. .devname = "s5pv210-uart.0",
  675. .enable = exynos4_clk_ip_peril_ctrl,
  676. .ctrlbit = (1 << 0),
  677. }, {
  678. .name = "uart",
  679. .devname = "s5pv210-uart.1",
  680. .enable = exynos4_clk_ip_peril_ctrl,
  681. .ctrlbit = (1 << 1),
  682. }, {
  683. .name = "uart",
  684. .devname = "s5pv210-uart.2",
  685. .enable = exynos4_clk_ip_peril_ctrl,
  686. .ctrlbit = (1 << 2),
  687. }, {
  688. .name = "uart",
  689. .devname = "s5pv210-uart.3",
  690. .enable = exynos4_clk_ip_peril_ctrl,
  691. .ctrlbit = (1 << 3),
  692. }, {
  693. .name = "uart",
  694. .devname = "s5pv210-uart.4",
  695. .enable = exynos4_clk_ip_peril_ctrl,
  696. .ctrlbit = (1 << 4),
  697. }, {
  698. .name = "uart",
  699. .devname = "s5pv210-uart.5",
  700. .enable = exynos4_clk_ip_peril_ctrl,
  701. .ctrlbit = (1 << 5),
  702. }
  703. };
  704. static struct clk clk_pdma0 = {
  705. .name = "dma",
  706. .devname = "dma-pl330.0",
  707. .enable = exynos4_clk_ip_fsys_ctrl,
  708. .ctrlbit = (1 << 0),
  709. };
  710. static struct clk clk_pdma1 = {
  711. .name = "dma",
  712. .devname = "dma-pl330.1",
  713. .enable = exynos4_clk_ip_fsys_ctrl,
  714. .ctrlbit = (1 << 1),
  715. };
  716. struct clk *clkset_group_list[] = {
  717. [0] = &clk_ext_xtal_mux,
  718. [1] = &clk_xusbxti,
  719. [2] = &clk_sclk_hdmi27m,
  720. [3] = &clk_sclk_usbphy0,
  721. [4] = &clk_sclk_usbphy1,
  722. [5] = &clk_sclk_hdmiphy,
  723. [6] = &clk_mout_mpll.clk,
  724. [7] = &clk_mout_epll.clk,
  725. [8] = &clk_sclk_vpll.clk,
  726. };
  727. struct clksrc_sources clkset_group = {
  728. .sources = clkset_group_list,
  729. .nr_sources = ARRAY_SIZE(clkset_group_list),
  730. };
  731. static struct clk *clkset_mout_g2d0_list[] = {
  732. [0] = &clk_mout_mpll.clk,
  733. [1] = &clk_sclk_apll.clk,
  734. };
  735. static struct clksrc_sources clkset_mout_g2d0 = {
  736. .sources = clkset_mout_g2d0_list,
  737. .nr_sources = ARRAY_SIZE(clkset_mout_g2d0_list),
  738. };
  739. static struct clksrc_clk clk_mout_g2d0 = {
  740. .clk = {
  741. .name = "mout_g2d0",
  742. },
  743. .sources = &clkset_mout_g2d0,
  744. .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 0, .size = 1 },
  745. };
  746. static struct clk *clkset_mout_g2d1_list[] = {
  747. [0] = &clk_mout_epll.clk,
  748. [1] = &clk_sclk_vpll.clk,
  749. };
  750. static struct clksrc_sources clkset_mout_g2d1 = {
  751. .sources = clkset_mout_g2d1_list,
  752. .nr_sources = ARRAY_SIZE(clkset_mout_g2d1_list),
  753. };
  754. static struct clksrc_clk clk_mout_g2d1 = {
  755. .clk = {
  756. .name = "mout_g2d1",
  757. },
  758. .sources = &clkset_mout_g2d1,
  759. .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 4, .size = 1 },
  760. };
  761. static struct clk *clkset_mout_g2d_list[] = {
  762. [0] = &clk_mout_g2d0.clk,
  763. [1] = &clk_mout_g2d1.clk,
  764. };
  765. static struct clksrc_sources clkset_mout_g2d = {
  766. .sources = clkset_mout_g2d_list,
  767. .nr_sources = ARRAY_SIZE(clkset_mout_g2d_list),
  768. };
  769. static struct clk *clkset_mout_mfc0_list[] = {
  770. [0] = &clk_mout_mpll.clk,
  771. [1] = &clk_sclk_apll.clk,
  772. };
  773. static struct clksrc_sources clkset_mout_mfc0 = {
  774. .sources = clkset_mout_mfc0_list,
  775. .nr_sources = ARRAY_SIZE(clkset_mout_mfc0_list),
  776. };
  777. static struct clksrc_clk clk_mout_mfc0 = {
  778. .clk = {
  779. .name = "mout_mfc0",
  780. },
  781. .sources = &clkset_mout_mfc0,
  782. .reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 0, .size = 1 },
  783. };
  784. static struct clk *clkset_mout_mfc1_list[] = {
  785. [0] = &clk_mout_epll.clk,
  786. [1] = &clk_sclk_vpll.clk,
  787. };
  788. static struct clksrc_sources clkset_mout_mfc1 = {
  789. .sources = clkset_mout_mfc1_list,
  790. .nr_sources = ARRAY_SIZE(clkset_mout_mfc1_list),
  791. };
  792. static struct clksrc_clk clk_mout_mfc1 = {
  793. .clk = {
  794. .name = "mout_mfc1",
  795. },
  796. .sources = &clkset_mout_mfc1,
  797. .reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 4, .size = 1 },
  798. };
  799. static struct clk *clkset_mout_mfc_list[] = {
  800. [0] = &clk_mout_mfc0.clk,
  801. [1] = &clk_mout_mfc1.clk,
  802. };
  803. static struct clksrc_sources clkset_mout_mfc = {
  804. .sources = clkset_mout_mfc_list,
  805. .nr_sources = ARRAY_SIZE(clkset_mout_mfc_list),
  806. };
  807. static struct clk *clkset_sclk_dac_list[] = {
  808. [0] = &clk_sclk_vpll.clk,
  809. [1] = &clk_sclk_hdmiphy,
  810. };
  811. static struct clksrc_sources clkset_sclk_dac = {
  812. .sources = clkset_sclk_dac_list,
  813. .nr_sources = ARRAY_SIZE(clkset_sclk_dac_list),
  814. };
  815. static struct clksrc_clk clk_sclk_dac = {
  816. .clk = {
  817. .name = "sclk_dac",
  818. .enable = exynos4_clksrc_mask_tv_ctrl,
  819. .ctrlbit = (1 << 8),
  820. },
  821. .sources = &clkset_sclk_dac,
  822. .reg_src = { .reg = S5P_CLKSRC_TV, .shift = 8, .size = 1 },
  823. };
  824. static struct clksrc_clk clk_sclk_pixel = {
  825. .clk = {
  826. .name = "sclk_pixel",
  827. .parent = &clk_sclk_vpll.clk,
  828. },
  829. .reg_div = { .reg = S5P_CLKDIV_TV, .shift = 0, .size = 4 },
  830. };
  831. static struct clk *clkset_sclk_hdmi_list[] = {
  832. [0] = &clk_sclk_pixel.clk,
  833. [1] = &clk_sclk_hdmiphy,
  834. };
  835. static struct clksrc_sources clkset_sclk_hdmi = {
  836. .sources = clkset_sclk_hdmi_list,
  837. .nr_sources = ARRAY_SIZE(clkset_sclk_hdmi_list),
  838. };
  839. static struct clksrc_clk clk_sclk_hdmi = {
  840. .clk = {
  841. .name = "sclk_hdmi",
  842. .enable = exynos4_clksrc_mask_tv_ctrl,
  843. .ctrlbit = (1 << 0),
  844. },
  845. .sources = &clkset_sclk_hdmi,
  846. .reg_src = { .reg = S5P_CLKSRC_TV, .shift = 0, .size = 1 },
  847. };
  848. static struct clk *clkset_sclk_mixer_list[] = {
  849. [0] = &clk_sclk_dac.clk,
  850. [1] = &clk_sclk_hdmi.clk,
  851. };
  852. static struct clksrc_sources clkset_sclk_mixer = {
  853. .sources = clkset_sclk_mixer_list,
  854. .nr_sources = ARRAY_SIZE(clkset_sclk_mixer_list),
  855. };
  856. static struct clksrc_clk clk_sclk_mixer = {
  857. .clk = {
  858. .name = "sclk_mixer",
  859. .enable = exynos4_clksrc_mask_tv_ctrl,
  860. .ctrlbit = (1 << 4),
  861. },
  862. .sources = &clkset_sclk_mixer,
  863. .reg_src = { .reg = S5P_CLKSRC_TV, .shift = 4, .size = 1 },
  864. };
  865. static struct clksrc_clk *sclk_tv[] = {
  866. &clk_sclk_dac,
  867. &clk_sclk_pixel,
  868. &clk_sclk_hdmi,
  869. &clk_sclk_mixer,
  870. };
  871. static struct clksrc_clk clk_dout_mmc0 = {
  872. .clk = {
  873. .name = "dout_mmc0",
  874. },
  875. .sources = &clkset_group,
  876. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 0, .size = 4 },
  877. .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 0, .size = 4 },
  878. };
  879. static struct clksrc_clk clk_dout_mmc1 = {
  880. .clk = {
  881. .name = "dout_mmc1",
  882. },
  883. .sources = &clkset_group,
  884. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 4, .size = 4 },
  885. .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 16, .size = 4 },
  886. };
  887. static struct clksrc_clk clk_dout_mmc2 = {
  888. .clk = {
  889. .name = "dout_mmc2",
  890. },
  891. .sources = &clkset_group,
  892. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 8, .size = 4 },
  893. .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 0, .size = 4 },
  894. };
  895. static struct clksrc_clk clk_dout_mmc3 = {
  896. .clk = {
  897. .name = "dout_mmc3",
  898. },
  899. .sources = &clkset_group,
  900. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 12, .size = 4 },
  901. .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 16, .size = 4 },
  902. };
  903. static struct clksrc_clk clk_dout_mmc4 = {
  904. .clk = {
  905. .name = "dout_mmc4",
  906. },
  907. .sources = &clkset_group,
  908. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 16, .size = 4 },
  909. .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 0, .size = 4 },
  910. };
  911. static struct clksrc_clk clksrcs[] = {
  912. {
  913. .clk = {
  914. .name = "sclk_pwm",
  915. .enable = exynos4_clksrc_mask_peril0_ctrl,
  916. .ctrlbit = (1 << 24),
  917. },
  918. .sources = &clkset_group,
  919. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 24, .size = 4 },
  920. .reg_div = { .reg = S5P_CLKDIV_PERIL3, .shift = 0, .size = 4 },
  921. }, {
  922. .clk = {
  923. .name = "sclk_csis",
  924. .devname = "s5p-mipi-csis.0",
  925. .enable = exynos4_clksrc_mask_cam_ctrl,
  926. .ctrlbit = (1 << 24),
  927. },
  928. .sources = &clkset_group,
  929. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 24, .size = 4 },
  930. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 24, .size = 4 },
  931. }, {
  932. .clk = {
  933. .name = "sclk_csis",
  934. .devname = "s5p-mipi-csis.1",
  935. .enable = exynos4_clksrc_mask_cam_ctrl,
  936. .ctrlbit = (1 << 28),
  937. },
  938. .sources = &clkset_group,
  939. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 28, .size = 4 },
  940. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 28, .size = 4 },
  941. }, {
  942. .clk = {
  943. .name = "sclk_cam0",
  944. .enable = exynos4_clksrc_mask_cam_ctrl,
  945. .ctrlbit = (1 << 16),
  946. },
  947. .sources = &clkset_group,
  948. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 16, .size = 4 },
  949. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 16, .size = 4 },
  950. }, {
  951. .clk = {
  952. .name = "sclk_cam1",
  953. .enable = exynos4_clksrc_mask_cam_ctrl,
  954. .ctrlbit = (1 << 20),
  955. },
  956. .sources = &clkset_group,
  957. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 20, .size = 4 },
  958. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 20, .size = 4 },
  959. }, {
  960. .clk = {
  961. .name = "sclk_fimc",
  962. .devname = "exynos4-fimc.0",
  963. .enable = exynos4_clksrc_mask_cam_ctrl,
  964. .ctrlbit = (1 << 0),
  965. },
  966. .sources = &clkset_group,
  967. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 0, .size = 4 },
  968. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 0, .size = 4 },
  969. }, {
  970. .clk = {
  971. .name = "sclk_fimc",
  972. .devname = "exynos4-fimc.1",
  973. .enable = exynos4_clksrc_mask_cam_ctrl,
  974. .ctrlbit = (1 << 4),
  975. },
  976. .sources = &clkset_group,
  977. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 4, .size = 4 },
  978. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 4, .size = 4 },
  979. }, {
  980. .clk = {
  981. .name = "sclk_fimc",
  982. .devname = "exynos4-fimc.2",
  983. .enable = exynos4_clksrc_mask_cam_ctrl,
  984. .ctrlbit = (1 << 8),
  985. },
  986. .sources = &clkset_group,
  987. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 8, .size = 4 },
  988. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 8, .size = 4 },
  989. }, {
  990. .clk = {
  991. .name = "sclk_fimc",
  992. .devname = "exynos4-fimc.3",
  993. .enable = exynos4_clksrc_mask_cam_ctrl,
  994. .ctrlbit = (1 << 12),
  995. },
  996. .sources = &clkset_group,
  997. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 12, .size = 4 },
  998. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 12, .size = 4 },
  999. }, {
  1000. .clk = {
  1001. .name = "sclk_fimd",
  1002. .devname = "exynos4-fb.0",
  1003. .enable = exynos4_clksrc_mask_lcd0_ctrl,
  1004. .ctrlbit = (1 << 0),
  1005. },
  1006. .sources = &clkset_group,
  1007. .reg_src = { .reg = S5P_CLKSRC_LCD0, .shift = 0, .size = 4 },
  1008. .reg_div = { .reg = S5P_CLKDIV_LCD0, .shift = 0, .size = 4 },
  1009. }, {
  1010. .clk = {
  1011. .name = "sclk_spi",
  1012. .devname = "s3c64xx-spi.0",
  1013. .enable = exynos4_clksrc_mask_peril1_ctrl,
  1014. .ctrlbit = (1 << 16),
  1015. },
  1016. .sources = &clkset_group,
  1017. .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 16, .size = 4 },
  1018. .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 0, .size = 4 },
  1019. }, {
  1020. .clk = {
  1021. .name = "sclk_spi",
  1022. .devname = "s3c64xx-spi.1",
  1023. .enable = exynos4_clksrc_mask_peril1_ctrl,
  1024. .ctrlbit = (1 << 20),
  1025. },
  1026. .sources = &clkset_group,
  1027. .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 20, .size = 4 },
  1028. .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 16, .size = 4 },
  1029. }, {
  1030. .clk = {
  1031. .name = "sclk_spi",
  1032. .devname = "s3c64xx-spi.2",
  1033. .enable = exynos4_clksrc_mask_peril1_ctrl,
  1034. .ctrlbit = (1 << 24),
  1035. },
  1036. .sources = &clkset_group,
  1037. .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 24, .size = 4 },
  1038. .reg_div = { .reg = S5P_CLKDIV_PERIL2, .shift = 0, .size = 4 },
  1039. }, {
  1040. .clk = {
  1041. .name = "sclk_fimg2d",
  1042. },
  1043. .sources = &clkset_mout_g2d,
  1044. .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 8, .size = 1 },
  1045. .reg_div = { .reg = S5P_CLKDIV_IMAGE, .shift = 0, .size = 4 },
  1046. }, {
  1047. .clk = {
  1048. .name = "sclk_mfc",
  1049. .devname = "s5p-mfc",
  1050. },
  1051. .sources = &clkset_mout_mfc,
  1052. .reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 8, .size = 1 },
  1053. .reg_div = { .reg = S5P_CLKDIV_MFC, .shift = 0, .size = 4 },
  1054. }, {
  1055. .clk = {
  1056. .name = "sclk_dwmmc",
  1057. .parent = &clk_dout_mmc4.clk,
  1058. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1059. .ctrlbit = (1 << 16),
  1060. },
  1061. .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 8, .size = 8 },
  1062. }
  1063. };
  1064. static struct clksrc_clk clk_sclk_uart0 = {
  1065. .clk = {
  1066. .name = "uclk1",
  1067. .devname = "exynos4210-uart.0",
  1068. .enable = exynos4_clksrc_mask_peril0_ctrl,
  1069. .ctrlbit = (1 << 0),
  1070. },
  1071. .sources = &clkset_group,
  1072. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 0, .size = 4 },
  1073. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 0, .size = 4 },
  1074. };
  1075. static struct clksrc_clk clk_sclk_uart1 = {
  1076. .clk = {
  1077. .name = "uclk1",
  1078. .devname = "exynos4210-uart.1",
  1079. .enable = exynos4_clksrc_mask_peril0_ctrl,
  1080. .ctrlbit = (1 << 4),
  1081. },
  1082. .sources = &clkset_group,
  1083. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 4, .size = 4 },
  1084. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 4, .size = 4 },
  1085. };
  1086. static struct clksrc_clk clk_sclk_uart2 = {
  1087. .clk = {
  1088. .name = "uclk1",
  1089. .devname = "exynos4210-uart.2",
  1090. .enable = exynos4_clksrc_mask_peril0_ctrl,
  1091. .ctrlbit = (1 << 8),
  1092. },
  1093. .sources = &clkset_group,
  1094. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 8, .size = 4 },
  1095. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 8, .size = 4 },
  1096. };
  1097. static struct clksrc_clk clk_sclk_uart3 = {
  1098. .clk = {
  1099. .name = "uclk1",
  1100. .devname = "exynos4210-uart.3",
  1101. .enable = exynos4_clksrc_mask_peril0_ctrl,
  1102. .ctrlbit = (1 << 12),
  1103. },
  1104. .sources = &clkset_group,
  1105. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 12, .size = 4 },
  1106. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 12, .size = 4 },
  1107. };
  1108. static struct clksrc_clk clk_sclk_mmc0 = {
  1109. .clk = {
  1110. .name = "sclk_mmc",
  1111. .devname = "s3c-sdhci.0",
  1112. .parent = &clk_dout_mmc0.clk,
  1113. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1114. .ctrlbit = (1 << 0),
  1115. },
  1116. .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 8, .size = 8 },
  1117. };
  1118. static struct clksrc_clk clk_sclk_mmc1 = {
  1119. .clk = {
  1120. .name = "sclk_mmc",
  1121. .devname = "s3c-sdhci.1",
  1122. .parent = &clk_dout_mmc1.clk,
  1123. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1124. .ctrlbit = (1 << 4),
  1125. },
  1126. .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 24, .size = 8 },
  1127. };
  1128. static struct clksrc_clk clk_sclk_mmc2 = {
  1129. .clk = {
  1130. .name = "sclk_mmc",
  1131. .devname = "s3c-sdhci.2",
  1132. .parent = &clk_dout_mmc2.clk,
  1133. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1134. .ctrlbit = (1 << 8),
  1135. },
  1136. .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 8, .size = 8 },
  1137. };
  1138. static struct clksrc_clk clk_sclk_mmc3 = {
  1139. .clk = {
  1140. .name = "sclk_mmc",
  1141. .devname = "s3c-sdhci.3",
  1142. .parent = &clk_dout_mmc3.clk,
  1143. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1144. .ctrlbit = (1 << 12),
  1145. },
  1146. .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 24, .size = 8 },
  1147. };
  1148. /* Clock initialization code */
  1149. static struct clksrc_clk *sysclks[] = {
  1150. &clk_mout_apll,
  1151. &clk_sclk_apll,
  1152. &clk_mout_epll,
  1153. &clk_mout_mpll,
  1154. &clk_moutcore,
  1155. &clk_coreclk,
  1156. &clk_armclk,
  1157. &clk_aclk_corem0,
  1158. &clk_aclk_cores,
  1159. &clk_aclk_corem1,
  1160. &clk_periphclk,
  1161. &clk_mout_corebus,
  1162. &clk_sclk_dmc,
  1163. &clk_aclk_cored,
  1164. &clk_aclk_corep,
  1165. &clk_aclk_acp,
  1166. &clk_pclk_acp,
  1167. &clk_vpllsrc,
  1168. &clk_sclk_vpll,
  1169. &clk_aclk_200,
  1170. &clk_aclk_100,
  1171. &clk_aclk_160,
  1172. &clk_aclk_133,
  1173. &clk_dout_mmc0,
  1174. &clk_dout_mmc1,
  1175. &clk_dout_mmc2,
  1176. &clk_dout_mmc3,
  1177. &clk_dout_mmc4,
  1178. &clk_mout_mfc0,
  1179. &clk_mout_mfc1,
  1180. };
  1181. static struct clk *clk_cdev[] = {
  1182. &clk_pdma0,
  1183. &clk_pdma1,
  1184. };
  1185. static struct clksrc_clk *clksrc_cdev[] = {
  1186. &clk_sclk_uart0,
  1187. &clk_sclk_uart1,
  1188. &clk_sclk_uart2,
  1189. &clk_sclk_uart3,
  1190. &clk_sclk_mmc0,
  1191. &clk_sclk_mmc1,
  1192. &clk_sclk_mmc2,
  1193. &clk_sclk_mmc3,
  1194. };
  1195. static struct clk_lookup exynos4_clk_lookup[] = {
  1196. CLKDEV_INIT("exynos4210-uart.0", "clk_uart_baud0", &clk_sclk_uart0.clk),
  1197. CLKDEV_INIT("exynos4210-uart.1", "clk_uart_baud0", &clk_sclk_uart1.clk),
  1198. CLKDEV_INIT("exynos4210-uart.2", "clk_uart_baud0", &clk_sclk_uart2.clk),
  1199. CLKDEV_INIT("exynos4210-uart.3", "clk_uart_baud0", &clk_sclk_uart3.clk),
  1200. CLKDEV_INIT("s3c-sdhci.0", "mmc_busclk.2", &clk_sclk_mmc0.clk),
  1201. CLKDEV_INIT("s3c-sdhci.1", "mmc_busclk.2", &clk_sclk_mmc1.clk),
  1202. CLKDEV_INIT("s3c-sdhci.2", "mmc_busclk.2", &clk_sclk_mmc2.clk),
  1203. CLKDEV_INIT("s3c-sdhci.3", "mmc_busclk.2", &clk_sclk_mmc3.clk),
  1204. CLKDEV_INIT("dma-pl330.0", "apb_pclk", &clk_pdma0),
  1205. CLKDEV_INIT("dma-pl330.1", "apb_pclk", &clk_pdma1),
  1206. };
  1207. static int xtal_rate;
  1208. static unsigned long exynos4_fout_apll_get_rate(struct clk *clk)
  1209. {
  1210. if (soc_is_exynos4210())
  1211. return s5p_get_pll45xx(xtal_rate, __raw_readl(S5P_APLL_CON0),
  1212. pll_4508);
  1213. else if (soc_is_exynos4212() || soc_is_exynos4412())
  1214. return s5p_get_pll35xx(xtal_rate, __raw_readl(S5P_APLL_CON0));
  1215. else
  1216. return 0;
  1217. }
  1218. static struct clk_ops exynos4_fout_apll_ops = {
  1219. .get_rate = exynos4_fout_apll_get_rate,
  1220. };
  1221. static u32 vpll_div[][8] = {
  1222. { 54000000, 3, 53, 3, 1024, 0, 17, 0 },
  1223. { 108000000, 3, 53, 2, 1024, 0, 17, 0 },
  1224. };
  1225. static unsigned long exynos4_vpll_get_rate(struct clk *clk)
  1226. {
  1227. return clk->rate;
  1228. }
  1229. static int exynos4_vpll_set_rate(struct clk *clk, unsigned long rate)
  1230. {
  1231. unsigned int vpll_con0, vpll_con1 = 0;
  1232. unsigned int i;
  1233. /* Return if nothing changed */
  1234. if (clk->rate == rate)
  1235. return 0;
  1236. vpll_con0 = __raw_readl(S5P_VPLL_CON0);
  1237. vpll_con0 &= ~(0x1 << 27 | \
  1238. PLL90XX_MDIV_MASK << PLL46XX_MDIV_SHIFT | \
  1239. PLL90XX_PDIV_MASK << PLL46XX_PDIV_SHIFT | \
  1240. PLL90XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
  1241. vpll_con1 = __raw_readl(S5P_VPLL_CON1);
  1242. vpll_con1 &= ~(PLL46XX_MRR_MASK << PLL46XX_MRR_SHIFT | \
  1243. PLL46XX_MFR_MASK << PLL46XX_MFR_SHIFT | \
  1244. PLL4650C_KDIV_MASK << PLL46XX_KDIV_SHIFT);
  1245. for (i = 0; i < ARRAY_SIZE(vpll_div); i++) {
  1246. if (vpll_div[i][0] == rate) {
  1247. vpll_con0 |= vpll_div[i][1] << PLL46XX_PDIV_SHIFT;
  1248. vpll_con0 |= vpll_div[i][2] << PLL46XX_MDIV_SHIFT;
  1249. vpll_con0 |= vpll_div[i][3] << PLL46XX_SDIV_SHIFT;
  1250. vpll_con1 |= vpll_div[i][4] << PLL46XX_KDIV_SHIFT;
  1251. vpll_con1 |= vpll_div[i][5] << PLL46XX_MFR_SHIFT;
  1252. vpll_con1 |= vpll_div[i][6] << PLL46XX_MRR_SHIFT;
  1253. vpll_con0 |= vpll_div[i][7] << 27;
  1254. break;
  1255. }
  1256. }
  1257. if (i == ARRAY_SIZE(vpll_div)) {
  1258. printk(KERN_ERR "%s: Invalid Clock VPLL Frequency\n",
  1259. __func__);
  1260. return -EINVAL;
  1261. }
  1262. __raw_writel(vpll_con0, S5P_VPLL_CON0);
  1263. __raw_writel(vpll_con1, S5P_VPLL_CON1);
  1264. /* Wait for VPLL lock */
  1265. while (!(__raw_readl(S5P_VPLL_CON0) & (1 << PLL46XX_LOCKED_SHIFT)))
  1266. continue;
  1267. clk->rate = rate;
  1268. return 0;
  1269. }
  1270. static struct clk_ops exynos4_vpll_ops = {
  1271. .get_rate = exynos4_vpll_get_rate,
  1272. .set_rate = exynos4_vpll_set_rate,
  1273. };
  1274. void __init_or_cpufreq exynos4_setup_clocks(void)
  1275. {
  1276. struct clk *xtal_clk;
  1277. unsigned long apll = 0;
  1278. unsigned long mpll = 0;
  1279. unsigned long epll = 0;
  1280. unsigned long vpll = 0;
  1281. unsigned long vpllsrc;
  1282. unsigned long xtal;
  1283. unsigned long armclk;
  1284. unsigned long sclk_dmc;
  1285. unsigned long aclk_200;
  1286. unsigned long aclk_100;
  1287. unsigned long aclk_160;
  1288. unsigned long aclk_133;
  1289. unsigned int ptr;
  1290. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  1291. xtal_clk = clk_get(NULL, "xtal");
  1292. BUG_ON(IS_ERR(xtal_clk));
  1293. xtal = clk_get_rate(xtal_clk);
  1294. xtal_rate = xtal;
  1295. clk_put(xtal_clk);
  1296. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  1297. if (soc_is_exynos4210()) {
  1298. apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON0),
  1299. pll_4508);
  1300. mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON0),
  1301. pll_4508);
  1302. epll = s5p_get_pll46xx(xtal, __raw_readl(S5P_EPLL_CON0),
  1303. __raw_readl(S5P_EPLL_CON1), pll_4600);
  1304. vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
  1305. vpll = s5p_get_pll46xx(vpllsrc, __raw_readl(S5P_VPLL_CON0),
  1306. __raw_readl(S5P_VPLL_CON1), pll_4650c);
  1307. } else if (soc_is_exynos4212() || soc_is_exynos4412()) {
  1308. apll = s5p_get_pll35xx(xtal, __raw_readl(S5P_APLL_CON0));
  1309. mpll = s5p_get_pll35xx(xtal, __raw_readl(S5P_MPLL_CON0));
  1310. epll = s5p_get_pll36xx(xtal, __raw_readl(S5P_EPLL_CON0),
  1311. __raw_readl(S5P_EPLL_CON1));
  1312. vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
  1313. vpll = s5p_get_pll36xx(vpllsrc, __raw_readl(S5P_VPLL_CON0),
  1314. __raw_readl(S5P_VPLL_CON1));
  1315. } else {
  1316. /* nothing */
  1317. }
  1318. clk_fout_apll.ops = &exynos4_fout_apll_ops;
  1319. clk_fout_mpll.rate = mpll;
  1320. clk_fout_epll.rate = epll;
  1321. clk_fout_vpll.ops = &exynos4_vpll_ops;
  1322. clk_fout_vpll.rate = vpll;
  1323. printk(KERN_INFO "EXYNOS4: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
  1324. apll, mpll, epll, vpll);
  1325. armclk = clk_get_rate(&clk_armclk.clk);
  1326. sclk_dmc = clk_get_rate(&clk_sclk_dmc.clk);
  1327. aclk_200 = clk_get_rate(&clk_aclk_200.clk);
  1328. aclk_100 = clk_get_rate(&clk_aclk_100.clk);
  1329. aclk_160 = clk_get_rate(&clk_aclk_160.clk);
  1330. aclk_133 = clk_get_rate(&clk_aclk_133.clk);
  1331. printk(KERN_INFO "EXYNOS4: ARMCLK=%ld, DMC=%ld, ACLK200=%ld\n"
  1332. "ACLK100=%ld, ACLK160=%ld, ACLK133=%ld\n",
  1333. armclk, sclk_dmc, aclk_200,
  1334. aclk_100, aclk_160, aclk_133);
  1335. clk_f.rate = armclk;
  1336. clk_h.rate = sclk_dmc;
  1337. clk_p.rate = aclk_100;
  1338. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  1339. s3c_set_clksrc(&clksrcs[ptr], true);
  1340. }
  1341. static struct clk *clks[] __initdata = {
  1342. &clk_sclk_hdmi27m,
  1343. &clk_sclk_hdmiphy,
  1344. &clk_sclk_usbphy0,
  1345. &clk_sclk_usbphy1,
  1346. };
  1347. #ifdef CONFIG_PM_SLEEP
  1348. static int exynos4_clock_suspend(void)
  1349. {
  1350. s3c_pm_do_save(exynos4_clock_save, ARRAY_SIZE(exynos4_clock_save));
  1351. return 0;
  1352. }
  1353. static void exynos4_clock_resume(void)
  1354. {
  1355. s3c_pm_do_restore_core(exynos4_clock_save, ARRAY_SIZE(exynos4_clock_save));
  1356. }
  1357. #else
  1358. #define exynos4_clock_suspend NULL
  1359. #define exynos4_clock_resume NULL
  1360. #endif
  1361. struct syscore_ops exynos4_clock_syscore_ops = {
  1362. .suspend = exynos4_clock_suspend,
  1363. .resume = exynos4_clock_resume,
  1364. };
  1365. void __init exynos4_register_clocks(void)
  1366. {
  1367. int ptr;
  1368. s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  1369. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  1370. s3c_register_clksrc(sysclks[ptr], 1);
  1371. for (ptr = 0; ptr < ARRAY_SIZE(sclk_tv); ptr++)
  1372. s3c_register_clksrc(sclk_tv[ptr], 1);
  1373. for (ptr = 0; ptr < ARRAY_SIZE(clksrc_cdev); ptr++)
  1374. s3c_register_clksrc(clksrc_cdev[ptr], 1);
  1375. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  1376. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  1377. s3c24xx_register_clocks(clk_cdev, ARRAY_SIZE(clk_cdev));
  1378. for (ptr = 0; ptr < ARRAY_SIZE(clk_cdev); ptr++)
  1379. s3c_disable_clocks(clk_cdev[ptr], 1);
  1380. s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  1381. s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  1382. clkdev_add_table(exynos4_clk_lookup, ARRAY_SIZE(exynos4_clk_lookup));
  1383. register_syscore_ops(&exynos4_clock_syscore_ops);
  1384. s3c24xx_register_clock(&dummy_apb_pclk);
  1385. s3c_pwmclk_init();
  1386. }