talitos.c 80 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884
  1. /*
  2. * talitos - Freescale Integrated Security Engine (SEC) device driver
  3. *
  4. * Copyright (c) 2008-2011 Freescale Semiconductor, Inc.
  5. *
  6. * Scatterlist Crypto API glue code copied from files with the following:
  7. * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
  8. *
  9. * Crypto algorithm registration code copied from hifn driver:
  10. * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
  11. * All rights reserved.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/mod_devicetable.h>
  30. #include <linux/device.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/crypto.h>
  33. #include <linux/hw_random.h>
  34. #include <linux/of_platform.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/io.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/rtnetlink.h>
  39. #include <linux/slab.h>
  40. #include <crypto/algapi.h>
  41. #include <crypto/aes.h>
  42. #include <crypto/des.h>
  43. #include <crypto/sha.h>
  44. #include <crypto/md5.h>
  45. #include <crypto/aead.h>
  46. #include <crypto/authenc.h>
  47. #include <crypto/skcipher.h>
  48. #include <crypto/hash.h>
  49. #include <crypto/internal/hash.h>
  50. #include <crypto/scatterwalk.h>
  51. #include "talitos.h"
  52. static void to_talitos_ptr(struct talitos_ptr *talitos_ptr, dma_addr_t dma_addr)
  53. {
  54. talitos_ptr->ptr = cpu_to_be32(lower_32_bits(dma_addr));
  55. talitos_ptr->eptr = upper_32_bits(dma_addr);
  56. }
  57. /*
  58. * map virtual single (contiguous) pointer to h/w descriptor pointer
  59. */
  60. static void map_single_talitos_ptr(struct device *dev,
  61. struct talitos_ptr *talitos_ptr,
  62. unsigned short len, void *data,
  63. unsigned char extent,
  64. enum dma_data_direction dir)
  65. {
  66. dma_addr_t dma_addr = dma_map_single(dev, data, len, dir);
  67. talitos_ptr->len = cpu_to_be16(len);
  68. to_talitos_ptr(talitos_ptr, dma_addr);
  69. talitos_ptr->j_extent = extent;
  70. }
  71. /*
  72. * unmap bus single (contiguous) h/w descriptor pointer
  73. */
  74. static void unmap_single_talitos_ptr(struct device *dev,
  75. struct talitos_ptr *talitos_ptr,
  76. enum dma_data_direction dir)
  77. {
  78. dma_unmap_single(dev, be32_to_cpu(talitos_ptr->ptr),
  79. be16_to_cpu(talitos_ptr->len), dir);
  80. }
  81. static int reset_channel(struct device *dev, int ch)
  82. {
  83. struct talitos_private *priv = dev_get_drvdata(dev);
  84. unsigned int timeout = TALITOS_TIMEOUT;
  85. setbits32(priv->chan[ch].reg + TALITOS_CCCR, TALITOS_CCCR_RESET);
  86. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) & TALITOS_CCCR_RESET)
  87. && --timeout)
  88. cpu_relax();
  89. if (timeout == 0) {
  90. dev_err(dev, "failed to reset channel %d\n", ch);
  91. return -EIO;
  92. }
  93. /* set 36-bit addressing, done writeback enable and done IRQ enable */
  94. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, TALITOS_CCCR_LO_EAE |
  95. TALITOS_CCCR_LO_CDWE | TALITOS_CCCR_LO_CDIE);
  96. /* and ICCR writeback, if available */
  97. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  98. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
  99. TALITOS_CCCR_LO_IWSE);
  100. return 0;
  101. }
  102. static int reset_device(struct device *dev)
  103. {
  104. struct talitos_private *priv = dev_get_drvdata(dev);
  105. unsigned int timeout = TALITOS_TIMEOUT;
  106. u32 mcr = TALITOS_MCR_SWR;
  107. setbits32(priv->reg + TALITOS_MCR, mcr);
  108. while ((in_be32(priv->reg + TALITOS_MCR) & TALITOS_MCR_SWR)
  109. && --timeout)
  110. cpu_relax();
  111. if (priv->irq[1]) {
  112. mcr = TALITOS_MCR_RCA1 | TALITOS_MCR_RCA3;
  113. setbits32(priv->reg + TALITOS_MCR, mcr);
  114. }
  115. if (timeout == 0) {
  116. dev_err(dev, "failed to reset device\n");
  117. return -EIO;
  118. }
  119. return 0;
  120. }
  121. /*
  122. * Reset and initialize the device
  123. */
  124. static int init_device(struct device *dev)
  125. {
  126. struct talitos_private *priv = dev_get_drvdata(dev);
  127. int ch, err;
  128. /*
  129. * Master reset
  130. * errata documentation: warning: certain SEC interrupts
  131. * are not fully cleared by writing the MCR:SWR bit,
  132. * set bit twice to completely reset
  133. */
  134. err = reset_device(dev);
  135. if (err)
  136. return err;
  137. err = reset_device(dev);
  138. if (err)
  139. return err;
  140. /* reset channels */
  141. for (ch = 0; ch < priv->num_channels; ch++) {
  142. err = reset_channel(dev, ch);
  143. if (err)
  144. return err;
  145. }
  146. /* enable channel done and error interrupts */
  147. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  148. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  149. /* disable integrity check error interrupts (use writeback instead) */
  150. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  151. setbits32(priv->reg + TALITOS_MDEUICR_LO,
  152. TALITOS_MDEUICR_LO_ICE);
  153. return 0;
  154. }
  155. /**
  156. * talitos_submit - submits a descriptor to the device for processing
  157. * @dev: the SEC device to be used
  158. * @ch: the SEC device channel to be used
  159. * @desc: the descriptor to be processed by the device
  160. * @callback: whom to call when processing is complete
  161. * @context: a handle for use by caller (optional)
  162. *
  163. * desc must contain valid dma-mapped (bus physical) address pointers.
  164. * callback must check err and feedback in descriptor header
  165. * for device processing status.
  166. */
  167. int talitos_submit(struct device *dev, int ch, struct talitos_desc *desc,
  168. void (*callback)(struct device *dev,
  169. struct talitos_desc *desc,
  170. void *context, int error),
  171. void *context)
  172. {
  173. struct talitos_private *priv = dev_get_drvdata(dev);
  174. struct talitos_request *request;
  175. unsigned long flags;
  176. int head;
  177. spin_lock_irqsave(&priv->chan[ch].head_lock, flags);
  178. if (!atomic_inc_not_zero(&priv->chan[ch].submit_count)) {
  179. /* h/w fifo is full */
  180. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  181. return -EAGAIN;
  182. }
  183. head = priv->chan[ch].head;
  184. request = &priv->chan[ch].fifo[head];
  185. /* map descriptor and save caller data */
  186. request->dma_desc = dma_map_single(dev, desc, sizeof(*desc),
  187. DMA_BIDIRECTIONAL);
  188. request->callback = callback;
  189. request->context = context;
  190. /* increment fifo head */
  191. priv->chan[ch].head = (priv->chan[ch].head + 1) & (priv->fifo_len - 1);
  192. smp_wmb();
  193. request->desc = desc;
  194. /* GO! */
  195. wmb();
  196. out_be32(priv->chan[ch].reg + TALITOS_FF,
  197. upper_32_bits(request->dma_desc));
  198. out_be32(priv->chan[ch].reg + TALITOS_FF_LO,
  199. lower_32_bits(request->dma_desc));
  200. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  201. return -EINPROGRESS;
  202. }
  203. EXPORT_SYMBOL(talitos_submit);
  204. /*
  205. * process what was done, notify callback of error if not
  206. */
  207. static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
  208. {
  209. struct talitos_private *priv = dev_get_drvdata(dev);
  210. struct talitos_request *request, saved_req;
  211. unsigned long flags;
  212. int tail, status;
  213. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  214. tail = priv->chan[ch].tail;
  215. while (priv->chan[ch].fifo[tail].desc) {
  216. request = &priv->chan[ch].fifo[tail];
  217. /* descriptors with their done bits set don't get the error */
  218. rmb();
  219. if ((request->desc->hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
  220. status = 0;
  221. else
  222. if (!error)
  223. break;
  224. else
  225. status = error;
  226. dma_unmap_single(dev, request->dma_desc,
  227. sizeof(struct talitos_desc),
  228. DMA_BIDIRECTIONAL);
  229. /* copy entries so we can call callback outside lock */
  230. saved_req.desc = request->desc;
  231. saved_req.callback = request->callback;
  232. saved_req.context = request->context;
  233. /* release request entry in fifo */
  234. smp_wmb();
  235. request->desc = NULL;
  236. /* increment fifo tail */
  237. priv->chan[ch].tail = (tail + 1) & (priv->fifo_len - 1);
  238. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  239. atomic_dec(&priv->chan[ch].submit_count);
  240. saved_req.callback(dev, saved_req.desc, saved_req.context,
  241. status);
  242. /* channel may resume processing in single desc error case */
  243. if (error && !reset_ch && status == error)
  244. return;
  245. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  246. tail = priv->chan[ch].tail;
  247. }
  248. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  249. }
  250. /*
  251. * process completed requests for channels that have done status
  252. */
  253. #define DEF_TALITOS_DONE(name, ch_done_mask) \
  254. static void talitos_done_##name(unsigned long data) \
  255. { \
  256. struct device *dev = (struct device *)data; \
  257. struct talitos_private *priv = dev_get_drvdata(dev); \
  258. unsigned long flags; \
  259. \
  260. if (ch_done_mask & 1) \
  261. flush_channel(dev, 0, 0, 0); \
  262. if (priv->num_channels == 1) \
  263. goto out; \
  264. if (ch_done_mask & (1 << 2)) \
  265. flush_channel(dev, 1, 0, 0); \
  266. if (ch_done_mask & (1 << 4)) \
  267. flush_channel(dev, 2, 0, 0); \
  268. if (ch_done_mask & (1 << 6)) \
  269. flush_channel(dev, 3, 0, 0); \
  270. \
  271. out: \
  272. /* At this point, all completed channels have been processed */ \
  273. /* Unmask done interrupts for channels completed later on. */ \
  274. spin_lock_irqsave(&priv->reg_lock, flags); \
  275. setbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  276. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT); \
  277. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  278. }
  279. DEF_TALITOS_DONE(4ch, TALITOS_ISR_4CHDONE)
  280. DEF_TALITOS_DONE(ch0_2, TALITOS_ISR_CH_0_2_DONE)
  281. DEF_TALITOS_DONE(ch1_3, TALITOS_ISR_CH_1_3_DONE)
  282. /*
  283. * locate current (offending) descriptor
  284. */
  285. static u32 current_desc_hdr(struct device *dev, int ch)
  286. {
  287. struct talitos_private *priv = dev_get_drvdata(dev);
  288. int tail = priv->chan[ch].tail;
  289. dma_addr_t cur_desc;
  290. cur_desc = in_be32(priv->chan[ch].reg + TALITOS_CDPR_LO);
  291. while (priv->chan[ch].fifo[tail].dma_desc != cur_desc) {
  292. tail = (tail + 1) & (priv->fifo_len - 1);
  293. if (tail == priv->chan[ch].tail) {
  294. dev_err(dev, "couldn't locate current descriptor\n");
  295. return 0;
  296. }
  297. }
  298. return priv->chan[ch].fifo[tail].desc->hdr;
  299. }
  300. /*
  301. * user diagnostics; report root cause of error based on execution unit status
  302. */
  303. static void report_eu_error(struct device *dev, int ch, u32 desc_hdr)
  304. {
  305. struct talitos_private *priv = dev_get_drvdata(dev);
  306. int i;
  307. if (!desc_hdr)
  308. desc_hdr = in_be32(priv->chan[ch].reg + TALITOS_DESCBUF);
  309. switch (desc_hdr & DESC_HDR_SEL0_MASK) {
  310. case DESC_HDR_SEL0_AFEU:
  311. dev_err(dev, "AFEUISR 0x%08x_%08x\n",
  312. in_be32(priv->reg + TALITOS_AFEUISR),
  313. in_be32(priv->reg + TALITOS_AFEUISR_LO));
  314. break;
  315. case DESC_HDR_SEL0_DEU:
  316. dev_err(dev, "DEUISR 0x%08x_%08x\n",
  317. in_be32(priv->reg + TALITOS_DEUISR),
  318. in_be32(priv->reg + TALITOS_DEUISR_LO));
  319. break;
  320. case DESC_HDR_SEL0_MDEUA:
  321. case DESC_HDR_SEL0_MDEUB:
  322. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  323. in_be32(priv->reg + TALITOS_MDEUISR),
  324. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  325. break;
  326. case DESC_HDR_SEL0_RNG:
  327. dev_err(dev, "RNGUISR 0x%08x_%08x\n",
  328. in_be32(priv->reg + TALITOS_RNGUISR),
  329. in_be32(priv->reg + TALITOS_RNGUISR_LO));
  330. break;
  331. case DESC_HDR_SEL0_PKEU:
  332. dev_err(dev, "PKEUISR 0x%08x_%08x\n",
  333. in_be32(priv->reg + TALITOS_PKEUISR),
  334. in_be32(priv->reg + TALITOS_PKEUISR_LO));
  335. break;
  336. case DESC_HDR_SEL0_AESU:
  337. dev_err(dev, "AESUISR 0x%08x_%08x\n",
  338. in_be32(priv->reg + TALITOS_AESUISR),
  339. in_be32(priv->reg + TALITOS_AESUISR_LO));
  340. break;
  341. case DESC_HDR_SEL0_CRCU:
  342. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  343. in_be32(priv->reg + TALITOS_CRCUISR),
  344. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  345. break;
  346. case DESC_HDR_SEL0_KEU:
  347. dev_err(dev, "KEUISR 0x%08x_%08x\n",
  348. in_be32(priv->reg + TALITOS_KEUISR),
  349. in_be32(priv->reg + TALITOS_KEUISR_LO));
  350. break;
  351. }
  352. switch (desc_hdr & DESC_HDR_SEL1_MASK) {
  353. case DESC_HDR_SEL1_MDEUA:
  354. case DESC_HDR_SEL1_MDEUB:
  355. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  356. in_be32(priv->reg + TALITOS_MDEUISR),
  357. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  358. break;
  359. case DESC_HDR_SEL1_CRCU:
  360. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  361. in_be32(priv->reg + TALITOS_CRCUISR),
  362. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  363. break;
  364. }
  365. for (i = 0; i < 8; i++)
  366. dev_err(dev, "DESCBUF 0x%08x_%08x\n",
  367. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF + 8*i),
  368. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF_LO + 8*i));
  369. }
  370. /*
  371. * recover from error interrupts
  372. */
  373. static void talitos_error(struct device *dev, u32 isr, u32 isr_lo)
  374. {
  375. struct talitos_private *priv = dev_get_drvdata(dev);
  376. unsigned int timeout = TALITOS_TIMEOUT;
  377. int ch, error, reset_dev = 0, reset_ch = 0;
  378. u32 v, v_lo;
  379. for (ch = 0; ch < priv->num_channels; ch++) {
  380. /* skip channels without errors */
  381. if (!(isr & (1 << (ch * 2 + 1))))
  382. continue;
  383. error = -EINVAL;
  384. v = in_be32(priv->chan[ch].reg + TALITOS_CCPSR);
  385. v_lo = in_be32(priv->chan[ch].reg + TALITOS_CCPSR_LO);
  386. if (v_lo & TALITOS_CCPSR_LO_DOF) {
  387. dev_err(dev, "double fetch fifo overflow error\n");
  388. error = -EAGAIN;
  389. reset_ch = 1;
  390. }
  391. if (v_lo & TALITOS_CCPSR_LO_SOF) {
  392. /* h/w dropped descriptor */
  393. dev_err(dev, "single fetch fifo overflow error\n");
  394. error = -EAGAIN;
  395. }
  396. if (v_lo & TALITOS_CCPSR_LO_MDTE)
  397. dev_err(dev, "master data transfer error\n");
  398. if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
  399. dev_err(dev, "s/g data length zero error\n");
  400. if (v_lo & TALITOS_CCPSR_LO_FPZ)
  401. dev_err(dev, "fetch pointer zero error\n");
  402. if (v_lo & TALITOS_CCPSR_LO_IDH)
  403. dev_err(dev, "illegal descriptor header error\n");
  404. if (v_lo & TALITOS_CCPSR_LO_IEU)
  405. dev_err(dev, "invalid execution unit error\n");
  406. if (v_lo & TALITOS_CCPSR_LO_EU)
  407. report_eu_error(dev, ch, current_desc_hdr(dev, ch));
  408. if (v_lo & TALITOS_CCPSR_LO_GB)
  409. dev_err(dev, "gather boundary error\n");
  410. if (v_lo & TALITOS_CCPSR_LO_GRL)
  411. dev_err(dev, "gather return/length error\n");
  412. if (v_lo & TALITOS_CCPSR_LO_SB)
  413. dev_err(dev, "scatter boundary error\n");
  414. if (v_lo & TALITOS_CCPSR_LO_SRL)
  415. dev_err(dev, "scatter return/length error\n");
  416. flush_channel(dev, ch, error, reset_ch);
  417. if (reset_ch) {
  418. reset_channel(dev, ch);
  419. } else {
  420. setbits32(priv->chan[ch].reg + TALITOS_CCCR,
  421. TALITOS_CCCR_CONT);
  422. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, 0);
  423. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
  424. TALITOS_CCCR_CONT) && --timeout)
  425. cpu_relax();
  426. if (timeout == 0) {
  427. dev_err(dev, "failed to restart channel %d\n",
  428. ch);
  429. reset_dev = 1;
  430. }
  431. }
  432. }
  433. if (reset_dev || isr & ~TALITOS_ISR_4CHERR || isr_lo) {
  434. dev_err(dev, "done overflow, internal time out, or rngu error: "
  435. "ISR 0x%08x_%08x\n", isr, isr_lo);
  436. /* purge request queues */
  437. for (ch = 0; ch < priv->num_channels; ch++)
  438. flush_channel(dev, ch, -EIO, 1);
  439. /* reset and reinitialize the device */
  440. init_device(dev);
  441. }
  442. }
  443. #define DEF_TALITOS_INTERRUPT(name, ch_done_mask, ch_err_mask, tlet) \
  444. static irqreturn_t talitos_interrupt_##name(int irq, void *data) \
  445. { \
  446. struct device *dev = data; \
  447. struct talitos_private *priv = dev_get_drvdata(dev); \
  448. u32 isr, isr_lo; \
  449. unsigned long flags; \
  450. \
  451. spin_lock_irqsave(&priv->reg_lock, flags); \
  452. isr = in_be32(priv->reg + TALITOS_ISR); \
  453. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO); \
  454. /* Acknowledge interrupt */ \
  455. out_be32(priv->reg + TALITOS_ICR, isr & (ch_done_mask | ch_err_mask)); \
  456. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo); \
  457. \
  458. if (unlikely(isr & ch_err_mask || isr_lo)) { \
  459. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  460. talitos_error(dev, isr & ch_err_mask, isr_lo); \
  461. } \
  462. else { \
  463. if (likely(isr & ch_done_mask)) { \
  464. /* mask further done interrupts. */ \
  465. clrbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  466. /* done_task will unmask done interrupts at exit */ \
  467. tasklet_schedule(&priv->done_task[tlet]); \
  468. } \
  469. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  470. } \
  471. \
  472. return (isr & (ch_done_mask | ch_err_mask) || isr_lo) ? IRQ_HANDLED : \
  473. IRQ_NONE; \
  474. }
  475. DEF_TALITOS_INTERRUPT(4ch, TALITOS_ISR_4CHDONE, TALITOS_ISR_4CHERR, 0)
  476. DEF_TALITOS_INTERRUPT(ch0_2, TALITOS_ISR_CH_0_2_DONE, TALITOS_ISR_CH_0_2_ERR, 0)
  477. DEF_TALITOS_INTERRUPT(ch1_3, TALITOS_ISR_CH_1_3_DONE, TALITOS_ISR_CH_1_3_ERR, 1)
  478. /*
  479. * hwrng
  480. */
  481. static int talitos_rng_data_present(struct hwrng *rng, int wait)
  482. {
  483. struct device *dev = (struct device *)rng->priv;
  484. struct talitos_private *priv = dev_get_drvdata(dev);
  485. u32 ofl;
  486. int i;
  487. for (i = 0; i < 20; i++) {
  488. ofl = in_be32(priv->reg + TALITOS_RNGUSR_LO) &
  489. TALITOS_RNGUSR_LO_OFL;
  490. if (ofl || !wait)
  491. break;
  492. udelay(10);
  493. }
  494. return !!ofl;
  495. }
  496. static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
  497. {
  498. struct device *dev = (struct device *)rng->priv;
  499. struct talitos_private *priv = dev_get_drvdata(dev);
  500. /* rng fifo requires 64-bit accesses */
  501. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO);
  502. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO_LO);
  503. return sizeof(u32);
  504. }
  505. static int talitos_rng_init(struct hwrng *rng)
  506. {
  507. struct device *dev = (struct device *)rng->priv;
  508. struct talitos_private *priv = dev_get_drvdata(dev);
  509. unsigned int timeout = TALITOS_TIMEOUT;
  510. setbits32(priv->reg + TALITOS_RNGURCR_LO, TALITOS_RNGURCR_LO_SR);
  511. while (!(in_be32(priv->reg + TALITOS_RNGUSR_LO) & TALITOS_RNGUSR_LO_RD)
  512. && --timeout)
  513. cpu_relax();
  514. if (timeout == 0) {
  515. dev_err(dev, "failed to reset rng hw\n");
  516. return -ENODEV;
  517. }
  518. /* start generating */
  519. setbits32(priv->reg + TALITOS_RNGUDSR_LO, 0);
  520. return 0;
  521. }
  522. static int talitos_register_rng(struct device *dev)
  523. {
  524. struct talitos_private *priv = dev_get_drvdata(dev);
  525. priv->rng.name = dev_driver_string(dev),
  526. priv->rng.init = talitos_rng_init,
  527. priv->rng.data_present = talitos_rng_data_present,
  528. priv->rng.data_read = talitos_rng_data_read,
  529. priv->rng.priv = (unsigned long)dev;
  530. return hwrng_register(&priv->rng);
  531. }
  532. static void talitos_unregister_rng(struct device *dev)
  533. {
  534. struct talitos_private *priv = dev_get_drvdata(dev);
  535. hwrng_unregister(&priv->rng);
  536. }
  537. /*
  538. * crypto alg
  539. */
  540. #define TALITOS_CRA_PRIORITY 3000
  541. #define TALITOS_MAX_KEY_SIZE 96
  542. #define TALITOS_MAX_IV_LENGTH 16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
  543. #define MD5_BLOCK_SIZE 64
  544. struct talitos_ctx {
  545. struct device *dev;
  546. int ch;
  547. __be32 desc_hdr_template;
  548. u8 key[TALITOS_MAX_KEY_SIZE];
  549. u8 iv[TALITOS_MAX_IV_LENGTH];
  550. unsigned int keylen;
  551. unsigned int enckeylen;
  552. unsigned int authkeylen;
  553. unsigned int authsize;
  554. };
  555. #define HASH_MAX_BLOCK_SIZE SHA512_BLOCK_SIZE
  556. #define TALITOS_MDEU_MAX_CONTEXT_SIZE TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512
  557. struct talitos_ahash_req_ctx {
  558. u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
  559. unsigned int hw_context_size;
  560. u8 buf[HASH_MAX_BLOCK_SIZE];
  561. u8 bufnext[HASH_MAX_BLOCK_SIZE];
  562. unsigned int swinit;
  563. unsigned int first;
  564. unsigned int last;
  565. unsigned int to_hash_later;
  566. u64 nbuf;
  567. struct scatterlist bufsl[2];
  568. struct scatterlist *psrc;
  569. };
  570. static int aead_setauthsize(struct crypto_aead *authenc,
  571. unsigned int authsize)
  572. {
  573. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  574. ctx->authsize = authsize;
  575. return 0;
  576. }
  577. static int aead_setkey(struct crypto_aead *authenc,
  578. const u8 *key, unsigned int keylen)
  579. {
  580. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  581. struct rtattr *rta = (void *)key;
  582. struct crypto_authenc_key_param *param;
  583. unsigned int authkeylen;
  584. unsigned int enckeylen;
  585. if (!RTA_OK(rta, keylen))
  586. goto badkey;
  587. if (rta->rta_type != CRYPTO_AUTHENC_KEYA_PARAM)
  588. goto badkey;
  589. if (RTA_PAYLOAD(rta) < sizeof(*param))
  590. goto badkey;
  591. param = RTA_DATA(rta);
  592. enckeylen = be32_to_cpu(param->enckeylen);
  593. key += RTA_ALIGN(rta->rta_len);
  594. keylen -= RTA_ALIGN(rta->rta_len);
  595. if (keylen < enckeylen)
  596. goto badkey;
  597. authkeylen = keylen - enckeylen;
  598. if (keylen > TALITOS_MAX_KEY_SIZE)
  599. goto badkey;
  600. memcpy(&ctx->key, key, keylen);
  601. ctx->keylen = keylen;
  602. ctx->enckeylen = enckeylen;
  603. ctx->authkeylen = authkeylen;
  604. return 0;
  605. badkey:
  606. crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
  607. return -EINVAL;
  608. }
  609. /*
  610. * talitos_edesc - s/w-extended descriptor
  611. * @assoc_nents: number of segments in associated data scatterlist
  612. * @src_nents: number of segments in input scatterlist
  613. * @dst_nents: number of segments in output scatterlist
  614. * @assoc_chained: whether assoc is chained or not
  615. * @src_chained: whether src is chained or not
  616. * @dst_chained: whether dst is chained or not
  617. * @iv_dma: dma address of iv for checking continuity and link table
  618. * @dma_len: length of dma mapped link_tbl space
  619. * @dma_link_tbl: bus physical address of link_tbl
  620. * @desc: h/w descriptor
  621. * @link_tbl: input and output h/w link tables (if {src,dst}_nents > 1)
  622. *
  623. * if decrypting (with authcheck), or either one of src_nents or dst_nents
  624. * is greater than 1, an integrity check value is concatenated to the end
  625. * of link_tbl data
  626. */
  627. struct talitos_edesc {
  628. int assoc_nents;
  629. int src_nents;
  630. int dst_nents;
  631. bool assoc_chained;
  632. bool src_chained;
  633. bool dst_chained;
  634. dma_addr_t iv_dma;
  635. int dma_len;
  636. dma_addr_t dma_link_tbl;
  637. struct talitos_desc desc;
  638. struct talitos_ptr link_tbl[0];
  639. };
  640. static int talitos_map_sg(struct device *dev, struct scatterlist *sg,
  641. unsigned int nents, enum dma_data_direction dir,
  642. bool chained)
  643. {
  644. if (unlikely(chained))
  645. while (sg) {
  646. dma_map_sg(dev, sg, 1, dir);
  647. sg = scatterwalk_sg_next(sg);
  648. }
  649. else
  650. dma_map_sg(dev, sg, nents, dir);
  651. return nents;
  652. }
  653. static void talitos_unmap_sg_chain(struct device *dev, struct scatterlist *sg,
  654. enum dma_data_direction dir)
  655. {
  656. while (sg) {
  657. dma_unmap_sg(dev, sg, 1, dir);
  658. sg = scatterwalk_sg_next(sg);
  659. }
  660. }
  661. static void talitos_sg_unmap(struct device *dev,
  662. struct talitos_edesc *edesc,
  663. struct scatterlist *src,
  664. struct scatterlist *dst)
  665. {
  666. unsigned int src_nents = edesc->src_nents ? : 1;
  667. unsigned int dst_nents = edesc->dst_nents ? : 1;
  668. if (src != dst) {
  669. if (edesc->src_chained)
  670. talitos_unmap_sg_chain(dev, src, DMA_TO_DEVICE);
  671. else
  672. dma_unmap_sg(dev, src, src_nents, DMA_TO_DEVICE);
  673. if (dst) {
  674. if (edesc->dst_chained)
  675. talitos_unmap_sg_chain(dev, dst,
  676. DMA_FROM_DEVICE);
  677. else
  678. dma_unmap_sg(dev, dst, dst_nents,
  679. DMA_FROM_DEVICE);
  680. }
  681. } else
  682. if (edesc->src_chained)
  683. talitos_unmap_sg_chain(dev, src, DMA_BIDIRECTIONAL);
  684. else
  685. dma_unmap_sg(dev, src, src_nents, DMA_BIDIRECTIONAL);
  686. }
  687. static void ipsec_esp_unmap(struct device *dev,
  688. struct talitos_edesc *edesc,
  689. struct aead_request *areq)
  690. {
  691. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6], DMA_FROM_DEVICE);
  692. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[3], DMA_TO_DEVICE);
  693. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  694. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[0], DMA_TO_DEVICE);
  695. if (edesc->assoc_chained)
  696. talitos_unmap_sg_chain(dev, areq->assoc, DMA_TO_DEVICE);
  697. else
  698. /* assoc_nents counts also for IV in non-contiguous cases */
  699. dma_unmap_sg(dev, areq->assoc,
  700. edesc->assoc_nents ? edesc->assoc_nents - 1 : 1,
  701. DMA_TO_DEVICE);
  702. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  703. if (edesc->dma_len)
  704. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  705. DMA_BIDIRECTIONAL);
  706. }
  707. /*
  708. * ipsec_esp descriptor callbacks
  709. */
  710. static void ipsec_esp_encrypt_done(struct device *dev,
  711. struct talitos_desc *desc, void *context,
  712. int err)
  713. {
  714. struct aead_request *areq = context;
  715. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  716. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  717. struct talitos_edesc *edesc;
  718. struct scatterlist *sg;
  719. void *icvdata;
  720. edesc = container_of(desc, struct talitos_edesc, desc);
  721. ipsec_esp_unmap(dev, edesc, areq);
  722. /* copy the generated ICV to dst */
  723. if (edesc->dst_nents) {
  724. icvdata = &edesc->link_tbl[edesc->src_nents +
  725. edesc->dst_nents + 2 +
  726. edesc->assoc_nents];
  727. sg = sg_last(areq->dst, edesc->dst_nents);
  728. memcpy((char *)sg_virt(sg) + sg->length - ctx->authsize,
  729. icvdata, ctx->authsize);
  730. }
  731. kfree(edesc);
  732. aead_request_complete(areq, err);
  733. }
  734. static void ipsec_esp_decrypt_swauth_done(struct device *dev,
  735. struct talitos_desc *desc,
  736. void *context, int err)
  737. {
  738. struct aead_request *req = context;
  739. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  740. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  741. struct talitos_edesc *edesc;
  742. struct scatterlist *sg;
  743. void *icvdata;
  744. edesc = container_of(desc, struct talitos_edesc, desc);
  745. ipsec_esp_unmap(dev, edesc, req);
  746. if (!err) {
  747. /* auth check */
  748. if (edesc->dma_len)
  749. icvdata = &edesc->link_tbl[edesc->src_nents +
  750. edesc->dst_nents + 2 +
  751. edesc->assoc_nents];
  752. else
  753. icvdata = &edesc->link_tbl[0];
  754. sg = sg_last(req->dst, edesc->dst_nents ? : 1);
  755. err = memcmp(icvdata, (char *)sg_virt(sg) + sg->length -
  756. ctx->authsize, ctx->authsize) ? -EBADMSG : 0;
  757. }
  758. kfree(edesc);
  759. aead_request_complete(req, err);
  760. }
  761. static void ipsec_esp_decrypt_hwauth_done(struct device *dev,
  762. struct talitos_desc *desc,
  763. void *context, int err)
  764. {
  765. struct aead_request *req = context;
  766. struct talitos_edesc *edesc;
  767. edesc = container_of(desc, struct talitos_edesc, desc);
  768. ipsec_esp_unmap(dev, edesc, req);
  769. /* check ICV auth status */
  770. if (!err && ((desc->hdr_lo & DESC_HDR_LO_ICCR1_MASK) !=
  771. DESC_HDR_LO_ICCR1_PASS))
  772. err = -EBADMSG;
  773. kfree(edesc);
  774. aead_request_complete(req, err);
  775. }
  776. /*
  777. * convert scatterlist to SEC h/w link table format
  778. * stop at cryptlen bytes
  779. */
  780. static int sg_to_link_tbl(struct scatterlist *sg, int sg_count,
  781. int cryptlen, struct talitos_ptr *link_tbl_ptr)
  782. {
  783. int n_sg = sg_count;
  784. while (n_sg--) {
  785. to_talitos_ptr(link_tbl_ptr, sg_dma_address(sg));
  786. link_tbl_ptr->len = cpu_to_be16(sg_dma_len(sg));
  787. link_tbl_ptr->j_extent = 0;
  788. link_tbl_ptr++;
  789. cryptlen -= sg_dma_len(sg);
  790. sg = scatterwalk_sg_next(sg);
  791. }
  792. /* adjust (decrease) last one (or two) entry's len to cryptlen */
  793. link_tbl_ptr--;
  794. while (be16_to_cpu(link_tbl_ptr->len) <= (-cryptlen)) {
  795. /* Empty this entry, and move to previous one */
  796. cryptlen += be16_to_cpu(link_tbl_ptr->len);
  797. link_tbl_ptr->len = 0;
  798. sg_count--;
  799. link_tbl_ptr--;
  800. }
  801. link_tbl_ptr->len = cpu_to_be16(be16_to_cpu(link_tbl_ptr->len)
  802. + cryptlen);
  803. /* tag end of link table */
  804. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  805. return sg_count;
  806. }
  807. /*
  808. * fill in and submit ipsec_esp descriptor
  809. */
  810. static int ipsec_esp(struct talitos_edesc *edesc, struct aead_request *areq,
  811. u64 seq, void (*callback) (struct device *dev,
  812. struct talitos_desc *desc,
  813. void *context, int error))
  814. {
  815. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  816. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  817. struct device *dev = ctx->dev;
  818. struct talitos_desc *desc = &edesc->desc;
  819. unsigned int cryptlen = areq->cryptlen;
  820. unsigned int authsize = ctx->authsize;
  821. unsigned int ivsize = crypto_aead_ivsize(aead);
  822. int sg_count, ret;
  823. int sg_link_tbl_len;
  824. /* hmac key */
  825. map_single_talitos_ptr(dev, &desc->ptr[0], ctx->authkeylen, &ctx->key,
  826. 0, DMA_TO_DEVICE);
  827. /* hmac data */
  828. desc->ptr[1].len = cpu_to_be16(areq->assoclen + ivsize);
  829. if (edesc->assoc_nents) {
  830. int tbl_off = edesc->src_nents + edesc->dst_nents + 2;
  831. struct talitos_ptr *tbl_ptr = &edesc->link_tbl[tbl_off];
  832. to_talitos_ptr(&desc->ptr[1], edesc->dma_link_tbl + tbl_off *
  833. sizeof(struct talitos_ptr));
  834. desc->ptr[1].j_extent = DESC_PTR_LNKTBL_JUMP;
  835. /* assoc_nents - 1 entries for assoc, 1 for IV */
  836. sg_count = sg_to_link_tbl(areq->assoc, edesc->assoc_nents - 1,
  837. areq->assoclen, tbl_ptr);
  838. /* add IV to link table */
  839. tbl_ptr += sg_count - 1;
  840. tbl_ptr->j_extent = 0;
  841. tbl_ptr++;
  842. to_talitos_ptr(tbl_ptr, edesc->iv_dma);
  843. tbl_ptr->len = cpu_to_be16(ivsize);
  844. tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  845. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  846. edesc->dma_len, DMA_BIDIRECTIONAL);
  847. } else {
  848. to_talitos_ptr(&desc->ptr[1], sg_dma_address(areq->assoc));
  849. desc->ptr[1].j_extent = 0;
  850. }
  851. /* cipher iv */
  852. to_talitos_ptr(&desc->ptr[2], edesc->iv_dma);
  853. desc->ptr[2].len = cpu_to_be16(ivsize);
  854. desc->ptr[2].j_extent = 0;
  855. /* Sync needed for the aead_givencrypt case */
  856. dma_sync_single_for_device(dev, edesc->iv_dma, ivsize, DMA_TO_DEVICE);
  857. /* cipher key */
  858. map_single_talitos_ptr(dev, &desc->ptr[3], ctx->enckeylen,
  859. (char *)&ctx->key + ctx->authkeylen, 0,
  860. DMA_TO_DEVICE);
  861. /*
  862. * cipher in
  863. * map and adjust cipher len to aead request cryptlen.
  864. * extent is bytes of HMAC postpended to ciphertext,
  865. * typically 12 for ipsec
  866. */
  867. desc->ptr[4].len = cpu_to_be16(cryptlen);
  868. desc->ptr[4].j_extent = authsize;
  869. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  870. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  871. : DMA_TO_DEVICE,
  872. edesc->src_chained);
  873. if (sg_count == 1) {
  874. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->src));
  875. } else {
  876. sg_link_tbl_len = cryptlen;
  877. if (edesc->desc.hdr & DESC_HDR_MODE1_MDEU_CICV)
  878. sg_link_tbl_len = cryptlen + authsize;
  879. sg_count = sg_to_link_tbl(areq->src, sg_count, sg_link_tbl_len,
  880. &edesc->link_tbl[0]);
  881. if (sg_count > 1) {
  882. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  883. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl);
  884. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  885. edesc->dma_len,
  886. DMA_BIDIRECTIONAL);
  887. } else {
  888. /* Only one segment now, so no link tbl needed */
  889. to_talitos_ptr(&desc->ptr[4],
  890. sg_dma_address(areq->src));
  891. }
  892. }
  893. /* cipher out */
  894. desc->ptr[5].len = cpu_to_be16(cryptlen);
  895. desc->ptr[5].j_extent = authsize;
  896. if (areq->src != areq->dst)
  897. sg_count = talitos_map_sg(dev, areq->dst,
  898. edesc->dst_nents ? : 1,
  899. DMA_FROM_DEVICE, edesc->dst_chained);
  900. if (sg_count == 1) {
  901. to_talitos_ptr(&desc->ptr[5], sg_dma_address(areq->dst));
  902. } else {
  903. int tbl_off = edesc->src_nents + 1;
  904. struct talitos_ptr *tbl_ptr = &edesc->link_tbl[tbl_off];
  905. to_talitos_ptr(&desc->ptr[5], edesc->dma_link_tbl +
  906. tbl_off * sizeof(struct talitos_ptr));
  907. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  908. tbl_ptr);
  909. /* Add an entry to the link table for ICV data */
  910. tbl_ptr += sg_count - 1;
  911. tbl_ptr->j_extent = 0;
  912. tbl_ptr++;
  913. tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  914. tbl_ptr->len = cpu_to_be16(authsize);
  915. /* icv data follows link tables */
  916. to_talitos_ptr(tbl_ptr, edesc->dma_link_tbl +
  917. (tbl_off + edesc->dst_nents + 1 +
  918. edesc->assoc_nents) *
  919. sizeof(struct talitos_ptr));
  920. desc->ptr[5].j_extent |= DESC_PTR_LNKTBL_JUMP;
  921. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  922. edesc->dma_len, DMA_BIDIRECTIONAL);
  923. }
  924. /* iv out */
  925. map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv, 0,
  926. DMA_FROM_DEVICE);
  927. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  928. if (ret != -EINPROGRESS) {
  929. ipsec_esp_unmap(dev, edesc, areq);
  930. kfree(edesc);
  931. }
  932. return ret;
  933. }
  934. /*
  935. * derive number of elements in scatterlist
  936. */
  937. static int sg_count(struct scatterlist *sg_list, int nbytes, bool *chained)
  938. {
  939. struct scatterlist *sg = sg_list;
  940. int sg_nents = 0;
  941. *chained = false;
  942. while (nbytes > 0) {
  943. sg_nents++;
  944. nbytes -= sg->length;
  945. if (!sg_is_last(sg) && (sg + 1)->length == 0)
  946. *chained = true;
  947. sg = scatterwalk_sg_next(sg);
  948. }
  949. return sg_nents;
  950. }
  951. /**
  952. * sg_copy_end_to_buffer - Copy end data from SG list to a linear buffer
  953. * @sgl: The SG list
  954. * @nents: Number of SG entries
  955. * @buf: Where to copy to
  956. * @buflen: The number of bytes to copy
  957. * @skip: The number of bytes to skip before copying.
  958. * Note: skip + buflen should equal SG total size.
  959. *
  960. * Returns the number of copied bytes.
  961. *
  962. **/
  963. static size_t sg_copy_end_to_buffer(struct scatterlist *sgl, unsigned int nents,
  964. void *buf, size_t buflen, unsigned int skip)
  965. {
  966. unsigned int offset = 0;
  967. unsigned int boffset = 0;
  968. struct sg_mapping_iter miter;
  969. unsigned long flags;
  970. unsigned int sg_flags = SG_MITER_ATOMIC;
  971. size_t total_buffer = buflen + skip;
  972. sg_flags |= SG_MITER_FROM_SG;
  973. sg_miter_start(&miter, sgl, nents, sg_flags);
  974. local_irq_save(flags);
  975. while (sg_miter_next(&miter) && offset < total_buffer) {
  976. unsigned int len;
  977. unsigned int ignore;
  978. if ((offset + miter.length) > skip) {
  979. if (offset < skip) {
  980. /* Copy part of this segment */
  981. ignore = skip - offset;
  982. len = miter.length - ignore;
  983. if (boffset + len > buflen)
  984. len = buflen - boffset;
  985. memcpy(buf + boffset, miter.addr + ignore, len);
  986. } else {
  987. /* Copy all of this segment (up to buflen) */
  988. len = miter.length;
  989. if (boffset + len > buflen)
  990. len = buflen - boffset;
  991. memcpy(buf + boffset, miter.addr, len);
  992. }
  993. boffset += len;
  994. }
  995. offset += miter.length;
  996. }
  997. sg_miter_stop(&miter);
  998. local_irq_restore(flags);
  999. return boffset;
  1000. }
  1001. /*
  1002. * allocate and map the extended descriptor
  1003. */
  1004. static struct talitos_edesc *talitos_edesc_alloc(struct device *dev,
  1005. struct scatterlist *assoc,
  1006. struct scatterlist *src,
  1007. struct scatterlist *dst,
  1008. u8 *iv,
  1009. unsigned int assoclen,
  1010. unsigned int cryptlen,
  1011. unsigned int authsize,
  1012. unsigned int ivsize,
  1013. int icv_stashing,
  1014. u32 cryptoflags)
  1015. {
  1016. struct talitos_edesc *edesc;
  1017. int assoc_nents = 0, src_nents, dst_nents, alloc_len, dma_len;
  1018. bool assoc_chained = false, src_chained = false, dst_chained = false;
  1019. dma_addr_t iv_dma = 0;
  1020. gfp_t flags = cryptoflags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
  1021. GFP_ATOMIC;
  1022. if (cryptlen + authsize > TALITOS_MAX_DATA_LEN) {
  1023. dev_err(dev, "length exceeds h/w max limit\n");
  1024. return ERR_PTR(-EINVAL);
  1025. }
  1026. if (iv)
  1027. iv_dma = dma_map_single(dev, iv, ivsize, DMA_TO_DEVICE);
  1028. if (assoc) {
  1029. /*
  1030. * Currently it is assumed that iv is provided whenever assoc
  1031. * is.
  1032. */
  1033. BUG_ON(!iv);
  1034. assoc_nents = sg_count(assoc, assoclen, &assoc_chained);
  1035. talitos_map_sg(dev, assoc, assoc_nents, DMA_TO_DEVICE,
  1036. assoc_chained);
  1037. assoc_nents = (assoc_nents == 1) ? 0 : assoc_nents;
  1038. if (assoc_nents || sg_dma_address(assoc) + assoclen != iv_dma)
  1039. assoc_nents = assoc_nents ? assoc_nents + 1 : 2;
  1040. }
  1041. src_nents = sg_count(src, cryptlen + authsize, &src_chained);
  1042. src_nents = (src_nents == 1) ? 0 : src_nents;
  1043. if (!dst) {
  1044. dst_nents = 0;
  1045. } else {
  1046. if (dst == src) {
  1047. dst_nents = src_nents;
  1048. } else {
  1049. dst_nents = sg_count(dst, cryptlen + authsize,
  1050. &dst_chained);
  1051. dst_nents = (dst_nents == 1) ? 0 : dst_nents;
  1052. }
  1053. }
  1054. /*
  1055. * allocate space for base edesc plus the link tables,
  1056. * allowing for two separate entries for ICV and generated ICV (+ 2),
  1057. * and the ICV data itself
  1058. */
  1059. alloc_len = sizeof(struct talitos_edesc);
  1060. if (assoc_nents || src_nents || dst_nents) {
  1061. dma_len = (src_nents + dst_nents + 2 + assoc_nents) *
  1062. sizeof(struct talitos_ptr) + authsize;
  1063. alloc_len += dma_len;
  1064. } else {
  1065. dma_len = 0;
  1066. alloc_len += icv_stashing ? authsize : 0;
  1067. }
  1068. edesc = kmalloc(alloc_len, GFP_DMA | flags);
  1069. if (!edesc) {
  1070. talitos_unmap_sg_chain(dev, assoc, DMA_TO_DEVICE);
  1071. if (iv_dma)
  1072. dma_unmap_single(dev, iv_dma, ivsize, DMA_TO_DEVICE);
  1073. dev_err(dev, "could not allocate edescriptor\n");
  1074. return ERR_PTR(-ENOMEM);
  1075. }
  1076. edesc->assoc_nents = assoc_nents;
  1077. edesc->src_nents = src_nents;
  1078. edesc->dst_nents = dst_nents;
  1079. edesc->assoc_chained = assoc_chained;
  1080. edesc->src_chained = src_chained;
  1081. edesc->dst_chained = dst_chained;
  1082. edesc->iv_dma = iv_dma;
  1083. edesc->dma_len = dma_len;
  1084. if (dma_len)
  1085. edesc->dma_link_tbl = dma_map_single(dev, &edesc->link_tbl[0],
  1086. edesc->dma_len,
  1087. DMA_BIDIRECTIONAL);
  1088. return edesc;
  1089. }
  1090. static struct talitos_edesc *aead_edesc_alloc(struct aead_request *areq, u8 *iv,
  1091. int icv_stashing)
  1092. {
  1093. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1094. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1095. unsigned int ivsize = crypto_aead_ivsize(authenc);
  1096. return talitos_edesc_alloc(ctx->dev, areq->assoc, areq->src, areq->dst,
  1097. iv, areq->assoclen, areq->cryptlen,
  1098. ctx->authsize, ivsize, icv_stashing,
  1099. areq->base.flags);
  1100. }
  1101. static int aead_encrypt(struct aead_request *req)
  1102. {
  1103. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1104. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1105. struct talitos_edesc *edesc;
  1106. /* allocate extended descriptor */
  1107. edesc = aead_edesc_alloc(req, req->iv, 0);
  1108. if (IS_ERR(edesc))
  1109. return PTR_ERR(edesc);
  1110. /* set encrypt */
  1111. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1112. return ipsec_esp(edesc, req, 0, ipsec_esp_encrypt_done);
  1113. }
  1114. static int aead_decrypt(struct aead_request *req)
  1115. {
  1116. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1117. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1118. unsigned int authsize = ctx->authsize;
  1119. struct talitos_private *priv = dev_get_drvdata(ctx->dev);
  1120. struct talitos_edesc *edesc;
  1121. struct scatterlist *sg;
  1122. void *icvdata;
  1123. req->cryptlen -= authsize;
  1124. /* allocate extended descriptor */
  1125. edesc = aead_edesc_alloc(req, req->iv, 1);
  1126. if (IS_ERR(edesc))
  1127. return PTR_ERR(edesc);
  1128. if ((priv->features & TALITOS_FTR_HW_AUTH_CHECK) &&
  1129. ((!edesc->src_nents && !edesc->dst_nents) ||
  1130. priv->features & TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT)) {
  1131. /* decrypt and check the ICV */
  1132. edesc->desc.hdr = ctx->desc_hdr_template |
  1133. DESC_HDR_DIR_INBOUND |
  1134. DESC_HDR_MODE1_MDEU_CICV;
  1135. /* reset integrity check result bits */
  1136. edesc->desc.hdr_lo = 0;
  1137. return ipsec_esp(edesc, req, 0, ipsec_esp_decrypt_hwauth_done);
  1138. }
  1139. /* Have to check the ICV with software */
  1140. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1141. /* stash incoming ICV for later cmp with ICV generated by the h/w */
  1142. if (edesc->dma_len)
  1143. icvdata = &edesc->link_tbl[edesc->src_nents +
  1144. edesc->dst_nents + 2 +
  1145. edesc->assoc_nents];
  1146. else
  1147. icvdata = &edesc->link_tbl[0];
  1148. sg = sg_last(req->src, edesc->src_nents ? : 1);
  1149. memcpy(icvdata, (char *)sg_virt(sg) + sg->length - ctx->authsize,
  1150. ctx->authsize);
  1151. return ipsec_esp(edesc, req, 0, ipsec_esp_decrypt_swauth_done);
  1152. }
  1153. static int aead_givencrypt(struct aead_givcrypt_request *req)
  1154. {
  1155. struct aead_request *areq = &req->areq;
  1156. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1157. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1158. struct talitos_edesc *edesc;
  1159. /* allocate extended descriptor */
  1160. edesc = aead_edesc_alloc(areq, req->giv, 0);
  1161. if (IS_ERR(edesc))
  1162. return PTR_ERR(edesc);
  1163. /* set encrypt */
  1164. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1165. memcpy(req->giv, ctx->iv, crypto_aead_ivsize(authenc));
  1166. /* avoid consecutive packets going out with same IV */
  1167. *(__be64 *)req->giv ^= cpu_to_be64(req->seq);
  1168. return ipsec_esp(edesc, areq, req->seq, ipsec_esp_encrypt_done);
  1169. }
  1170. static int ablkcipher_setkey(struct crypto_ablkcipher *cipher,
  1171. const u8 *key, unsigned int keylen)
  1172. {
  1173. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1174. memcpy(&ctx->key, key, keylen);
  1175. ctx->keylen = keylen;
  1176. return 0;
  1177. }
  1178. static void common_nonsnoop_unmap(struct device *dev,
  1179. struct talitos_edesc *edesc,
  1180. struct ablkcipher_request *areq)
  1181. {
  1182. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1183. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  1184. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1], DMA_TO_DEVICE);
  1185. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  1186. if (edesc->dma_len)
  1187. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1188. DMA_BIDIRECTIONAL);
  1189. }
  1190. static void ablkcipher_done(struct device *dev,
  1191. struct talitos_desc *desc, void *context,
  1192. int err)
  1193. {
  1194. struct ablkcipher_request *areq = context;
  1195. struct talitos_edesc *edesc;
  1196. edesc = container_of(desc, struct talitos_edesc, desc);
  1197. common_nonsnoop_unmap(dev, edesc, areq);
  1198. kfree(edesc);
  1199. areq->base.complete(&areq->base, err);
  1200. }
  1201. static int common_nonsnoop(struct talitos_edesc *edesc,
  1202. struct ablkcipher_request *areq,
  1203. void (*callback) (struct device *dev,
  1204. struct talitos_desc *desc,
  1205. void *context, int error))
  1206. {
  1207. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1208. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1209. struct device *dev = ctx->dev;
  1210. struct talitos_desc *desc = &edesc->desc;
  1211. unsigned int cryptlen = areq->nbytes;
  1212. unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
  1213. int sg_count, ret;
  1214. /* first DWORD empty */
  1215. desc->ptr[0].len = 0;
  1216. to_talitos_ptr(&desc->ptr[0], 0);
  1217. desc->ptr[0].j_extent = 0;
  1218. /* cipher iv */
  1219. to_talitos_ptr(&desc->ptr[1], edesc->iv_dma);
  1220. desc->ptr[1].len = cpu_to_be16(ivsize);
  1221. desc->ptr[1].j_extent = 0;
  1222. /* cipher key */
  1223. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1224. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1225. /*
  1226. * cipher in
  1227. */
  1228. desc->ptr[3].len = cpu_to_be16(cryptlen);
  1229. desc->ptr[3].j_extent = 0;
  1230. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  1231. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  1232. : DMA_TO_DEVICE,
  1233. edesc->src_chained);
  1234. if (sg_count == 1) {
  1235. to_talitos_ptr(&desc->ptr[3], sg_dma_address(areq->src));
  1236. } else {
  1237. sg_count = sg_to_link_tbl(areq->src, sg_count, cryptlen,
  1238. &edesc->link_tbl[0]);
  1239. if (sg_count > 1) {
  1240. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1241. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1242. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1243. edesc->dma_len,
  1244. DMA_BIDIRECTIONAL);
  1245. } else {
  1246. /* Only one segment now, so no link tbl needed */
  1247. to_talitos_ptr(&desc->ptr[3],
  1248. sg_dma_address(areq->src));
  1249. }
  1250. }
  1251. /* cipher out */
  1252. desc->ptr[4].len = cpu_to_be16(cryptlen);
  1253. desc->ptr[4].j_extent = 0;
  1254. if (areq->src != areq->dst)
  1255. sg_count = talitos_map_sg(dev, areq->dst,
  1256. edesc->dst_nents ? : 1,
  1257. DMA_FROM_DEVICE, edesc->dst_chained);
  1258. if (sg_count == 1) {
  1259. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->dst));
  1260. } else {
  1261. struct talitos_ptr *link_tbl_ptr =
  1262. &edesc->link_tbl[edesc->src_nents + 1];
  1263. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl +
  1264. (edesc->src_nents + 1) *
  1265. sizeof(struct talitos_ptr));
  1266. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1267. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  1268. link_tbl_ptr);
  1269. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  1270. edesc->dma_len, DMA_BIDIRECTIONAL);
  1271. }
  1272. /* iv out */
  1273. map_single_talitos_ptr(dev, &desc->ptr[5], ivsize, ctx->iv, 0,
  1274. DMA_FROM_DEVICE);
  1275. /* last DWORD empty */
  1276. desc->ptr[6].len = 0;
  1277. to_talitos_ptr(&desc->ptr[6], 0);
  1278. desc->ptr[6].j_extent = 0;
  1279. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1280. if (ret != -EINPROGRESS) {
  1281. common_nonsnoop_unmap(dev, edesc, areq);
  1282. kfree(edesc);
  1283. }
  1284. return ret;
  1285. }
  1286. static struct talitos_edesc *ablkcipher_edesc_alloc(struct ablkcipher_request *
  1287. areq)
  1288. {
  1289. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1290. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1291. unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
  1292. return talitos_edesc_alloc(ctx->dev, NULL, areq->src, areq->dst,
  1293. areq->info, 0, areq->nbytes, 0, ivsize, 0,
  1294. areq->base.flags);
  1295. }
  1296. static int ablkcipher_encrypt(struct ablkcipher_request *areq)
  1297. {
  1298. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1299. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1300. struct talitos_edesc *edesc;
  1301. /* allocate extended descriptor */
  1302. edesc = ablkcipher_edesc_alloc(areq);
  1303. if (IS_ERR(edesc))
  1304. return PTR_ERR(edesc);
  1305. /* set encrypt */
  1306. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1307. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1308. }
  1309. static int ablkcipher_decrypt(struct ablkcipher_request *areq)
  1310. {
  1311. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1312. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1313. struct talitos_edesc *edesc;
  1314. /* allocate extended descriptor */
  1315. edesc = ablkcipher_edesc_alloc(areq);
  1316. if (IS_ERR(edesc))
  1317. return PTR_ERR(edesc);
  1318. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1319. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1320. }
  1321. static void common_nonsnoop_hash_unmap(struct device *dev,
  1322. struct talitos_edesc *edesc,
  1323. struct ahash_request *areq)
  1324. {
  1325. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1326. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1327. /* When using hashctx-in, must unmap it. */
  1328. if (edesc->desc.ptr[1].len)
  1329. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1],
  1330. DMA_TO_DEVICE);
  1331. if (edesc->desc.ptr[2].len)
  1332. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2],
  1333. DMA_TO_DEVICE);
  1334. talitos_sg_unmap(dev, edesc, req_ctx->psrc, NULL);
  1335. if (edesc->dma_len)
  1336. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1337. DMA_BIDIRECTIONAL);
  1338. }
  1339. static void ahash_done(struct device *dev,
  1340. struct talitos_desc *desc, void *context,
  1341. int err)
  1342. {
  1343. struct ahash_request *areq = context;
  1344. struct talitos_edesc *edesc =
  1345. container_of(desc, struct talitos_edesc, desc);
  1346. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1347. if (!req_ctx->last && req_ctx->to_hash_later) {
  1348. /* Position any partial block for next update/final/finup */
  1349. memcpy(req_ctx->buf, req_ctx->bufnext, req_ctx->to_hash_later);
  1350. req_ctx->nbuf = req_ctx->to_hash_later;
  1351. }
  1352. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1353. kfree(edesc);
  1354. areq->base.complete(&areq->base, err);
  1355. }
  1356. static int common_nonsnoop_hash(struct talitos_edesc *edesc,
  1357. struct ahash_request *areq, unsigned int length,
  1358. void (*callback) (struct device *dev,
  1359. struct talitos_desc *desc,
  1360. void *context, int error))
  1361. {
  1362. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1363. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1364. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1365. struct device *dev = ctx->dev;
  1366. struct talitos_desc *desc = &edesc->desc;
  1367. int sg_count, ret;
  1368. /* first DWORD empty */
  1369. desc->ptr[0] = zero_entry;
  1370. /* hash context in */
  1371. if (!req_ctx->first || req_ctx->swinit) {
  1372. map_single_talitos_ptr(dev, &desc->ptr[1],
  1373. req_ctx->hw_context_size,
  1374. (char *)req_ctx->hw_context, 0,
  1375. DMA_TO_DEVICE);
  1376. req_ctx->swinit = 0;
  1377. } else {
  1378. desc->ptr[1] = zero_entry;
  1379. /* Indicate next op is not the first. */
  1380. req_ctx->first = 0;
  1381. }
  1382. /* HMAC key */
  1383. if (ctx->keylen)
  1384. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1385. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1386. else
  1387. desc->ptr[2] = zero_entry;
  1388. /*
  1389. * data in
  1390. */
  1391. desc->ptr[3].len = cpu_to_be16(length);
  1392. desc->ptr[3].j_extent = 0;
  1393. sg_count = talitos_map_sg(dev, req_ctx->psrc,
  1394. edesc->src_nents ? : 1,
  1395. DMA_TO_DEVICE, edesc->src_chained);
  1396. if (sg_count == 1) {
  1397. to_talitos_ptr(&desc->ptr[3], sg_dma_address(req_ctx->psrc));
  1398. } else {
  1399. sg_count = sg_to_link_tbl(req_ctx->psrc, sg_count, length,
  1400. &edesc->link_tbl[0]);
  1401. if (sg_count > 1) {
  1402. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1403. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1404. dma_sync_single_for_device(ctx->dev,
  1405. edesc->dma_link_tbl,
  1406. edesc->dma_len,
  1407. DMA_BIDIRECTIONAL);
  1408. } else {
  1409. /* Only one segment now, so no link tbl needed */
  1410. to_talitos_ptr(&desc->ptr[3],
  1411. sg_dma_address(req_ctx->psrc));
  1412. }
  1413. }
  1414. /* fifth DWORD empty */
  1415. desc->ptr[4] = zero_entry;
  1416. /* hash/HMAC out -or- hash context out */
  1417. if (req_ctx->last)
  1418. map_single_talitos_ptr(dev, &desc->ptr[5],
  1419. crypto_ahash_digestsize(tfm),
  1420. areq->result, 0, DMA_FROM_DEVICE);
  1421. else
  1422. map_single_talitos_ptr(dev, &desc->ptr[5],
  1423. req_ctx->hw_context_size,
  1424. req_ctx->hw_context, 0, DMA_FROM_DEVICE);
  1425. /* last DWORD empty */
  1426. desc->ptr[6] = zero_entry;
  1427. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1428. if (ret != -EINPROGRESS) {
  1429. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1430. kfree(edesc);
  1431. }
  1432. return ret;
  1433. }
  1434. static struct talitos_edesc *ahash_edesc_alloc(struct ahash_request *areq,
  1435. unsigned int nbytes)
  1436. {
  1437. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1438. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1439. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1440. return talitos_edesc_alloc(ctx->dev, NULL, req_ctx->psrc, NULL, NULL, 0,
  1441. nbytes, 0, 0, 0, areq->base.flags);
  1442. }
  1443. static int ahash_init(struct ahash_request *areq)
  1444. {
  1445. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1446. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1447. /* Initialize the context */
  1448. req_ctx->nbuf = 0;
  1449. req_ctx->first = 1; /* first indicates h/w must init its context */
  1450. req_ctx->swinit = 0; /* assume h/w init of context */
  1451. req_ctx->hw_context_size =
  1452. (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
  1453. ? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
  1454. : TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
  1455. return 0;
  1456. }
  1457. /*
  1458. * on h/w without explicit sha224 support, we initialize h/w context
  1459. * manually with sha224 constants, and tell it to run sha256.
  1460. */
  1461. static int ahash_init_sha224_swinit(struct ahash_request *areq)
  1462. {
  1463. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1464. ahash_init(areq);
  1465. req_ctx->swinit = 1;/* prevent h/w initting context with sha256 values*/
  1466. req_ctx->hw_context[0] = SHA224_H0;
  1467. req_ctx->hw_context[1] = SHA224_H1;
  1468. req_ctx->hw_context[2] = SHA224_H2;
  1469. req_ctx->hw_context[3] = SHA224_H3;
  1470. req_ctx->hw_context[4] = SHA224_H4;
  1471. req_ctx->hw_context[5] = SHA224_H5;
  1472. req_ctx->hw_context[6] = SHA224_H6;
  1473. req_ctx->hw_context[7] = SHA224_H7;
  1474. /* init 64-bit count */
  1475. req_ctx->hw_context[8] = 0;
  1476. req_ctx->hw_context[9] = 0;
  1477. return 0;
  1478. }
  1479. static int ahash_process_req(struct ahash_request *areq, unsigned int nbytes)
  1480. {
  1481. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1482. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1483. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1484. struct talitos_edesc *edesc;
  1485. unsigned int blocksize =
  1486. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1487. unsigned int nbytes_to_hash;
  1488. unsigned int to_hash_later;
  1489. unsigned int nsg;
  1490. bool chained;
  1491. if (!req_ctx->last && (nbytes + req_ctx->nbuf <= blocksize)) {
  1492. /* Buffer up to one whole block */
  1493. sg_copy_to_buffer(areq->src,
  1494. sg_count(areq->src, nbytes, &chained),
  1495. req_ctx->buf + req_ctx->nbuf, nbytes);
  1496. req_ctx->nbuf += nbytes;
  1497. return 0;
  1498. }
  1499. /* At least (blocksize + 1) bytes are available to hash */
  1500. nbytes_to_hash = nbytes + req_ctx->nbuf;
  1501. to_hash_later = nbytes_to_hash & (blocksize - 1);
  1502. if (req_ctx->last)
  1503. to_hash_later = 0;
  1504. else if (to_hash_later)
  1505. /* There is a partial block. Hash the full block(s) now */
  1506. nbytes_to_hash -= to_hash_later;
  1507. else {
  1508. /* Keep one block buffered */
  1509. nbytes_to_hash -= blocksize;
  1510. to_hash_later = blocksize;
  1511. }
  1512. /* Chain in any previously buffered data */
  1513. if (req_ctx->nbuf) {
  1514. nsg = (req_ctx->nbuf < nbytes_to_hash) ? 2 : 1;
  1515. sg_init_table(req_ctx->bufsl, nsg);
  1516. sg_set_buf(req_ctx->bufsl, req_ctx->buf, req_ctx->nbuf);
  1517. if (nsg > 1)
  1518. scatterwalk_sg_chain(req_ctx->bufsl, 2, areq->src);
  1519. req_ctx->psrc = req_ctx->bufsl;
  1520. } else
  1521. req_ctx->psrc = areq->src;
  1522. if (to_hash_later) {
  1523. int nents = sg_count(areq->src, nbytes, &chained);
  1524. sg_copy_end_to_buffer(areq->src, nents,
  1525. req_ctx->bufnext,
  1526. to_hash_later,
  1527. nbytes - to_hash_later);
  1528. }
  1529. req_ctx->to_hash_later = to_hash_later;
  1530. /* Allocate extended descriptor */
  1531. edesc = ahash_edesc_alloc(areq, nbytes_to_hash);
  1532. if (IS_ERR(edesc))
  1533. return PTR_ERR(edesc);
  1534. edesc->desc.hdr = ctx->desc_hdr_template;
  1535. /* On last one, request SEC to pad; otherwise continue */
  1536. if (req_ctx->last)
  1537. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_PAD;
  1538. else
  1539. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_CONT;
  1540. /* request SEC to INIT hash. */
  1541. if (req_ctx->first && !req_ctx->swinit)
  1542. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_INIT;
  1543. /* When the tfm context has a keylen, it's an HMAC.
  1544. * A first or last (ie. not middle) descriptor must request HMAC.
  1545. */
  1546. if (ctx->keylen && (req_ctx->first || req_ctx->last))
  1547. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_HMAC;
  1548. return common_nonsnoop_hash(edesc, areq, nbytes_to_hash,
  1549. ahash_done);
  1550. }
  1551. static int ahash_update(struct ahash_request *areq)
  1552. {
  1553. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1554. req_ctx->last = 0;
  1555. return ahash_process_req(areq, areq->nbytes);
  1556. }
  1557. static int ahash_final(struct ahash_request *areq)
  1558. {
  1559. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1560. req_ctx->last = 1;
  1561. return ahash_process_req(areq, 0);
  1562. }
  1563. static int ahash_finup(struct ahash_request *areq)
  1564. {
  1565. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1566. req_ctx->last = 1;
  1567. return ahash_process_req(areq, areq->nbytes);
  1568. }
  1569. static int ahash_digest(struct ahash_request *areq)
  1570. {
  1571. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1572. struct crypto_ahash *ahash = crypto_ahash_reqtfm(areq);
  1573. ahash->init(areq);
  1574. req_ctx->last = 1;
  1575. return ahash_process_req(areq, areq->nbytes);
  1576. }
  1577. struct keyhash_result {
  1578. struct completion completion;
  1579. int err;
  1580. };
  1581. static void keyhash_complete(struct crypto_async_request *req, int err)
  1582. {
  1583. struct keyhash_result *res = req->data;
  1584. if (err == -EINPROGRESS)
  1585. return;
  1586. res->err = err;
  1587. complete(&res->completion);
  1588. }
  1589. static int keyhash(struct crypto_ahash *tfm, const u8 *key, unsigned int keylen,
  1590. u8 *hash)
  1591. {
  1592. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1593. struct scatterlist sg[1];
  1594. struct ahash_request *req;
  1595. struct keyhash_result hresult;
  1596. int ret;
  1597. init_completion(&hresult.completion);
  1598. req = ahash_request_alloc(tfm, GFP_KERNEL);
  1599. if (!req)
  1600. return -ENOMEM;
  1601. /* Keep tfm keylen == 0 during hash of the long key */
  1602. ctx->keylen = 0;
  1603. ahash_request_set_callback(req, CRYPTO_TFM_REQ_MAY_BACKLOG,
  1604. keyhash_complete, &hresult);
  1605. sg_init_one(&sg[0], key, keylen);
  1606. ahash_request_set_crypt(req, sg, hash, keylen);
  1607. ret = crypto_ahash_digest(req);
  1608. switch (ret) {
  1609. case 0:
  1610. break;
  1611. case -EINPROGRESS:
  1612. case -EBUSY:
  1613. ret = wait_for_completion_interruptible(
  1614. &hresult.completion);
  1615. if (!ret)
  1616. ret = hresult.err;
  1617. break;
  1618. default:
  1619. break;
  1620. }
  1621. ahash_request_free(req);
  1622. return ret;
  1623. }
  1624. static int ahash_setkey(struct crypto_ahash *tfm, const u8 *key,
  1625. unsigned int keylen)
  1626. {
  1627. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1628. unsigned int blocksize =
  1629. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1630. unsigned int digestsize = crypto_ahash_digestsize(tfm);
  1631. unsigned int keysize = keylen;
  1632. u8 hash[SHA512_DIGEST_SIZE];
  1633. int ret;
  1634. if (keylen <= blocksize)
  1635. memcpy(ctx->key, key, keysize);
  1636. else {
  1637. /* Must get the hash of the long key */
  1638. ret = keyhash(tfm, key, keylen, hash);
  1639. if (ret) {
  1640. crypto_ahash_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
  1641. return -EINVAL;
  1642. }
  1643. keysize = digestsize;
  1644. memcpy(ctx->key, hash, digestsize);
  1645. }
  1646. ctx->keylen = keysize;
  1647. return 0;
  1648. }
  1649. struct talitos_alg_template {
  1650. u32 type;
  1651. union {
  1652. struct crypto_alg crypto;
  1653. struct ahash_alg hash;
  1654. } alg;
  1655. __be32 desc_hdr_template;
  1656. };
  1657. static struct talitos_alg_template driver_algs[] = {
  1658. /* AEAD algorithms. These use a single-pass ipsec_esp descriptor */
  1659. { .type = CRYPTO_ALG_TYPE_AEAD,
  1660. .alg.crypto = {
  1661. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1662. .cra_driver_name = "authenc-hmac-sha1-cbc-aes-talitos",
  1663. .cra_blocksize = AES_BLOCK_SIZE,
  1664. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1665. .cra_aead = {
  1666. .ivsize = AES_BLOCK_SIZE,
  1667. .maxauthsize = SHA1_DIGEST_SIZE,
  1668. }
  1669. },
  1670. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1671. DESC_HDR_SEL0_AESU |
  1672. DESC_HDR_MODE0_AESU_CBC |
  1673. DESC_HDR_SEL1_MDEUA |
  1674. DESC_HDR_MODE1_MDEU_INIT |
  1675. DESC_HDR_MODE1_MDEU_PAD |
  1676. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1677. },
  1678. { .type = CRYPTO_ALG_TYPE_AEAD,
  1679. .alg.crypto = {
  1680. .cra_name = "authenc(hmac(sha1),cbc(des3_ede))",
  1681. .cra_driver_name = "authenc-hmac-sha1-cbc-3des-talitos",
  1682. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1683. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1684. .cra_aead = {
  1685. .ivsize = DES3_EDE_BLOCK_SIZE,
  1686. .maxauthsize = SHA1_DIGEST_SIZE,
  1687. }
  1688. },
  1689. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1690. DESC_HDR_SEL0_DEU |
  1691. DESC_HDR_MODE0_DEU_CBC |
  1692. DESC_HDR_MODE0_DEU_3DES |
  1693. DESC_HDR_SEL1_MDEUA |
  1694. DESC_HDR_MODE1_MDEU_INIT |
  1695. DESC_HDR_MODE1_MDEU_PAD |
  1696. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1697. },
  1698. { .type = CRYPTO_ALG_TYPE_AEAD,
  1699. .alg.crypto = {
  1700. .cra_name = "authenc(hmac(sha224),cbc(aes))",
  1701. .cra_driver_name = "authenc-hmac-sha224-cbc-aes-talitos",
  1702. .cra_blocksize = AES_BLOCK_SIZE,
  1703. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1704. .cra_aead = {
  1705. .ivsize = AES_BLOCK_SIZE,
  1706. .maxauthsize = SHA224_DIGEST_SIZE,
  1707. }
  1708. },
  1709. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1710. DESC_HDR_SEL0_AESU |
  1711. DESC_HDR_MODE0_AESU_CBC |
  1712. DESC_HDR_SEL1_MDEUA |
  1713. DESC_HDR_MODE1_MDEU_INIT |
  1714. DESC_HDR_MODE1_MDEU_PAD |
  1715. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  1716. },
  1717. { .type = CRYPTO_ALG_TYPE_AEAD,
  1718. .alg.crypto = {
  1719. .cra_name = "authenc(hmac(sha224),cbc(des3_ede))",
  1720. .cra_driver_name = "authenc-hmac-sha224-cbc-3des-talitos",
  1721. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1722. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1723. .cra_aead = {
  1724. .ivsize = DES3_EDE_BLOCK_SIZE,
  1725. .maxauthsize = SHA224_DIGEST_SIZE,
  1726. }
  1727. },
  1728. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1729. DESC_HDR_SEL0_DEU |
  1730. DESC_HDR_MODE0_DEU_CBC |
  1731. DESC_HDR_MODE0_DEU_3DES |
  1732. DESC_HDR_SEL1_MDEUA |
  1733. DESC_HDR_MODE1_MDEU_INIT |
  1734. DESC_HDR_MODE1_MDEU_PAD |
  1735. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  1736. },
  1737. { .type = CRYPTO_ALG_TYPE_AEAD,
  1738. .alg.crypto = {
  1739. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  1740. .cra_driver_name = "authenc-hmac-sha256-cbc-aes-talitos",
  1741. .cra_blocksize = AES_BLOCK_SIZE,
  1742. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1743. .cra_aead = {
  1744. .ivsize = AES_BLOCK_SIZE,
  1745. .maxauthsize = SHA256_DIGEST_SIZE,
  1746. }
  1747. },
  1748. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1749. DESC_HDR_SEL0_AESU |
  1750. DESC_HDR_MODE0_AESU_CBC |
  1751. DESC_HDR_SEL1_MDEUA |
  1752. DESC_HDR_MODE1_MDEU_INIT |
  1753. DESC_HDR_MODE1_MDEU_PAD |
  1754. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1755. },
  1756. { .type = CRYPTO_ALG_TYPE_AEAD,
  1757. .alg.crypto = {
  1758. .cra_name = "authenc(hmac(sha256),cbc(des3_ede))",
  1759. .cra_driver_name = "authenc-hmac-sha256-cbc-3des-talitos",
  1760. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1761. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1762. .cra_aead = {
  1763. .ivsize = DES3_EDE_BLOCK_SIZE,
  1764. .maxauthsize = SHA256_DIGEST_SIZE,
  1765. }
  1766. },
  1767. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1768. DESC_HDR_SEL0_DEU |
  1769. DESC_HDR_MODE0_DEU_CBC |
  1770. DESC_HDR_MODE0_DEU_3DES |
  1771. DESC_HDR_SEL1_MDEUA |
  1772. DESC_HDR_MODE1_MDEU_INIT |
  1773. DESC_HDR_MODE1_MDEU_PAD |
  1774. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1775. },
  1776. { .type = CRYPTO_ALG_TYPE_AEAD,
  1777. .alg.crypto = {
  1778. .cra_name = "authenc(hmac(sha384),cbc(aes))",
  1779. .cra_driver_name = "authenc-hmac-sha384-cbc-aes-talitos",
  1780. .cra_blocksize = AES_BLOCK_SIZE,
  1781. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1782. .cra_aead = {
  1783. .ivsize = AES_BLOCK_SIZE,
  1784. .maxauthsize = SHA384_DIGEST_SIZE,
  1785. }
  1786. },
  1787. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1788. DESC_HDR_SEL0_AESU |
  1789. DESC_HDR_MODE0_AESU_CBC |
  1790. DESC_HDR_SEL1_MDEUB |
  1791. DESC_HDR_MODE1_MDEU_INIT |
  1792. DESC_HDR_MODE1_MDEU_PAD |
  1793. DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
  1794. },
  1795. { .type = CRYPTO_ALG_TYPE_AEAD,
  1796. .alg.crypto = {
  1797. .cra_name = "authenc(hmac(sha384),cbc(des3_ede))",
  1798. .cra_driver_name = "authenc-hmac-sha384-cbc-3des-talitos",
  1799. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1800. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1801. .cra_aead = {
  1802. .ivsize = DES3_EDE_BLOCK_SIZE,
  1803. .maxauthsize = SHA384_DIGEST_SIZE,
  1804. }
  1805. },
  1806. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1807. DESC_HDR_SEL0_DEU |
  1808. DESC_HDR_MODE0_DEU_CBC |
  1809. DESC_HDR_MODE0_DEU_3DES |
  1810. DESC_HDR_SEL1_MDEUB |
  1811. DESC_HDR_MODE1_MDEU_INIT |
  1812. DESC_HDR_MODE1_MDEU_PAD |
  1813. DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
  1814. },
  1815. { .type = CRYPTO_ALG_TYPE_AEAD,
  1816. .alg.crypto = {
  1817. .cra_name = "authenc(hmac(sha512),cbc(aes))",
  1818. .cra_driver_name = "authenc-hmac-sha512-cbc-aes-talitos",
  1819. .cra_blocksize = AES_BLOCK_SIZE,
  1820. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1821. .cra_aead = {
  1822. .ivsize = AES_BLOCK_SIZE,
  1823. .maxauthsize = SHA512_DIGEST_SIZE,
  1824. }
  1825. },
  1826. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1827. DESC_HDR_SEL0_AESU |
  1828. DESC_HDR_MODE0_AESU_CBC |
  1829. DESC_HDR_SEL1_MDEUB |
  1830. DESC_HDR_MODE1_MDEU_INIT |
  1831. DESC_HDR_MODE1_MDEU_PAD |
  1832. DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
  1833. },
  1834. { .type = CRYPTO_ALG_TYPE_AEAD,
  1835. .alg.crypto = {
  1836. .cra_name = "authenc(hmac(sha512),cbc(des3_ede))",
  1837. .cra_driver_name = "authenc-hmac-sha512-cbc-3des-talitos",
  1838. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1839. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1840. .cra_aead = {
  1841. .ivsize = DES3_EDE_BLOCK_SIZE,
  1842. .maxauthsize = SHA512_DIGEST_SIZE,
  1843. }
  1844. },
  1845. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1846. DESC_HDR_SEL0_DEU |
  1847. DESC_HDR_MODE0_DEU_CBC |
  1848. DESC_HDR_MODE0_DEU_3DES |
  1849. DESC_HDR_SEL1_MDEUB |
  1850. DESC_HDR_MODE1_MDEU_INIT |
  1851. DESC_HDR_MODE1_MDEU_PAD |
  1852. DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
  1853. },
  1854. { .type = CRYPTO_ALG_TYPE_AEAD,
  1855. .alg.crypto = {
  1856. .cra_name = "authenc(hmac(md5),cbc(aes))",
  1857. .cra_driver_name = "authenc-hmac-md5-cbc-aes-talitos",
  1858. .cra_blocksize = AES_BLOCK_SIZE,
  1859. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1860. .cra_aead = {
  1861. .ivsize = AES_BLOCK_SIZE,
  1862. .maxauthsize = MD5_DIGEST_SIZE,
  1863. }
  1864. },
  1865. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1866. DESC_HDR_SEL0_AESU |
  1867. DESC_HDR_MODE0_AESU_CBC |
  1868. DESC_HDR_SEL1_MDEUA |
  1869. DESC_HDR_MODE1_MDEU_INIT |
  1870. DESC_HDR_MODE1_MDEU_PAD |
  1871. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1872. },
  1873. { .type = CRYPTO_ALG_TYPE_AEAD,
  1874. .alg.crypto = {
  1875. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  1876. .cra_driver_name = "authenc-hmac-md5-cbc-3des-talitos",
  1877. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1878. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1879. .cra_aead = {
  1880. .ivsize = DES3_EDE_BLOCK_SIZE,
  1881. .maxauthsize = MD5_DIGEST_SIZE,
  1882. }
  1883. },
  1884. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1885. DESC_HDR_SEL0_DEU |
  1886. DESC_HDR_MODE0_DEU_CBC |
  1887. DESC_HDR_MODE0_DEU_3DES |
  1888. DESC_HDR_SEL1_MDEUA |
  1889. DESC_HDR_MODE1_MDEU_INIT |
  1890. DESC_HDR_MODE1_MDEU_PAD |
  1891. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1892. },
  1893. /* ABLKCIPHER algorithms. */
  1894. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1895. .alg.crypto = {
  1896. .cra_name = "cbc(aes)",
  1897. .cra_driver_name = "cbc-aes-talitos",
  1898. .cra_blocksize = AES_BLOCK_SIZE,
  1899. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1900. CRYPTO_ALG_ASYNC,
  1901. .cra_ablkcipher = {
  1902. .min_keysize = AES_MIN_KEY_SIZE,
  1903. .max_keysize = AES_MAX_KEY_SIZE,
  1904. .ivsize = AES_BLOCK_SIZE,
  1905. }
  1906. },
  1907. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1908. DESC_HDR_SEL0_AESU |
  1909. DESC_HDR_MODE0_AESU_CBC,
  1910. },
  1911. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1912. .alg.crypto = {
  1913. .cra_name = "cbc(des3_ede)",
  1914. .cra_driver_name = "cbc-3des-talitos",
  1915. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1916. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1917. CRYPTO_ALG_ASYNC,
  1918. .cra_ablkcipher = {
  1919. .min_keysize = DES3_EDE_KEY_SIZE,
  1920. .max_keysize = DES3_EDE_KEY_SIZE,
  1921. .ivsize = DES3_EDE_BLOCK_SIZE,
  1922. }
  1923. },
  1924. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1925. DESC_HDR_SEL0_DEU |
  1926. DESC_HDR_MODE0_DEU_CBC |
  1927. DESC_HDR_MODE0_DEU_3DES,
  1928. },
  1929. /* AHASH algorithms. */
  1930. { .type = CRYPTO_ALG_TYPE_AHASH,
  1931. .alg.hash = {
  1932. .halg.digestsize = MD5_DIGEST_SIZE,
  1933. .halg.base = {
  1934. .cra_name = "md5",
  1935. .cra_driver_name = "md5-talitos",
  1936. .cra_blocksize = MD5_BLOCK_SIZE,
  1937. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1938. CRYPTO_ALG_ASYNC,
  1939. }
  1940. },
  1941. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1942. DESC_HDR_SEL0_MDEUA |
  1943. DESC_HDR_MODE0_MDEU_MD5,
  1944. },
  1945. { .type = CRYPTO_ALG_TYPE_AHASH,
  1946. .alg.hash = {
  1947. .halg.digestsize = SHA1_DIGEST_SIZE,
  1948. .halg.base = {
  1949. .cra_name = "sha1",
  1950. .cra_driver_name = "sha1-talitos",
  1951. .cra_blocksize = SHA1_BLOCK_SIZE,
  1952. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1953. CRYPTO_ALG_ASYNC,
  1954. }
  1955. },
  1956. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1957. DESC_HDR_SEL0_MDEUA |
  1958. DESC_HDR_MODE0_MDEU_SHA1,
  1959. },
  1960. { .type = CRYPTO_ALG_TYPE_AHASH,
  1961. .alg.hash = {
  1962. .halg.digestsize = SHA224_DIGEST_SIZE,
  1963. .halg.base = {
  1964. .cra_name = "sha224",
  1965. .cra_driver_name = "sha224-talitos",
  1966. .cra_blocksize = SHA224_BLOCK_SIZE,
  1967. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1968. CRYPTO_ALG_ASYNC,
  1969. }
  1970. },
  1971. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1972. DESC_HDR_SEL0_MDEUA |
  1973. DESC_HDR_MODE0_MDEU_SHA224,
  1974. },
  1975. { .type = CRYPTO_ALG_TYPE_AHASH,
  1976. .alg.hash = {
  1977. .halg.digestsize = SHA256_DIGEST_SIZE,
  1978. .halg.base = {
  1979. .cra_name = "sha256",
  1980. .cra_driver_name = "sha256-talitos",
  1981. .cra_blocksize = SHA256_BLOCK_SIZE,
  1982. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1983. CRYPTO_ALG_ASYNC,
  1984. }
  1985. },
  1986. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1987. DESC_HDR_SEL0_MDEUA |
  1988. DESC_HDR_MODE0_MDEU_SHA256,
  1989. },
  1990. { .type = CRYPTO_ALG_TYPE_AHASH,
  1991. .alg.hash = {
  1992. .halg.digestsize = SHA384_DIGEST_SIZE,
  1993. .halg.base = {
  1994. .cra_name = "sha384",
  1995. .cra_driver_name = "sha384-talitos",
  1996. .cra_blocksize = SHA384_BLOCK_SIZE,
  1997. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1998. CRYPTO_ALG_ASYNC,
  1999. }
  2000. },
  2001. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2002. DESC_HDR_SEL0_MDEUB |
  2003. DESC_HDR_MODE0_MDEUB_SHA384,
  2004. },
  2005. { .type = CRYPTO_ALG_TYPE_AHASH,
  2006. .alg.hash = {
  2007. .halg.digestsize = SHA512_DIGEST_SIZE,
  2008. .halg.base = {
  2009. .cra_name = "sha512",
  2010. .cra_driver_name = "sha512-talitos",
  2011. .cra_blocksize = SHA512_BLOCK_SIZE,
  2012. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2013. CRYPTO_ALG_ASYNC,
  2014. }
  2015. },
  2016. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2017. DESC_HDR_SEL0_MDEUB |
  2018. DESC_HDR_MODE0_MDEUB_SHA512,
  2019. },
  2020. { .type = CRYPTO_ALG_TYPE_AHASH,
  2021. .alg.hash = {
  2022. .halg.digestsize = MD5_DIGEST_SIZE,
  2023. .halg.base = {
  2024. .cra_name = "hmac(md5)",
  2025. .cra_driver_name = "hmac-md5-talitos",
  2026. .cra_blocksize = MD5_BLOCK_SIZE,
  2027. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2028. CRYPTO_ALG_ASYNC,
  2029. }
  2030. },
  2031. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2032. DESC_HDR_SEL0_MDEUA |
  2033. DESC_HDR_MODE0_MDEU_MD5,
  2034. },
  2035. { .type = CRYPTO_ALG_TYPE_AHASH,
  2036. .alg.hash = {
  2037. .halg.digestsize = SHA1_DIGEST_SIZE,
  2038. .halg.base = {
  2039. .cra_name = "hmac(sha1)",
  2040. .cra_driver_name = "hmac-sha1-talitos",
  2041. .cra_blocksize = SHA1_BLOCK_SIZE,
  2042. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2043. CRYPTO_ALG_ASYNC,
  2044. }
  2045. },
  2046. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2047. DESC_HDR_SEL0_MDEUA |
  2048. DESC_HDR_MODE0_MDEU_SHA1,
  2049. },
  2050. { .type = CRYPTO_ALG_TYPE_AHASH,
  2051. .alg.hash = {
  2052. .halg.digestsize = SHA224_DIGEST_SIZE,
  2053. .halg.base = {
  2054. .cra_name = "hmac(sha224)",
  2055. .cra_driver_name = "hmac-sha224-talitos",
  2056. .cra_blocksize = SHA224_BLOCK_SIZE,
  2057. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2058. CRYPTO_ALG_ASYNC,
  2059. }
  2060. },
  2061. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2062. DESC_HDR_SEL0_MDEUA |
  2063. DESC_HDR_MODE0_MDEU_SHA224,
  2064. },
  2065. { .type = CRYPTO_ALG_TYPE_AHASH,
  2066. .alg.hash = {
  2067. .halg.digestsize = SHA256_DIGEST_SIZE,
  2068. .halg.base = {
  2069. .cra_name = "hmac(sha256)",
  2070. .cra_driver_name = "hmac-sha256-talitos",
  2071. .cra_blocksize = SHA256_BLOCK_SIZE,
  2072. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2073. CRYPTO_ALG_ASYNC,
  2074. }
  2075. },
  2076. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2077. DESC_HDR_SEL0_MDEUA |
  2078. DESC_HDR_MODE0_MDEU_SHA256,
  2079. },
  2080. { .type = CRYPTO_ALG_TYPE_AHASH,
  2081. .alg.hash = {
  2082. .halg.digestsize = SHA384_DIGEST_SIZE,
  2083. .halg.base = {
  2084. .cra_name = "hmac(sha384)",
  2085. .cra_driver_name = "hmac-sha384-talitos",
  2086. .cra_blocksize = SHA384_BLOCK_SIZE,
  2087. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2088. CRYPTO_ALG_ASYNC,
  2089. }
  2090. },
  2091. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2092. DESC_HDR_SEL0_MDEUB |
  2093. DESC_HDR_MODE0_MDEUB_SHA384,
  2094. },
  2095. { .type = CRYPTO_ALG_TYPE_AHASH,
  2096. .alg.hash = {
  2097. .halg.digestsize = SHA512_DIGEST_SIZE,
  2098. .halg.base = {
  2099. .cra_name = "hmac(sha512)",
  2100. .cra_driver_name = "hmac-sha512-talitos",
  2101. .cra_blocksize = SHA512_BLOCK_SIZE,
  2102. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2103. CRYPTO_ALG_ASYNC,
  2104. }
  2105. },
  2106. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2107. DESC_HDR_SEL0_MDEUB |
  2108. DESC_HDR_MODE0_MDEUB_SHA512,
  2109. }
  2110. };
  2111. struct talitos_crypto_alg {
  2112. struct list_head entry;
  2113. struct device *dev;
  2114. struct talitos_alg_template algt;
  2115. };
  2116. static int talitos_cra_init(struct crypto_tfm *tfm)
  2117. {
  2118. struct crypto_alg *alg = tfm->__crt_alg;
  2119. struct talitos_crypto_alg *talitos_alg;
  2120. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2121. struct talitos_private *priv;
  2122. if ((alg->cra_flags & CRYPTO_ALG_TYPE_MASK) == CRYPTO_ALG_TYPE_AHASH)
  2123. talitos_alg = container_of(__crypto_ahash_alg(alg),
  2124. struct talitos_crypto_alg,
  2125. algt.alg.hash);
  2126. else
  2127. talitos_alg = container_of(alg, struct talitos_crypto_alg,
  2128. algt.alg.crypto);
  2129. /* update context with ptr to dev */
  2130. ctx->dev = talitos_alg->dev;
  2131. /* assign SEC channel to tfm in round-robin fashion */
  2132. priv = dev_get_drvdata(ctx->dev);
  2133. ctx->ch = atomic_inc_return(&priv->last_chan) &
  2134. (priv->num_channels - 1);
  2135. /* copy descriptor header template value */
  2136. ctx->desc_hdr_template = talitos_alg->algt.desc_hdr_template;
  2137. /* select done notification */
  2138. ctx->desc_hdr_template |= DESC_HDR_DONE_NOTIFY;
  2139. return 0;
  2140. }
  2141. static int talitos_cra_init_aead(struct crypto_tfm *tfm)
  2142. {
  2143. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2144. talitos_cra_init(tfm);
  2145. /* random first IV */
  2146. get_random_bytes(ctx->iv, TALITOS_MAX_IV_LENGTH);
  2147. return 0;
  2148. }
  2149. static int talitos_cra_init_ahash(struct crypto_tfm *tfm)
  2150. {
  2151. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2152. talitos_cra_init(tfm);
  2153. ctx->keylen = 0;
  2154. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  2155. sizeof(struct talitos_ahash_req_ctx));
  2156. return 0;
  2157. }
  2158. /*
  2159. * given the alg's descriptor header template, determine whether descriptor
  2160. * type and primary/secondary execution units required match the hw
  2161. * capabilities description provided in the device tree node.
  2162. */
  2163. static int hw_supports(struct device *dev, __be32 desc_hdr_template)
  2164. {
  2165. struct talitos_private *priv = dev_get_drvdata(dev);
  2166. int ret;
  2167. ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
  2168. (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);
  2169. if (SECONDARY_EU(desc_hdr_template))
  2170. ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
  2171. & priv->exec_units);
  2172. return ret;
  2173. }
  2174. static int talitos_remove(struct platform_device *ofdev)
  2175. {
  2176. struct device *dev = &ofdev->dev;
  2177. struct talitos_private *priv = dev_get_drvdata(dev);
  2178. struct talitos_crypto_alg *t_alg, *n;
  2179. int i;
  2180. list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
  2181. switch (t_alg->algt.type) {
  2182. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2183. case CRYPTO_ALG_TYPE_AEAD:
  2184. crypto_unregister_alg(&t_alg->algt.alg.crypto);
  2185. break;
  2186. case CRYPTO_ALG_TYPE_AHASH:
  2187. crypto_unregister_ahash(&t_alg->algt.alg.hash);
  2188. break;
  2189. }
  2190. list_del(&t_alg->entry);
  2191. kfree(t_alg);
  2192. }
  2193. if (hw_supports(dev, DESC_HDR_SEL0_RNG))
  2194. talitos_unregister_rng(dev);
  2195. for (i = 0; i < priv->num_channels; i++)
  2196. kfree(priv->chan[i].fifo);
  2197. kfree(priv->chan);
  2198. for (i = 0; i < 2; i++)
  2199. if (priv->irq[i]) {
  2200. free_irq(priv->irq[i], dev);
  2201. irq_dispose_mapping(priv->irq[i]);
  2202. }
  2203. tasklet_kill(&priv->done_task[0]);
  2204. if (priv->irq[1])
  2205. tasklet_kill(&priv->done_task[1]);
  2206. iounmap(priv->reg);
  2207. dev_set_drvdata(dev, NULL);
  2208. kfree(priv);
  2209. return 0;
  2210. }
  2211. static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
  2212. struct talitos_alg_template
  2213. *template)
  2214. {
  2215. struct talitos_private *priv = dev_get_drvdata(dev);
  2216. struct talitos_crypto_alg *t_alg;
  2217. struct crypto_alg *alg;
  2218. t_alg = kzalloc(sizeof(struct talitos_crypto_alg), GFP_KERNEL);
  2219. if (!t_alg)
  2220. return ERR_PTR(-ENOMEM);
  2221. t_alg->algt = *template;
  2222. switch (t_alg->algt.type) {
  2223. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2224. alg = &t_alg->algt.alg.crypto;
  2225. alg->cra_init = talitos_cra_init;
  2226. alg->cra_type = &crypto_ablkcipher_type;
  2227. alg->cra_ablkcipher.setkey = ablkcipher_setkey;
  2228. alg->cra_ablkcipher.encrypt = ablkcipher_encrypt;
  2229. alg->cra_ablkcipher.decrypt = ablkcipher_decrypt;
  2230. alg->cra_ablkcipher.geniv = "eseqiv";
  2231. break;
  2232. case CRYPTO_ALG_TYPE_AEAD:
  2233. alg = &t_alg->algt.alg.crypto;
  2234. alg->cra_init = talitos_cra_init_aead;
  2235. alg->cra_type = &crypto_aead_type;
  2236. alg->cra_aead.setkey = aead_setkey;
  2237. alg->cra_aead.setauthsize = aead_setauthsize;
  2238. alg->cra_aead.encrypt = aead_encrypt;
  2239. alg->cra_aead.decrypt = aead_decrypt;
  2240. alg->cra_aead.givencrypt = aead_givencrypt;
  2241. alg->cra_aead.geniv = "<built-in>";
  2242. break;
  2243. case CRYPTO_ALG_TYPE_AHASH:
  2244. alg = &t_alg->algt.alg.hash.halg.base;
  2245. alg->cra_init = talitos_cra_init_ahash;
  2246. alg->cra_type = &crypto_ahash_type;
  2247. t_alg->algt.alg.hash.init = ahash_init;
  2248. t_alg->algt.alg.hash.update = ahash_update;
  2249. t_alg->algt.alg.hash.final = ahash_final;
  2250. t_alg->algt.alg.hash.finup = ahash_finup;
  2251. t_alg->algt.alg.hash.digest = ahash_digest;
  2252. t_alg->algt.alg.hash.setkey = ahash_setkey;
  2253. if (!(priv->features & TALITOS_FTR_HMAC_OK) &&
  2254. !strncmp(alg->cra_name, "hmac", 4)) {
  2255. kfree(t_alg);
  2256. return ERR_PTR(-ENOTSUPP);
  2257. }
  2258. if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
  2259. (!strcmp(alg->cra_name, "sha224") ||
  2260. !strcmp(alg->cra_name, "hmac(sha224)"))) {
  2261. t_alg->algt.alg.hash.init = ahash_init_sha224_swinit;
  2262. t_alg->algt.desc_hdr_template =
  2263. DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2264. DESC_HDR_SEL0_MDEUA |
  2265. DESC_HDR_MODE0_MDEU_SHA256;
  2266. }
  2267. break;
  2268. default:
  2269. dev_err(dev, "unknown algorithm type %d\n", t_alg->algt.type);
  2270. return ERR_PTR(-EINVAL);
  2271. }
  2272. alg->cra_module = THIS_MODULE;
  2273. alg->cra_priority = TALITOS_CRA_PRIORITY;
  2274. alg->cra_alignmask = 0;
  2275. alg->cra_ctxsize = sizeof(struct talitos_ctx);
  2276. alg->cra_flags |= CRYPTO_ALG_KERN_DRIVER_ONLY;
  2277. t_alg->dev = dev;
  2278. return t_alg;
  2279. }
  2280. static int talitos_probe_irq(struct platform_device *ofdev)
  2281. {
  2282. struct device *dev = &ofdev->dev;
  2283. struct device_node *np = ofdev->dev.of_node;
  2284. struct talitos_private *priv = dev_get_drvdata(dev);
  2285. int err;
  2286. priv->irq[0] = irq_of_parse_and_map(np, 0);
  2287. if (!priv->irq[0]) {
  2288. dev_err(dev, "failed to map irq\n");
  2289. return -EINVAL;
  2290. }
  2291. priv->irq[1] = irq_of_parse_and_map(np, 1);
  2292. /* get the primary irq line */
  2293. if (!priv->irq[1]) {
  2294. err = request_irq(priv->irq[0], talitos_interrupt_4ch, 0,
  2295. dev_driver_string(dev), dev);
  2296. goto primary_out;
  2297. }
  2298. err = request_irq(priv->irq[0], talitos_interrupt_ch0_2, 0,
  2299. dev_driver_string(dev), dev);
  2300. if (err)
  2301. goto primary_out;
  2302. /* get the secondary irq line */
  2303. err = request_irq(priv->irq[1], talitos_interrupt_ch1_3, 0,
  2304. dev_driver_string(dev), dev);
  2305. if (err) {
  2306. dev_err(dev, "failed to request secondary irq\n");
  2307. irq_dispose_mapping(priv->irq[1]);
  2308. priv->irq[1] = 0;
  2309. }
  2310. return err;
  2311. primary_out:
  2312. if (err) {
  2313. dev_err(dev, "failed to request primary irq\n");
  2314. irq_dispose_mapping(priv->irq[0]);
  2315. priv->irq[0] = 0;
  2316. }
  2317. return err;
  2318. }
  2319. static int talitos_probe(struct platform_device *ofdev)
  2320. {
  2321. struct device *dev = &ofdev->dev;
  2322. struct device_node *np = ofdev->dev.of_node;
  2323. struct talitos_private *priv;
  2324. const unsigned int *prop;
  2325. int i, err;
  2326. priv = kzalloc(sizeof(struct talitos_private), GFP_KERNEL);
  2327. if (!priv)
  2328. return -ENOMEM;
  2329. dev_set_drvdata(dev, priv);
  2330. priv->ofdev = ofdev;
  2331. spin_lock_init(&priv->reg_lock);
  2332. err = talitos_probe_irq(ofdev);
  2333. if (err)
  2334. goto err_out;
  2335. if (!priv->irq[1]) {
  2336. tasklet_init(&priv->done_task[0], talitos_done_4ch,
  2337. (unsigned long)dev);
  2338. } else {
  2339. tasklet_init(&priv->done_task[0], talitos_done_ch0_2,
  2340. (unsigned long)dev);
  2341. tasklet_init(&priv->done_task[1], talitos_done_ch1_3,
  2342. (unsigned long)dev);
  2343. }
  2344. INIT_LIST_HEAD(&priv->alg_list);
  2345. priv->reg = of_iomap(np, 0);
  2346. if (!priv->reg) {
  2347. dev_err(dev, "failed to of_iomap\n");
  2348. err = -ENOMEM;
  2349. goto err_out;
  2350. }
  2351. /* get SEC version capabilities from device tree */
  2352. prop = of_get_property(np, "fsl,num-channels", NULL);
  2353. if (prop)
  2354. priv->num_channels = *prop;
  2355. prop = of_get_property(np, "fsl,channel-fifo-len", NULL);
  2356. if (prop)
  2357. priv->chfifo_len = *prop;
  2358. prop = of_get_property(np, "fsl,exec-units-mask", NULL);
  2359. if (prop)
  2360. priv->exec_units = *prop;
  2361. prop = of_get_property(np, "fsl,descriptor-types-mask", NULL);
  2362. if (prop)
  2363. priv->desc_types = *prop;
  2364. if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
  2365. !priv->exec_units || !priv->desc_types) {
  2366. dev_err(dev, "invalid property data in device tree node\n");
  2367. err = -EINVAL;
  2368. goto err_out;
  2369. }
  2370. if (of_device_is_compatible(np, "fsl,sec3.0"))
  2371. priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;
  2372. if (of_device_is_compatible(np, "fsl,sec2.1"))
  2373. priv->features |= TALITOS_FTR_HW_AUTH_CHECK |
  2374. TALITOS_FTR_SHA224_HWINIT |
  2375. TALITOS_FTR_HMAC_OK;
  2376. priv->chan = kzalloc(sizeof(struct talitos_channel) *
  2377. priv->num_channels, GFP_KERNEL);
  2378. if (!priv->chan) {
  2379. dev_err(dev, "failed to allocate channel management space\n");
  2380. err = -ENOMEM;
  2381. goto err_out;
  2382. }
  2383. for (i = 0; i < priv->num_channels; i++) {
  2384. priv->chan[i].reg = priv->reg + TALITOS_CH_STRIDE * (i + 1);
  2385. if (!priv->irq[1] || !(i & 1))
  2386. priv->chan[i].reg += TALITOS_CH_BASE_OFFSET;
  2387. }
  2388. for (i = 0; i < priv->num_channels; i++) {
  2389. spin_lock_init(&priv->chan[i].head_lock);
  2390. spin_lock_init(&priv->chan[i].tail_lock);
  2391. }
  2392. priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);
  2393. for (i = 0; i < priv->num_channels; i++) {
  2394. priv->chan[i].fifo = kzalloc(sizeof(struct talitos_request) *
  2395. priv->fifo_len, GFP_KERNEL);
  2396. if (!priv->chan[i].fifo) {
  2397. dev_err(dev, "failed to allocate request fifo %d\n", i);
  2398. err = -ENOMEM;
  2399. goto err_out;
  2400. }
  2401. }
  2402. for (i = 0; i < priv->num_channels; i++)
  2403. atomic_set(&priv->chan[i].submit_count,
  2404. -(priv->chfifo_len - 1));
  2405. dma_set_mask(dev, DMA_BIT_MASK(36));
  2406. /* reset and initialize the h/w */
  2407. err = init_device(dev);
  2408. if (err) {
  2409. dev_err(dev, "failed to initialize device\n");
  2410. goto err_out;
  2411. }
  2412. /* register the RNG, if available */
  2413. if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
  2414. err = talitos_register_rng(dev);
  2415. if (err) {
  2416. dev_err(dev, "failed to register hwrng: %d\n", err);
  2417. goto err_out;
  2418. } else
  2419. dev_info(dev, "hwrng\n");
  2420. }
  2421. /* register crypto algorithms the device supports */
  2422. for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
  2423. if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
  2424. struct talitos_crypto_alg *t_alg;
  2425. char *name = NULL;
  2426. t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
  2427. if (IS_ERR(t_alg)) {
  2428. err = PTR_ERR(t_alg);
  2429. if (err == -ENOTSUPP)
  2430. continue;
  2431. goto err_out;
  2432. }
  2433. switch (t_alg->algt.type) {
  2434. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2435. case CRYPTO_ALG_TYPE_AEAD:
  2436. err = crypto_register_alg(
  2437. &t_alg->algt.alg.crypto);
  2438. name = t_alg->algt.alg.crypto.cra_driver_name;
  2439. break;
  2440. case CRYPTO_ALG_TYPE_AHASH:
  2441. err = crypto_register_ahash(
  2442. &t_alg->algt.alg.hash);
  2443. name =
  2444. t_alg->algt.alg.hash.halg.base.cra_driver_name;
  2445. break;
  2446. }
  2447. if (err) {
  2448. dev_err(dev, "%s alg registration failed\n",
  2449. name);
  2450. kfree(t_alg);
  2451. } else
  2452. list_add_tail(&t_alg->entry, &priv->alg_list);
  2453. }
  2454. }
  2455. if (!list_empty(&priv->alg_list))
  2456. dev_info(dev, "%s algorithms registered in /proc/crypto\n",
  2457. (char *)of_get_property(np, "compatible", NULL));
  2458. return 0;
  2459. err_out:
  2460. talitos_remove(ofdev);
  2461. return err;
  2462. }
  2463. static const struct of_device_id talitos_match[] = {
  2464. {
  2465. .compatible = "fsl,sec2.0",
  2466. },
  2467. {},
  2468. };
  2469. MODULE_DEVICE_TABLE(of, talitos_match);
  2470. static struct platform_driver talitos_driver = {
  2471. .driver = {
  2472. .name = "talitos",
  2473. .owner = THIS_MODULE,
  2474. .of_match_table = talitos_match,
  2475. },
  2476. .probe = talitos_probe,
  2477. .remove = talitos_remove,
  2478. };
  2479. module_platform_driver(talitos_driver);
  2480. MODULE_LICENSE("GPL");
  2481. MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
  2482. MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");