sata_sil24.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413
  1. /*
  2. * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
  3. *
  4. * Copyright 2005 Tejun Heo
  5. *
  6. * Based on preview driver from Silicon Image.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2, or (at your option) any
  11. * later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/pci.h>
  22. #include <linux/blkdev.h>
  23. #include <linux/delay.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <scsi/scsi_host.h>
  28. #include <scsi/scsi_cmnd.h>
  29. #include <linux/libata.h>
  30. #define DRV_NAME "sata_sil24"
  31. #define DRV_VERSION "1.1"
  32. /*
  33. * Port request block (PRB) 32 bytes
  34. */
  35. struct sil24_prb {
  36. __le16 ctrl;
  37. __le16 prot;
  38. __le32 rx_cnt;
  39. u8 fis[6 * 4];
  40. };
  41. /*
  42. * Scatter gather entry (SGE) 16 bytes
  43. */
  44. struct sil24_sge {
  45. __le64 addr;
  46. __le32 cnt;
  47. __le32 flags;
  48. };
  49. /*
  50. * Port multiplier
  51. */
  52. struct sil24_port_multiplier {
  53. __le32 diag;
  54. __le32 sactive;
  55. };
  56. enum {
  57. SIL24_HOST_BAR = 0,
  58. SIL24_PORT_BAR = 2,
  59. /* sil24 fetches in chunks of 64bytes. The first block
  60. * contains the PRB and two SGEs. From the second block, it's
  61. * consisted of four SGEs and called SGT. Calculate the
  62. * number of SGTs that fit into one page.
  63. */
  64. SIL24_PRB_SZ = sizeof(struct sil24_prb)
  65. + 2 * sizeof(struct sil24_sge),
  66. SIL24_MAX_SGT = (PAGE_SIZE - SIL24_PRB_SZ)
  67. / (4 * sizeof(struct sil24_sge)),
  68. /* This will give us one unused SGEs for ATA. This extra SGE
  69. * will be used to store CDB for ATAPI devices.
  70. */
  71. SIL24_MAX_SGE = 4 * SIL24_MAX_SGT + 1,
  72. /*
  73. * Global controller registers (128 bytes @ BAR0)
  74. */
  75. /* 32 bit regs */
  76. HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
  77. HOST_CTRL = 0x40,
  78. HOST_IRQ_STAT = 0x44,
  79. HOST_PHY_CFG = 0x48,
  80. HOST_BIST_CTRL = 0x50,
  81. HOST_BIST_PTRN = 0x54,
  82. HOST_BIST_STAT = 0x58,
  83. HOST_MEM_BIST_STAT = 0x5c,
  84. HOST_FLASH_CMD = 0x70,
  85. /* 8 bit regs */
  86. HOST_FLASH_DATA = 0x74,
  87. HOST_TRANSITION_DETECT = 0x75,
  88. HOST_GPIO_CTRL = 0x76,
  89. HOST_I2C_ADDR = 0x78, /* 32 bit */
  90. HOST_I2C_DATA = 0x7c,
  91. HOST_I2C_XFER_CNT = 0x7e,
  92. HOST_I2C_CTRL = 0x7f,
  93. /* HOST_SLOT_STAT bits */
  94. HOST_SSTAT_ATTN = (1 << 31),
  95. /* HOST_CTRL bits */
  96. HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
  97. HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
  98. HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
  99. HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
  100. HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
  101. HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
  102. /*
  103. * Port registers
  104. * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
  105. */
  106. PORT_REGS_SIZE = 0x2000,
  107. PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */
  108. PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
  109. PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
  110. PORT_PMP_STATUS = 0x0000, /* port device status offset */
  111. PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */
  112. PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */
  113. /* 32 bit regs */
  114. PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
  115. PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
  116. PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
  117. PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
  118. PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
  119. PORT_ACTIVATE_UPPER_ADDR= 0x101c,
  120. PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
  121. PORT_CMD_ERR = 0x1024, /* command error number */
  122. PORT_FIS_CFG = 0x1028,
  123. PORT_FIFO_THRES = 0x102c,
  124. /* 16 bit regs */
  125. PORT_DECODE_ERR_CNT = 0x1040,
  126. PORT_DECODE_ERR_THRESH = 0x1042,
  127. PORT_CRC_ERR_CNT = 0x1044,
  128. PORT_CRC_ERR_THRESH = 0x1046,
  129. PORT_HSHK_ERR_CNT = 0x1048,
  130. PORT_HSHK_ERR_THRESH = 0x104a,
  131. /* 32 bit regs */
  132. PORT_PHY_CFG = 0x1050,
  133. PORT_SLOT_STAT = 0x1800,
  134. PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
  135. PORT_CONTEXT = 0x1e04,
  136. PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
  137. PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
  138. PORT_SCONTROL = 0x1f00,
  139. PORT_SSTATUS = 0x1f04,
  140. PORT_SERROR = 0x1f08,
  141. PORT_SACTIVE = 0x1f0c,
  142. /* PORT_CTRL_STAT bits */
  143. PORT_CS_PORT_RST = (1 << 0), /* port reset */
  144. PORT_CS_DEV_RST = (1 << 1), /* device reset */
  145. PORT_CS_INIT = (1 << 2), /* port initialize */
  146. PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
  147. PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
  148. PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */
  149. PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
  150. PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */
  151. PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
  152. /* PORT_IRQ_STAT/ENABLE_SET/CLR */
  153. /* bits[11:0] are masked */
  154. PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
  155. PORT_IRQ_ERROR = (1 << 1), /* command execution error */
  156. PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
  157. PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
  158. PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
  159. PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
  160. PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
  161. PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
  162. PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
  163. PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
  164. PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
  165. PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
  166. DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
  167. PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
  168. PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
  169. /* bits[27:16] are unmasked (raw) */
  170. PORT_IRQ_RAW_SHIFT = 16,
  171. PORT_IRQ_MASKED_MASK = 0x7ff,
  172. PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
  173. /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
  174. PORT_IRQ_STEER_SHIFT = 30,
  175. PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
  176. /* PORT_CMD_ERR constants */
  177. PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
  178. PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
  179. PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
  180. PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
  181. PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
  182. PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
  183. PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
  184. PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
  185. PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
  186. PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
  187. PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
  188. PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
  189. PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
  190. PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
  191. PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
  192. PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
  193. PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
  194. PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
  195. PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
  196. PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
  197. PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
  198. PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
  199. /* bits of PRB control field */
  200. PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
  201. PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
  202. PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
  203. PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
  204. PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
  205. /* PRB protocol field */
  206. PRB_PROT_PACKET = (1 << 0),
  207. PRB_PROT_TCQ = (1 << 1),
  208. PRB_PROT_NCQ = (1 << 2),
  209. PRB_PROT_READ = (1 << 3),
  210. PRB_PROT_WRITE = (1 << 4),
  211. PRB_PROT_TRANSPARENT = (1 << 5),
  212. /*
  213. * Other constants
  214. */
  215. SGE_TRM = (1 << 31), /* Last SGE in chain */
  216. SGE_LNK = (1 << 30), /* linked list
  217. Points to SGT, not SGE */
  218. SGE_DRD = (1 << 29), /* discard data read (/dev/null)
  219. data address ignored */
  220. SIL24_MAX_CMDS = 31,
  221. /* board id */
  222. BID_SIL3124 = 0,
  223. BID_SIL3132 = 1,
  224. BID_SIL3131 = 2,
  225. /* host flags */
  226. SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  227. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  228. ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA |
  229. ATA_FLAG_AN | ATA_FLAG_PMP,
  230. SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
  231. IRQ_STAT_4PORTS = 0xf,
  232. };
  233. struct sil24_ata_block {
  234. struct sil24_prb prb;
  235. struct sil24_sge sge[SIL24_MAX_SGE];
  236. };
  237. struct sil24_atapi_block {
  238. struct sil24_prb prb;
  239. u8 cdb[16];
  240. struct sil24_sge sge[SIL24_MAX_SGE];
  241. };
  242. union sil24_cmd_block {
  243. struct sil24_ata_block ata;
  244. struct sil24_atapi_block atapi;
  245. };
  246. static struct sil24_cerr_info {
  247. unsigned int err_mask, action;
  248. const char *desc;
  249. } sil24_cerr_db[] = {
  250. [0] = { AC_ERR_DEV, 0,
  251. "device error" },
  252. [PORT_CERR_DEV] = { AC_ERR_DEV, 0,
  253. "device error via D2H FIS" },
  254. [PORT_CERR_SDB] = { AC_ERR_DEV, 0,
  255. "device error via SDB FIS" },
  256. [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
  257. "error in data FIS" },
  258. [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
  259. "failed to transmit command FIS" },
  260. [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_RESET,
  261. "protocol mismatch" },
  262. [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_RESET,
  263. "data directon mismatch" },
  264. [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
  265. "ran out of SGEs while writing" },
  266. [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
  267. "ran out of SGEs while reading" },
  268. [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_RESET,
  269. "invalid data directon for ATAPI CDB" },
  270. [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
  271. "SGT not on qword boundary" },
  272. [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  273. "PCI target abort while fetching SGT" },
  274. [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  275. "PCI master abort while fetching SGT" },
  276. [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  277. "PCI parity error while fetching SGT" },
  278. [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
  279. "PRB not on qword boundary" },
  280. [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  281. "PCI target abort while fetching PRB" },
  282. [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  283. "PCI master abort while fetching PRB" },
  284. [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  285. "PCI parity error while fetching PRB" },
  286. [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  287. "undefined error while transferring data" },
  288. [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  289. "PCI target abort while transferring data" },
  290. [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  291. "PCI master abort while transferring data" },
  292. [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  293. "PCI parity error while transferring data" },
  294. [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_RESET,
  295. "FIS received while sending service FIS" },
  296. };
  297. /*
  298. * ap->private_data
  299. *
  300. * The preview driver always returned 0 for status. We emulate it
  301. * here from the previous interrupt.
  302. */
  303. struct sil24_port_priv {
  304. union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
  305. dma_addr_t cmd_block_dma; /* DMA base addr for them */
  306. struct ata_taskfile tf; /* Cached taskfile registers */
  307. int do_port_rst;
  308. };
  309. static void sil24_dev_config(struct ata_device *dev);
  310. static u8 sil24_check_status(struct ata_port *ap);
  311. static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val);
  312. static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
  313. static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  314. static int sil24_qc_defer(struct ata_queued_cmd *qc);
  315. static void sil24_qc_prep(struct ata_queued_cmd *qc);
  316. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
  317. static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc);
  318. static void sil24_pmp_attach(struct ata_port *ap);
  319. static void sil24_pmp_detach(struct ata_port *ap);
  320. static void sil24_freeze(struct ata_port *ap);
  321. static void sil24_thaw(struct ata_port *ap);
  322. static int sil24_softreset(struct ata_link *link, unsigned int *class,
  323. unsigned long deadline);
  324. static int sil24_hardreset(struct ata_link *link, unsigned int *class,
  325. unsigned long deadline);
  326. static int sil24_pmp_softreset(struct ata_link *link, unsigned int *class,
  327. unsigned long deadline);
  328. static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
  329. unsigned long deadline);
  330. static void sil24_error_handler(struct ata_port *ap);
  331. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
  332. static int sil24_port_start(struct ata_port *ap);
  333. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  334. #ifdef CONFIG_PM
  335. static int sil24_pci_device_resume(struct pci_dev *pdev);
  336. static int sil24_port_resume(struct ata_port *ap);
  337. #endif
  338. static const struct pci_device_id sil24_pci_tbl[] = {
  339. { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
  340. { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
  341. { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
  342. { PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
  343. { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
  344. { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
  345. { } /* terminate list */
  346. };
  347. static struct pci_driver sil24_pci_driver = {
  348. .name = DRV_NAME,
  349. .id_table = sil24_pci_tbl,
  350. .probe = sil24_init_one,
  351. .remove = ata_pci_remove_one,
  352. #ifdef CONFIG_PM
  353. .suspend = ata_pci_device_suspend,
  354. .resume = sil24_pci_device_resume,
  355. #endif
  356. };
  357. static struct scsi_host_template sil24_sht = {
  358. ATA_NCQ_SHT(DRV_NAME),
  359. .can_queue = SIL24_MAX_CMDS,
  360. .sg_tablesize = SIL24_MAX_SGE,
  361. .dma_boundary = ATA_DMA_BOUNDARY,
  362. };
  363. static struct ata_port_operations sil24_ops = {
  364. .inherits = &sata_pmp_port_ops,
  365. .sff_check_status = sil24_check_status,
  366. .sff_check_altstatus = sil24_check_status,
  367. .sff_tf_read = sil24_tf_read,
  368. .qc_defer = sil24_qc_defer,
  369. .qc_prep = sil24_qc_prep,
  370. .qc_issue = sil24_qc_issue,
  371. .qc_fill_rtf = sil24_qc_fill_rtf,
  372. .freeze = sil24_freeze,
  373. .thaw = sil24_thaw,
  374. .softreset = sil24_softreset,
  375. .hardreset = sil24_hardreset,
  376. .pmp_softreset = sil24_pmp_softreset,
  377. .pmp_hardreset = sil24_pmp_hardreset,
  378. .error_handler = sil24_error_handler,
  379. .post_internal_cmd = sil24_post_internal_cmd,
  380. .dev_config = sil24_dev_config,
  381. .scr_read = sil24_scr_read,
  382. .scr_write = sil24_scr_write,
  383. .pmp_attach = sil24_pmp_attach,
  384. .pmp_detach = sil24_pmp_detach,
  385. .port_start = sil24_port_start,
  386. #ifdef CONFIG_PM
  387. .port_resume = sil24_port_resume,
  388. #endif
  389. };
  390. /*
  391. * Use bits 30-31 of port_flags to encode available port numbers.
  392. * Current maxium is 4.
  393. */
  394. #define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
  395. #define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
  396. static const struct ata_port_info sil24_port_info[] = {
  397. /* sil_3124 */
  398. {
  399. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
  400. SIL24_FLAG_PCIX_IRQ_WOC,
  401. .pio_mask = 0x1f, /* pio0-4 */
  402. .mwdma_mask = 0x07, /* mwdma0-2 */
  403. .udma_mask = ATA_UDMA5, /* udma0-5 */
  404. .port_ops = &sil24_ops,
  405. },
  406. /* sil_3132 */
  407. {
  408. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
  409. .pio_mask = 0x1f, /* pio0-4 */
  410. .mwdma_mask = 0x07, /* mwdma0-2 */
  411. .udma_mask = ATA_UDMA5, /* udma0-5 */
  412. .port_ops = &sil24_ops,
  413. },
  414. /* sil_3131/sil_3531 */
  415. {
  416. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
  417. .pio_mask = 0x1f, /* pio0-4 */
  418. .mwdma_mask = 0x07, /* mwdma0-2 */
  419. .udma_mask = ATA_UDMA5, /* udma0-5 */
  420. .port_ops = &sil24_ops,
  421. },
  422. };
  423. static int sil24_tag(int tag)
  424. {
  425. if (unlikely(ata_tag_internal(tag)))
  426. return 0;
  427. return tag;
  428. }
  429. static void sil24_dev_config(struct ata_device *dev)
  430. {
  431. void __iomem *port = dev->link->ap->ioaddr.cmd_addr;
  432. if (dev->cdb_len == 16)
  433. writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
  434. else
  435. writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
  436. }
  437. static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
  438. {
  439. void __iomem *port = ap->ioaddr.cmd_addr;
  440. struct sil24_prb __iomem *prb;
  441. u8 fis[6 * 4];
  442. prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
  443. memcpy_fromio(fis, prb->fis, sizeof(fis));
  444. ata_tf_from_fis(fis, tf);
  445. }
  446. static u8 sil24_check_status(struct ata_port *ap)
  447. {
  448. struct sil24_port_priv *pp = ap->private_data;
  449. return pp->tf.command;
  450. }
  451. static int sil24_scr_map[] = {
  452. [SCR_CONTROL] = 0,
  453. [SCR_STATUS] = 1,
  454. [SCR_ERROR] = 2,
  455. [SCR_ACTIVE] = 3,
  456. };
  457. static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val)
  458. {
  459. void __iomem *scr_addr = ap->ioaddr.scr_addr;
  460. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  461. void __iomem *addr;
  462. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  463. *val = readl(scr_addr + sil24_scr_map[sc_reg] * 4);
  464. return 0;
  465. }
  466. return -EINVAL;
  467. }
  468. static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
  469. {
  470. void __iomem *scr_addr = ap->ioaddr.scr_addr;
  471. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  472. void __iomem *addr;
  473. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  474. writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
  475. return 0;
  476. }
  477. return -EINVAL;
  478. }
  479. static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  480. {
  481. struct sil24_port_priv *pp = ap->private_data;
  482. *tf = pp->tf;
  483. }
  484. static void sil24_config_port(struct ata_port *ap)
  485. {
  486. void __iomem *port = ap->ioaddr.cmd_addr;
  487. /* configure IRQ WoC */
  488. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  489. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
  490. else
  491. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
  492. /* zero error counters. */
  493. writel(0x8000, port + PORT_DECODE_ERR_THRESH);
  494. writel(0x8000, port + PORT_CRC_ERR_THRESH);
  495. writel(0x8000, port + PORT_HSHK_ERR_THRESH);
  496. writel(0x0000, port + PORT_DECODE_ERR_CNT);
  497. writel(0x0000, port + PORT_CRC_ERR_CNT);
  498. writel(0x0000, port + PORT_HSHK_ERR_CNT);
  499. /* always use 64bit activation */
  500. writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
  501. /* clear port multiplier enable and resume bits */
  502. writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
  503. }
  504. static void sil24_config_pmp(struct ata_port *ap, int attached)
  505. {
  506. void __iomem *port = ap->ioaddr.cmd_addr;
  507. if (attached)
  508. writel(PORT_CS_PMP_EN, port + PORT_CTRL_STAT);
  509. else
  510. writel(PORT_CS_PMP_EN, port + PORT_CTRL_CLR);
  511. }
  512. static void sil24_clear_pmp(struct ata_port *ap)
  513. {
  514. void __iomem *port = ap->ioaddr.cmd_addr;
  515. int i;
  516. writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
  517. for (i = 0; i < SATA_PMP_MAX_PORTS; i++) {
  518. void __iomem *pmp_base = port + PORT_PMP + i * PORT_PMP_SIZE;
  519. writel(0, pmp_base + PORT_PMP_STATUS);
  520. writel(0, pmp_base + PORT_PMP_QACTIVE);
  521. }
  522. }
  523. static int sil24_init_port(struct ata_port *ap)
  524. {
  525. void __iomem *port = ap->ioaddr.cmd_addr;
  526. struct sil24_port_priv *pp = ap->private_data;
  527. u32 tmp;
  528. /* clear PMP error status */
  529. if (ap->nr_pmp_links)
  530. sil24_clear_pmp(ap);
  531. writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
  532. ata_wait_register(port + PORT_CTRL_STAT,
  533. PORT_CS_INIT, PORT_CS_INIT, 10, 100);
  534. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  535. PORT_CS_RDY, 0, 10, 100);
  536. if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY) {
  537. pp->do_port_rst = 1;
  538. ap->link.eh_context.i.action |= ATA_EH_RESET;
  539. return -EIO;
  540. }
  541. return 0;
  542. }
  543. static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
  544. const struct ata_taskfile *tf,
  545. int is_cmd, u32 ctrl,
  546. unsigned long timeout_msec)
  547. {
  548. void __iomem *port = ap->ioaddr.cmd_addr;
  549. struct sil24_port_priv *pp = ap->private_data;
  550. struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
  551. dma_addr_t paddr = pp->cmd_block_dma;
  552. u32 irq_enabled, irq_mask, irq_stat;
  553. int rc;
  554. prb->ctrl = cpu_to_le16(ctrl);
  555. ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
  556. /* temporarily plug completion and error interrupts */
  557. irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
  558. writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
  559. writel((u32)paddr, port + PORT_CMD_ACTIVATE);
  560. writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
  561. irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
  562. irq_stat = ata_wait_register(port + PORT_IRQ_STAT, irq_mask, 0x0,
  563. 10, timeout_msec);
  564. writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
  565. irq_stat >>= PORT_IRQ_RAW_SHIFT;
  566. if (irq_stat & PORT_IRQ_COMPLETE)
  567. rc = 0;
  568. else {
  569. /* force port into known state */
  570. sil24_init_port(ap);
  571. if (irq_stat & PORT_IRQ_ERROR)
  572. rc = -EIO;
  573. else
  574. rc = -EBUSY;
  575. }
  576. /* restore IRQ enabled */
  577. writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
  578. return rc;
  579. }
  580. static int sil24_do_softreset(struct ata_link *link, unsigned int *class,
  581. int pmp, unsigned long deadline)
  582. {
  583. struct ata_port *ap = link->ap;
  584. unsigned long timeout_msec = 0;
  585. struct ata_taskfile tf;
  586. const char *reason;
  587. int rc;
  588. DPRINTK("ENTER\n");
  589. if (ata_link_offline(link)) {
  590. DPRINTK("PHY reports no device\n");
  591. *class = ATA_DEV_NONE;
  592. goto out;
  593. }
  594. /* put the port into known state */
  595. if (sil24_init_port(ap)) {
  596. reason = "port not ready";
  597. goto err;
  598. }
  599. /* do SRST */
  600. if (time_after(deadline, jiffies))
  601. timeout_msec = jiffies_to_msecs(deadline - jiffies);
  602. ata_tf_init(link->device, &tf); /* doesn't really matter */
  603. rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
  604. timeout_msec);
  605. if (rc == -EBUSY) {
  606. reason = "timeout";
  607. goto err;
  608. } else if (rc) {
  609. reason = "SRST command error";
  610. goto err;
  611. }
  612. sil24_read_tf(ap, 0, &tf);
  613. *class = ata_dev_classify(&tf);
  614. if (*class == ATA_DEV_UNKNOWN)
  615. *class = ATA_DEV_NONE;
  616. out:
  617. DPRINTK("EXIT, class=%u\n", *class);
  618. return 0;
  619. err:
  620. ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
  621. return -EIO;
  622. }
  623. static int sil24_softreset(struct ata_link *link, unsigned int *class,
  624. unsigned long deadline)
  625. {
  626. return sil24_do_softreset(link, class, SATA_PMP_CTRL_PORT, deadline);
  627. }
  628. static int sil24_hardreset(struct ata_link *link, unsigned int *class,
  629. unsigned long deadline)
  630. {
  631. struct ata_port *ap = link->ap;
  632. void __iomem *port = ap->ioaddr.cmd_addr;
  633. struct sil24_port_priv *pp = ap->private_data;
  634. int did_port_rst = 0;
  635. const char *reason;
  636. int tout_msec, rc;
  637. u32 tmp;
  638. retry:
  639. /* Sometimes, DEV_RST is not enough to recover the controller.
  640. * This happens often after PM DMA CS errata.
  641. */
  642. if (pp->do_port_rst) {
  643. ata_port_printk(ap, KERN_WARNING, "controller in dubious "
  644. "state, performing PORT_RST\n");
  645. writel(PORT_CS_PORT_RST, port + PORT_CTRL_STAT);
  646. msleep(10);
  647. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  648. ata_wait_register(port + PORT_CTRL_STAT, PORT_CS_RDY, 0,
  649. 10, 5000);
  650. /* restore port configuration */
  651. sil24_config_port(ap);
  652. sil24_config_pmp(ap, ap->nr_pmp_links);
  653. pp->do_port_rst = 0;
  654. did_port_rst = 1;
  655. }
  656. /* sil24 does the right thing(tm) without any protection */
  657. sata_set_spd(link);
  658. tout_msec = 100;
  659. if (ata_link_online(link))
  660. tout_msec = 5000;
  661. writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
  662. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  663. PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10,
  664. tout_msec);
  665. /* SStatus oscillates between zero and valid status after
  666. * DEV_RST, debounce it.
  667. */
  668. rc = sata_link_debounce(link, sata_deb_timing_long, deadline);
  669. if (rc) {
  670. reason = "PHY debouncing failed";
  671. goto err;
  672. }
  673. if (tmp & PORT_CS_DEV_RST) {
  674. if (ata_link_offline(link))
  675. return 0;
  676. reason = "link not ready";
  677. goto err;
  678. }
  679. /* Sil24 doesn't store signature FIS after hardreset, so we
  680. * can't wait for BSY to clear. Some devices take a long time
  681. * to get ready and those devices will choke if we don't wait
  682. * for BSY clearance here. Tell libata to perform follow-up
  683. * softreset.
  684. */
  685. return -EAGAIN;
  686. err:
  687. if (!did_port_rst) {
  688. pp->do_port_rst = 1;
  689. goto retry;
  690. }
  691. ata_link_printk(link, KERN_ERR, "hardreset failed (%s)\n", reason);
  692. return -EIO;
  693. }
  694. static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
  695. struct sil24_sge *sge)
  696. {
  697. struct scatterlist *sg;
  698. struct sil24_sge *last_sge = NULL;
  699. unsigned int si;
  700. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  701. sge->addr = cpu_to_le64(sg_dma_address(sg));
  702. sge->cnt = cpu_to_le32(sg_dma_len(sg));
  703. sge->flags = 0;
  704. last_sge = sge;
  705. sge++;
  706. }
  707. last_sge->flags = cpu_to_le32(SGE_TRM);
  708. }
  709. static int sil24_qc_defer(struct ata_queued_cmd *qc)
  710. {
  711. struct ata_link *link = qc->dev->link;
  712. struct ata_port *ap = link->ap;
  713. u8 prot = qc->tf.protocol;
  714. /*
  715. * There is a bug in the chip:
  716. * Port LRAM Causes the PRB/SGT Data to be Corrupted
  717. * If the host issues a read request for LRAM and SActive registers
  718. * while active commands are available in the port, PRB/SGT data in
  719. * the LRAM can become corrupted. This issue applies only when
  720. * reading from, but not writing to, the LRAM.
  721. *
  722. * Therefore, reading LRAM when there is no particular error [and
  723. * other commands may be outstanding] is prohibited.
  724. *
  725. * To avoid this bug there are two situations where a command must run
  726. * exclusive of any other commands on the port:
  727. *
  728. * - ATAPI commands which check the sense data
  729. * - Passthrough ATA commands which always have ATA_QCFLAG_RESULT_TF
  730. * set.
  731. *
  732. */
  733. int is_excl = (ata_is_atapi(prot) ||
  734. (qc->flags & ATA_QCFLAG_RESULT_TF));
  735. if (unlikely(ap->excl_link)) {
  736. if (link == ap->excl_link) {
  737. if (ap->nr_active_links)
  738. return ATA_DEFER_PORT;
  739. qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
  740. } else
  741. return ATA_DEFER_PORT;
  742. } else if (unlikely(is_excl)) {
  743. ap->excl_link = link;
  744. if (ap->nr_active_links)
  745. return ATA_DEFER_PORT;
  746. qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
  747. }
  748. return ata_std_qc_defer(qc);
  749. }
  750. static void sil24_qc_prep(struct ata_queued_cmd *qc)
  751. {
  752. struct ata_port *ap = qc->ap;
  753. struct sil24_port_priv *pp = ap->private_data;
  754. union sil24_cmd_block *cb;
  755. struct sil24_prb *prb;
  756. struct sil24_sge *sge;
  757. u16 ctrl = 0;
  758. cb = &pp->cmd_block[sil24_tag(qc->tag)];
  759. if (!ata_is_atapi(qc->tf.protocol)) {
  760. prb = &cb->ata.prb;
  761. sge = cb->ata.sge;
  762. } else {
  763. prb = &cb->atapi.prb;
  764. sge = cb->atapi.sge;
  765. memset(cb->atapi.cdb, 0, 32);
  766. memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
  767. if (ata_is_data(qc->tf.protocol)) {
  768. if (qc->tf.flags & ATA_TFLAG_WRITE)
  769. ctrl = PRB_CTRL_PACKET_WRITE;
  770. else
  771. ctrl = PRB_CTRL_PACKET_READ;
  772. }
  773. }
  774. prb->ctrl = cpu_to_le16(ctrl);
  775. ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, prb->fis);
  776. if (qc->flags & ATA_QCFLAG_DMAMAP)
  777. sil24_fill_sg(qc, sge);
  778. }
  779. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
  780. {
  781. struct ata_port *ap = qc->ap;
  782. struct sil24_port_priv *pp = ap->private_data;
  783. void __iomem *port = ap->ioaddr.cmd_addr;
  784. unsigned int tag = sil24_tag(qc->tag);
  785. dma_addr_t paddr;
  786. void __iomem *activate;
  787. paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
  788. activate = port + PORT_CMD_ACTIVATE + tag * 8;
  789. writel((u32)paddr, activate);
  790. writel((u64)paddr >> 32, activate + 4);
  791. return 0;
  792. }
  793. static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc)
  794. {
  795. sil24_read_tf(qc->ap, qc->tag, &qc->result_tf);
  796. return true;
  797. }
  798. static void sil24_pmp_attach(struct ata_port *ap)
  799. {
  800. sil24_config_pmp(ap, 1);
  801. sil24_init_port(ap);
  802. }
  803. static void sil24_pmp_detach(struct ata_port *ap)
  804. {
  805. sil24_init_port(ap);
  806. sil24_config_pmp(ap, 0);
  807. }
  808. static int sil24_pmp_softreset(struct ata_link *link, unsigned int *class,
  809. unsigned long deadline)
  810. {
  811. return sil24_do_softreset(link, class, link->pmp, deadline);
  812. }
  813. static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
  814. unsigned long deadline)
  815. {
  816. int rc;
  817. rc = sil24_init_port(link->ap);
  818. if (rc) {
  819. ata_link_printk(link, KERN_ERR,
  820. "hardreset failed (port not ready)\n");
  821. return rc;
  822. }
  823. return sata_std_hardreset(link, class, deadline);
  824. }
  825. static void sil24_freeze(struct ata_port *ap)
  826. {
  827. void __iomem *port = ap->ioaddr.cmd_addr;
  828. /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
  829. * PORT_IRQ_ENABLE instead.
  830. */
  831. writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
  832. }
  833. static void sil24_thaw(struct ata_port *ap)
  834. {
  835. void __iomem *port = ap->ioaddr.cmd_addr;
  836. u32 tmp;
  837. /* clear IRQ */
  838. tmp = readl(port + PORT_IRQ_STAT);
  839. writel(tmp, port + PORT_IRQ_STAT);
  840. /* turn IRQ back on */
  841. writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
  842. }
  843. static void sil24_error_intr(struct ata_port *ap)
  844. {
  845. void __iomem *port = ap->ioaddr.cmd_addr;
  846. struct sil24_port_priv *pp = ap->private_data;
  847. struct ata_queued_cmd *qc = NULL;
  848. struct ata_link *link;
  849. struct ata_eh_info *ehi;
  850. int abort = 0, freeze = 0;
  851. u32 irq_stat;
  852. /* on error, we need to clear IRQ explicitly */
  853. irq_stat = readl(port + PORT_IRQ_STAT);
  854. writel(irq_stat, port + PORT_IRQ_STAT);
  855. /* first, analyze and record host port events */
  856. link = &ap->link;
  857. ehi = &link->eh_info;
  858. ata_ehi_clear_desc(ehi);
  859. ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
  860. if (irq_stat & PORT_IRQ_SDB_NOTIFY) {
  861. ata_ehi_push_desc(ehi, "SDB notify");
  862. sata_async_notification(ap);
  863. }
  864. if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
  865. ata_ehi_hotplugged(ehi);
  866. ata_ehi_push_desc(ehi, "%s",
  867. irq_stat & PORT_IRQ_PHYRDY_CHG ?
  868. "PHY RDY changed" : "device exchanged");
  869. freeze = 1;
  870. }
  871. if (irq_stat & PORT_IRQ_UNK_FIS) {
  872. ehi->err_mask |= AC_ERR_HSM;
  873. ehi->action |= ATA_EH_RESET;
  874. ata_ehi_push_desc(ehi, "unknown FIS");
  875. freeze = 1;
  876. }
  877. /* deal with command error */
  878. if (irq_stat & PORT_IRQ_ERROR) {
  879. struct sil24_cerr_info *ci = NULL;
  880. unsigned int err_mask = 0, action = 0;
  881. u32 context, cerr;
  882. int pmp;
  883. abort = 1;
  884. /* DMA Context Switch Failure in Port Multiplier Mode
  885. * errata. If we have active commands to 3 or more
  886. * devices, any error condition on active devices can
  887. * corrupt DMA context switching.
  888. */
  889. if (ap->nr_active_links >= 3) {
  890. ehi->err_mask |= AC_ERR_OTHER;
  891. ehi->action |= ATA_EH_RESET;
  892. ata_ehi_push_desc(ehi, "PMP DMA CS errata");
  893. pp->do_port_rst = 1;
  894. freeze = 1;
  895. }
  896. /* find out the offending link and qc */
  897. if (ap->nr_pmp_links) {
  898. context = readl(port + PORT_CONTEXT);
  899. pmp = (context >> 5) & 0xf;
  900. if (pmp < ap->nr_pmp_links) {
  901. link = &ap->pmp_link[pmp];
  902. ehi = &link->eh_info;
  903. qc = ata_qc_from_tag(ap, link->active_tag);
  904. ata_ehi_clear_desc(ehi);
  905. ata_ehi_push_desc(ehi, "irq_stat 0x%08x",
  906. irq_stat);
  907. } else {
  908. err_mask |= AC_ERR_HSM;
  909. action |= ATA_EH_RESET;
  910. freeze = 1;
  911. }
  912. } else
  913. qc = ata_qc_from_tag(ap, link->active_tag);
  914. /* analyze CMD_ERR */
  915. cerr = readl(port + PORT_CMD_ERR);
  916. if (cerr < ARRAY_SIZE(sil24_cerr_db))
  917. ci = &sil24_cerr_db[cerr];
  918. if (ci && ci->desc) {
  919. err_mask |= ci->err_mask;
  920. action |= ci->action;
  921. if (action & ATA_EH_RESET)
  922. freeze = 1;
  923. ata_ehi_push_desc(ehi, "%s", ci->desc);
  924. } else {
  925. err_mask |= AC_ERR_OTHER;
  926. action |= ATA_EH_RESET;
  927. freeze = 1;
  928. ata_ehi_push_desc(ehi, "unknown command error %d",
  929. cerr);
  930. }
  931. /* record error info */
  932. if (qc) {
  933. sil24_read_tf(ap, qc->tag, &pp->tf);
  934. qc->err_mask |= err_mask;
  935. } else
  936. ehi->err_mask |= err_mask;
  937. ehi->action |= action;
  938. /* if PMP, resume */
  939. if (ap->nr_pmp_links)
  940. writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_STAT);
  941. }
  942. /* freeze or abort */
  943. if (freeze)
  944. ata_port_freeze(ap);
  945. else if (abort) {
  946. if (qc)
  947. ata_link_abort(qc->dev->link);
  948. else
  949. ata_port_abort(ap);
  950. }
  951. }
  952. static inline void sil24_host_intr(struct ata_port *ap)
  953. {
  954. void __iomem *port = ap->ioaddr.cmd_addr;
  955. u32 slot_stat, qc_active;
  956. int rc;
  957. /* If PCIX_IRQ_WOC, there's an inherent race window between
  958. * clearing IRQ pending status and reading PORT_SLOT_STAT
  959. * which may cause spurious interrupts afterwards. This is
  960. * unavoidable and much better than losing interrupts which
  961. * happens if IRQ pending is cleared after reading
  962. * PORT_SLOT_STAT.
  963. */
  964. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  965. writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
  966. slot_stat = readl(port + PORT_SLOT_STAT);
  967. if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
  968. sil24_error_intr(ap);
  969. return;
  970. }
  971. qc_active = slot_stat & ~HOST_SSTAT_ATTN;
  972. rc = ata_qc_complete_multiple(ap, qc_active);
  973. if (rc > 0)
  974. return;
  975. if (rc < 0) {
  976. struct ata_eh_info *ehi = &ap->link.eh_info;
  977. ehi->err_mask |= AC_ERR_HSM;
  978. ehi->action |= ATA_EH_RESET;
  979. ata_port_freeze(ap);
  980. return;
  981. }
  982. /* spurious interrupts are expected if PCIX_IRQ_WOC */
  983. if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit())
  984. ata_port_printk(ap, KERN_INFO, "spurious interrupt "
  985. "(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
  986. slot_stat, ap->link.active_tag, ap->link.sactive);
  987. }
  988. static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
  989. {
  990. struct ata_host *host = dev_instance;
  991. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  992. unsigned handled = 0;
  993. u32 status;
  994. int i;
  995. status = readl(host_base + HOST_IRQ_STAT);
  996. if (status == 0xffffffff) {
  997. printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
  998. "PCI fault or device removal?\n");
  999. goto out;
  1000. }
  1001. if (!(status & IRQ_STAT_4PORTS))
  1002. goto out;
  1003. spin_lock(&host->lock);
  1004. for (i = 0; i < host->n_ports; i++)
  1005. if (status & (1 << i)) {
  1006. struct ata_port *ap = host->ports[i];
  1007. if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
  1008. sil24_host_intr(ap);
  1009. handled++;
  1010. } else
  1011. printk(KERN_ERR DRV_NAME
  1012. ": interrupt from disabled port %d\n", i);
  1013. }
  1014. spin_unlock(&host->lock);
  1015. out:
  1016. return IRQ_RETVAL(handled);
  1017. }
  1018. static void sil24_error_handler(struct ata_port *ap)
  1019. {
  1020. struct sil24_port_priv *pp = ap->private_data;
  1021. if (sil24_init_port(ap))
  1022. ata_eh_freeze_port(ap);
  1023. sata_pmp_error_handler(ap);
  1024. pp->do_port_rst = 0;
  1025. }
  1026. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
  1027. {
  1028. struct ata_port *ap = qc->ap;
  1029. /* make DMA engine forget about the failed command */
  1030. if ((qc->flags & ATA_QCFLAG_FAILED) && sil24_init_port(ap))
  1031. ata_eh_freeze_port(ap);
  1032. }
  1033. static int sil24_port_start(struct ata_port *ap)
  1034. {
  1035. struct device *dev = ap->host->dev;
  1036. struct sil24_port_priv *pp;
  1037. union sil24_cmd_block *cb;
  1038. size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
  1039. dma_addr_t cb_dma;
  1040. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  1041. if (!pp)
  1042. return -ENOMEM;
  1043. pp->tf.command = ATA_DRDY;
  1044. cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
  1045. if (!cb)
  1046. return -ENOMEM;
  1047. memset(cb, 0, cb_size);
  1048. pp->cmd_block = cb;
  1049. pp->cmd_block_dma = cb_dma;
  1050. ap->private_data = pp;
  1051. return 0;
  1052. }
  1053. static void sil24_init_controller(struct ata_host *host)
  1054. {
  1055. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  1056. u32 tmp;
  1057. int i;
  1058. /* GPIO off */
  1059. writel(0, host_base + HOST_FLASH_CMD);
  1060. /* clear global reset & mask interrupts during initialization */
  1061. writel(0, host_base + HOST_CTRL);
  1062. /* init ports */
  1063. for (i = 0; i < host->n_ports; i++) {
  1064. struct ata_port *ap = host->ports[i];
  1065. void __iomem *port = ap->ioaddr.cmd_addr;
  1066. /* Initial PHY setting */
  1067. writel(0x20c, port + PORT_PHY_CFG);
  1068. /* Clear port RST */
  1069. tmp = readl(port + PORT_CTRL_STAT);
  1070. if (tmp & PORT_CS_PORT_RST) {
  1071. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  1072. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  1073. PORT_CS_PORT_RST,
  1074. PORT_CS_PORT_RST, 10, 100);
  1075. if (tmp & PORT_CS_PORT_RST)
  1076. dev_printk(KERN_ERR, host->dev,
  1077. "failed to clear port RST\n");
  1078. }
  1079. /* configure port */
  1080. sil24_config_port(ap);
  1081. }
  1082. /* Turn on interrupts */
  1083. writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
  1084. }
  1085. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1086. {
  1087. extern int __MARKER__sil24_cmd_block_is_sized_wrongly;
  1088. static int printed_version;
  1089. struct ata_port_info pi = sil24_port_info[ent->driver_data];
  1090. const struct ata_port_info *ppi[] = { &pi, NULL };
  1091. void __iomem * const *iomap;
  1092. struct ata_host *host;
  1093. int i, rc;
  1094. u32 tmp;
  1095. /* cause link error if sil24_cmd_block is sized wrongly */
  1096. if (sizeof(union sil24_cmd_block) != PAGE_SIZE)
  1097. __MARKER__sil24_cmd_block_is_sized_wrongly = 1;
  1098. if (!printed_version++)
  1099. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  1100. /* acquire resources */
  1101. rc = pcim_enable_device(pdev);
  1102. if (rc)
  1103. return rc;
  1104. rc = pcim_iomap_regions(pdev,
  1105. (1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
  1106. DRV_NAME);
  1107. if (rc)
  1108. return rc;
  1109. iomap = pcim_iomap_table(pdev);
  1110. /* apply workaround for completion IRQ loss on PCI-X errata */
  1111. if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
  1112. tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
  1113. if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
  1114. dev_printk(KERN_INFO, &pdev->dev,
  1115. "Applying completion IRQ loss on PCI-X "
  1116. "errata fix\n");
  1117. else
  1118. pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
  1119. }
  1120. /* allocate and fill host */
  1121. host = ata_host_alloc_pinfo(&pdev->dev, ppi,
  1122. SIL24_FLAG2NPORTS(ppi[0]->flags));
  1123. if (!host)
  1124. return -ENOMEM;
  1125. host->iomap = iomap;
  1126. for (i = 0; i < host->n_ports; i++) {
  1127. struct ata_port *ap = host->ports[i];
  1128. size_t offset = ap->port_no * PORT_REGS_SIZE;
  1129. void __iomem *port = iomap[SIL24_PORT_BAR] + offset;
  1130. host->ports[i]->ioaddr.cmd_addr = port;
  1131. host->ports[i]->ioaddr.scr_addr = port + PORT_SCONTROL;
  1132. ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host");
  1133. ata_port_pbar_desc(ap, SIL24_PORT_BAR, offset, "port");
  1134. }
  1135. /* configure and activate the device */
  1136. if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  1137. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  1138. if (rc) {
  1139. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1140. if (rc) {
  1141. dev_printk(KERN_ERR, &pdev->dev,
  1142. "64-bit DMA enable failed\n");
  1143. return rc;
  1144. }
  1145. }
  1146. } else {
  1147. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1148. if (rc) {
  1149. dev_printk(KERN_ERR, &pdev->dev,
  1150. "32-bit DMA enable failed\n");
  1151. return rc;
  1152. }
  1153. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1154. if (rc) {
  1155. dev_printk(KERN_ERR, &pdev->dev,
  1156. "32-bit consistent DMA enable failed\n");
  1157. return rc;
  1158. }
  1159. }
  1160. sil24_init_controller(host);
  1161. pci_set_master(pdev);
  1162. return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
  1163. &sil24_sht);
  1164. }
  1165. #ifdef CONFIG_PM
  1166. static int sil24_pci_device_resume(struct pci_dev *pdev)
  1167. {
  1168. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1169. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  1170. int rc;
  1171. rc = ata_pci_device_do_resume(pdev);
  1172. if (rc)
  1173. return rc;
  1174. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
  1175. writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
  1176. sil24_init_controller(host);
  1177. ata_host_resume(host);
  1178. return 0;
  1179. }
  1180. static int sil24_port_resume(struct ata_port *ap)
  1181. {
  1182. sil24_config_pmp(ap, ap->nr_pmp_links);
  1183. return 0;
  1184. }
  1185. #endif
  1186. static int __init sil24_init(void)
  1187. {
  1188. return pci_register_driver(&sil24_pci_driver);
  1189. }
  1190. static void __exit sil24_exit(void)
  1191. {
  1192. pci_unregister_driver(&sil24_pci_driver);
  1193. }
  1194. MODULE_AUTHOR("Tejun Heo");
  1195. MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
  1196. MODULE_LICENSE("GPL");
  1197. MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
  1198. module_init(sil24_init);
  1199. module_exit(sil24_exit);