intel_ringbuffer.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. /*
  36. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  37. * over cache flushing.
  38. */
  39. struct pipe_control {
  40. struct drm_i915_gem_object *obj;
  41. volatile u32 *cpu_page;
  42. u32 gtt_offset;
  43. };
  44. static inline int ring_space(struct intel_ring_buffer *ring)
  45. {
  46. int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
  47. if (space < 0)
  48. space += ring->size;
  49. return space;
  50. }
  51. static int
  52. gen2_render_ring_flush(struct intel_ring_buffer *ring,
  53. u32 invalidate_domains,
  54. u32 flush_domains)
  55. {
  56. u32 cmd;
  57. int ret;
  58. cmd = MI_FLUSH;
  59. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  60. cmd |= MI_NO_WRITE_FLUSH;
  61. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  62. cmd |= MI_READ_FLUSH;
  63. ret = intel_ring_begin(ring, 2);
  64. if (ret)
  65. return ret;
  66. intel_ring_emit(ring, cmd);
  67. intel_ring_emit(ring, MI_NOOP);
  68. intel_ring_advance(ring);
  69. return 0;
  70. }
  71. static int
  72. gen4_render_ring_flush(struct intel_ring_buffer *ring,
  73. u32 invalidate_domains,
  74. u32 flush_domains)
  75. {
  76. struct drm_device *dev = ring->dev;
  77. u32 cmd;
  78. int ret;
  79. /*
  80. * read/write caches:
  81. *
  82. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  83. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  84. * also flushed at 2d versus 3d pipeline switches.
  85. *
  86. * read-only caches:
  87. *
  88. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  89. * MI_READ_FLUSH is set, and is always flushed on 965.
  90. *
  91. * I915_GEM_DOMAIN_COMMAND may not exist?
  92. *
  93. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  94. * invalidated when MI_EXE_FLUSH is set.
  95. *
  96. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  97. * invalidated with every MI_FLUSH.
  98. *
  99. * TLBs:
  100. *
  101. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  102. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  103. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  104. * are flushed at any MI_FLUSH.
  105. */
  106. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  107. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  108. cmd &= ~MI_NO_WRITE_FLUSH;
  109. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  110. cmd |= MI_EXE_FLUSH;
  111. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  112. (IS_G4X(dev) || IS_GEN5(dev)))
  113. cmd |= MI_INVALIDATE_ISP;
  114. ret = intel_ring_begin(ring, 2);
  115. if (ret)
  116. return ret;
  117. intel_ring_emit(ring, cmd);
  118. intel_ring_emit(ring, MI_NOOP);
  119. intel_ring_advance(ring);
  120. return 0;
  121. }
  122. /**
  123. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  124. * implementing two workarounds on gen6. From section 1.4.7.1
  125. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  126. *
  127. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  128. * produced by non-pipelined state commands), software needs to first
  129. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  130. * 0.
  131. *
  132. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  133. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  134. *
  135. * And the workaround for these two requires this workaround first:
  136. *
  137. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  138. * BEFORE the pipe-control with a post-sync op and no write-cache
  139. * flushes.
  140. *
  141. * And this last workaround is tricky because of the requirements on
  142. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  143. * volume 2 part 1:
  144. *
  145. * "1 of the following must also be set:
  146. * - Render Target Cache Flush Enable ([12] of DW1)
  147. * - Depth Cache Flush Enable ([0] of DW1)
  148. * - Stall at Pixel Scoreboard ([1] of DW1)
  149. * - Depth Stall ([13] of DW1)
  150. * - Post-Sync Operation ([13] of DW1)
  151. * - Notify Enable ([8] of DW1)"
  152. *
  153. * The cache flushes require the workaround flush that triggered this
  154. * one, so we can't use it. Depth stall would trigger the same.
  155. * Post-sync nonzero is what triggered this second workaround, so we
  156. * can't use that one either. Notify enable is IRQs, which aren't
  157. * really our business. That leaves only stall at scoreboard.
  158. */
  159. static int
  160. intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
  161. {
  162. struct pipe_control *pc = ring->private;
  163. u32 scratch_addr = pc->gtt_offset + 128;
  164. int ret;
  165. ret = intel_ring_begin(ring, 6);
  166. if (ret)
  167. return ret;
  168. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  169. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  170. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  171. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  172. intel_ring_emit(ring, 0); /* low dword */
  173. intel_ring_emit(ring, 0); /* high dword */
  174. intel_ring_emit(ring, MI_NOOP);
  175. intel_ring_advance(ring);
  176. ret = intel_ring_begin(ring, 6);
  177. if (ret)
  178. return ret;
  179. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  180. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  181. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  182. intel_ring_emit(ring, 0);
  183. intel_ring_emit(ring, 0);
  184. intel_ring_emit(ring, MI_NOOP);
  185. intel_ring_advance(ring);
  186. return 0;
  187. }
  188. static int
  189. gen6_render_ring_flush(struct intel_ring_buffer *ring,
  190. u32 invalidate_domains, u32 flush_domains)
  191. {
  192. u32 flags = 0;
  193. struct pipe_control *pc = ring->private;
  194. u32 scratch_addr = pc->gtt_offset + 128;
  195. int ret;
  196. /* Force SNB workarounds for PIPE_CONTROL flushes */
  197. intel_emit_post_sync_nonzero_flush(ring);
  198. /* Just flush everything. Experiments have shown that reducing the
  199. * number of bits based on the write domains has little performance
  200. * impact.
  201. */
  202. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  203. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  204. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  205. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  206. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  207. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  208. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  209. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  210. ret = intel_ring_begin(ring, 6);
  211. if (ret)
  212. return ret;
  213. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  214. intel_ring_emit(ring, flags);
  215. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  216. intel_ring_emit(ring, 0); /* lower dword */
  217. intel_ring_emit(ring, 0); /* uppwer dword */
  218. intel_ring_emit(ring, MI_NOOP);
  219. intel_ring_advance(ring);
  220. return 0;
  221. }
  222. static void ring_write_tail(struct intel_ring_buffer *ring,
  223. u32 value)
  224. {
  225. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  226. I915_WRITE_TAIL(ring, value);
  227. }
  228. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  229. {
  230. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  231. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  232. RING_ACTHD(ring->mmio_base) : ACTHD;
  233. return I915_READ(acthd_reg);
  234. }
  235. static int init_ring_common(struct intel_ring_buffer *ring)
  236. {
  237. struct drm_device *dev = ring->dev;
  238. drm_i915_private_t *dev_priv = dev->dev_private;
  239. struct drm_i915_gem_object *obj = ring->obj;
  240. int ret = 0;
  241. u32 head;
  242. if (HAS_FORCE_WAKE(dev))
  243. gen6_gt_force_wake_get(dev_priv);
  244. /* Stop the ring if it's running. */
  245. I915_WRITE_CTL(ring, 0);
  246. I915_WRITE_HEAD(ring, 0);
  247. ring->write_tail(ring, 0);
  248. /* Initialize the ring. */
  249. I915_WRITE_START(ring, obj->gtt_offset);
  250. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  251. /* G45 ring initialization fails to reset head to zero */
  252. if (head != 0) {
  253. DRM_DEBUG_KMS("%s head not reset to zero "
  254. "ctl %08x head %08x tail %08x start %08x\n",
  255. ring->name,
  256. I915_READ_CTL(ring),
  257. I915_READ_HEAD(ring),
  258. I915_READ_TAIL(ring),
  259. I915_READ_START(ring));
  260. I915_WRITE_HEAD(ring, 0);
  261. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  262. DRM_ERROR("failed to set %s head to zero "
  263. "ctl %08x head %08x tail %08x start %08x\n",
  264. ring->name,
  265. I915_READ_CTL(ring),
  266. I915_READ_HEAD(ring),
  267. I915_READ_TAIL(ring),
  268. I915_READ_START(ring));
  269. }
  270. }
  271. I915_WRITE_CTL(ring,
  272. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  273. | RING_VALID);
  274. /* If the head is still not zero, the ring is dead */
  275. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  276. I915_READ_START(ring) == obj->gtt_offset &&
  277. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  278. DRM_ERROR("%s initialization failed "
  279. "ctl %08x head %08x tail %08x start %08x\n",
  280. ring->name,
  281. I915_READ_CTL(ring),
  282. I915_READ_HEAD(ring),
  283. I915_READ_TAIL(ring),
  284. I915_READ_START(ring));
  285. ret = -EIO;
  286. goto out;
  287. }
  288. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  289. i915_kernel_lost_context(ring->dev);
  290. else {
  291. ring->head = I915_READ_HEAD(ring);
  292. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  293. ring->space = ring_space(ring);
  294. ring->last_retired_head = -1;
  295. }
  296. out:
  297. if (HAS_FORCE_WAKE(dev))
  298. gen6_gt_force_wake_put(dev_priv);
  299. return ret;
  300. }
  301. static int
  302. init_pipe_control(struct intel_ring_buffer *ring)
  303. {
  304. struct pipe_control *pc;
  305. struct drm_i915_gem_object *obj;
  306. int ret;
  307. if (ring->private)
  308. return 0;
  309. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  310. if (!pc)
  311. return -ENOMEM;
  312. obj = i915_gem_alloc_object(ring->dev, 4096);
  313. if (obj == NULL) {
  314. DRM_ERROR("Failed to allocate seqno page\n");
  315. ret = -ENOMEM;
  316. goto err;
  317. }
  318. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  319. ret = i915_gem_object_pin(obj, 4096, true);
  320. if (ret)
  321. goto err_unref;
  322. pc->gtt_offset = obj->gtt_offset;
  323. pc->cpu_page = kmap(obj->pages[0]);
  324. if (pc->cpu_page == NULL)
  325. goto err_unpin;
  326. pc->obj = obj;
  327. ring->private = pc;
  328. return 0;
  329. err_unpin:
  330. i915_gem_object_unpin(obj);
  331. err_unref:
  332. drm_gem_object_unreference(&obj->base);
  333. err:
  334. kfree(pc);
  335. return ret;
  336. }
  337. static void
  338. cleanup_pipe_control(struct intel_ring_buffer *ring)
  339. {
  340. struct pipe_control *pc = ring->private;
  341. struct drm_i915_gem_object *obj;
  342. if (!ring->private)
  343. return;
  344. obj = pc->obj;
  345. kunmap(obj->pages[0]);
  346. i915_gem_object_unpin(obj);
  347. drm_gem_object_unreference(&obj->base);
  348. kfree(pc);
  349. ring->private = NULL;
  350. }
  351. static int init_render_ring(struct intel_ring_buffer *ring)
  352. {
  353. struct drm_device *dev = ring->dev;
  354. struct drm_i915_private *dev_priv = dev->dev_private;
  355. int ret = init_ring_common(ring);
  356. if (INTEL_INFO(dev)->gen > 3) {
  357. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  358. if (IS_GEN7(dev))
  359. I915_WRITE(GFX_MODE_GEN7,
  360. _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
  361. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  362. }
  363. if (INTEL_INFO(dev)->gen >= 5) {
  364. ret = init_pipe_control(ring);
  365. if (ret)
  366. return ret;
  367. }
  368. if (IS_GEN6(dev)) {
  369. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  370. * "If this bit is set, STCunit will have LRA as replacement
  371. * policy. [...] This bit must be reset. LRA replacement
  372. * policy is not supported."
  373. */
  374. I915_WRITE(CACHE_MODE_0,
  375. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  376. /* This is not explicitly set for GEN6, so read the register.
  377. * see intel_ring_mi_set_context() for why we care.
  378. * TODO: consider explicitly setting the bit for GEN5
  379. */
  380. ring->itlb_before_ctx_switch =
  381. !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
  382. }
  383. if (INTEL_INFO(dev)->gen >= 6)
  384. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  385. if (IS_IVYBRIDGE(dev))
  386. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  387. return ret;
  388. }
  389. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  390. {
  391. if (!ring->private)
  392. return;
  393. cleanup_pipe_control(ring);
  394. }
  395. static void
  396. update_mboxes(struct intel_ring_buffer *ring,
  397. u32 seqno,
  398. u32 mmio_offset)
  399. {
  400. intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
  401. MI_SEMAPHORE_GLOBAL_GTT |
  402. MI_SEMAPHORE_REGISTER |
  403. MI_SEMAPHORE_UPDATE);
  404. intel_ring_emit(ring, seqno);
  405. intel_ring_emit(ring, mmio_offset);
  406. }
  407. /**
  408. * gen6_add_request - Update the semaphore mailbox registers
  409. *
  410. * @ring - ring that is adding a request
  411. * @seqno - return seqno stuck into the ring
  412. *
  413. * Update the mailbox registers in the *other* rings with the current seqno.
  414. * This acts like a signal in the canonical semaphore.
  415. */
  416. static int
  417. gen6_add_request(struct intel_ring_buffer *ring,
  418. u32 *seqno)
  419. {
  420. u32 mbox1_reg;
  421. u32 mbox2_reg;
  422. int ret;
  423. ret = intel_ring_begin(ring, 10);
  424. if (ret)
  425. return ret;
  426. mbox1_reg = ring->signal_mbox[0];
  427. mbox2_reg = ring->signal_mbox[1];
  428. *seqno = i915_gem_next_request_seqno(ring);
  429. update_mboxes(ring, *seqno, mbox1_reg);
  430. update_mboxes(ring, *seqno, mbox2_reg);
  431. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  432. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  433. intel_ring_emit(ring, *seqno);
  434. intel_ring_emit(ring, MI_USER_INTERRUPT);
  435. intel_ring_advance(ring);
  436. return 0;
  437. }
  438. /**
  439. * intel_ring_sync - sync the waiter to the signaller on seqno
  440. *
  441. * @waiter - ring that is waiting
  442. * @signaller - ring which has, or will signal
  443. * @seqno - seqno which the waiter will block on
  444. */
  445. static int
  446. gen6_ring_sync(struct intel_ring_buffer *waiter,
  447. struct intel_ring_buffer *signaller,
  448. u32 seqno)
  449. {
  450. int ret;
  451. u32 dw1 = MI_SEMAPHORE_MBOX |
  452. MI_SEMAPHORE_COMPARE |
  453. MI_SEMAPHORE_REGISTER;
  454. /* Throughout all of the GEM code, seqno passed implies our current
  455. * seqno is >= the last seqno executed. However for hardware the
  456. * comparison is strictly greater than.
  457. */
  458. seqno -= 1;
  459. WARN_ON(signaller->semaphore_register[waiter->id] ==
  460. MI_SEMAPHORE_SYNC_INVALID);
  461. ret = intel_ring_begin(waiter, 4);
  462. if (ret)
  463. return ret;
  464. intel_ring_emit(waiter,
  465. dw1 | signaller->semaphore_register[waiter->id]);
  466. intel_ring_emit(waiter, seqno);
  467. intel_ring_emit(waiter, 0);
  468. intel_ring_emit(waiter, MI_NOOP);
  469. intel_ring_advance(waiter);
  470. return 0;
  471. }
  472. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  473. do { \
  474. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  475. PIPE_CONTROL_DEPTH_STALL); \
  476. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  477. intel_ring_emit(ring__, 0); \
  478. intel_ring_emit(ring__, 0); \
  479. } while (0)
  480. static int
  481. pc_render_add_request(struct intel_ring_buffer *ring,
  482. u32 *result)
  483. {
  484. u32 seqno = i915_gem_next_request_seqno(ring);
  485. struct pipe_control *pc = ring->private;
  486. u32 scratch_addr = pc->gtt_offset + 128;
  487. int ret;
  488. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  489. * incoherent with writes to memory, i.e. completely fubar,
  490. * so we need to use PIPE_NOTIFY instead.
  491. *
  492. * However, we also need to workaround the qword write
  493. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  494. * memory before requesting an interrupt.
  495. */
  496. ret = intel_ring_begin(ring, 32);
  497. if (ret)
  498. return ret;
  499. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  500. PIPE_CONTROL_WRITE_FLUSH |
  501. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  502. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  503. intel_ring_emit(ring, seqno);
  504. intel_ring_emit(ring, 0);
  505. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  506. scratch_addr += 128; /* write to separate cachelines */
  507. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  508. scratch_addr += 128;
  509. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  510. scratch_addr += 128;
  511. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  512. scratch_addr += 128;
  513. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  514. scratch_addr += 128;
  515. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  516. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  517. PIPE_CONTROL_WRITE_FLUSH |
  518. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  519. PIPE_CONTROL_NOTIFY);
  520. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  521. intel_ring_emit(ring, seqno);
  522. intel_ring_emit(ring, 0);
  523. intel_ring_advance(ring);
  524. *result = seqno;
  525. return 0;
  526. }
  527. static u32
  528. gen6_ring_get_seqno(struct intel_ring_buffer *ring)
  529. {
  530. struct drm_device *dev = ring->dev;
  531. /* Workaround to force correct ordering between irq and seqno writes on
  532. * ivb (and maybe also on snb) by reading from a CS register (like
  533. * ACTHD) before reading the status page. */
  534. if (IS_GEN6(dev) || IS_GEN7(dev))
  535. intel_ring_get_active_head(ring);
  536. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  537. }
  538. static u32
  539. ring_get_seqno(struct intel_ring_buffer *ring)
  540. {
  541. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  542. }
  543. static u32
  544. pc_render_get_seqno(struct intel_ring_buffer *ring)
  545. {
  546. struct pipe_control *pc = ring->private;
  547. return pc->cpu_page[0];
  548. }
  549. static bool
  550. gen5_ring_get_irq(struct intel_ring_buffer *ring)
  551. {
  552. struct drm_device *dev = ring->dev;
  553. drm_i915_private_t *dev_priv = dev->dev_private;
  554. unsigned long flags;
  555. if (!dev->irq_enabled)
  556. return false;
  557. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  558. if (ring->irq_refcount++ == 0) {
  559. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  560. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  561. POSTING_READ(GTIMR);
  562. }
  563. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  564. return true;
  565. }
  566. static void
  567. gen5_ring_put_irq(struct intel_ring_buffer *ring)
  568. {
  569. struct drm_device *dev = ring->dev;
  570. drm_i915_private_t *dev_priv = dev->dev_private;
  571. unsigned long flags;
  572. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  573. if (--ring->irq_refcount == 0) {
  574. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  575. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  576. POSTING_READ(GTIMR);
  577. }
  578. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  579. }
  580. static bool
  581. i9xx_ring_get_irq(struct intel_ring_buffer *ring)
  582. {
  583. struct drm_device *dev = ring->dev;
  584. drm_i915_private_t *dev_priv = dev->dev_private;
  585. unsigned long flags;
  586. if (!dev->irq_enabled)
  587. return false;
  588. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  589. if (ring->irq_refcount++ == 0) {
  590. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  591. I915_WRITE(IMR, dev_priv->irq_mask);
  592. POSTING_READ(IMR);
  593. }
  594. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  595. return true;
  596. }
  597. static void
  598. i9xx_ring_put_irq(struct intel_ring_buffer *ring)
  599. {
  600. struct drm_device *dev = ring->dev;
  601. drm_i915_private_t *dev_priv = dev->dev_private;
  602. unsigned long flags;
  603. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  604. if (--ring->irq_refcount == 0) {
  605. dev_priv->irq_mask |= ring->irq_enable_mask;
  606. I915_WRITE(IMR, dev_priv->irq_mask);
  607. POSTING_READ(IMR);
  608. }
  609. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  610. }
  611. static bool
  612. i8xx_ring_get_irq(struct intel_ring_buffer *ring)
  613. {
  614. struct drm_device *dev = ring->dev;
  615. drm_i915_private_t *dev_priv = dev->dev_private;
  616. unsigned long flags;
  617. if (!dev->irq_enabled)
  618. return false;
  619. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  620. if (ring->irq_refcount++ == 0) {
  621. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  622. I915_WRITE16(IMR, dev_priv->irq_mask);
  623. POSTING_READ16(IMR);
  624. }
  625. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  626. return true;
  627. }
  628. static void
  629. i8xx_ring_put_irq(struct intel_ring_buffer *ring)
  630. {
  631. struct drm_device *dev = ring->dev;
  632. drm_i915_private_t *dev_priv = dev->dev_private;
  633. unsigned long flags;
  634. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  635. if (--ring->irq_refcount == 0) {
  636. dev_priv->irq_mask |= ring->irq_enable_mask;
  637. I915_WRITE16(IMR, dev_priv->irq_mask);
  638. POSTING_READ16(IMR);
  639. }
  640. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  641. }
  642. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  643. {
  644. struct drm_device *dev = ring->dev;
  645. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  646. u32 mmio = 0;
  647. /* The ring status page addresses are no longer next to the rest of
  648. * the ring registers as of gen7.
  649. */
  650. if (IS_GEN7(dev)) {
  651. switch (ring->id) {
  652. case RCS:
  653. mmio = RENDER_HWS_PGA_GEN7;
  654. break;
  655. case BCS:
  656. mmio = BLT_HWS_PGA_GEN7;
  657. break;
  658. case VCS:
  659. mmio = BSD_HWS_PGA_GEN7;
  660. break;
  661. }
  662. } else if (IS_GEN6(ring->dev)) {
  663. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  664. } else {
  665. mmio = RING_HWS_PGA(ring->mmio_base);
  666. }
  667. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  668. POSTING_READ(mmio);
  669. }
  670. static int
  671. bsd_ring_flush(struct intel_ring_buffer *ring,
  672. u32 invalidate_domains,
  673. u32 flush_domains)
  674. {
  675. int ret;
  676. ret = intel_ring_begin(ring, 2);
  677. if (ret)
  678. return ret;
  679. intel_ring_emit(ring, MI_FLUSH);
  680. intel_ring_emit(ring, MI_NOOP);
  681. intel_ring_advance(ring);
  682. return 0;
  683. }
  684. static int
  685. i9xx_add_request(struct intel_ring_buffer *ring,
  686. u32 *result)
  687. {
  688. u32 seqno;
  689. int ret;
  690. ret = intel_ring_begin(ring, 4);
  691. if (ret)
  692. return ret;
  693. seqno = i915_gem_next_request_seqno(ring);
  694. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  695. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  696. intel_ring_emit(ring, seqno);
  697. intel_ring_emit(ring, MI_USER_INTERRUPT);
  698. intel_ring_advance(ring);
  699. *result = seqno;
  700. return 0;
  701. }
  702. static bool
  703. gen6_ring_get_irq(struct intel_ring_buffer *ring)
  704. {
  705. struct drm_device *dev = ring->dev;
  706. drm_i915_private_t *dev_priv = dev->dev_private;
  707. unsigned long flags;
  708. if (!dev->irq_enabled)
  709. return false;
  710. /* It looks like we need to prevent the gt from suspending while waiting
  711. * for an notifiy irq, otherwise irqs seem to get lost on at least the
  712. * blt/bsd rings on ivb. */
  713. gen6_gt_force_wake_get(dev_priv);
  714. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  715. if (ring->irq_refcount++ == 0) {
  716. if (IS_IVYBRIDGE(dev) && ring->id == RCS)
  717. I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
  718. GEN6_RENDER_L3_PARITY_ERROR));
  719. else
  720. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  721. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  722. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  723. POSTING_READ(GTIMR);
  724. }
  725. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  726. return true;
  727. }
  728. static void
  729. gen6_ring_put_irq(struct intel_ring_buffer *ring)
  730. {
  731. struct drm_device *dev = ring->dev;
  732. drm_i915_private_t *dev_priv = dev->dev_private;
  733. unsigned long flags;
  734. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  735. if (--ring->irq_refcount == 0) {
  736. if (IS_IVYBRIDGE(dev) && ring->id == RCS)
  737. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  738. else
  739. I915_WRITE_IMR(ring, ~0);
  740. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  741. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  742. POSTING_READ(GTIMR);
  743. }
  744. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  745. gen6_gt_force_wake_put(dev_priv);
  746. }
  747. static int
  748. i965_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
  749. {
  750. int ret;
  751. ret = intel_ring_begin(ring, 2);
  752. if (ret)
  753. return ret;
  754. intel_ring_emit(ring,
  755. MI_BATCH_BUFFER_START |
  756. MI_BATCH_GTT |
  757. MI_BATCH_NON_SECURE_I965);
  758. intel_ring_emit(ring, offset);
  759. intel_ring_advance(ring);
  760. return 0;
  761. }
  762. static int
  763. i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
  764. u32 offset, u32 len)
  765. {
  766. int ret;
  767. ret = intel_ring_begin(ring, 4);
  768. if (ret)
  769. return ret;
  770. intel_ring_emit(ring, MI_BATCH_BUFFER);
  771. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  772. intel_ring_emit(ring, offset + len - 8);
  773. intel_ring_emit(ring, 0);
  774. intel_ring_advance(ring);
  775. return 0;
  776. }
  777. static int
  778. i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
  779. u32 offset, u32 len)
  780. {
  781. int ret;
  782. ret = intel_ring_begin(ring, 2);
  783. if (ret)
  784. return ret;
  785. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  786. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  787. intel_ring_advance(ring);
  788. return 0;
  789. }
  790. static void cleanup_status_page(struct intel_ring_buffer *ring)
  791. {
  792. struct drm_i915_gem_object *obj;
  793. obj = ring->status_page.obj;
  794. if (obj == NULL)
  795. return;
  796. kunmap(obj->pages[0]);
  797. i915_gem_object_unpin(obj);
  798. drm_gem_object_unreference(&obj->base);
  799. ring->status_page.obj = NULL;
  800. }
  801. static int init_status_page(struct intel_ring_buffer *ring)
  802. {
  803. struct drm_device *dev = ring->dev;
  804. struct drm_i915_gem_object *obj;
  805. int ret;
  806. obj = i915_gem_alloc_object(dev, 4096);
  807. if (obj == NULL) {
  808. DRM_ERROR("Failed to allocate status page\n");
  809. ret = -ENOMEM;
  810. goto err;
  811. }
  812. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  813. ret = i915_gem_object_pin(obj, 4096, true);
  814. if (ret != 0) {
  815. goto err_unref;
  816. }
  817. ring->status_page.gfx_addr = obj->gtt_offset;
  818. ring->status_page.page_addr = kmap(obj->pages[0]);
  819. if (ring->status_page.page_addr == NULL) {
  820. goto err_unpin;
  821. }
  822. ring->status_page.obj = obj;
  823. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  824. intel_ring_setup_status_page(ring);
  825. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  826. ring->name, ring->status_page.gfx_addr);
  827. return 0;
  828. err_unpin:
  829. i915_gem_object_unpin(obj);
  830. err_unref:
  831. drm_gem_object_unreference(&obj->base);
  832. err:
  833. return ret;
  834. }
  835. static int intel_init_ring_buffer(struct drm_device *dev,
  836. struct intel_ring_buffer *ring)
  837. {
  838. struct drm_i915_gem_object *obj;
  839. struct drm_i915_private *dev_priv = dev->dev_private;
  840. int ret;
  841. ring->dev = dev;
  842. INIT_LIST_HEAD(&ring->active_list);
  843. INIT_LIST_HEAD(&ring->request_list);
  844. INIT_LIST_HEAD(&ring->gpu_write_list);
  845. ring->size = 32 * PAGE_SIZE;
  846. init_waitqueue_head(&ring->irq_queue);
  847. if (I915_NEED_GFX_HWS(dev)) {
  848. ret = init_status_page(ring);
  849. if (ret)
  850. return ret;
  851. }
  852. obj = i915_gem_alloc_object(dev, ring->size);
  853. if (obj == NULL) {
  854. DRM_ERROR("Failed to allocate ringbuffer\n");
  855. ret = -ENOMEM;
  856. goto err_hws;
  857. }
  858. ring->obj = obj;
  859. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  860. if (ret)
  861. goto err_unref;
  862. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  863. if (ret)
  864. goto err_unpin;
  865. ring->virtual_start =
  866. ioremap_wc(dev_priv->mm.gtt->gma_bus_addr + obj->gtt_offset,
  867. ring->size);
  868. if (ring->virtual_start == NULL) {
  869. DRM_ERROR("Failed to map ringbuffer.\n");
  870. ret = -EINVAL;
  871. goto err_unpin;
  872. }
  873. ret = ring->init(ring);
  874. if (ret)
  875. goto err_unmap;
  876. /* Workaround an erratum on the i830 which causes a hang if
  877. * the TAIL pointer points to within the last 2 cachelines
  878. * of the buffer.
  879. */
  880. ring->effective_size = ring->size;
  881. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  882. ring->effective_size -= 128;
  883. return 0;
  884. err_unmap:
  885. iounmap(ring->virtual_start);
  886. err_unpin:
  887. i915_gem_object_unpin(obj);
  888. err_unref:
  889. drm_gem_object_unreference(&obj->base);
  890. ring->obj = NULL;
  891. err_hws:
  892. cleanup_status_page(ring);
  893. return ret;
  894. }
  895. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  896. {
  897. struct drm_i915_private *dev_priv;
  898. int ret;
  899. if (ring->obj == NULL)
  900. return;
  901. /* Disable the ring buffer. The ring must be idle at this point */
  902. dev_priv = ring->dev->dev_private;
  903. ret = intel_wait_ring_idle(ring);
  904. if (ret)
  905. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  906. ring->name, ret);
  907. I915_WRITE_CTL(ring, 0);
  908. iounmap(ring->virtual_start);
  909. i915_gem_object_unpin(ring->obj);
  910. drm_gem_object_unreference(&ring->obj->base);
  911. ring->obj = NULL;
  912. if (ring->cleanup)
  913. ring->cleanup(ring);
  914. cleanup_status_page(ring);
  915. }
  916. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  917. {
  918. uint32_t __iomem *virt;
  919. int rem = ring->size - ring->tail;
  920. if (ring->space < rem) {
  921. int ret = intel_wait_ring_buffer(ring, rem);
  922. if (ret)
  923. return ret;
  924. }
  925. virt = ring->virtual_start + ring->tail;
  926. rem /= 4;
  927. while (rem--)
  928. iowrite32(MI_NOOP, virt++);
  929. ring->tail = 0;
  930. ring->space = ring_space(ring);
  931. return 0;
  932. }
  933. static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
  934. {
  935. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  936. bool was_interruptible;
  937. int ret;
  938. /* XXX As we have not yet audited all the paths to check that
  939. * they are ready for ERESTARTSYS from intel_ring_begin, do not
  940. * allow us to be interruptible by a signal.
  941. */
  942. was_interruptible = dev_priv->mm.interruptible;
  943. dev_priv->mm.interruptible = false;
  944. ret = i915_wait_seqno(ring, seqno);
  945. dev_priv->mm.interruptible = was_interruptible;
  946. if (!ret)
  947. i915_gem_retire_requests_ring(ring);
  948. return ret;
  949. }
  950. static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
  951. {
  952. struct drm_i915_gem_request *request;
  953. u32 seqno = 0;
  954. int ret;
  955. i915_gem_retire_requests_ring(ring);
  956. if (ring->last_retired_head != -1) {
  957. ring->head = ring->last_retired_head;
  958. ring->last_retired_head = -1;
  959. ring->space = ring_space(ring);
  960. if (ring->space >= n)
  961. return 0;
  962. }
  963. list_for_each_entry(request, &ring->request_list, list) {
  964. int space;
  965. if (request->tail == -1)
  966. continue;
  967. space = request->tail - (ring->tail + 8);
  968. if (space < 0)
  969. space += ring->size;
  970. if (space >= n) {
  971. seqno = request->seqno;
  972. break;
  973. }
  974. /* Consume this request in case we need more space than
  975. * is available and so need to prevent a race between
  976. * updating last_retired_head and direct reads of
  977. * I915_RING_HEAD. It also provides a nice sanity check.
  978. */
  979. request->tail = -1;
  980. }
  981. if (seqno == 0)
  982. return -ENOSPC;
  983. ret = intel_ring_wait_seqno(ring, seqno);
  984. if (ret)
  985. return ret;
  986. if (WARN_ON(ring->last_retired_head == -1))
  987. return -ENOSPC;
  988. ring->head = ring->last_retired_head;
  989. ring->last_retired_head = -1;
  990. ring->space = ring_space(ring);
  991. if (WARN_ON(ring->space < n))
  992. return -ENOSPC;
  993. return 0;
  994. }
  995. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  996. {
  997. struct drm_device *dev = ring->dev;
  998. struct drm_i915_private *dev_priv = dev->dev_private;
  999. unsigned long end;
  1000. int ret;
  1001. ret = intel_ring_wait_request(ring, n);
  1002. if (ret != -ENOSPC)
  1003. return ret;
  1004. trace_i915_ring_wait_begin(ring);
  1005. /* With GEM the hangcheck timer should kick us out of the loop,
  1006. * leaving it early runs the risk of corrupting GEM state (due
  1007. * to running on almost untested codepaths). But on resume
  1008. * timers don't work yet, so prevent a complete hang in that
  1009. * case by choosing an insanely large timeout. */
  1010. end = jiffies + 60 * HZ;
  1011. do {
  1012. ring->head = I915_READ_HEAD(ring);
  1013. ring->space = ring_space(ring);
  1014. if (ring->space >= n) {
  1015. trace_i915_ring_wait_end(ring);
  1016. return 0;
  1017. }
  1018. if (dev->primary->master) {
  1019. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1020. if (master_priv->sarea_priv)
  1021. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1022. }
  1023. msleep(1);
  1024. if (atomic_read(&dev_priv->mm.wedged))
  1025. return -EAGAIN;
  1026. } while (!time_after(jiffies, end));
  1027. trace_i915_ring_wait_end(ring);
  1028. return -EBUSY;
  1029. }
  1030. int intel_ring_begin(struct intel_ring_buffer *ring,
  1031. int num_dwords)
  1032. {
  1033. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1034. int n = 4*num_dwords;
  1035. int ret;
  1036. if (unlikely(atomic_read(&dev_priv->mm.wedged)))
  1037. return -EIO;
  1038. if (unlikely(ring->tail + n > ring->effective_size)) {
  1039. ret = intel_wrap_ring_buffer(ring);
  1040. if (unlikely(ret))
  1041. return ret;
  1042. }
  1043. if (unlikely(ring->space < n)) {
  1044. ret = intel_wait_ring_buffer(ring, n);
  1045. if (unlikely(ret))
  1046. return ret;
  1047. }
  1048. ring->space -= n;
  1049. return 0;
  1050. }
  1051. void intel_ring_advance(struct intel_ring_buffer *ring)
  1052. {
  1053. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1054. ring->tail &= ring->size - 1;
  1055. if (dev_priv->stop_rings & intel_ring_flag(ring))
  1056. return;
  1057. ring->write_tail(ring, ring->tail);
  1058. }
  1059. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  1060. u32 value)
  1061. {
  1062. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1063. /* Every tail move must follow the sequence below */
  1064. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1065. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  1066. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  1067. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  1068. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1069. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  1070. 50))
  1071. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  1072. I915_WRITE_TAIL(ring, value);
  1073. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1074. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  1075. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  1076. }
  1077. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  1078. u32 invalidate, u32 flush)
  1079. {
  1080. uint32_t cmd;
  1081. int ret;
  1082. ret = intel_ring_begin(ring, 4);
  1083. if (ret)
  1084. return ret;
  1085. cmd = MI_FLUSH_DW;
  1086. if (invalidate & I915_GEM_GPU_DOMAINS)
  1087. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  1088. intel_ring_emit(ring, cmd);
  1089. intel_ring_emit(ring, 0);
  1090. intel_ring_emit(ring, 0);
  1091. intel_ring_emit(ring, MI_NOOP);
  1092. intel_ring_advance(ring);
  1093. return 0;
  1094. }
  1095. static int
  1096. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1097. u32 offset, u32 len)
  1098. {
  1099. int ret;
  1100. ret = intel_ring_begin(ring, 2);
  1101. if (ret)
  1102. return ret;
  1103. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  1104. /* bit0-7 is the length on GEN6+ */
  1105. intel_ring_emit(ring, offset);
  1106. intel_ring_advance(ring);
  1107. return 0;
  1108. }
  1109. /* Blitter support (SandyBridge+) */
  1110. static int blt_ring_flush(struct intel_ring_buffer *ring,
  1111. u32 invalidate, u32 flush)
  1112. {
  1113. uint32_t cmd;
  1114. int ret;
  1115. ret = intel_ring_begin(ring, 4);
  1116. if (ret)
  1117. return ret;
  1118. cmd = MI_FLUSH_DW;
  1119. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1120. cmd |= MI_INVALIDATE_TLB;
  1121. intel_ring_emit(ring, cmd);
  1122. intel_ring_emit(ring, 0);
  1123. intel_ring_emit(ring, 0);
  1124. intel_ring_emit(ring, MI_NOOP);
  1125. intel_ring_advance(ring);
  1126. return 0;
  1127. }
  1128. int intel_init_render_ring_buffer(struct drm_device *dev)
  1129. {
  1130. drm_i915_private_t *dev_priv = dev->dev_private;
  1131. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1132. ring->name = "render ring";
  1133. ring->id = RCS;
  1134. ring->mmio_base = RENDER_RING_BASE;
  1135. if (INTEL_INFO(dev)->gen >= 6) {
  1136. ring->add_request = gen6_add_request;
  1137. ring->flush = gen6_render_ring_flush;
  1138. ring->irq_get = gen6_ring_get_irq;
  1139. ring->irq_put = gen6_ring_put_irq;
  1140. ring->irq_enable_mask = GT_USER_INTERRUPT;
  1141. ring->get_seqno = gen6_ring_get_seqno;
  1142. ring->sync_to = gen6_ring_sync;
  1143. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
  1144. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
  1145. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
  1146. ring->signal_mbox[0] = GEN6_VRSYNC;
  1147. ring->signal_mbox[1] = GEN6_BRSYNC;
  1148. } else if (IS_GEN5(dev)) {
  1149. ring->add_request = pc_render_add_request;
  1150. ring->flush = gen4_render_ring_flush;
  1151. ring->get_seqno = pc_render_get_seqno;
  1152. ring->irq_get = gen5_ring_get_irq;
  1153. ring->irq_put = gen5_ring_put_irq;
  1154. ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
  1155. } else {
  1156. ring->add_request = i9xx_add_request;
  1157. if (INTEL_INFO(dev)->gen < 4)
  1158. ring->flush = gen2_render_ring_flush;
  1159. else
  1160. ring->flush = gen4_render_ring_flush;
  1161. ring->get_seqno = ring_get_seqno;
  1162. if (IS_GEN2(dev)) {
  1163. ring->irq_get = i8xx_ring_get_irq;
  1164. ring->irq_put = i8xx_ring_put_irq;
  1165. } else {
  1166. ring->irq_get = i9xx_ring_get_irq;
  1167. ring->irq_put = i9xx_ring_put_irq;
  1168. }
  1169. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1170. }
  1171. ring->write_tail = ring_write_tail;
  1172. if (INTEL_INFO(dev)->gen >= 6)
  1173. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1174. else if (INTEL_INFO(dev)->gen >= 4)
  1175. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1176. else if (IS_I830(dev) || IS_845G(dev))
  1177. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1178. else
  1179. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1180. ring->init = init_render_ring;
  1181. ring->cleanup = render_ring_cleanup;
  1182. if (!I915_NEED_GFX_HWS(dev)) {
  1183. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1184. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1185. }
  1186. return intel_init_ring_buffer(dev, ring);
  1187. }
  1188. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1189. {
  1190. drm_i915_private_t *dev_priv = dev->dev_private;
  1191. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1192. ring->name = "render ring";
  1193. ring->id = RCS;
  1194. ring->mmio_base = RENDER_RING_BASE;
  1195. if (INTEL_INFO(dev)->gen >= 6) {
  1196. /* non-kms not supported on gen6+ */
  1197. return -ENODEV;
  1198. }
  1199. /* Note: gem is not supported on gen5/ilk without kms (the corresponding
  1200. * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
  1201. * the special gen5 functions. */
  1202. ring->add_request = i9xx_add_request;
  1203. if (INTEL_INFO(dev)->gen < 4)
  1204. ring->flush = gen2_render_ring_flush;
  1205. else
  1206. ring->flush = gen4_render_ring_flush;
  1207. ring->get_seqno = ring_get_seqno;
  1208. if (IS_GEN2(dev)) {
  1209. ring->irq_get = i8xx_ring_get_irq;
  1210. ring->irq_put = i8xx_ring_put_irq;
  1211. } else {
  1212. ring->irq_get = i9xx_ring_get_irq;
  1213. ring->irq_put = i9xx_ring_put_irq;
  1214. }
  1215. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1216. ring->write_tail = ring_write_tail;
  1217. if (INTEL_INFO(dev)->gen >= 4)
  1218. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1219. else if (IS_I830(dev) || IS_845G(dev))
  1220. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1221. else
  1222. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1223. ring->init = init_render_ring;
  1224. ring->cleanup = render_ring_cleanup;
  1225. if (!I915_NEED_GFX_HWS(dev))
  1226. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1227. ring->dev = dev;
  1228. INIT_LIST_HEAD(&ring->active_list);
  1229. INIT_LIST_HEAD(&ring->request_list);
  1230. INIT_LIST_HEAD(&ring->gpu_write_list);
  1231. ring->size = size;
  1232. ring->effective_size = ring->size;
  1233. if (IS_I830(ring->dev))
  1234. ring->effective_size -= 128;
  1235. ring->virtual_start = ioremap_wc(start, size);
  1236. if (ring->virtual_start == NULL) {
  1237. DRM_ERROR("can not ioremap virtual address for"
  1238. " ring buffer\n");
  1239. return -ENOMEM;
  1240. }
  1241. return 0;
  1242. }
  1243. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1244. {
  1245. drm_i915_private_t *dev_priv = dev->dev_private;
  1246. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1247. ring->name = "bsd ring";
  1248. ring->id = VCS;
  1249. ring->write_tail = ring_write_tail;
  1250. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1251. ring->mmio_base = GEN6_BSD_RING_BASE;
  1252. /* gen6 bsd needs a special wa for tail updates */
  1253. if (IS_GEN6(dev))
  1254. ring->write_tail = gen6_bsd_ring_write_tail;
  1255. ring->flush = gen6_ring_flush;
  1256. ring->add_request = gen6_add_request;
  1257. ring->get_seqno = gen6_ring_get_seqno;
  1258. ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
  1259. ring->irq_get = gen6_ring_get_irq;
  1260. ring->irq_put = gen6_ring_put_irq;
  1261. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1262. ring->sync_to = gen6_ring_sync;
  1263. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
  1264. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
  1265. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
  1266. ring->signal_mbox[0] = GEN6_RVSYNC;
  1267. ring->signal_mbox[1] = GEN6_BVSYNC;
  1268. } else {
  1269. ring->mmio_base = BSD_RING_BASE;
  1270. ring->flush = bsd_ring_flush;
  1271. ring->add_request = i9xx_add_request;
  1272. ring->get_seqno = ring_get_seqno;
  1273. if (IS_GEN5(dev)) {
  1274. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  1275. ring->irq_get = gen5_ring_get_irq;
  1276. ring->irq_put = gen5_ring_put_irq;
  1277. } else {
  1278. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  1279. ring->irq_get = i9xx_ring_get_irq;
  1280. ring->irq_put = i9xx_ring_put_irq;
  1281. }
  1282. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1283. }
  1284. ring->init = init_ring_common;
  1285. return intel_init_ring_buffer(dev, ring);
  1286. }
  1287. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1288. {
  1289. drm_i915_private_t *dev_priv = dev->dev_private;
  1290. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1291. ring->name = "blitter ring";
  1292. ring->id = BCS;
  1293. ring->mmio_base = BLT_RING_BASE;
  1294. ring->write_tail = ring_write_tail;
  1295. ring->flush = blt_ring_flush;
  1296. ring->add_request = gen6_add_request;
  1297. ring->get_seqno = gen6_ring_get_seqno;
  1298. ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
  1299. ring->irq_get = gen6_ring_get_irq;
  1300. ring->irq_put = gen6_ring_put_irq;
  1301. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1302. ring->sync_to = gen6_ring_sync;
  1303. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
  1304. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
  1305. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
  1306. ring->signal_mbox[0] = GEN6_RBSYNC;
  1307. ring->signal_mbox[1] = GEN6_VBSYNC;
  1308. ring->init = init_ring_common;
  1309. return intel_init_ring_buffer(dev, ring);
  1310. }