tg3.c 401 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864148651486614867148681486914870148711487214873148741487514876148771487814879148801488114882148831488414885148861488714888148891489014891148921489314894148951489614897148981489914900149011490214903149041490514906149071490814909149101491114912149131491414915149161491714918149191492014921149221492314924149251492614927149281492914930149311493214933149341493514936149371493814939149401494114942149431494414945149461494714948149491495014951149521495314954149551495614957149581495914960149611496214963149641496514966149671496814969149701497114972149731497414975149761497714978149791498014981149821498314984149851498614987149881498914990149911499214993149941499514996
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2010 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/firmware.h>
  42. #include <net/checksum.h>
  43. #include <net/ip.h>
  44. #include <asm/system.h>
  45. #include <asm/io.h>
  46. #include <asm/byteorder.h>
  47. #include <asm/uaccess.h>
  48. #ifdef CONFIG_SPARC
  49. #include <asm/idprom.h>
  50. #include <asm/prom.h>
  51. #endif
  52. #define BAR_0 0
  53. #define BAR_2 2
  54. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  55. #define TG3_VLAN_TAG_USED 1
  56. #else
  57. #define TG3_VLAN_TAG_USED 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define PFX DRV_MODULE_NAME ": "
  62. #define DRV_MODULE_VERSION "3.107"
  63. #define DRV_MODULE_RELDATE "February 12, 2010"
  64. #define TG3_DEF_MAC_MODE 0
  65. #define TG3_DEF_RX_MODE 0
  66. #define TG3_DEF_TX_MODE 0
  67. #define TG3_DEF_MSG_ENABLE \
  68. (NETIF_MSG_DRV | \
  69. NETIF_MSG_PROBE | \
  70. NETIF_MSG_LINK | \
  71. NETIF_MSG_TIMER | \
  72. NETIF_MSG_IFDOWN | \
  73. NETIF_MSG_IFUP | \
  74. NETIF_MSG_RX_ERR | \
  75. NETIF_MSG_TX_ERR)
  76. /* length of time before we decide the hardware is borked,
  77. * and dev->tx_timeout() should be called to fix the problem
  78. */
  79. #define TG3_TX_TIMEOUT (5 * HZ)
  80. /* hardware minimum and maximum for a single frame's data payload */
  81. #define TG3_MIN_MTU 60
  82. #define TG3_MAX_MTU(tp) \
  83. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  84. /* These numbers seem to be hard coded in the NIC firmware somehow.
  85. * You can't change the ring sizes, but you can change where you place
  86. * them in the NIC onboard memory.
  87. */
  88. #define TG3_RX_RING_SIZE 512
  89. #define TG3_DEF_RX_RING_PENDING 200
  90. #define TG3_RX_JUMBO_RING_SIZE 256
  91. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  92. #define TG3_RSS_INDIR_TBL_SIZE 128
  93. /* Do not place this n-ring entries value into the tp struct itself,
  94. * we really want to expose these constants to GCC so that modulo et
  95. * al. operations are done with shifts and masks instead of with
  96. * hw multiply/modulo instructions. Another solution would be to
  97. * replace things like '% foo' with '& (foo - 1)'.
  98. */
  99. #define TG3_RX_RCB_RING_SIZE(tp) \
  100. (((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) && \
  101. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) ? 1024 : 512)
  102. #define TG3_TX_RING_SIZE 512
  103. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  104. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  105. TG3_RX_RING_SIZE)
  106. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
  107. TG3_RX_JUMBO_RING_SIZE)
  108. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  109. TG3_RX_RCB_RING_SIZE(tp))
  110. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  111. TG3_TX_RING_SIZE)
  112. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  113. #define TG3_DMA_BYTE_ENAB 64
  114. #define TG3_RX_STD_DMA_SZ 1536
  115. #define TG3_RX_JMB_DMA_SZ 9046
  116. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  117. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  118. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  119. #define TG3_RX_STD_BUFF_RING_SIZE \
  120. (sizeof(struct ring_info) * TG3_RX_RING_SIZE)
  121. #define TG3_RX_JMB_BUFF_RING_SIZE \
  122. (sizeof(struct ring_info) * TG3_RX_JUMBO_RING_SIZE)
  123. /* minimum number of free TX descriptors required to wake up TX process */
  124. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  125. #define TG3_RAW_IP_ALIGN 2
  126. /* number of ETHTOOL_GSTATS u64's */
  127. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  128. #define TG3_NUM_TEST 6
  129. #define FIRMWARE_TG3 "tigon/tg3.bin"
  130. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  131. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  132. static char version[] __devinitdata =
  133. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  134. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  135. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  136. MODULE_LICENSE("GPL");
  137. MODULE_VERSION(DRV_MODULE_VERSION);
  138. MODULE_FIRMWARE(FIRMWARE_TG3);
  139. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  140. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  141. #define TG3_RSS_MIN_NUM_MSIX_VECS 2
  142. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  143. module_param(tg3_debug, int, 0);
  144. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  145. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5724)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  228. {}
  229. };
  230. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  231. static const struct {
  232. const char string[ETH_GSTRING_LEN];
  233. } ethtool_stats_keys[TG3_NUM_STATS] = {
  234. { "rx_octets" },
  235. { "rx_fragments" },
  236. { "rx_ucast_packets" },
  237. { "rx_mcast_packets" },
  238. { "rx_bcast_packets" },
  239. { "rx_fcs_errors" },
  240. { "rx_align_errors" },
  241. { "rx_xon_pause_rcvd" },
  242. { "rx_xoff_pause_rcvd" },
  243. { "rx_mac_ctrl_rcvd" },
  244. { "rx_xoff_entered" },
  245. { "rx_frame_too_long_errors" },
  246. { "rx_jabbers" },
  247. { "rx_undersize_packets" },
  248. { "rx_in_length_errors" },
  249. { "rx_out_length_errors" },
  250. { "rx_64_or_less_octet_packets" },
  251. { "rx_65_to_127_octet_packets" },
  252. { "rx_128_to_255_octet_packets" },
  253. { "rx_256_to_511_octet_packets" },
  254. { "rx_512_to_1023_octet_packets" },
  255. { "rx_1024_to_1522_octet_packets" },
  256. { "rx_1523_to_2047_octet_packets" },
  257. { "rx_2048_to_4095_octet_packets" },
  258. { "rx_4096_to_8191_octet_packets" },
  259. { "rx_8192_to_9022_octet_packets" },
  260. { "tx_octets" },
  261. { "tx_collisions" },
  262. { "tx_xon_sent" },
  263. { "tx_xoff_sent" },
  264. { "tx_flow_control" },
  265. { "tx_mac_errors" },
  266. { "tx_single_collisions" },
  267. { "tx_mult_collisions" },
  268. { "tx_deferred" },
  269. { "tx_excessive_collisions" },
  270. { "tx_late_collisions" },
  271. { "tx_collide_2times" },
  272. { "tx_collide_3times" },
  273. { "tx_collide_4times" },
  274. { "tx_collide_5times" },
  275. { "tx_collide_6times" },
  276. { "tx_collide_7times" },
  277. { "tx_collide_8times" },
  278. { "tx_collide_9times" },
  279. { "tx_collide_10times" },
  280. { "tx_collide_11times" },
  281. { "tx_collide_12times" },
  282. { "tx_collide_13times" },
  283. { "tx_collide_14times" },
  284. { "tx_collide_15times" },
  285. { "tx_ucast_packets" },
  286. { "tx_mcast_packets" },
  287. { "tx_bcast_packets" },
  288. { "tx_carrier_sense_errors" },
  289. { "tx_discards" },
  290. { "tx_errors" },
  291. { "dma_writeq_full" },
  292. { "dma_write_prioq_full" },
  293. { "rxbds_empty" },
  294. { "rx_discards" },
  295. { "rx_errors" },
  296. { "rx_threshold_hit" },
  297. { "dma_readq_full" },
  298. { "dma_read_prioq_full" },
  299. { "tx_comp_queue_full" },
  300. { "ring_set_send_prod_index" },
  301. { "ring_status_update" },
  302. { "nic_irqs" },
  303. { "nic_avoided_irqs" },
  304. { "nic_tx_threshold_hit" }
  305. };
  306. static const struct {
  307. const char string[ETH_GSTRING_LEN];
  308. } ethtool_test_keys[TG3_NUM_TEST] = {
  309. { "nvram test (online) " },
  310. { "link test (online) " },
  311. { "register test (offline)" },
  312. { "memory test (offline)" },
  313. { "loopback test (offline)" },
  314. { "interrupt test (offline)" },
  315. };
  316. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  317. {
  318. writel(val, tp->regs + off);
  319. }
  320. static u32 tg3_read32(struct tg3 *tp, u32 off)
  321. {
  322. return (readl(tp->regs + off));
  323. }
  324. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  325. {
  326. writel(val, tp->aperegs + off);
  327. }
  328. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  329. {
  330. return (readl(tp->aperegs + off));
  331. }
  332. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  333. {
  334. unsigned long flags;
  335. spin_lock_irqsave(&tp->indirect_lock, flags);
  336. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  337. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  338. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  339. }
  340. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  341. {
  342. writel(val, tp->regs + off);
  343. readl(tp->regs + off);
  344. }
  345. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  346. {
  347. unsigned long flags;
  348. u32 val;
  349. spin_lock_irqsave(&tp->indirect_lock, flags);
  350. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  351. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  352. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  353. return val;
  354. }
  355. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  356. {
  357. unsigned long flags;
  358. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  359. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  360. TG3_64BIT_REG_LOW, val);
  361. return;
  362. }
  363. if (off == TG3_RX_STD_PROD_IDX_REG) {
  364. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  365. TG3_64BIT_REG_LOW, val);
  366. return;
  367. }
  368. spin_lock_irqsave(&tp->indirect_lock, flags);
  369. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  370. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  371. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  372. /* In indirect mode when disabling interrupts, we also need
  373. * to clear the interrupt bit in the GRC local ctrl register.
  374. */
  375. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  376. (val == 0x1)) {
  377. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  378. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  379. }
  380. }
  381. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  382. {
  383. unsigned long flags;
  384. u32 val;
  385. spin_lock_irqsave(&tp->indirect_lock, flags);
  386. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  387. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  388. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  389. return val;
  390. }
  391. /* usec_wait specifies the wait time in usec when writing to certain registers
  392. * where it is unsafe to read back the register without some delay.
  393. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  394. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  395. */
  396. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  397. {
  398. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  399. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  400. /* Non-posted methods */
  401. tp->write32(tp, off, val);
  402. else {
  403. /* Posted method */
  404. tg3_write32(tp, off, val);
  405. if (usec_wait)
  406. udelay(usec_wait);
  407. tp->read32(tp, off);
  408. }
  409. /* Wait again after the read for the posted method to guarantee that
  410. * the wait time is met.
  411. */
  412. if (usec_wait)
  413. udelay(usec_wait);
  414. }
  415. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  416. {
  417. tp->write32_mbox(tp, off, val);
  418. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  419. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  420. tp->read32_mbox(tp, off);
  421. }
  422. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  423. {
  424. void __iomem *mbox = tp->regs + off;
  425. writel(val, mbox);
  426. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  427. writel(val, mbox);
  428. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  429. readl(mbox);
  430. }
  431. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  432. {
  433. return (readl(tp->regs + off + GRCMBOX_BASE));
  434. }
  435. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  436. {
  437. writel(val, tp->regs + off + GRCMBOX_BASE);
  438. }
  439. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  440. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  441. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  442. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  443. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  444. #define tw32(reg,val) tp->write32(tp, reg, val)
  445. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  446. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  447. #define tr32(reg) tp->read32(tp, reg)
  448. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  449. {
  450. unsigned long flags;
  451. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  452. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  453. return;
  454. spin_lock_irqsave(&tp->indirect_lock, flags);
  455. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  456. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  457. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  458. /* Always leave this as zero. */
  459. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  460. } else {
  461. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  462. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  463. /* Always leave this as zero. */
  464. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  465. }
  466. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  467. }
  468. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  469. {
  470. unsigned long flags;
  471. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  472. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  473. *val = 0;
  474. return;
  475. }
  476. spin_lock_irqsave(&tp->indirect_lock, flags);
  477. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  478. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  479. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  480. /* Always leave this as zero. */
  481. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  482. } else {
  483. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  484. *val = tr32(TG3PCI_MEM_WIN_DATA);
  485. /* Always leave this as zero. */
  486. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  487. }
  488. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  489. }
  490. static void tg3_ape_lock_init(struct tg3 *tp)
  491. {
  492. int i;
  493. /* Make sure the driver hasn't any stale locks. */
  494. for (i = 0; i < 8; i++)
  495. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  496. APE_LOCK_GRANT_DRIVER);
  497. }
  498. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  499. {
  500. int i, off;
  501. int ret = 0;
  502. u32 status;
  503. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  504. return 0;
  505. switch (locknum) {
  506. case TG3_APE_LOCK_GRC:
  507. case TG3_APE_LOCK_MEM:
  508. break;
  509. default:
  510. return -EINVAL;
  511. }
  512. off = 4 * locknum;
  513. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  514. /* Wait for up to 1 millisecond to acquire lock. */
  515. for (i = 0; i < 100; i++) {
  516. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  517. if (status == APE_LOCK_GRANT_DRIVER)
  518. break;
  519. udelay(10);
  520. }
  521. if (status != APE_LOCK_GRANT_DRIVER) {
  522. /* Revoke the lock request. */
  523. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  524. APE_LOCK_GRANT_DRIVER);
  525. ret = -EBUSY;
  526. }
  527. return ret;
  528. }
  529. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  530. {
  531. int off;
  532. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  533. return;
  534. switch (locknum) {
  535. case TG3_APE_LOCK_GRC:
  536. case TG3_APE_LOCK_MEM:
  537. break;
  538. default:
  539. return;
  540. }
  541. off = 4 * locknum;
  542. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  543. }
  544. static void tg3_disable_ints(struct tg3 *tp)
  545. {
  546. int i;
  547. tw32(TG3PCI_MISC_HOST_CTRL,
  548. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  549. for (i = 0; i < tp->irq_max; i++)
  550. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  551. }
  552. static void tg3_enable_ints(struct tg3 *tp)
  553. {
  554. int i;
  555. tp->irq_sync = 0;
  556. wmb();
  557. tw32(TG3PCI_MISC_HOST_CTRL,
  558. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  559. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  560. for (i = 0; i < tp->irq_cnt; i++) {
  561. struct tg3_napi *tnapi = &tp->napi[i];
  562. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  563. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  564. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  565. tp->coal_now |= tnapi->coal_now;
  566. }
  567. /* Force an initial interrupt */
  568. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  569. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  570. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  571. else
  572. tw32(HOSTCC_MODE, tp->coal_now);
  573. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  574. }
  575. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  576. {
  577. struct tg3 *tp = tnapi->tp;
  578. struct tg3_hw_status *sblk = tnapi->hw_status;
  579. unsigned int work_exists = 0;
  580. /* check for phy events */
  581. if (!(tp->tg3_flags &
  582. (TG3_FLAG_USE_LINKCHG_REG |
  583. TG3_FLAG_POLL_SERDES))) {
  584. if (sblk->status & SD_STATUS_LINK_CHG)
  585. work_exists = 1;
  586. }
  587. /* check for RX/TX work to do */
  588. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  589. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  590. work_exists = 1;
  591. return work_exists;
  592. }
  593. /* tg3_int_reenable
  594. * similar to tg3_enable_ints, but it accurately determines whether there
  595. * is new work pending and can return without flushing the PIO write
  596. * which reenables interrupts
  597. */
  598. static void tg3_int_reenable(struct tg3_napi *tnapi)
  599. {
  600. struct tg3 *tp = tnapi->tp;
  601. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  602. mmiowb();
  603. /* When doing tagged status, this work check is unnecessary.
  604. * The last_tag we write above tells the chip which piece of
  605. * work we've completed.
  606. */
  607. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  608. tg3_has_work(tnapi))
  609. tw32(HOSTCC_MODE, tp->coalesce_mode |
  610. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  611. }
  612. static void tg3_napi_disable(struct tg3 *tp)
  613. {
  614. int i;
  615. for (i = tp->irq_cnt - 1; i >= 0; i--)
  616. napi_disable(&tp->napi[i].napi);
  617. }
  618. static void tg3_napi_enable(struct tg3 *tp)
  619. {
  620. int i;
  621. for (i = 0; i < tp->irq_cnt; i++)
  622. napi_enable(&tp->napi[i].napi);
  623. }
  624. static inline void tg3_netif_stop(struct tg3 *tp)
  625. {
  626. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  627. tg3_napi_disable(tp);
  628. netif_tx_disable(tp->dev);
  629. }
  630. static inline void tg3_netif_start(struct tg3 *tp)
  631. {
  632. /* NOTE: unconditional netif_tx_wake_all_queues is only
  633. * appropriate so long as all callers are assured to
  634. * have free tx slots (such as after tg3_init_hw)
  635. */
  636. netif_tx_wake_all_queues(tp->dev);
  637. tg3_napi_enable(tp);
  638. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  639. tg3_enable_ints(tp);
  640. }
  641. static void tg3_switch_clocks(struct tg3 *tp)
  642. {
  643. u32 clock_ctrl;
  644. u32 orig_clock_ctrl;
  645. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  646. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  647. return;
  648. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  649. orig_clock_ctrl = clock_ctrl;
  650. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  651. CLOCK_CTRL_CLKRUN_OENABLE |
  652. 0x1f);
  653. tp->pci_clock_ctrl = clock_ctrl;
  654. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  655. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  656. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  657. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  658. }
  659. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  660. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  661. clock_ctrl |
  662. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  663. 40);
  664. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  665. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  666. 40);
  667. }
  668. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  669. }
  670. #define PHY_BUSY_LOOPS 5000
  671. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  672. {
  673. u32 frame_val;
  674. unsigned int loops;
  675. int ret;
  676. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  677. tw32_f(MAC_MI_MODE,
  678. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  679. udelay(80);
  680. }
  681. *val = 0x0;
  682. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  683. MI_COM_PHY_ADDR_MASK);
  684. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  685. MI_COM_REG_ADDR_MASK);
  686. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  687. tw32_f(MAC_MI_COM, frame_val);
  688. loops = PHY_BUSY_LOOPS;
  689. while (loops != 0) {
  690. udelay(10);
  691. frame_val = tr32(MAC_MI_COM);
  692. if ((frame_val & MI_COM_BUSY) == 0) {
  693. udelay(5);
  694. frame_val = tr32(MAC_MI_COM);
  695. break;
  696. }
  697. loops -= 1;
  698. }
  699. ret = -EBUSY;
  700. if (loops != 0) {
  701. *val = frame_val & MI_COM_DATA_MASK;
  702. ret = 0;
  703. }
  704. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  705. tw32_f(MAC_MI_MODE, tp->mi_mode);
  706. udelay(80);
  707. }
  708. return ret;
  709. }
  710. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  711. {
  712. u32 frame_val;
  713. unsigned int loops;
  714. int ret;
  715. if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  716. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  717. return 0;
  718. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  719. tw32_f(MAC_MI_MODE,
  720. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  721. udelay(80);
  722. }
  723. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  724. MI_COM_PHY_ADDR_MASK);
  725. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  726. MI_COM_REG_ADDR_MASK);
  727. frame_val |= (val & MI_COM_DATA_MASK);
  728. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  729. tw32_f(MAC_MI_COM, frame_val);
  730. loops = PHY_BUSY_LOOPS;
  731. while (loops != 0) {
  732. udelay(10);
  733. frame_val = tr32(MAC_MI_COM);
  734. if ((frame_val & MI_COM_BUSY) == 0) {
  735. udelay(5);
  736. frame_val = tr32(MAC_MI_COM);
  737. break;
  738. }
  739. loops -= 1;
  740. }
  741. ret = -EBUSY;
  742. if (loops != 0)
  743. ret = 0;
  744. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  745. tw32_f(MAC_MI_MODE, tp->mi_mode);
  746. udelay(80);
  747. }
  748. return ret;
  749. }
  750. static int tg3_bmcr_reset(struct tg3 *tp)
  751. {
  752. u32 phy_control;
  753. int limit, err;
  754. /* OK, reset it, and poll the BMCR_RESET bit until it
  755. * clears or we time out.
  756. */
  757. phy_control = BMCR_RESET;
  758. err = tg3_writephy(tp, MII_BMCR, phy_control);
  759. if (err != 0)
  760. return -EBUSY;
  761. limit = 5000;
  762. while (limit--) {
  763. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  764. if (err != 0)
  765. return -EBUSY;
  766. if ((phy_control & BMCR_RESET) == 0) {
  767. udelay(40);
  768. break;
  769. }
  770. udelay(10);
  771. }
  772. if (limit < 0)
  773. return -EBUSY;
  774. return 0;
  775. }
  776. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  777. {
  778. struct tg3 *tp = bp->priv;
  779. u32 val;
  780. spin_lock_bh(&tp->lock);
  781. if (tg3_readphy(tp, reg, &val))
  782. val = -EIO;
  783. spin_unlock_bh(&tp->lock);
  784. return val;
  785. }
  786. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  787. {
  788. struct tg3 *tp = bp->priv;
  789. u32 ret = 0;
  790. spin_lock_bh(&tp->lock);
  791. if (tg3_writephy(tp, reg, val))
  792. ret = -EIO;
  793. spin_unlock_bh(&tp->lock);
  794. return ret;
  795. }
  796. static int tg3_mdio_reset(struct mii_bus *bp)
  797. {
  798. return 0;
  799. }
  800. static void tg3_mdio_config_5785(struct tg3 *tp)
  801. {
  802. u32 val;
  803. struct phy_device *phydev;
  804. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  805. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  806. case TG3_PHY_ID_BCM50610:
  807. case TG3_PHY_ID_BCM50610M:
  808. val = MAC_PHYCFG2_50610_LED_MODES;
  809. break;
  810. case TG3_PHY_ID_BCMAC131:
  811. val = MAC_PHYCFG2_AC131_LED_MODES;
  812. break;
  813. case TG3_PHY_ID_RTL8211C:
  814. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  815. break;
  816. case TG3_PHY_ID_RTL8201E:
  817. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  818. break;
  819. default:
  820. return;
  821. }
  822. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  823. tw32(MAC_PHYCFG2, val);
  824. val = tr32(MAC_PHYCFG1);
  825. val &= ~(MAC_PHYCFG1_RGMII_INT |
  826. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  827. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  828. tw32(MAC_PHYCFG1, val);
  829. return;
  830. }
  831. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
  832. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  833. MAC_PHYCFG2_FMODE_MASK_MASK |
  834. MAC_PHYCFG2_GMODE_MASK_MASK |
  835. MAC_PHYCFG2_ACT_MASK_MASK |
  836. MAC_PHYCFG2_QUAL_MASK_MASK |
  837. MAC_PHYCFG2_INBAND_ENABLE;
  838. tw32(MAC_PHYCFG2, val);
  839. val = tr32(MAC_PHYCFG1);
  840. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  841. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  842. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  843. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  844. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  845. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  846. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  847. }
  848. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  849. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  850. tw32(MAC_PHYCFG1, val);
  851. val = tr32(MAC_EXT_RGMII_MODE);
  852. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  853. MAC_RGMII_MODE_RX_QUALITY |
  854. MAC_RGMII_MODE_RX_ACTIVITY |
  855. MAC_RGMII_MODE_RX_ENG_DET |
  856. MAC_RGMII_MODE_TX_ENABLE |
  857. MAC_RGMII_MODE_TX_LOWPWR |
  858. MAC_RGMII_MODE_TX_RESET);
  859. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  860. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  861. val |= MAC_RGMII_MODE_RX_INT_B |
  862. MAC_RGMII_MODE_RX_QUALITY |
  863. MAC_RGMII_MODE_RX_ACTIVITY |
  864. MAC_RGMII_MODE_RX_ENG_DET;
  865. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  866. val |= MAC_RGMII_MODE_TX_ENABLE |
  867. MAC_RGMII_MODE_TX_LOWPWR |
  868. MAC_RGMII_MODE_TX_RESET;
  869. }
  870. tw32(MAC_EXT_RGMII_MODE, val);
  871. }
  872. static void tg3_mdio_start(struct tg3 *tp)
  873. {
  874. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  875. tw32_f(MAC_MI_MODE, tp->mi_mode);
  876. udelay(80);
  877. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  878. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  879. tg3_mdio_config_5785(tp);
  880. }
  881. static int tg3_mdio_init(struct tg3 *tp)
  882. {
  883. int i;
  884. u32 reg;
  885. struct phy_device *phydev;
  886. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  887. u32 funcnum, is_serdes;
  888. funcnum = tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC;
  889. if (funcnum)
  890. tp->phy_addr = 2;
  891. else
  892. tp->phy_addr = 1;
  893. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  894. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  895. else
  896. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  897. TG3_CPMU_PHY_STRAP_IS_SERDES;
  898. if (is_serdes)
  899. tp->phy_addr += 7;
  900. } else
  901. tp->phy_addr = TG3_PHY_MII_ADDR;
  902. tg3_mdio_start(tp);
  903. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  904. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  905. return 0;
  906. tp->mdio_bus = mdiobus_alloc();
  907. if (tp->mdio_bus == NULL)
  908. return -ENOMEM;
  909. tp->mdio_bus->name = "tg3 mdio bus";
  910. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  911. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  912. tp->mdio_bus->priv = tp;
  913. tp->mdio_bus->parent = &tp->pdev->dev;
  914. tp->mdio_bus->read = &tg3_mdio_read;
  915. tp->mdio_bus->write = &tg3_mdio_write;
  916. tp->mdio_bus->reset = &tg3_mdio_reset;
  917. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  918. tp->mdio_bus->irq = &tp->mdio_irq[0];
  919. for (i = 0; i < PHY_MAX_ADDR; i++)
  920. tp->mdio_bus->irq[i] = PHY_POLL;
  921. /* The bus registration will look for all the PHYs on the mdio bus.
  922. * Unfortunately, it does not ensure the PHY is powered up before
  923. * accessing the PHY ID registers. A chip reset is the
  924. * quickest way to bring the device back to an operational state..
  925. */
  926. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  927. tg3_bmcr_reset(tp);
  928. i = mdiobus_register(tp->mdio_bus);
  929. if (i) {
  930. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  931. tp->dev->name, i);
  932. mdiobus_free(tp->mdio_bus);
  933. return i;
  934. }
  935. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  936. if (!phydev || !phydev->drv) {
  937. printk(KERN_WARNING "%s: No PHY devices\n", tp->dev->name);
  938. mdiobus_unregister(tp->mdio_bus);
  939. mdiobus_free(tp->mdio_bus);
  940. return -ENODEV;
  941. }
  942. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  943. case TG3_PHY_ID_BCM57780:
  944. phydev->interface = PHY_INTERFACE_MODE_GMII;
  945. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  946. break;
  947. case TG3_PHY_ID_BCM50610:
  948. case TG3_PHY_ID_BCM50610M:
  949. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  950. PHY_BRCM_RX_REFCLK_UNUSED |
  951. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  952. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  953. if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
  954. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  955. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  956. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  957. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  958. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  959. /* fallthru */
  960. case TG3_PHY_ID_RTL8211C:
  961. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  962. break;
  963. case TG3_PHY_ID_RTL8201E:
  964. case TG3_PHY_ID_BCMAC131:
  965. phydev->interface = PHY_INTERFACE_MODE_MII;
  966. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  967. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  968. break;
  969. }
  970. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  971. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  972. tg3_mdio_config_5785(tp);
  973. return 0;
  974. }
  975. static void tg3_mdio_fini(struct tg3 *tp)
  976. {
  977. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  978. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  979. mdiobus_unregister(tp->mdio_bus);
  980. mdiobus_free(tp->mdio_bus);
  981. }
  982. }
  983. /* tp->lock is held. */
  984. static inline void tg3_generate_fw_event(struct tg3 *tp)
  985. {
  986. u32 val;
  987. val = tr32(GRC_RX_CPU_EVENT);
  988. val |= GRC_RX_CPU_DRIVER_EVENT;
  989. tw32_f(GRC_RX_CPU_EVENT, val);
  990. tp->last_event_jiffies = jiffies;
  991. }
  992. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  993. /* tp->lock is held. */
  994. static void tg3_wait_for_event_ack(struct tg3 *tp)
  995. {
  996. int i;
  997. unsigned int delay_cnt;
  998. long time_remain;
  999. /* If enough time has passed, no wait is necessary. */
  1000. time_remain = (long)(tp->last_event_jiffies + 1 +
  1001. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1002. (long)jiffies;
  1003. if (time_remain < 0)
  1004. return;
  1005. /* Check if we can shorten the wait time. */
  1006. delay_cnt = jiffies_to_usecs(time_remain);
  1007. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1008. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1009. delay_cnt = (delay_cnt >> 3) + 1;
  1010. for (i = 0; i < delay_cnt; i++) {
  1011. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1012. break;
  1013. udelay(8);
  1014. }
  1015. }
  1016. /* tp->lock is held. */
  1017. static void tg3_ump_link_report(struct tg3 *tp)
  1018. {
  1019. u32 reg;
  1020. u32 val;
  1021. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1022. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1023. return;
  1024. tg3_wait_for_event_ack(tp);
  1025. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1026. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1027. val = 0;
  1028. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1029. val = reg << 16;
  1030. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1031. val |= (reg & 0xffff);
  1032. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1033. val = 0;
  1034. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1035. val = reg << 16;
  1036. if (!tg3_readphy(tp, MII_LPA, &reg))
  1037. val |= (reg & 0xffff);
  1038. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1039. val = 0;
  1040. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  1041. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1042. val = reg << 16;
  1043. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1044. val |= (reg & 0xffff);
  1045. }
  1046. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1047. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1048. val = reg << 16;
  1049. else
  1050. val = 0;
  1051. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1052. tg3_generate_fw_event(tp);
  1053. }
  1054. static void tg3_link_report(struct tg3 *tp)
  1055. {
  1056. if (!netif_carrier_ok(tp->dev)) {
  1057. if (netif_msg_link(tp))
  1058. printk(KERN_INFO PFX "%s: Link is down.\n",
  1059. tp->dev->name);
  1060. tg3_ump_link_report(tp);
  1061. } else if (netif_msg_link(tp)) {
  1062. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1063. tp->dev->name,
  1064. (tp->link_config.active_speed == SPEED_1000 ?
  1065. 1000 :
  1066. (tp->link_config.active_speed == SPEED_100 ?
  1067. 100 : 10)),
  1068. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1069. "full" : "half"));
  1070. printk(KERN_INFO PFX
  1071. "%s: Flow control is %s for TX and %s for RX.\n",
  1072. tp->dev->name,
  1073. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1074. "on" : "off",
  1075. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1076. "on" : "off");
  1077. tg3_ump_link_report(tp);
  1078. }
  1079. }
  1080. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1081. {
  1082. u16 miireg;
  1083. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1084. miireg = ADVERTISE_PAUSE_CAP;
  1085. else if (flow_ctrl & FLOW_CTRL_TX)
  1086. miireg = ADVERTISE_PAUSE_ASYM;
  1087. else if (flow_ctrl & FLOW_CTRL_RX)
  1088. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1089. else
  1090. miireg = 0;
  1091. return miireg;
  1092. }
  1093. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1094. {
  1095. u16 miireg;
  1096. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1097. miireg = ADVERTISE_1000XPAUSE;
  1098. else if (flow_ctrl & FLOW_CTRL_TX)
  1099. miireg = ADVERTISE_1000XPSE_ASYM;
  1100. else if (flow_ctrl & FLOW_CTRL_RX)
  1101. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1102. else
  1103. miireg = 0;
  1104. return miireg;
  1105. }
  1106. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1107. {
  1108. u8 cap = 0;
  1109. if (lcladv & ADVERTISE_1000XPAUSE) {
  1110. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1111. if (rmtadv & LPA_1000XPAUSE)
  1112. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1113. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1114. cap = FLOW_CTRL_RX;
  1115. } else {
  1116. if (rmtadv & LPA_1000XPAUSE)
  1117. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1118. }
  1119. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1120. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1121. cap = FLOW_CTRL_TX;
  1122. }
  1123. return cap;
  1124. }
  1125. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1126. {
  1127. u8 autoneg;
  1128. u8 flowctrl = 0;
  1129. u32 old_rx_mode = tp->rx_mode;
  1130. u32 old_tx_mode = tp->tx_mode;
  1131. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1132. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1133. else
  1134. autoneg = tp->link_config.autoneg;
  1135. if (autoneg == AUTONEG_ENABLE &&
  1136. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1137. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1138. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1139. else
  1140. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1141. } else
  1142. flowctrl = tp->link_config.flowctrl;
  1143. tp->link_config.active_flowctrl = flowctrl;
  1144. if (flowctrl & FLOW_CTRL_RX)
  1145. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1146. else
  1147. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1148. if (old_rx_mode != tp->rx_mode)
  1149. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1150. if (flowctrl & FLOW_CTRL_TX)
  1151. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1152. else
  1153. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1154. if (old_tx_mode != tp->tx_mode)
  1155. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1156. }
  1157. static void tg3_adjust_link(struct net_device *dev)
  1158. {
  1159. u8 oldflowctrl, linkmesg = 0;
  1160. u32 mac_mode, lcl_adv, rmt_adv;
  1161. struct tg3 *tp = netdev_priv(dev);
  1162. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1163. spin_lock_bh(&tp->lock);
  1164. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1165. MAC_MODE_HALF_DUPLEX);
  1166. oldflowctrl = tp->link_config.active_flowctrl;
  1167. if (phydev->link) {
  1168. lcl_adv = 0;
  1169. rmt_adv = 0;
  1170. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1171. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1172. else if (phydev->speed == SPEED_1000 ||
  1173. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1174. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1175. else
  1176. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1177. if (phydev->duplex == DUPLEX_HALF)
  1178. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1179. else {
  1180. lcl_adv = tg3_advert_flowctrl_1000T(
  1181. tp->link_config.flowctrl);
  1182. if (phydev->pause)
  1183. rmt_adv = LPA_PAUSE_CAP;
  1184. if (phydev->asym_pause)
  1185. rmt_adv |= LPA_PAUSE_ASYM;
  1186. }
  1187. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1188. } else
  1189. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1190. if (mac_mode != tp->mac_mode) {
  1191. tp->mac_mode = mac_mode;
  1192. tw32_f(MAC_MODE, tp->mac_mode);
  1193. udelay(40);
  1194. }
  1195. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1196. if (phydev->speed == SPEED_10)
  1197. tw32(MAC_MI_STAT,
  1198. MAC_MI_STAT_10MBPS_MODE |
  1199. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1200. else
  1201. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1202. }
  1203. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1204. tw32(MAC_TX_LENGTHS,
  1205. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1206. (6 << TX_LENGTHS_IPG_SHIFT) |
  1207. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1208. else
  1209. tw32(MAC_TX_LENGTHS,
  1210. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1211. (6 << TX_LENGTHS_IPG_SHIFT) |
  1212. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1213. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1214. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1215. phydev->speed != tp->link_config.active_speed ||
  1216. phydev->duplex != tp->link_config.active_duplex ||
  1217. oldflowctrl != tp->link_config.active_flowctrl)
  1218. linkmesg = 1;
  1219. tp->link_config.active_speed = phydev->speed;
  1220. tp->link_config.active_duplex = phydev->duplex;
  1221. spin_unlock_bh(&tp->lock);
  1222. if (linkmesg)
  1223. tg3_link_report(tp);
  1224. }
  1225. static int tg3_phy_init(struct tg3 *tp)
  1226. {
  1227. struct phy_device *phydev;
  1228. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1229. return 0;
  1230. /* Bring the PHY back to a known state. */
  1231. tg3_bmcr_reset(tp);
  1232. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1233. /* Attach the MAC to the PHY. */
  1234. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1235. phydev->dev_flags, phydev->interface);
  1236. if (IS_ERR(phydev)) {
  1237. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1238. return PTR_ERR(phydev);
  1239. }
  1240. /* Mask with MAC supported features. */
  1241. switch (phydev->interface) {
  1242. case PHY_INTERFACE_MODE_GMII:
  1243. case PHY_INTERFACE_MODE_RGMII:
  1244. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1245. phydev->supported &= (PHY_GBIT_FEATURES |
  1246. SUPPORTED_Pause |
  1247. SUPPORTED_Asym_Pause);
  1248. break;
  1249. }
  1250. /* fallthru */
  1251. case PHY_INTERFACE_MODE_MII:
  1252. phydev->supported &= (PHY_BASIC_FEATURES |
  1253. SUPPORTED_Pause |
  1254. SUPPORTED_Asym_Pause);
  1255. break;
  1256. default:
  1257. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1258. return -EINVAL;
  1259. }
  1260. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1261. phydev->advertising = phydev->supported;
  1262. return 0;
  1263. }
  1264. static void tg3_phy_start(struct tg3 *tp)
  1265. {
  1266. struct phy_device *phydev;
  1267. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1268. return;
  1269. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1270. if (tp->link_config.phy_is_low_power) {
  1271. tp->link_config.phy_is_low_power = 0;
  1272. phydev->speed = tp->link_config.orig_speed;
  1273. phydev->duplex = tp->link_config.orig_duplex;
  1274. phydev->autoneg = tp->link_config.orig_autoneg;
  1275. phydev->advertising = tp->link_config.orig_advertising;
  1276. }
  1277. phy_start(phydev);
  1278. phy_start_aneg(phydev);
  1279. }
  1280. static void tg3_phy_stop(struct tg3 *tp)
  1281. {
  1282. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1283. return;
  1284. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1285. }
  1286. static void tg3_phy_fini(struct tg3 *tp)
  1287. {
  1288. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1289. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1290. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1291. }
  1292. }
  1293. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1294. {
  1295. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1296. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1297. }
  1298. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1299. {
  1300. u32 phytest;
  1301. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1302. u32 phy;
  1303. tg3_writephy(tp, MII_TG3_FET_TEST,
  1304. phytest | MII_TG3_FET_SHADOW_EN);
  1305. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1306. if (enable)
  1307. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1308. else
  1309. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1310. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1311. }
  1312. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1313. }
  1314. }
  1315. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1316. {
  1317. u32 reg;
  1318. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1319. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  1320. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1321. return;
  1322. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1323. tg3_phy_fet_toggle_apd(tp, enable);
  1324. return;
  1325. }
  1326. reg = MII_TG3_MISC_SHDW_WREN |
  1327. MII_TG3_MISC_SHDW_SCR5_SEL |
  1328. MII_TG3_MISC_SHDW_SCR5_LPED |
  1329. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1330. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1331. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1332. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1333. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1334. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1335. reg = MII_TG3_MISC_SHDW_WREN |
  1336. MII_TG3_MISC_SHDW_APD_SEL |
  1337. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1338. if (enable)
  1339. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1340. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1341. }
  1342. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1343. {
  1344. u32 phy;
  1345. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1346. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1347. return;
  1348. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1349. u32 ephy;
  1350. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1351. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1352. tg3_writephy(tp, MII_TG3_FET_TEST,
  1353. ephy | MII_TG3_FET_SHADOW_EN);
  1354. if (!tg3_readphy(tp, reg, &phy)) {
  1355. if (enable)
  1356. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1357. else
  1358. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1359. tg3_writephy(tp, reg, phy);
  1360. }
  1361. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1362. }
  1363. } else {
  1364. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1365. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1366. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1367. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1368. if (enable)
  1369. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1370. else
  1371. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1372. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1373. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1374. }
  1375. }
  1376. }
  1377. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1378. {
  1379. u32 val;
  1380. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1381. return;
  1382. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1383. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1384. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1385. (val | (1 << 15) | (1 << 4)));
  1386. }
  1387. static void tg3_phy_apply_otp(struct tg3 *tp)
  1388. {
  1389. u32 otp, phy;
  1390. if (!tp->phy_otp)
  1391. return;
  1392. otp = tp->phy_otp;
  1393. /* Enable SM_DSP clock and tx 6dB coding. */
  1394. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1395. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1396. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1397. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1398. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1399. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1400. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1401. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1402. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1403. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1404. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1405. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1406. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1407. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1408. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1409. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1410. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1411. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1412. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1413. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1414. /* Turn off SM_DSP clock. */
  1415. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1416. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1417. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1418. }
  1419. static int tg3_wait_macro_done(struct tg3 *tp)
  1420. {
  1421. int limit = 100;
  1422. while (limit--) {
  1423. u32 tmp32;
  1424. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1425. if ((tmp32 & 0x1000) == 0)
  1426. break;
  1427. }
  1428. }
  1429. if (limit < 0)
  1430. return -EBUSY;
  1431. return 0;
  1432. }
  1433. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1434. {
  1435. static const u32 test_pat[4][6] = {
  1436. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1437. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1438. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1439. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1440. };
  1441. int chan;
  1442. for (chan = 0; chan < 4; chan++) {
  1443. int i;
  1444. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1445. (chan * 0x2000) | 0x0200);
  1446. tg3_writephy(tp, 0x16, 0x0002);
  1447. for (i = 0; i < 6; i++)
  1448. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1449. test_pat[chan][i]);
  1450. tg3_writephy(tp, 0x16, 0x0202);
  1451. if (tg3_wait_macro_done(tp)) {
  1452. *resetp = 1;
  1453. return -EBUSY;
  1454. }
  1455. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1456. (chan * 0x2000) | 0x0200);
  1457. tg3_writephy(tp, 0x16, 0x0082);
  1458. if (tg3_wait_macro_done(tp)) {
  1459. *resetp = 1;
  1460. return -EBUSY;
  1461. }
  1462. tg3_writephy(tp, 0x16, 0x0802);
  1463. if (tg3_wait_macro_done(tp)) {
  1464. *resetp = 1;
  1465. return -EBUSY;
  1466. }
  1467. for (i = 0; i < 6; i += 2) {
  1468. u32 low, high;
  1469. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1470. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1471. tg3_wait_macro_done(tp)) {
  1472. *resetp = 1;
  1473. return -EBUSY;
  1474. }
  1475. low &= 0x7fff;
  1476. high &= 0x000f;
  1477. if (low != test_pat[chan][i] ||
  1478. high != test_pat[chan][i+1]) {
  1479. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1480. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1481. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1482. return -EBUSY;
  1483. }
  1484. }
  1485. }
  1486. return 0;
  1487. }
  1488. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1489. {
  1490. int chan;
  1491. for (chan = 0; chan < 4; chan++) {
  1492. int i;
  1493. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1494. (chan * 0x2000) | 0x0200);
  1495. tg3_writephy(tp, 0x16, 0x0002);
  1496. for (i = 0; i < 6; i++)
  1497. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1498. tg3_writephy(tp, 0x16, 0x0202);
  1499. if (tg3_wait_macro_done(tp))
  1500. return -EBUSY;
  1501. }
  1502. return 0;
  1503. }
  1504. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1505. {
  1506. u32 reg32, phy9_orig;
  1507. int retries, do_phy_reset, err;
  1508. retries = 10;
  1509. do_phy_reset = 1;
  1510. do {
  1511. if (do_phy_reset) {
  1512. err = tg3_bmcr_reset(tp);
  1513. if (err)
  1514. return err;
  1515. do_phy_reset = 0;
  1516. }
  1517. /* Disable transmitter and interrupt. */
  1518. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1519. continue;
  1520. reg32 |= 0x3000;
  1521. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1522. /* Set full-duplex, 1000 mbps. */
  1523. tg3_writephy(tp, MII_BMCR,
  1524. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1525. /* Set to master mode. */
  1526. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1527. continue;
  1528. tg3_writephy(tp, MII_TG3_CTRL,
  1529. (MII_TG3_CTRL_AS_MASTER |
  1530. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1531. /* Enable SM_DSP_CLOCK and 6dB. */
  1532. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1533. /* Block the PHY control access. */
  1534. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1535. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1536. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1537. if (!err)
  1538. break;
  1539. } while (--retries);
  1540. err = tg3_phy_reset_chanpat(tp);
  1541. if (err)
  1542. return err;
  1543. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1544. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1545. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1546. tg3_writephy(tp, 0x16, 0x0000);
  1547. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1548. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1549. /* Set Extended packet length bit for jumbo frames */
  1550. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1551. }
  1552. else {
  1553. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1554. }
  1555. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1556. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1557. reg32 &= ~0x3000;
  1558. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1559. } else if (!err)
  1560. err = -EBUSY;
  1561. return err;
  1562. }
  1563. /* This will reset the tigon3 PHY if there is no valid
  1564. * link unless the FORCE argument is non-zero.
  1565. */
  1566. static int tg3_phy_reset(struct tg3 *tp)
  1567. {
  1568. u32 cpmuctrl;
  1569. u32 phy_status;
  1570. int err;
  1571. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1572. u32 val;
  1573. val = tr32(GRC_MISC_CFG);
  1574. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1575. udelay(40);
  1576. }
  1577. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1578. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1579. if (err != 0)
  1580. return -EBUSY;
  1581. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1582. netif_carrier_off(tp->dev);
  1583. tg3_link_report(tp);
  1584. }
  1585. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1586. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1587. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1588. err = tg3_phy_reset_5703_4_5(tp);
  1589. if (err)
  1590. return err;
  1591. goto out;
  1592. }
  1593. cpmuctrl = 0;
  1594. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1595. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1596. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1597. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1598. tw32(TG3_CPMU_CTRL,
  1599. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1600. }
  1601. err = tg3_bmcr_reset(tp);
  1602. if (err)
  1603. return err;
  1604. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1605. u32 phy;
  1606. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1607. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1608. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1609. }
  1610. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1611. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1612. u32 val;
  1613. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1614. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1615. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1616. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1617. udelay(40);
  1618. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1619. }
  1620. }
  1621. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  1622. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES))
  1623. return 0;
  1624. tg3_phy_apply_otp(tp);
  1625. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1626. tg3_phy_toggle_apd(tp, true);
  1627. else
  1628. tg3_phy_toggle_apd(tp, false);
  1629. out:
  1630. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1631. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1632. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1633. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1634. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1635. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1636. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1637. }
  1638. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1639. tg3_writephy(tp, 0x1c, 0x8d68);
  1640. tg3_writephy(tp, 0x1c, 0x8d68);
  1641. }
  1642. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1643. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1644. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1645. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1646. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1647. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1648. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1649. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1650. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1651. }
  1652. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1653. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1654. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1655. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1656. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1657. tg3_writephy(tp, MII_TG3_TEST1,
  1658. MII_TG3_TEST1_TRIM_EN | 0x4);
  1659. } else
  1660. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1661. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1662. }
  1663. /* Set Extended packet length bit (bit 14) on all chips that */
  1664. /* support jumbo frames */
  1665. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1666. /* Cannot do read-modify-write on 5401 */
  1667. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1668. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1669. u32 phy_reg;
  1670. /* Set bit 14 with read-modify-write to preserve other bits */
  1671. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1672. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1673. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1674. }
  1675. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1676. * jumbo frames transmission.
  1677. */
  1678. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1679. u32 phy_reg;
  1680. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1681. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1682. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1683. }
  1684. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1685. /* adjust output voltage */
  1686. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1687. }
  1688. tg3_phy_toggle_automdix(tp, 1);
  1689. tg3_phy_set_wirespeed(tp);
  1690. return 0;
  1691. }
  1692. static void tg3_frob_aux_power(struct tg3 *tp)
  1693. {
  1694. struct tg3 *tp_peer = tp;
  1695. /* The GPIOs do something completely different on 57765. */
  1696. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
  1697. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1698. return;
  1699. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1700. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1701. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  1702. struct net_device *dev_peer;
  1703. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1704. /* remove_one() may have been run on the peer. */
  1705. if (!dev_peer)
  1706. tp_peer = tp;
  1707. else
  1708. tp_peer = netdev_priv(dev_peer);
  1709. }
  1710. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1711. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1712. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1713. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1714. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1715. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1716. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1717. (GRC_LCLCTRL_GPIO_OE0 |
  1718. GRC_LCLCTRL_GPIO_OE1 |
  1719. GRC_LCLCTRL_GPIO_OE2 |
  1720. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1721. GRC_LCLCTRL_GPIO_OUTPUT1),
  1722. 100);
  1723. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1724. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1725. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1726. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1727. GRC_LCLCTRL_GPIO_OE1 |
  1728. GRC_LCLCTRL_GPIO_OE2 |
  1729. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1730. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1731. tp->grc_local_ctrl;
  1732. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1733. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1734. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1735. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1736. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1737. } else {
  1738. u32 no_gpio2;
  1739. u32 grc_local_ctrl = 0;
  1740. if (tp_peer != tp &&
  1741. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1742. return;
  1743. /* Workaround to prevent overdrawing Amps. */
  1744. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1745. ASIC_REV_5714) {
  1746. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1747. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1748. grc_local_ctrl, 100);
  1749. }
  1750. /* On 5753 and variants, GPIO2 cannot be used. */
  1751. no_gpio2 = tp->nic_sram_data_cfg &
  1752. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1753. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1754. GRC_LCLCTRL_GPIO_OE1 |
  1755. GRC_LCLCTRL_GPIO_OE2 |
  1756. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1757. GRC_LCLCTRL_GPIO_OUTPUT2;
  1758. if (no_gpio2) {
  1759. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1760. GRC_LCLCTRL_GPIO_OUTPUT2);
  1761. }
  1762. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1763. grc_local_ctrl, 100);
  1764. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1765. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1766. grc_local_ctrl, 100);
  1767. if (!no_gpio2) {
  1768. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1769. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1770. grc_local_ctrl, 100);
  1771. }
  1772. }
  1773. } else {
  1774. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1775. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1776. if (tp_peer != tp &&
  1777. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1778. return;
  1779. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1780. (GRC_LCLCTRL_GPIO_OE1 |
  1781. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1782. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1783. GRC_LCLCTRL_GPIO_OE1, 100);
  1784. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1785. (GRC_LCLCTRL_GPIO_OE1 |
  1786. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1787. }
  1788. }
  1789. }
  1790. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1791. {
  1792. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1793. return 1;
  1794. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  1795. if (speed != SPEED_10)
  1796. return 1;
  1797. } else if (speed == SPEED_10)
  1798. return 1;
  1799. return 0;
  1800. }
  1801. static int tg3_setup_phy(struct tg3 *, int);
  1802. #define RESET_KIND_SHUTDOWN 0
  1803. #define RESET_KIND_INIT 1
  1804. #define RESET_KIND_SUSPEND 2
  1805. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1806. static int tg3_halt_cpu(struct tg3 *, u32);
  1807. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1808. {
  1809. u32 val;
  1810. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1811. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1812. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1813. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1814. sg_dig_ctrl |=
  1815. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1816. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1817. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1818. }
  1819. return;
  1820. }
  1821. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1822. tg3_bmcr_reset(tp);
  1823. val = tr32(GRC_MISC_CFG);
  1824. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1825. udelay(40);
  1826. return;
  1827. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1828. u32 phytest;
  1829. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1830. u32 phy;
  1831. tg3_writephy(tp, MII_ADVERTISE, 0);
  1832. tg3_writephy(tp, MII_BMCR,
  1833. BMCR_ANENABLE | BMCR_ANRESTART);
  1834. tg3_writephy(tp, MII_TG3_FET_TEST,
  1835. phytest | MII_TG3_FET_SHADOW_EN);
  1836. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1837. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1838. tg3_writephy(tp,
  1839. MII_TG3_FET_SHDW_AUXMODE4,
  1840. phy);
  1841. }
  1842. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1843. }
  1844. return;
  1845. } else if (do_low_power) {
  1846. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1847. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1848. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1849. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1850. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1851. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1852. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1853. }
  1854. /* The PHY should not be powered down on some chips because
  1855. * of bugs.
  1856. */
  1857. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1858. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1859. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1860. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1861. return;
  1862. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1863. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1864. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1865. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1866. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1867. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1868. }
  1869. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1870. }
  1871. /* tp->lock is held. */
  1872. static int tg3_nvram_lock(struct tg3 *tp)
  1873. {
  1874. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1875. int i;
  1876. if (tp->nvram_lock_cnt == 0) {
  1877. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1878. for (i = 0; i < 8000; i++) {
  1879. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1880. break;
  1881. udelay(20);
  1882. }
  1883. if (i == 8000) {
  1884. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1885. return -ENODEV;
  1886. }
  1887. }
  1888. tp->nvram_lock_cnt++;
  1889. }
  1890. return 0;
  1891. }
  1892. /* tp->lock is held. */
  1893. static void tg3_nvram_unlock(struct tg3 *tp)
  1894. {
  1895. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1896. if (tp->nvram_lock_cnt > 0)
  1897. tp->nvram_lock_cnt--;
  1898. if (tp->nvram_lock_cnt == 0)
  1899. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1900. }
  1901. }
  1902. /* tp->lock is held. */
  1903. static void tg3_enable_nvram_access(struct tg3 *tp)
  1904. {
  1905. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1906. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1907. u32 nvaccess = tr32(NVRAM_ACCESS);
  1908. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1909. }
  1910. }
  1911. /* tp->lock is held. */
  1912. static void tg3_disable_nvram_access(struct tg3 *tp)
  1913. {
  1914. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1915. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1916. u32 nvaccess = tr32(NVRAM_ACCESS);
  1917. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1918. }
  1919. }
  1920. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1921. u32 offset, u32 *val)
  1922. {
  1923. u32 tmp;
  1924. int i;
  1925. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1926. return -EINVAL;
  1927. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1928. EEPROM_ADDR_DEVID_MASK |
  1929. EEPROM_ADDR_READ);
  1930. tw32(GRC_EEPROM_ADDR,
  1931. tmp |
  1932. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1933. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1934. EEPROM_ADDR_ADDR_MASK) |
  1935. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1936. for (i = 0; i < 1000; i++) {
  1937. tmp = tr32(GRC_EEPROM_ADDR);
  1938. if (tmp & EEPROM_ADDR_COMPLETE)
  1939. break;
  1940. msleep(1);
  1941. }
  1942. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1943. return -EBUSY;
  1944. tmp = tr32(GRC_EEPROM_DATA);
  1945. /*
  1946. * The data will always be opposite the native endian
  1947. * format. Perform a blind byteswap to compensate.
  1948. */
  1949. *val = swab32(tmp);
  1950. return 0;
  1951. }
  1952. #define NVRAM_CMD_TIMEOUT 10000
  1953. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1954. {
  1955. int i;
  1956. tw32(NVRAM_CMD, nvram_cmd);
  1957. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1958. udelay(10);
  1959. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1960. udelay(10);
  1961. break;
  1962. }
  1963. }
  1964. if (i == NVRAM_CMD_TIMEOUT)
  1965. return -EBUSY;
  1966. return 0;
  1967. }
  1968. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1969. {
  1970. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1971. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1972. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1973. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1974. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1975. addr = ((addr / tp->nvram_pagesize) <<
  1976. ATMEL_AT45DB0X1B_PAGE_POS) +
  1977. (addr % tp->nvram_pagesize);
  1978. return addr;
  1979. }
  1980. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  1981. {
  1982. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1983. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1984. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1985. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1986. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1987. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  1988. tp->nvram_pagesize) +
  1989. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  1990. return addr;
  1991. }
  1992. /* NOTE: Data read in from NVRAM is byteswapped according to
  1993. * the byteswapping settings for all other register accesses.
  1994. * tg3 devices are BE devices, so on a BE machine, the data
  1995. * returned will be exactly as it is seen in NVRAM. On a LE
  1996. * machine, the 32-bit value will be byteswapped.
  1997. */
  1998. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  1999. {
  2000. int ret;
  2001. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  2002. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2003. offset = tg3_nvram_phys_addr(tp, offset);
  2004. if (offset > NVRAM_ADDR_MSK)
  2005. return -EINVAL;
  2006. ret = tg3_nvram_lock(tp);
  2007. if (ret)
  2008. return ret;
  2009. tg3_enable_nvram_access(tp);
  2010. tw32(NVRAM_ADDR, offset);
  2011. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2012. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2013. if (ret == 0)
  2014. *val = tr32(NVRAM_RDDATA);
  2015. tg3_disable_nvram_access(tp);
  2016. tg3_nvram_unlock(tp);
  2017. return ret;
  2018. }
  2019. /* Ensures NVRAM data is in bytestream format. */
  2020. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2021. {
  2022. u32 v;
  2023. int res = tg3_nvram_read(tp, offset, &v);
  2024. if (!res)
  2025. *val = cpu_to_be32(v);
  2026. return res;
  2027. }
  2028. /* tp->lock is held. */
  2029. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2030. {
  2031. u32 addr_high, addr_low;
  2032. int i;
  2033. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2034. tp->dev->dev_addr[1]);
  2035. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2036. (tp->dev->dev_addr[3] << 16) |
  2037. (tp->dev->dev_addr[4] << 8) |
  2038. (tp->dev->dev_addr[5] << 0));
  2039. for (i = 0; i < 4; i++) {
  2040. if (i == 1 && skip_mac_1)
  2041. continue;
  2042. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2043. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2044. }
  2045. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2046. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2047. for (i = 0; i < 12; i++) {
  2048. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2049. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2050. }
  2051. }
  2052. addr_high = (tp->dev->dev_addr[0] +
  2053. tp->dev->dev_addr[1] +
  2054. tp->dev->dev_addr[2] +
  2055. tp->dev->dev_addr[3] +
  2056. tp->dev->dev_addr[4] +
  2057. tp->dev->dev_addr[5]) &
  2058. TX_BACKOFF_SEED_MASK;
  2059. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2060. }
  2061. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  2062. {
  2063. u32 misc_host_ctrl;
  2064. bool device_should_wake, do_low_power;
  2065. /* Make sure register accesses (indirect or otherwise)
  2066. * will function correctly.
  2067. */
  2068. pci_write_config_dword(tp->pdev,
  2069. TG3PCI_MISC_HOST_CTRL,
  2070. tp->misc_host_ctrl);
  2071. switch (state) {
  2072. case PCI_D0:
  2073. pci_enable_wake(tp->pdev, state, false);
  2074. pci_set_power_state(tp->pdev, PCI_D0);
  2075. /* Switch out of Vaux if it is a NIC */
  2076. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2077. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2078. return 0;
  2079. case PCI_D1:
  2080. case PCI_D2:
  2081. case PCI_D3hot:
  2082. break;
  2083. default:
  2084. printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
  2085. tp->dev->name, state);
  2086. return -EINVAL;
  2087. }
  2088. /* Restore the CLKREQ setting. */
  2089. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2090. u16 lnkctl;
  2091. pci_read_config_word(tp->pdev,
  2092. tp->pcie_cap + PCI_EXP_LNKCTL,
  2093. &lnkctl);
  2094. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2095. pci_write_config_word(tp->pdev,
  2096. tp->pcie_cap + PCI_EXP_LNKCTL,
  2097. lnkctl);
  2098. }
  2099. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2100. tw32(TG3PCI_MISC_HOST_CTRL,
  2101. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2102. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2103. device_may_wakeup(&tp->pdev->dev) &&
  2104. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2105. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2106. do_low_power = false;
  2107. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  2108. !tp->link_config.phy_is_low_power) {
  2109. struct phy_device *phydev;
  2110. u32 phyid, advertising;
  2111. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2112. tp->link_config.phy_is_low_power = 1;
  2113. tp->link_config.orig_speed = phydev->speed;
  2114. tp->link_config.orig_duplex = phydev->duplex;
  2115. tp->link_config.orig_autoneg = phydev->autoneg;
  2116. tp->link_config.orig_advertising = phydev->advertising;
  2117. advertising = ADVERTISED_TP |
  2118. ADVERTISED_Pause |
  2119. ADVERTISED_Autoneg |
  2120. ADVERTISED_10baseT_Half;
  2121. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2122. device_should_wake) {
  2123. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2124. advertising |=
  2125. ADVERTISED_100baseT_Half |
  2126. ADVERTISED_100baseT_Full |
  2127. ADVERTISED_10baseT_Full;
  2128. else
  2129. advertising |= ADVERTISED_10baseT_Full;
  2130. }
  2131. phydev->advertising = advertising;
  2132. phy_start_aneg(phydev);
  2133. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2134. if (phyid != TG3_PHY_ID_BCMAC131) {
  2135. phyid &= TG3_PHY_OUI_MASK;
  2136. if (phyid == TG3_PHY_OUI_1 ||
  2137. phyid == TG3_PHY_OUI_2 ||
  2138. phyid == TG3_PHY_OUI_3)
  2139. do_low_power = true;
  2140. }
  2141. }
  2142. } else {
  2143. do_low_power = true;
  2144. if (tp->link_config.phy_is_low_power == 0) {
  2145. tp->link_config.phy_is_low_power = 1;
  2146. tp->link_config.orig_speed = tp->link_config.speed;
  2147. tp->link_config.orig_duplex = tp->link_config.duplex;
  2148. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2149. }
  2150. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2151. tp->link_config.speed = SPEED_10;
  2152. tp->link_config.duplex = DUPLEX_HALF;
  2153. tp->link_config.autoneg = AUTONEG_ENABLE;
  2154. tg3_setup_phy(tp, 0);
  2155. }
  2156. }
  2157. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2158. u32 val;
  2159. val = tr32(GRC_VCPU_EXT_CTRL);
  2160. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2161. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2162. int i;
  2163. u32 val;
  2164. for (i = 0; i < 200; i++) {
  2165. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2166. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2167. break;
  2168. msleep(1);
  2169. }
  2170. }
  2171. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2172. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2173. WOL_DRV_STATE_SHUTDOWN |
  2174. WOL_DRV_WOL |
  2175. WOL_SET_MAGIC_PKT);
  2176. if (device_should_wake) {
  2177. u32 mac_mode;
  2178. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2179. if (do_low_power) {
  2180. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2181. udelay(40);
  2182. }
  2183. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2184. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2185. else
  2186. mac_mode = MAC_MODE_PORT_MODE_MII;
  2187. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2188. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2189. ASIC_REV_5700) {
  2190. u32 speed = (tp->tg3_flags &
  2191. TG3_FLAG_WOL_SPEED_100MB) ?
  2192. SPEED_100 : SPEED_10;
  2193. if (tg3_5700_link_polarity(tp, speed))
  2194. mac_mode |= MAC_MODE_LINK_POLARITY;
  2195. else
  2196. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2197. }
  2198. } else {
  2199. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2200. }
  2201. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2202. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2203. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2204. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2205. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2206. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2207. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2208. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2209. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2210. mac_mode |= tp->mac_mode &
  2211. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2212. if (mac_mode & MAC_MODE_APE_TX_EN)
  2213. mac_mode |= MAC_MODE_TDE_ENABLE;
  2214. }
  2215. tw32_f(MAC_MODE, mac_mode);
  2216. udelay(100);
  2217. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2218. udelay(10);
  2219. }
  2220. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2221. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2222. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2223. u32 base_val;
  2224. base_val = tp->pci_clock_ctrl;
  2225. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2226. CLOCK_CTRL_TXCLK_DISABLE);
  2227. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2228. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2229. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2230. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2231. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2232. /* do nothing */
  2233. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2234. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2235. u32 newbits1, newbits2;
  2236. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2237. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2238. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2239. CLOCK_CTRL_TXCLK_DISABLE |
  2240. CLOCK_CTRL_ALTCLK);
  2241. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2242. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2243. newbits1 = CLOCK_CTRL_625_CORE;
  2244. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2245. } else {
  2246. newbits1 = CLOCK_CTRL_ALTCLK;
  2247. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2248. }
  2249. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2250. 40);
  2251. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2252. 40);
  2253. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2254. u32 newbits3;
  2255. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2256. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2257. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2258. CLOCK_CTRL_TXCLK_DISABLE |
  2259. CLOCK_CTRL_44MHZ_CORE);
  2260. } else {
  2261. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2262. }
  2263. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2264. tp->pci_clock_ctrl | newbits3, 40);
  2265. }
  2266. }
  2267. if (!(device_should_wake) &&
  2268. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2269. tg3_power_down_phy(tp, do_low_power);
  2270. tg3_frob_aux_power(tp);
  2271. /* Workaround for unstable PLL clock */
  2272. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2273. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2274. u32 val = tr32(0x7d00);
  2275. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2276. tw32(0x7d00, val);
  2277. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2278. int err;
  2279. err = tg3_nvram_lock(tp);
  2280. tg3_halt_cpu(tp, RX_CPU_BASE);
  2281. if (!err)
  2282. tg3_nvram_unlock(tp);
  2283. }
  2284. }
  2285. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2286. if (device_should_wake)
  2287. pci_enable_wake(tp->pdev, state, true);
  2288. /* Finally, set the new power state. */
  2289. pci_set_power_state(tp->pdev, state);
  2290. return 0;
  2291. }
  2292. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2293. {
  2294. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2295. case MII_TG3_AUX_STAT_10HALF:
  2296. *speed = SPEED_10;
  2297. *duplex = DUPLEX_HALF;
  2298. break;
  2299. case MII_TG3_AUX_STAT_10FULL:
  2300. *speed = SPEED_10;
  2301. *duplex = DUPLEX_FULL;
  2302. break;
  2303. case MII_TG3_AUX_STAT_100HALF:
  2304. *speed = SPEED_100;
  2305. *duplex = DUPLEX_HALF;
  2306. break;
  2307. case MII_TG3_AUX_STAT_100FULL:
  2308. *speed = SPEED_100;
  2309. *duplex = DUPLEX_FULL;
  2310. break;
  2311. case MII_TG3_AUX_STAT_1000HALF:
  2312. *speed = SPEED_1000;
  2313. *duplex = DUPLEX_HALF;
  2314. break;
  2315. case MII_TG3_AUX_STAT_1000FULL:
  2316. *speed = SPEED_1000;
  2317. *duplex = DUPLEX_FULL;
  2318. break;
  2319. default:
  2320. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  2321. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2322. SPEED_10;
  2323. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2324. DUPLEX_HALF;
  2325. break;
  2326. }
  2327. *speed = SPEED_INVALID;
  2328. *duplex = DUPLEX_INVALID;
  2329. break;
  2330. }
  2331. }
  2332. static void tg3_phy_copper_begin(struct tg3 *tp)
  2333. {
  2334. u32 new_adv;
  2335. int i;
  2336. if (tp->link_config.phy_is_low_power) {
  2337. /* Entering low power mode. Disable gigabit and
  2338. * 100baseT advertisements.
  2339. */
  2340. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2341. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2342. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2343. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2344. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2345. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2346. } else if (tp->link_config.speed == SPEED_INVALID) {
  2347. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2348. tp->link_config.advertising &=
  2349. ~(ADVERTISED_1000baseT_Half |
  2350. ADVERTISED_1000baseT_Full);
  2351. new_adv = ADVERTISE_CSMA;
  2352. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2353. new_adv |= ADVERTISE_10HALF;
  2354. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2355. new_adv |= ADVERTISE_10FULL;
  2356. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2357. new_adv |= ADVERTISE_100HALF;
  2358. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2359. new_adv |= ADVERTISE_100FULL;
  2360. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2361. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2362. if (tp->link_config.advertising &
  2363. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2364. new_adv = 0;
  2365. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2366. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2367. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2368. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2369. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2370. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2371. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2372. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2373. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2374. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2375. } else {
  2376. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2377. }
  2378. } else {
  2379. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2380. new_adv |= ADVERTISE_CSMA;
  2381. /* Asking for a specific link mode. */
  2382. if (tp->link_config.speed == SPEED_1000) {
  2383. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2384. if (tp->link_config.duplex == DUPLEX_FULL)
  2385. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2386. else
  2387. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2388. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2389. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2390. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2391. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2392. } else {
  2393. if (tp->link_config.speed == SPEED_100) {
  2394. if (tp->link_config.duplex == DUPLEX_FULL)
  2395. new_adv |= ADVERTISE_100FULL;
  2396. else
  2397. new_adv |= ADVERTISE_100HALF;
  2398. } else {
  2399. if (tp->link_config.duplex == DUPLEX_FULL)
  2400. new_adv |= ADVERTISE_10FULL;
  2401. else
  2402. new_adv |= ADVERTISE_10HALF;
  2403. }
  2404. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2405. new_adv = 0;
  2406. }
  2407. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2408. }
  2409. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2410. tp->link_config.speed != SPEED_INVALID) {
  2411. u32 bmcr, orig_bmcr;
  2412. tp->link_config.active_speed = tp->link_config.speed;
  2413. tp->link_config.active_duplex = tp->link_config.duplex;
  2414. bmcr = 0;
  2415. switch (tp->link_config.speed) {
  2416. default:
  2417. case SPEED_10:
  2418. break;
  2419. case SPEED_100:
  2420. bmcr |= BMCR_SPEED100;
  2421. break;
  2422. case SPEED_1000:
  2423. bmcr |= TG3_BMCR_SPEED1000;
  2424. break;
  2425. }
  2426. if (tp->link_config.duplex == DUPLEX_FULL)
  2427. bmcr |= BMCR_FULLDPLX;
  2428. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2429. (bmcr != orig_bmcr)) {
  2430. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2431. for (i = 0; i < 1500; i++) {
  2432. u32 tmp;
  2433. udelay(10);
  2434. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2435. tg3_readphy(tp, MII_BMSR, &tmp))
  2436. continue;
  2437. if (!(tmp & BMSR_LSTATUS)) {
  2438. udelay(40);
  2439. break;
  2440. }
  2441. }
  2442. tg3_writephy(tp, MII_BMCR, bmcr);
  2443. udelay(40);
  2444. }
  2445. } else {
  2446. tg3_writephy(tp, MII_BMCR,
  2447. BMCR_ANENABLE | BMCR_ANRESTART);
  2448. }
  2449. }
  2450. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2451. {
  2452. int err;
  2453. /* Turn off tap power management. */
  2454. /* Set Extended packet length bit */
  2455. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2456. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2457. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2458. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2459. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2460. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2461. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2462. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2463. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2464. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2465. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2466. udelay(40);
  2467. return err;
  2468. }
  2469. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2470. {
  2471. u32 adv_reg, all_mask = 0;
  2472. if (mask & ADVERTISED_10baseT_Half)
  2473. all_mask |= ADVERTISE_10HALF;
  2474. if (mask & ADVERTISED_10baseT_Full)
  2475. all_mask |= ADVERTISE_10FULL;
  2476. if (mask & ADVERTISED_100baseT_Half)
  2477. all_mask |= ADVERTISE_100HALF;
  2478. if (mask & ADVERTISED_100baseT_Full)
  2479. all_mask |= ADVERTISE_100FULL;
  2480. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2481. return 0;
  2482. if ((adv_reg & all_mask) != all_mask)
  2483. return 0;
  2484. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2485. u32 tg3_ctrl;
  2486. all_mask = 0;
  2487. if (mask & ADVERTISED_1000baseT_Half)
  2488. all_mask |= ADVERTISE_1000HALF;
  2489. if (mask & ADVERTISED_1000baseT_Full)
  2490. all_mask |= ADVERTISE_1000FULL;
  2491. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2492. return 0;
  2493. if ((tg3_ctrl & all_mask) != all_mask)
  2494. return 0;
  2495. }
  2496. return 1;
  2497. }
  2498. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2499. {
  2500. u32 curadv, reqadv;
  2501. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2502. return 1;
  2503. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2504. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2505. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2506. if (curadv != reqadv)
  2507. return 0;
  2508. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2509. tg3_readphy(tp, MII_LPA, rmtadv);
  2510. } else {
  2511. /* Reprogram the advertisement register, even if it
  2512. * does not affect the current link. If the link
  2513. * gets renegotiated in the future, we can save an
  2514. * additional renegotiation cycle by advertising
  2515. * it correctly in the first place.
  2516. */
  2517. if (curadv != reqadv) {
  2518. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2519. ADVERTISE_PAUSE_ASYM);
  2520. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2521. }
  2522. }
  2523. return 1;
  2524. }
  2525. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2526. {
  2527. int current_link_up;
  2528. u32 bmsr, dummy;
  2529. u32 lcl_adv, rmt_adv;
  2530. u16 current_speed;
  2531. u8 current_duplex;
  2532. int i, err;
  2533. tw32(MAC_EVENT, 0);
  2534. tw32_f(MAC_STATUS,
  2535. (MAC_STATUS_SYNC_CHANGED |
  2536. MAC_STATUS_CFG_CHANGED |
  2537. MAC_STATUS_MI_COMPLETION |
  2538. MAC_STATUS_LNKSTATE_CHANGED));
  2539. udelay(40);
  2540. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2541. tw32_f(MAC_MI_MODE,
  2542. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2543. udelay(80);
  2544. }
  2545. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2546. /* Some third-party PHYs need to be reset on link going
  2547. * down.
  2548. */
  2549. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2550. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2551. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2552. netif_carrier_ok(tp->dev)) {
  2553. tg3_readphy(tp, MII_BMSR, &bmsr);
  2554. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2555. !(bmsr & BMSR_LSTATUS))
  2556. force_reset = 1;
  2557. }
  2558. if (force_reset)
  2559. tg3_phy_reset(tp);
  2560. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2561. tg3_readphy(tp, MII_BMSR, &bmsr);
  2562. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2563. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2564. bmsr = 0;
  2565. if (!(bmsr & BMSR_LSTATUS)) {
  2566. err = tg3_init_5401phy_dsp(tp);
  2567. if (err)
  2568. return err;
  2569. tg3_readphy(tp, MII_BMSR, &bmsr);
  2570. for (i = 0; i < 1000; i++) {
  2571. udelay(10);
  2572. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2573. (bmsr & BMSR_LSTATUS)) {
  2574. udelay(40);
  2575. break;
  2576. }
  2577. }
  2578. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2579. TG3_PHY_REV_BCM5401_B0 &&
  2580. !(bmsr & BMSR_LSTATUS) &&
  2581. tp->link_config.active_speed == SPEED_1000) {
  2582. err = tg3_phy_reset(tp);
  2583. if (!err)
  2584. err = tg3_init_5401phy_dsp(tp);
  2585. if (err)
  2586. return err;
  2587. }
  2588. }
  2589. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2590. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2591. /* 5701 {A0,B0} CRC bug workaround */
  2592. tg3_writephy(tp, 0x15, 0x0a75);
  2593. tg3_writephy(tp, 0x1c, 0x8c68);
  2594. tg3_writephy(tp, 0x1c, 0x8d68);
  2595. tg3_writephy(tp, 0x1c, 0x8c68);
  2596. }
  2597. /* Clear pending interrupts... */
  2598. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2599. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2600. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2601. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2602. else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  2603. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2604. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2605. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2606. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2607. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2608. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2609. else
  2610. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2611. }
  2612. current_link_up = 0;
  2613. current_speed = SPEED_INVALID;
  2614. current_duplex = DUPLEX_INVALID;
  2615. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2616. u32 val;
  2617. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2618. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2619. if (!(val & (1 << 10))) {
  2620. val |= (1 << 10);
  2621. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2622. goto relink;
  2623. }
  2624. }
  2625. bmsr = 0;
  2626. for (i = 0; i < 100; i++) {
  2627. tg3_readphy(tp, MII_BMSR, &bmsr);
  2628. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2629. (bmsr & BMSR_LSTATUS))
  2630. break;
  2631. udelay(40);
  2632. }
  2633. if (bmsr & BMSR_LSTATUS) {
  2634. u32 aux_stat, bmcr;
  2635. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2636. for (i = 0; i < 2000; i++) {
  2637. udelay(10);
  2638. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2639. aux_stat)
  2640. break;
  2641. }
  2642. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2643. &current_speed,
  2644. &current_duplex);
  2645. bmcr = 0;
  2646. for (i = 0; i < 200; i++) {
  2647. tg3_readphy(tp, MII_BMCR, &bmcr);
  2648. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2649. continue;
  2650. if (bmcr && bmcr != 0x7fff)
  2651. break;
  2652. udelay(10);
  2653. }
  2654. lcl_adv = 0;
  2655. rmt_adv = 0;
  2656. tp->link_config.active_speed = current_speed;
  2657. tp->link_config.active_duplex = current_duplex;
  2658. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2659. if ((bmcr & BMCR_ANENABLE) &&
  2660. tg3_copper_is_advertising_all(tp,
  2661. tp->link_config.advertising)) {
  2662. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2663. &rmt_adv))
  2664. current_link_up = 1;
  2665. }
  2666. } else {
  2667. if (!(bmcr & BMCR_ANENABLE) &&
  2668. tp->link_config.speed == current_speed &&
  2669. tp->link_config.duplex == current_duplex &&
  2670. tp->link_config.flowctrl ==
  2671. tp->link_config.active_flowctrl) {
  2672. current_link_up = 1;
  2673. }
  2674. }
  2675. if (current_link_up == 1 &&
  2676. tp->link_config.active_duplex == DUPLEX_FULL)
  2677. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2678. }
  2679. relink:
  2680. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2681. u32 tmp;
  2682. tg3_phy_copper_begin(tp);
  2683. tg3_readphy(tp, MII_BMSR, &tmp);
  2684. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2685. (tmp & BMSR_LSTATUS))
  2686. current_link_up = 1;
  2687. }
  2688. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2689. if (current_link_up == 1) {
  2690. if (tp->link_config.active_speed == SPEED_100 ||
  2691. tp->link_config.active_speed == SPEED_10)
  2692. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2693. else
  2694. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2695. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
  2696. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2697. else
  2698. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2699. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2700. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2701. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2702. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2703. if (current_link_up == 1 &&
  2704. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2705. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2706. else
  2707. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2708. }
  2709. /* ??? Without this setting Netgear GA302T PHY does not
  2710. * ??? send/receive packets...
  2711. */
  2712. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2713. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2714. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2715. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2716. udelay(80);
  2717. }
  2718. tw32_f(MAC_MODE, tp->mac_mode);
  2719. udelay(40);
  2720. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2721. /* Polled via timer. */
  2722. tw32_f(MAC_EVENT, 0);
  2723. } else {
  2724. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2725. }
  2726. udelay(40);
  2727. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2728. current_link_up == 1 &&
  2729. tp->link_config.active_speed == SPEED_1000 &&
  2730. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2731. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2732. udelay(120);
  2733. tw32_f(MAC_STATUS,
  2734. (MAC_STATUS_SYNC_CHANGED |
  2735. MAC_STATUS_CFG_CHANGED));
  2736. udelay(40);
  2737. tg3_write_mem(tp,
  2738. NIC_SRAM_FIRMWARE_MBOX,
  2739. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2740. }
  2741. /* Prevent send BD corruption. */
  2742. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2743. u16 oldlnkctl, newlnkctl;
  2744. pci_read_config_word(tp->pdev,
  2745. tp->pcie_cap + PCI_EXP_LNKCTL,
  2746. &oldlnkctl);
  2747. if (tp->link_config.active_speed == SPEED_100 ||
  2748. tp->link_config.active_speed == SPEED_10)
  2749. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2750. else
  2751. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2752. if (newlnkctl != oldlnkctl)
  2753. pci_write_config_word(tp->pdev,
  2754. tp->pcie_cap + PCI_EXP_LNKCTL,
  2755. newlnkctl);
  2756. }
  2757. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2758. if (current_link_up)
  2759. netif_carrier_on(tp->dev);
  2760. else
  2761. netif_carrier_off(tp->dev);
  2762. tg3_link_report(tp);
  2763. }
  2764. return 0;
  2765. }
  2766. struct tg3_fiber_aneginfo {
  2767. int state;
  2768. #define ANEG_STATE_UNKNOWN 0
  2769. #define ANEG_STATE_AN_ENABLE 1
  2770. #define ANEG_STATE_RESTART_INIT 2
  2771. #define ANEG_STATE_RESTART 3
  2772. #define ANEG_STATE_DISABLE_LINK_OK 4
  2773. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2774. #define ANEG_STATE_ABILITY_DETECT 6
  2775. #define ANEG_STATE_ACK_DETECT_INIT 7
  2776. #define ANEG_STATE_ACK_DETECT 8
  2777. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2778. #define ANEG_STATE_COMPLETE_ACK 10
  2779. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2780. #define ANEG_STATE_IDLE_DETECT 12
  2781. #define ANEG_STATE_LINK_OK 13
  2782. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2783. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2784. u32 flags;
  2785. #define MR_AN_ENABLE 0x00000001
  2786. #define MR_RESTART_AN 0x00000002
  2787. #define MR_AN_COMPLETE 0x00000004
  2788. #define MR_PAGE_RX 0x00000008
  2789. #define MR_NP_LOADED 0x00000010
  2790. #define MR_TOGGLE_TX 0x00000020
  2791. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2792. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2793. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2794. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2795. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2796. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2797. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2798. #define MR_TOGGLE_RX 0x00002000
  2799. #define MR_NP_RX 0x00004000
  2800. #define MR_LINK_OK 0x80000000
  2801. unsigned long link_time, cur_time;
  2802. u32 ability_match_cfg;
  2803. int ability_match_count;
  2804. char ability_match, idle_match, ack_match;
  2805. u32 txconfig, rxconfig;
  2806. #define ANEG_CFG_NP 0x00000080
  2807. #define ANEG_CFG_ACK 0x00000040
  2808. #define ANEG_CFG_RF2 0x00000020
  2809. #define ANEG_CFG_RF1 0x00000010
  2810. #define ANEG_CFG_PS2 0x00000001
  2811. #define ANEG_CFG_PS1 0x00008000
  2812. #define ANEG_CFG_HD 0x00004000
  2813. #define ANEG_CFG_FD 0x00002000
  2814. #define ANEG_CFG_INVAL 0x00001f06
  2815. };
  2816. #define ANEG_OK 0
  2817. #define ANEG_DONE 1
  2818. #define ANEG_TIMER_ENAB 2
  2819. #define ANEG_FAILED -1
  2820. #define ANEG_STATE_SETTLE_TIME 10000
  2821. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2822. struct tg3_fiber_aneginfo *ap)
  2823. {
  2824. u16 flowctrl;
  2825. unsigned long delta;
  2826. u32 rx_cfg_reg;
  2827. int ret;
  2828. if (ap->state == ANEG_STATE_UNKNOWN) {
  2829. ap->rxconfig = 0;
  2830. ap->link_time = 0;
  2831. ap->cur_time = 0;
  2832. ap->ability_match_cfg = 0;
  2833. ap->ability_match_count = 0;
  2834. ap->ability_match = 0;
  2835. ap->idle_match = 0;
  2836. ap->ack_match = 0;
  2837. }
  2838. ap->cur_time++;
  2839. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2840. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2841. if (rx_cfg_reg != ap->ability_match_cfg) {
  2842. ap->ability_match_cfg = rx_cfg_reg;
  2843. ap->ability_match = 0;
  2844. ap->ability_match_count = 0;
  2845. } else {
  2846. if (++ap->ability_match_count > 1) {
  2847. ap->ability_match = 1;
  2848. ap->ability_match_cfg = rx_cfg_reg;
  2849. }
  2850. }
  2851. if (rx_cfg_reg & ANEG_CFG_ACK)
  2852. ap->ack_match = 1;
  2853. else
  2854. ap->ack_match = 0;
  2855. ap->idle_match = 0;
  2856. } else {
  2857. ap->idle_match = 1;
  2858. ap->ability_match_cfg = 0;
  2859. ap->ability_match_count = 0;
  2860. ap->ability_match = 0;
  2861. ap->ack_match = 0;
  2862. rx_cfg_reg = 0;
  2863. }
  2864. ap->rxconfig = rx_cfg_reg;
  2865. ret = ANEG_OK;
  2866. switch(ap->state) {
  2867. case ANEG_STATE_UNKNOWN:
  2868. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2869. ap->state = ANEG_STATE_AN_ENABLE;
  2870. /* fallthru */
  2871. case ANEG_STATE_AN_ENABLE:
  2872. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2873. if (ap->flags & MR_AN_ENABLE) {
  2874. ap->link_time = 0;
  2875. ap->cur_time = 0;
  2876. ap->ability_match_cfg = 0;
  2877. ap->ability_match_count = 0;
  2878. ap->ability_match = 0;
  2879. ap->idle_match = 0;
  2880. ap->ack_match = 0;
  2881. ap->state = ANEG_STATE_RESTART_INIT;
  2882. } else {
  2883. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2884. }
  2885. break;
  2886. case ANEG_STATE_RESTART_INIT:
  2887. ap->link_time = ap->cur_time;
  2888. ap->flags &= ~(MR_NP_LOADED);
  2889. ap->txconfig = 0;
  2890. tw32(MAC_TX_AUTO_NEG, 0);
  2891. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2892. tw32_f(MAC_MODE, tp->mac_mode);
  2893. udelay(40);
  2894. ret = ANEG_TIMER_ENAB;
  2895. ap->state = ANEG_STATE_RESTART;
  2896. /* fallthru */
  2897. case ANEG_STATE_RESTART:
  2898. delta = ap->cur_time - ap->link_time;
  2899. if (delta > ANEG_STATE_SETTLE_TIME) {
  2900. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2901. } else {
  2902. ret = ANEG_TIMER_ENAB;
  2903. }
  2904. break;
  2905. case ANEG_STATE_DISABLE_LINK_OK:
  2906. ret = ANEG_DONE;
  2907. break;
  2908. case ANEG_STATE_ABILITY_DETECT_INIT:
  2909. ap->flags &= ~(MR_TOGGLE_TX);
  2910. ap->txconfig = ANEG_CFG_FD;
  2911. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2912. if (flowctrl & ADVERTISE_1000XPAUSE)
  2913. ap->txconfig |= ANEG_CFG_PS1;
  2914. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2915. ap->txconfig |= ANEG_CFG_PS2;
  2916. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2917. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2918. tw32_f(MAC_MODE, tp->mac_mode);
  2919. udelay(40);
  2920. ap->state = ANEG_STATE_ABILITY_DETECT;
  2921. break;
  2922. case ANEG_STATE_ABILITY_DETECT:
  2923. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2924. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2925. }
  2926. break;
  2927. case ANEG_STATE_ACK_DETECT_INIT:
  2928. ap->txconfig |= ANEG_CFG_ACK;
  2929. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2930. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2931. tw32_f(MAC_MODE, tp->mac_mode);
  2932. udelay(40);
  2933. ap->state = ANEG_STATE_ACK_DETECT;
  2934. /* fallthru */
  2935. case ANEG_STATE_ACK_DETECT:
  2936. if (ap->ack_match != 0) {
  2937. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2938. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2939. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2940. } else {
  2941. ap->state = ANEG_STATE_AN_ENABLE;
  2942. }
  2943. } else if (ap->ability_match != 0 &&
  2944. ap->rxconfig == 0) {
  2945. ap->state = ANEG_STATE_AN_ENABLE;
  2946. }
  2947. break;
  2948. case ANEG_STATE_COMPLETE_ACK_INIT:
  2949. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2950. ret = ANEG_FAILED;
  2951. break;
  2952. }
  2953. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2954. MR_LP_ADV_HALF_DUPLEX |
  2955. MR_LP_ADV_SYM_PAUSE |
  2956. MR_LP_ADV_ASYM_PAUSE |
  2957. MR_LP_ADV_REMOTE_FAULT1 |
  2958. MR_LP_ADV_REMOTE_FAULT2 |
  2959. MR_LP_ADV_NEXT_PAGE |
  2960. MR_TOGGLE_RX |
  2961. MR_NP_RX);
  2962. if (ap->rxconfig & ANEG_CFG_FD)
  2963. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2964. if (ap->rxconfig & ANEG_CFG_HD)
  2965. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2966. if (ap->rxconfig & ANEG_CFG_PS1)
  2967. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2968. if (ap->rxconfig & ANEG_CFG_PS2)
  2969. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2970. if (ap->rxconfig & ANEG_CFG_RF1)
  2971. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2972. if (ap->rxconfig & ANEG_CFG_RF2)
  2973. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2974. if (ap->rxconfig & ANEG_CFG_NP)
  2975. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2976. ap->link_time = ap->cur_time;
  2977. ap->flags ^= (MR_TOGGLE_TX);
  2978. if (ap->rxconfig & 0x0008)
  2979. ap->flags |= MR_TOGGLE_RX;
  2980. if (ap->rxconfig & ANEG_CFG_NP)
  2981. ap->flags |= MR_NP_RX;
  2982. ap->flags |= MR_PAGE_RX;
  2983. ap->state = ANEG_STATE_COMPLETE_ACK;
  2984. ret = ANEG_TIMER_ENAB;
  2985. break;
  2986. case ANEG_STATE_COMPLETE_ACK:
  2987. if (ap->ability_match != 0 &&
  2988. ap->rxconfig == 0) {
  2989. ap->state = ANEG_STATE_AN_ENABLE;
  2990. break;
  2991. }
  2992. delta = ap->cur_time - ap->link_time;
  2993. if (delta > ANEG_STATE_SETTLE_TIME) {
  2994. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2995. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2996. } else {
  2997. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2998. !(ap->flags & MR_NP_RX)) {
  2999. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3000. } else {
  3001. ret = ANEG_FAILED;
  3002. }
  3003. }
  3004. }
  3005. break;
  3006. case ANEG_STATE_IDLE_DETECT_INIT:
  3007. ap->link_time = ap->cur_time;
  3008. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3009. tw32_f(MAC_MODE, tp->mac_mode);
  3010. udelay(40);
  3011. ap->state = ANEG_STATE_IDLE_DETECT;
  3012. ret = ANEG_TIMER_ENAB;
  3013. break;
  3014. case ANEG_STATE_IDLE_DETECT:
  3015. if (ap->ability_match != 0 &&
  3016. ap->rxconfig == 0) {
  3017. ap->state = ANEG_STATE_AN_ENABLE;
  3018. break;
  3019. }
  3020. delta = ap->cur_time - ap->link_time;
  3021. if (delta > ANEG_STATE_SETTLE_TIME) {
  3022. /* XXX another gem from the Broadcom driver :( */
  3023. ap->state = ANEG_STATE_LINK_OK;
  3024. }
  3025. break;
  3026. case ANEG_STATE_LINK_OK:
  3027. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3028. ret = ANEG_DONE;
  3029. break;
  3030. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3031. /* ??? unimplemented */
  3032. break;
  3033. case ANEG_STATE_NEXT_PAGE_WAIT:
  3034. /* ??? unimplemented */
  3035. break;
  3036. default:
  3037. ret = ANEG_FAILED;
  3038. break;
  3039. }
  3040. return ret;
  3041. }
  3042. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3043. {
  3044. int res = 0;
  3045. struct tg3_fiber_aneginfo aninfo;
  3046. int status = ANEG_FAILED;
  3047. unsigned int tick;
  3048. u32 tmp;
  3049. tw32_f(MAC_TX_AUTO_NEG, 0);
  3050. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3051. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3052. udelay(40);
  3053. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3054. udelay(40);
  3055. memset(&aninfo, 0, sizeof(aninfo));
  3056. aninfo.flags |= MR_AN_ENABLE;
  3057. aninfo.state = ANEG_STATE_UNKNOWN;
  3058. aninfo.cur_time = 0;
  3059. tick = 0;
  3060. while (++tick < 195000) {
  3061. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3062. if (status == ANEG_DONE || status == ANEG_FAILED)
  3063. break;
  3064. udelay(1);
  3065. }
  3066. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3067. tw32_f(MAC_MODE, tp->mac_mode);
  3068. udelay(40);
  3069. *txflags = aninfo.txconfig;
  3070. *rxflags = aninfo.flags;
  3071. if (status == ANEG_DONE &&
  3072. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3073. MR_LP_ADV_FULL_DUPLEX)))
  3074. res = 1;
  3075. return res;
  3076. }
  3077. static void tg3_init_bcm8002(struct tg3 *tp)
  3078. {
  3079. u32 mac_status = tr32(MAC_STATUS);
  3080. int i;
  3081. /* Reset when initting first time or we have a link. */
  3082. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3083. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3084. return;
  3085. /* Set PLL lock range. */
  3086. tg3_writephy(tp, 0x16, 0x8007);
  3087. /* SW reset */
  3088. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3089. /* Wait for reset to complete. */
  3090. /* XXX schedule_timeout() ... */
  3091. for (i = 0; i < 500; i++)
  3092. udelay(10);
  3093. /* Config mode; select PMA/Ch 1 regs. */
  3094. tg3_writephy(tp, 0x10, 0x8411);
  3095. /* Enable auto-lock and comdet, select txclk for tx. */
  3096. tg3_writephy(tp, 0x11, 0x0a10);
  3097. tg3_writephy(tp, 0x18, 0x00a0);
  3098. tg3_writephy(tp, 0x16, 0x41ff);
  3099. /* Assert and deassert POR. */
  3100. tg3_writephy(tp, 0x13, 0x0400);
  3101. udelay(40);
  3102. tg3_writephy(tp, 0x13, 0x0000);
  3103. tg3_writephy(tp, 0x11, 0x0a50);
  3104. udelay(40);
  3105. tg3_writephy(tp, 0x11, 0x0a10);
  3106. /* Wait for signal to stabilize */
  3107. /* XXX schedule_timeout() ... */
  3108. for (i = 0; i < 15000; i++)
  3109. udelay(10);
  3110. /* Deselect the channel register so we can read the PHYID
  3111. * later.
  3112. */
  3113. tg3_writephy(tp, 0x10, 0x8011);
  3114. }
  3115. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3116. {
  3117. u16 flowctrl;
  3118. u32 sg_dig_ctrl, sg_dig_status;
  3119. u32 serdes_cfg, expected_sg_dig_ctrl;
  3120. int workaround, port_a;
  3121. int current_link_up;
  3122. serdes_cfg = 0;
  3123. expected_sg_dig_ctrl = 0;
  3124. workaround = 0;
  3125. port_a = 1;
  3126. current_link_up = 0;
  3127. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3128. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3129. workaround = 1;
  3130. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3131. port_a = 0;
  3132. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3133. /* preserve bits 20-23 for voltage regulator */
  3134. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3135. }
  3136. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3137. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3138. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3139. if (workaround) {
  3140. u32 val = serdes_cfg;
  3141. if (port_a)
  3142. val |= 0xc010000;
  3143. else
  3144. val |= 0x4010000;
  3145. tw32_f(MAC_SERDES_CFG, val);
  3146. }
  3147. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3148. }
  3149. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3150. tg3_setup_flow_control(tp, 0, 0);
  3151. current_link_up = 1;
  3152. }
  3153. goto out;
  3154. }
  3155. /* Want auto-negotiation. */
  3156. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3157. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3158. if (flowctrl & ADVERTISE_1000XPAUSE)
  3159. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3160. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3161. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3162. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3163. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3164. tp->serdes_counter &&
  3165. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3166. MAC_STATUS_RCVD_CFG)) ==
  3167. MAC_STATUS_PCS_SYNCED)) {
  3168. tp->serdes_counter--;
  3169. current_link_up = 1;
  3170. goto out;
  3171. }
  3172. restart_autoneg:
  3173. if (workaround)
  3174. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3175. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3176. udelay(5);
  3177. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3178. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3179. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3180. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3181. MAC_STATUS_SIGNAL_DET)) {
  3182. sg_dig_status = tr32(SG_DIG_STATUS);
  3183. mac_status = tr32(MAC_STATUS);
  3184. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3185. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3186. u32 local_adv = 0, remote_adv = 0;
  3187. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3188. local_adv |= ADVERTISE_1000XPAUSE;
  3189. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3190. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3191. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3192. remote_adv |= LPA_1000XPAUSE;
  3193. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3194. remote_adv |= LPA_1000XPAUSE_ASYM;
  3195. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3196. current_link_up = 1;
  3197. tp->serdes_counter = 0;
  3198. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3199. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3200. if (tp->serdes_counter)
  3201. tp->serdes_counter--;
  3202. else {
  3203. if (workaround) {
  3204. u32 val = serdes_cfg;
  3205. if (port_a)
  3206. val |= 0xc010000;
  3207. else
  3208. val |= 0x4010000;
  3209. tw32_f(MAC_SERDES_CFG, val);
  3210. }
  3211. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3212. udelay(40);
  3213. /* Link parallel detection - link is up */
  3214. /* only if we have PCS_SYNC and not */
  3215. /* receiving config code words */
  3216. mac_status = tr32(MAC_STATUS);
  3217. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3218. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3219. tg3_setup_flow_control(tp, 0, 0);
  3220. current_link_up = 1;
  3221. tp->tg3_flags2 |=
  3222. TG3_FLG2_PARALLEL_DETECT;
  3223. tp->serdes_counter =
  3224. SERDES_PARALLEL_DET_TIMEOUT;
  3225. } else
  3226. goto restart_autoneg;
  3227. }
  3228. }
  3229. } else {
  3230. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3231. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3232. }
  3233. out:
  3234. return current_link_up;
  3235. }
  3236. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3237. {
  3238. int current_link_up = 0;
  3239. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3240. goto out;
  3241. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3242. u32 txflags, rxflags;
  3243. int i;
  3244. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3245. u32 local_adv = 0, remote_adv = 0;
  3246. if (txflags & ANEG_CFG_PS1)
  3247. local_adv |= ADVERTISE_1000XPAUSE;
  3248. if (txflags & ANEG_CFG_PS2)
  3249. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3250. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3251. remote_adv |= LPA_1000XPAUSE;
  3252. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3253. remote_adv |= LPA_1000XPAUSE_ASYM;
  3254. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3255. current_link_up = 1;
  3256. }
  3257. for (i = 0; i < 30; i++) {
  3258. udelay(20);
  3259. tw32_f(MAC_STATUS,
  3260. (MAC_STATUS_SYNC_CHANGED |
  3261. MAC_STATUS_CFG_CHANGED));
  3262. udelay(40);
  3263. if ((tr32(MAC_STATUS) &
  3264. (MAC_STATUS_SYNC_CHANGED |
  3265. MAC_STATUS_CFG_CHANGED)) == 0)
  3266. break;
  3267. }
  3268. mac_status = tr32(MAC_STATUS);
  3269. if (current_link_up == 0 &&
  3270. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3271. !(mac_status & MAC_STATUS_RCVD_CFG))
  3272. current_link_up = 1;
  3273. } else {
  3274. tg3_setup_flow_control(tp, 0, 0);
  3275. /* Forcing 1000FD link up. */
  3276. current_link_up = 1;
  3277. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3278. udelay(40);
  3279. tw32_f(MAC_MODE, tp->mac_mode);
  3280. udelay(40);
  3281. }
  3282. out:
  3283. return current_link_up;
  3284. }
  3285. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3286. {
  3287. u32 orig_pause_cfg;
  3288. u16 orig_active_speed;
  3289. u8 orig_active_duplex;
  3290. u32 mac_status;
  3291. int current_link_up;
  3292. int i;
  3293. orig_pause_cfg = tp->link_config.active_flowctrl;
  3294. orig_active_speed = tp->link_config.active_speed;
  3295. orig_active_duplex = tp->link_config.active_duplex;
  3296. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3297. netif_carrier_ok(tp->dev) &&
  3298. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3299. mac_status = tr32(MAC_STATUS);
  3300. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3301. MAC_STATUS_SIGNAL_DET |
  3302. MAC_STATUS_CFG_CHANGED |
  3303. MAC_STATUS_RCVD_CFG);
  3304. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3305. MAC_STATUS_SIGNAL_DET)) {
  3306. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3307. MAC_STATUS_CFG_CHANGED));
  3308. return 0;
  3309. }
  3310. }
  3311. tw32_f(MAC_TX_AUTO_NEG, 0);
  3312. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3313. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3314. tw32_f(MAC_MODE, tp->mac_mode);
  3315. udelay(40);
  3316. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3317. tg3_init_bcm8002(tp);
  3318. /* Enable link change event even when serdes polling. */
  3319. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3320. udelay(40);
  3321. current_link_up = 0;
  3322. mac_status = tr32(MAC_STATUS);
  3323. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3324. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3325. else
  3326. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3327. tp->napi[0].hw_status->status =
  3328. (SD_STATUS_UPDATED |
  3329. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3330. for (i = 0; i < 100; i++) {
  3331. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3332. MAC_STATUS_CFG_CHANGED));
  3333. udelay(5);
  3334. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3335. MAC_STATUS_CFG_CHANGED |
  3336. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3337. break;
  3338. }
  3339. mac_status = tr32(MAC_STATUS);
  3340. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3341. current_link_up = 0;
  3342. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3343. tp->serdes_counter == 0) {
  3344. tw32_f(MAC_MODE, (tp->mac_mode |
  3345. MAC_MODE_SEND_CONFIGS));
  3346. udelay(1);
  3347. tw32_f(MAC_MODE, tp->mac_mode);
  3348. }
  3349. }
  3350. if (current_link_up == 1) {
  3351. tp->link_config.active_speed = SPEED_1000;
  3352. tp->link_config.active_duplex = DUPLEX_FULL;
  3353. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3354. LED_CTRL_LNKLED_OVERRIDE |
  3355. LED_CTRL_1000MBPS_ON));
  3356. } else {
  3357. tp->link_config.active_speed = SPEED_INVALID;
  3358. tp->link_config.active_duplex = DUPLEX_INVALID;
  3359. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3360. LED_CTRL_LNKLED_OVERRIDE |
  3361. LED_CTRL_TRAFFIC_OVERRIDE));
  3362. }
  3363. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3364. if (current_link_up)
  3365. netif_carrier_on(tp->dev);
  3366. else
  3367. netif_carrier_off(tp->dev);
  3368. tg3_link_report(tp);
  3369. } else {
  3370. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3371. if (orig_pause_cfg != now_pause_cfg ||
  3372. orig_active_speed != tp->link_config.active_speed ||
  3373. orig_active_duplex != tp->link_config.active_duplex)
  3374. tg3_link_report(tp);
  3375. }
  3376. return 0;
  3377. }
  3378. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3379. {
  3380. int current_link_up, err = 0;
  3381. u32 bmsr, bmcr;
  3382. u16 current_speed;
  3383. u8 current_duplex;
  3384. u32 local_adv, remote_adv;
  3385. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3386. tw32_f(MAC_MODE, tp->mac_mode);
  3387. udelay(40);
  3388. tw32(MAC_EVENT, 0);
  3389. tw32_f(MAC_STATUS,
  3390. (MAC_STATUS_SYNC_CHANGED |
  3391. MAC_STATUS_CFG_CHANGED |
  3392. MAC_STATUS_MI_COMPLETION |
  3393. MAC_STATUS_LNKSTATE_CHANGED));
  3394. udelay(40);
  3395. if (force_reset)
  3396. tg3_phy_reset(tp);
  3397. current_link_up = 0;
  3398. current_speed = SPEED_INVALID;
  3399. current_duplex = DUPLEX_INVALID;
  3400. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3401. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3402. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3403. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3404. bmsr |= BMSR_LSTATUS;
  3405. else
  3406. bmsr &= ~BMSR_LSTATUS;
  3407. }
  3408. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3409. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3410. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3411. /* do nothing, just check for link up at the end */
  3412. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3413. u32 adv, new_adv;
  3414. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3415. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3416. ADVERTISE_1000XPAUSE |
  3417. ADVERTISE_1000XPSE_ASYM |
  3418. ADVERTISE_SLCT);
  3419. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3420. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3421. new_adv |= ADVERTISE_1000XHALF;
  3422. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3423. new_adv |= ADVERTISE_1000XFULL;
  3424. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3425. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3426. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3427. tg3_writephy(tp, MII_BMCR, bmcr);
  3428. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3429. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3430. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3431. return err;
  3432. }
  3433. } else {
  3434. u32 new_bmcr;
  3435. bmcr &= ~BMCR_SPEED1000;
  3436. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3437. if (tp->link_config.duplex == DUPLEX_FULL)
  3438. new_bmcr |= BMCR_FULLDPLX;
  3439. if (new_bmcr != bmcr) {
  3440. /* BMCR_SPEED1000 is a reserved bit that needs
  3441. * to be set on write.
  3442. */
  3443. new_bmcr |= BMCR_SPEED1000;
  3444. /* Force a linkdown */
  3445. if (netif_carrier_ok(tp->dev)) {
  3446. u32 adv;
  3447. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3448. adv &= ~(ADVERTISE_1000XFULL |
  3449. ADVERTISE_1000XHALF |
  3450. ADVERTISE_SLCT);
  3451. tg3_writephy(tp, MII_ADVERTISE, adv);
  3452. tg3_writephy(tp, MII_BMCR, bmcr |
  3453. BMCR_ANRESTART |
  3454. BMCR_ANENABLE);
  3455. udelay(10);
  3456. netif_carrier_off(tp->dev);
  3457. }
  3458. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3459. bmcr = new_bmcr;
  3460. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3461. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3462. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3463. ASIC_REV_5714) {
  3464. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3465. bmsr |= BMSR_LSTATUS;
  3466. else
  3467. bmsr &= ~BMSR_LSTATUS;
  3468. }
  3469. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3470. }
  3471. }
  3472. if (bmsr & BMSR_LSTATUS) {
  3473. current_speed = SPEED_1000;
  3474. current_link_up = 1;
  3475. if (bmcr & BMCR_FULLDPLX)
  3476. current_duplex = DUPLEX_FULL;
  3477. else
  3478. current_duplex = DUPLEX_HALF;
  3479. local_adv = 0;
  3480. remote_adv = 0;
  3481. if (bmcr & BMCR_ANENABLE) {
  3482. u32 common;
  3483. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3484. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3485. common = local_adv & remote_adv;
  3486. if (common & (ADVERTISE_1000XHALF |
  3487. ADVERTISE_1000XFULL)) {
  3488. if (common & ADVERTISE_1000XFULL)
  3489. current_duplex = DUPLEX_FULL;
  3490. else
  3491. current_duplex = DUPLEX_HALF;
  3492. }
  3493. else
  3494. current_link_up = 0;
  3495. }
  3496. }
  3497. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3498. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3499. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3500. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3501. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3502. tw32_f(MAC_MODE, tp->mac_mode);
  3503. udelay(40);
  3504. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3505. tp->link_config.active_speed = current_speed;
  3506. tp->link_config.active_duplex = current_duplex;
  3507. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3508. if (current_link_up)
  3509. netif_carrier_on(tp->dev);
  3510. else {
  3511. netif_carrier_off(tp->dev);
  3512. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3513. }
  3514. tg3_link_report(tp);
  3515. }
  3516. return err;
  3517. }
  3518. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3519. {
  3520. if (tp->serdes_counter) {
  3521. /* Give autoneg time to complete. */
  3522. tp->serdes_counter--;
  3523. return;
  3524. }
  3525. if (!netif_carrier_ok(tp->dev) &&
  3526. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3527. u32 bmcr;
  3528. tg3_readphy(tp, MII_BMCR, &bmcr);
  3529. if (bmcr & BMCR_ANENABLE) {
  3530. u32 phy1, phy2;
  3531. /* Select shadow register 0x1f */
  3532. tg3_writephy(tp, 0x1c, 0x7c00);
  3533. tg3_readphy(tp, 0x1c, &phy1);
  3534. /* Select expansion interrupt status register */
  3535. tg3_writephy(tp, 0x17, 0x0f01);
  3536. tg3_readphy(tp, 0x15, &phy2);
  3537. tg3_readphy(tp, 0x15, &phy2);
  3538. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3539. /* We have signal detect and not receiving
  3540. * config code words, link is up by parallel
  3541. * detection.
  3542. */
  3543. bmcr &= ~BMCR_ANENABLE;
  3544. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3545. tg3_writephy(tp, MII_BMCR, bmcr);
  3546. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3547. }
  3548. }
  3549. }
  3550. else if (netif_carrier_ok(tp->dev) &&
  3551. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3552. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3553. u32 phy2;
  3554. /* Select expansion interrupt status register */
  3555. tg3_writephy(tp, 0x17, 0x0f01);
  3556. tg3_readphy(tp, 0x15, &phy2);
  3557. if (phy2 & 0x20) {
  3558. u32 bmcr;
  3559. /* Config code words received, turn on autoneg. */
  3560. tg3_readphy(tp, MII_BMCR, &bmcr);
  3561. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3562. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3563. }
  3564. }
  3565. }
  3566. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3567. {
  3568. int err;
  3569. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3570. err = tg3_setup_fiber_phy(tp, force_reset);
  3571. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3572. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3573. } else {
  3574. err = tg3_setup_copper_phy(tp, force_reset);
  3575. }
  3576. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3577. u32 val, scale;
  3578. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3579. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3580. scale = 65;
  3581. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3582. scale = 6;
  3583. else
  3584. scale = 12;
  3585. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3586. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3587. tw32(GRC_MISC_CFG, val);
  3588. }
  3589. if (tp->link_config.active_speed == SPEED_1000 &&
  3590. tp->link_config.active_duplex == DUPLEX_HALF)
  3591. tw32(MAC_TX_LENGTHS,
  3592. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3593. (6 << TX_LENGTHS_IPG_SHIFT) |
  3594. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3595. else
  3596. tw32(MAC_TX_LENGTHS,
  3597. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3598. (6 << TX_LENGTHS_IPG_SHIFT) |
  3599. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3600. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3601. if (netif_carrier_ok(tp->dev)) {
  3602. tw32(HOSTCC_STAT_COAL_TICKS,
  3603. tp->coal.stats_block_coalesce_usecs);
  3604. } else {
  3605. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3606. }
  3607. }
  3608. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3609. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3610. if (!netif_carrier_ok(tp->dev))
  3611. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3612. tp->pwrmgmt_thresh;
  3613. else
  3614. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3615. tw32(PCIE_PWR_MGMT_THRESH, val);
  3616. }
  3617. return err;
  3618. }
  3619. /* This is called whenever we suspect that the system chipset is re-
  3620. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3621. * is bogus tx completions. We try to recover by setting the
  3622. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3623. * in the workqueue.
  3624. */
  3625. static void tg3_tx_recover(struct tg3 *tp)
  3626. {
  3627. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3628. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3629. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3630. "mapped I/O cycles to the network device, attempting to "
  3631. "recover. Please report the problem to the driver maintainer "
  3632. "and include system chipset information.\n", tp->dev->name);
  3633. spin_lock(&tp->lock);
  3634. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3635. spin_unlock(&tp->lock);
  3636. }
  3637. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3638. {
  3639. smp_mb();
  3640. return tnapi->tx_pending -
  3641. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3642. }
  3643. /* Tigon3 never reports partial packet sends. So we do not
  3644. * need special logic to handle SKBs that have not had all
  3645. * of their frags sent yet, like SunGEM does.
  3646. */
  3647. static void tg3_tx(struct tg3_napi *tnapi)
  3648. {
  3649. struct tg3 *tp = tnapi->tp;
  3650. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3651. u32 sw_idx = tnapi->tx_cons;
  3652. struct netdev_queue *txq;
  3653. int index = tnapi - tp->napi;
  3654. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  3655. index--;
  3656. txq = netdev_get_tx_queue(tp->dev, index);
  3657. while (sw_idx != hw_idx) {
  3658. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3659. struct sk_buff *skb = ri->skb;
  3660. int i, tx_bug = 0;
  3661. if (unlikely(skb == NULL)) {
  3662. tg3_tx_recover(tp);
  3663. return;
  3664. }
  3665. pci_unmap_single(tp->pdev,
  3666. pci_unmap_addr(ri, mapping),
  3667. skb_headlen(skb),
  3668. PCI_DMA_TODEVICE);
  3669. ri->skb = NULL;
  3670. sw_idx = NEXT_TX(sw_idx);
  3671. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3672. ri = &tnapi->tx_buffers[sw_idx];
  3673. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3674. tx_bug = 1;
  3675. pci_unmap_page(tp->pdev,
  3676. pci_unmap_addr(ri, mapping),
  3677. skb_shinfo(skb)->frags[i].size,
  3678. PCI_DMA_TODEVICE);
  3679. sw_idx = NEXT_TX(sw_idx);
  3680. }
  3681. dev_kfree_skb(skb);
  3682. if (unlikely(tx_bug)) {
  3683. tg3_tx_recover(tp);
  3684. return;
  3685. }
  3686. }
  3687. tnapi->tx_cons = sw_idx;
  3688. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3689. * before checking for netif_queue_stopped(). Without the
  3690. * memory barrier, there is a small possibility that tg3_start_xmit()
  3691. * will miss it and cause the queue to be stopped forever.
  3692. */
  3693. smp_mb();
  3694. if (unlikely(netif_tx_queue_stopped(txq) &&
  3695. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3696. __netif_tx_lock(txq, smp_processor_id());
  3697. if (netif_tx_queue_stopped(txq) &&
  3698. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3699. netif_tx_wake_queue(txq);
  3700. __netif_tx_unlock(txq);
  3701. }
  3702. }
  3703. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3704. {
  3705. if (!ri->skb)
  3706. return;
  3707. pci_unmap_single(tp->pdev, pci_unmap_addr(ri, mapping),
  3708. map_sz, PCI_DMA_FROMDEVICE);
  3709. dev_kfree_skb_any(ri->skb);
  3710. ri->skb = NULL;
  3711. }
  3712. /* Returns size of skb allocated or < 0 on error.
  3713. *
  3714. * We only need to fill in the address because the other members
  3715. * of the RX descriptor are invariant, see tg3_init_rings.
  3716. *
  3717. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3718. * posting buffers we only dirty the first cache line of the RX
  3719. * descriptor (containing the address). Whereas for the RX status
  3720. * buffers the cpu only reads the last cacheline of the RX descriptor
  3721. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3722. */
  3723. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3724. u32 opaque_key, u32 dest_idx_unmasked)
  3725. {
  3726. struct tg3_rx_buffer_desc *desc;
  3727. struct ring_info *map, *src_map;
  3728. struct sk_buff *skb;
  3729. dma_addr_t mapping;
  3730. int skb_size, dest_idx;
  3731. src_map = NULL;
  3732. switch (opaque_key) {
  3733. case RXD_OPAQUE_RING_STD:
  3734. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3735. desc = &tpr->rx_std[dest_idx];
  3736. map = &tpr->rx_std_buffers[dest_idx];
  3737. skb_size = tp->rx_pkt_map_sz;
  3738. break;
  3739. case RXD_OPAQUE_RING_JUMBO:
  3740. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3741. desc = &tpr->rx_jmb[dest_idx].std;
  3742. map = &tpr->rx_jmb_buffers[dest_idx];
  3743. skb_size = TG3_RX_JMB_MAP_SZ;
  3744. break;
  3745. default:
  3746. return -EINVAL;
  3747. }
  3748. /* Do not overwrite any of the map or rp information
  3749. * until we are sure we can commit to a new buffer.
  3750. *
  3751. * Callers depend upon this behavior and assume that
  3752. * we leave everything unchanged if we fail.
  3753. */
  3754. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3755. if (skb == NULL)
  3756. return -ENOMEM;
  3757. skb_reserve(skb, tp->rx_offset);
  3758. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3759. PCI_DMA_FROMDEVICE);
  3760. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3761. dev_kfree_skb(skb);
  3762. return -EIO;
  3763. }
  3764. map->skb = skb;
  3765. pci_unmap_addr_set(map, mapping, mapping);
  3766. desc->addr_hi = ((u64)mapping >> 32);
  3767. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3768. return skb_size;
  3769. }
  3770. /* We only need to move over in the address because the other
  3771. * members of the RX descriptor are invariant. See notes above
  3772. * tg3_alloc_rx_skb for full details.
  3773. */
  3774. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3775. struct tg3_rx_prodring_set *dpr,
  3776. u32 opaque_key, int src_idx,
  3777. u32 dest_idx_unmasked)
  3778. {
  3779. struct tg3 *tp = tnapi->tp;
  3780. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3781. struct ring_info *src_map, *dest_map;
  3782. int dest_idx;
  3783. struct tg3_rx_prodring_set *spr = &tp->prodring[0];
  3784. switch (opaque_key) {
  3785. case RXD_OPAQUE_RING_STD:
  3786. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3787. dest_desc = &dpr->rx_std[dest_idx];
  3788. dest_map = &dpr->rx_std_buffers[dest_idx];
  3789. src_desc = &spr->rx_std[src_idx];
  3790. src_map = &spr->rx_std_buffers[src_idx];
  3791. break;
  3792. case RXD_OPAQUE_RING_JUMBO:
  3793. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3794. dest_desc = &dpr->rx_jmb[dest_idx].std;
  3795. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  3796. src_desc = &spr->rx_jmb[src_idx].std;
  3797. src_map = &spr->rx_jmb_buffers[src_idx];
  3798. break;
  3799. default:
  3800. return;
  3801. }
  3802. dest_map->skb = src_map->skb;
  3803. pci_unmap_addr_set(dest_map, mapping,
  3804. pci_unmap_addr(src_map, mapping));
  3805. dest_desc->addr_hi = src_desc->addr_hi;
  3806. dest_desc->addr_lo = src_desc->addr_lo;
  3807. /* Ensure that the update to the skb happens after the physical
  3808. * addresses have been transferred to the new BD location.
  3809. */
  3810. smp_wmb();
  3811. src_map->skb = NULL;
  3812. }
  3813. /* The RX ring scheme is composed of multiple rings which post fresh
  3814. * buffers to the chip, and one special ring the chip uses to report
  3815. * status back to the host.
  3816. *
  3817. * The special ring reports the status of received packets to the
  3818. * host. The chip does not write into the original descriptor the
  3819. * RX buffer was obtained from. The chip simply takes the original
  3820. * descriptor as provided by the host, updates the status and length
  3821. * field, then writes this into the next status ring entry.
  3822. *
  3823. * Each ring the host uses to post buffers to the chip is described
  3824. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3825. * it is first placed into the on-chip ram. When the packet's length
  3826. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3827. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3828. * which is within the range of the new packet's length is chosen.
  3829. *
  3830. * The "separate ring for rx status" scheme may sound queer, but it makes
  3831. * sense from a cache coherency perspective. If only the host writes
  3832. * to the buffer post rings, and only the chip writes to the rx status
  3833. * rings, then cache lines never move beyond shared-modified state.
  3834. * If both the host and chip were to write into the same ring, cache line
  3835. * eviction could occur since both entities want it in an exclusive state.
  3836. */
  3837. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3838. {
  3839. struct tg3 *tp = tnapi->tp;
  3840. u32 work_mask, rx_std_posted = 0;
  3841. u32 std_prod_idx, jmb_prod_idx;
  3842. u32 sw_idx = tnapi->rx_rcb_ptr;
  3843. u16 hw_idx;
  3844. int received;
  3845. struct tg3_rx_prodring_set *tpr = tnapi->prodring;
  3846. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3847. /*
  3848. * We need to order the read of hw_idx and the read of
  3849. * the opaque cookie.
  3850. */
  3851. rmb();
  3852. work_mask = 0;
  3853. received = 0;
  3854. std_prod_idx = tpr->rx_std_prod_idx;
  3855. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  3856. while (sw_idx != hw_idx && budget > 0) {
  3857. struct ring_info *ri;
  3858. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3859. unsigned int len;
  3860. struct sk_buff *skb;
  3861. dma_addr_t dma_addr;
  3862. u32 opaque_key, desc_idx, *post_ptr;
  3863. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3864. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3865. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3866. ri = &tp->prodring[0].rx_std_buffers[desc_idx];
  3867. dma_addr = pci_unmap_addr(ri, mapping);
  3868. skb = ri->skb;
  3869. post_ptr = &std_prod_idx;
  3870. rx_std_posted++;
  3871. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3872. ri = &tp->prodring[0].rx_jmb_buffers[desc_idx];
  3873. dma_addr = pci_unmap_addr(ri, mapping);
  3874. skb = ri->skb;
  3875. post_ptr = &jmb_prod_idx;
  3876. } else
  3877. goto next_pkt_nopost;
  3878. work_mask |= opaque_key;
  3879. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3880. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3881. drop_it:
  3882. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3883. desc_idx, *post_ptr);
  3884. drop_it_no_recycle:
  3885. /* Other statistics kept track of by card. */
  3886. tp->net_stats.rx_dropped++;
  3887. goto next_pkt;
  3888. }
  3889. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3890. ETH_FCS_LEN;
  3891. if (len > RX_COPY_THRESHOLD &&
  3892. tp->rx_offset == NET_IP_ALIGN) {
  3893. /* rx_offset will likely not equal NET_IP_ALIGN
  3894. * if this is a 5701 card running in PCI-X mode
  3895. * [see tg3_get_invariants()]
  3896. */
  3897. int skb_size;
  3898. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  3899. *post_ptr);
  3900. if (skb_size < 0)
  3901. goto drop_it;
  3902. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3903. PCI_DMA_FROMDEVICE);
  3904. /* Ensure that the update to the skb happens
  3905. * after the usage of the old DMA mapping.
  3906. */
  3907. smp_wmb();
  3908. ri->skb = NULL;
  3909. skb_put(skb, len);
  3910. } else {
  3911. struct sk_buff *copy_skb;
  3912. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3913. desc_idx, *post_ptr);
  3914. copy_skb = netdev_alloc_skb(tp->dev,
  3915. len + TG3_RAW_IP_ALIGN);
  3916. if (copy_skb == NULL)
  3917. goto drop_it_no_recycle;
  3918. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3919. skb_put(copy_skb, len);
  3920. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3921. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3922. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3923. /* We'll reuse the original ring buffer. */
  3924. skb = copy_skb;
  3925. }
  3926. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3927. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3928. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3929. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3930. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3931. else
  3932. skb->ip_summed = CHECKSUM_NONE;
  3933. skb->protocol = eth_type_trans(skb, tp->dev);
  3934. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3935. skb->protocol != htons(ETH_P_8021Q)) {
  3936. dev_kfree_skb(skb);
  3937. goto next_pkt;
  3938. }
  3939. #if TG3_VLAN_TAG_USED
  3940. if (tp->vlgrp != NULL &&
  3941. desc->type_flags & RXD_FLAG_VLAN) {
  3942. vlan_gro_receive(&tnapi->napi, tp->vlgrp,
  3943. desc->err_vlan & RXD_VLAN_MASK, skb);
  3944. } else
  3945. #endif
  3946. napi_gro_receive(&tnapi->napi, skb);
  3947. received++;
  3948. budget--;
  3949. next_pkt:
  3950. (*post_ptr)++;
  3951. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3952. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3953. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  3954. tpr->rx_std_prod_idx);
  3955. work_mask &= ~RXD_OPAQUE_RING_STD;
  3956. rx_std_posted = 0;
  3957. }
  3958. next_pkt_nopost:
  3959. sw_idx++;
  3960. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3961. /* Refresh hw_idx to see if there is new work */
  3962. if (sw_idx == hw_idx) {
  3963. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3964. rmb();
  3965. }
  3966. }
  3967. /* ACK the status ring. */
  3968. tnapi->rx_rcb_ptr = sw_idx;
  3969. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  3970. /* Refill RX ring(s). */
  3971. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  3972. if (work_mask & RXD_OPAQUE_RING_STD) {
  3973. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3974. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  3975. tpr->rx_std_prod_idx);
  3976. }
  3977. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3978. tpr->rx_jmb_prod_idx = jmb_prod_idx %
  3979. TG3_RX_JUMBO_RING_SIZE;
  3980. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  3981. tpr->rx_jmb_prod_idx);
  3982. }
  3983. mmiowb();
  3984. } else if (work_mask) {
  3985. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  3986. * updated before the producer indices can be updated.
  3987. */
  3988. smp_wmb();
  3989. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3990. tpr->rx_jmb_prod_idx = jmb_prod_idx % TG3_RX_JUMBO_RING_SIZE;
  3991. if (tnapi != &tp->napi[1])
  3992. napi_schedule(&tp->napi[1].napi);
  3993. }
  3994. return received;
  3995. }
  3996. static void tg3_poll_link(struct tg3 *tp)
  3997. {
  3998. /* handle link change and other phy events */
  3999. if (!(tp->tg3_flags &
  4000. (TG3_FLAG_USE_LINKCHG_REG |
  4001. TG3_FLAG_POLL_SERDES))) {
  4002. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4003. if (sblk->status & SD_STATUS_LINK_CHG) {
  4004. sblk->status = SD_STATUS_UPDATED |
  4005. (sblk->status & ~SD_STATUS_LINK_CHG);
  4006. spin_lock(&tp->lock);
  4007. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  4008. tw32_f(MAC_STATUS,
  4009. (MAC_STATUS_SYNC_CHANGED |
  4010. MAC_STATUS_CFG_CHANGED |
  4011. MAC_STATUS_MI_COMPLETION |
  4012. MAC_STATUS_LNKSTATE_CHANGED));
  4013. udelay(40);
  4014. } else
  4015. tg3_setup_phy(tp, 0);
  4016. spin_unlock(&tp->lock);
  4017. }
  4018. }
  4019. }
  4020. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4021. struct tg3_rx_prodring_set *dpr,
  4022. struct tg3_rx_prodring_set *spr)
  4023. {
  4024. u32 si, di, cpycnt, src_prod_idx;
  4025. int i, err = 0;
  4026. while (1) {
  4027. src_prod_idx = spr->rx_std_prod_idx;
  4028. /* Make sure updates to the rx_std_buffers[] entries and the
  4029. * standard producer index are seen in the correct order.
  4030. */
  4031. smp_rmb();
  4032. if (spr->rx_std_cons_idx == src_prod_idx)
  4033. break;
  4034. if (spr->rx_std_cons_idx < src_prod_idx)
  4035. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4036. else
  4037. cpycnt = TG3_RX_RING_SIZE - spr->rx_std_cons_idx;
  4038. cpycnt = min(cpycnt, TG3_RX_RING_SIZE - dpr->rx_std_prod_idx);
  4039. si = spr->rx_std_cons_idx;
  4040. di = dpr->rx_std_prod_idx;
  4041. for (i = di; i < di + cpycnt; i++) {
  4042. if (dpr->rx_std_buffers[i].skb) {
  4043. cpycnt = i - di;
  4044. err = -ENOSPC;
  4045. break;
  4046. }
  4047. }
  4048. if (!cpycnt)
  4049. break;
  4050. /* Ensure that updates to the rx_std_buffers ring and the
  4051. * shadowed hardware producer ring from tg3_recycle_skb() are
  4052. * ordered correctly WRT the skb check above.
  4053. */
  4054. smp_rmb();
  4055. memcpy(&dpr->rx_std_buffers[di],
  4056. &spr->rx_std_buffers[si],
  4057. cpycnt * sizeof(struct ring_info));
  4058. for (i = 0; i < cpycnt; i++, di++, si++) {
  4059. struct tg3_rx_buffer_desc *sbd, *dbd;
  4060. sbd = &spr->rx_std[si];
  4061. dbd = &dpr->rx_std[di];
  4062. dbd->addr_hi = sbd->addr_hi;
  4063. dbd->addr_lo = sbd->addr_lo;
  4064. }
  4065. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) %
  4066. TG3_RX_RING_SIZE;
  4067. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) %
  4068. TG3_RX_RING_SIZE;
  4069. }
  4070. while (1) {
  4071. src_prod_idx = spr->rx_jmb_prod_idx;
  4072. /* Make sure updates to the rx_jmb_buffers[] entries and
  4073. * the jumbo producer index are seen in the correct order.
  4074. */
  4075. smp_rmb();
  4076. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4077. break;
  4078. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4079. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4080. else
  4081. cpycnt = TG3_RX_JUMBO_RING_SIZE - spr->rx_jmb_cons_idx;
  4082. cpycnt = min(cpycnt,
  4083. TG3_RX_JUMBO_RING_SIZE - dpr->rx_jmb_prod_idx);
  4084. si = spr->rx_jmb_cons_idx;
  4085. di = dpr->rx_jmb_prod_idx;
  4086. for (i = di; i < di + cpycnt; i++) {
  4087. if (dpr->rx_jmb_buffers[i].skb) {
  4088. cpycnt = i - di;
  4089. err = -ENOSPC;
  4090. break;
  4091. }
  4092. }
  4093. if (!cpycnt)
  4094. break;
  4095. /* Ensure that updates to the rx_jmb_buffers ring and the
  4096. * shadowed hardware producer ring from tg3_recycle_skb() are
  4097. * ordered correctly WRT the skb check above.
  4098. */
  4099. smp_rmb();
  4100. memcpy(&dpr->rx_jmb_buffers[di],
  4101. &spr->rx_jmb_buffers[si],
  4102. cpycnt * sizeof(struct ring_info));
  4103. for (i = 0; i < cpycnt; i++, di++, si++) {
  4104. struct tg3_rx_buffer_desc *sbd, *dbd;
  4105. sbd = &spr->rx_jmb[si].std;
  4106. dbd = &dpr->rx_jmb[di].std;
  4107. dbd->addr_hi = sbd->addr_hi;
  4108. dbd->addr_lo = sbd->addr_lo;
  4109. }
  4110. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) %
  4111. TG3_RX_JUMBO_RING_SIZE;
  4112. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) %
  4113. TG3_RX_JUMBO_RING_SIZE;
  4114. }
  4115. return err;
  4116. }
  4117. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4118. {
  4119. struct tg3 *tp = tnapi->tp;
  4120. /* run TX completion thread */
  4121. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4122. tg3_tx(tnapi);
  4123. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4124. return work_done;
  4125. }
  4126. /* run RX thread, within the bounds set by NAPI.
  4127. * All RX "locking" is done by ensuring outside
  4128. * code synchronizes with tg3->napi.poll()
  4129. */
  4130. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4131. work_done += tg3_rx(tnapi, budget - work_done);
  4132. if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4133. struct tg3_rx_prodring_set *dpr = &tp->prodring[0];
  4134. int i, err = 0;
  4135. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4136. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4137. for (i = 1; i < tp->irq_cnt; i++)
  4138. err |= tg3_rx_prodring_xfer(tp, dpr,
  4139. tp->napi[i].prodring);
  4140. wmb();
  4141. if (std_prod_idx != dpr->rx_std_prod_idx)
  4142. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4143. dpr->rx_std_prod_idx);
  4144. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4145. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4146. dpr->rx_jmb_prod_idx);
  4147. mmiowb();
  4148. if (err)
  4149. tw32_f(HOSTCC_MODE, tp->coal_now);
  4150. }
  4151. return work_done;
  4152. }
  4153. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4154. {
  4155. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4156. struct tg3 *tp = tnapi->tp;
  4157. int work_done = 0;
  4158. struct tg3_hw_status *sblk = tnapi->hw_status;
  4159. while (1) {
  4160. work_done = tg3_poll_work(tnapi, work_done, budget);
  4161. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4162. goto tx_recovery;
  4163. if (unlikely(work_done >= budget))
  4164. break;
  4165. /* tp->last_tag is used in tg3_restart_ints() below
  4166. * to tell the hw how much work has been processed,
  4167. * so we must read it before checking for more work.
  4168. */
  4169. tnapi->last_tag = sblk->status_tag;
  4170. tnapi->last_irq_tag = tnapi->last_tag;
  4171. rmb();
  4172. /* check for RX/TX work to do */
  4173. if (sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4174. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr) {
  4175. napi_complete(napi);
  4176. /* Reenable interrupts. */
  4177. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4178. mmiowb();
  4179. break;
  4180. }
  4181. }
  4182. return work_done;
  4183. tx_recovery:
  4184. /* work_done is guaranteed to be less than budget. */
  4185. napi_complete(napi);
  4186. schedule_work(&tp->reset_task);
  4187. return work_done;
  4188. }
  4189. static int tg3_poll(struct napi_struct *napi, int budget)
  4190. {
  4191. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4192. struct tg3 *tp = tnapi->tp;
  4193. int work_done = 0;
  4194. struct tg3_hw_status *sblk = tnapi->hw_status;
  4195. while (1) {
  4196. tg3_poll_link(tp);
  4197. work_done = tg3_poll_work(tnapi, work_done, budget);
  4198. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4199. goto tx_recovery;
  4200. if (unlikely(work_done >= budget))
  4201. break;
  4202. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  4203. /* tp->last_tag is used in tg3_int_reenable() below
  4204. * to tell the hw how much work has been processed,
  4205. * so we must read it before checking for more work.
  4206. */
  4207. tnapi->last_tag = sblk->status_tag;
  4208. tnapi->last_irq_tag = tnapi->last_tag;
  4209. rmb();
  4210. } else
  4211. sblk->status &= ~SD_STATUS_UPDATED;
  4212. if (likely(!tg3_has_work(tnapi))) {
  4213. napi_complete(napi);
  4214. tg3_int_reenable(tnapi);
  4215. break;
  4216. }
  4217. }
  4218. return work_done;
  4219. tx_recovery:
  4220. /* work_done is guaranteed to be less than budget. */
  4221. napi_complete(napi);
  4222. schedule_work(&tp->reset_task);
  4223. return work_done;
  4224. }
  4225. static void tg3_irq_quiesce(struct tg3 *tp)
  4226. {
  4227. int i;
  4228. BUG_ON(tp->irq_sync);
  4229. tp->irq_sync = 1;
  4230. smp_mb();
  4231. for (i = 0; i < tp->irq_cnt; i++)
  4232. synchronize_irq(tp->napi[i].irq_vec);
  4233. }
  4234. static inline int tg3_irq_sync(struct tg3 *tp)
  4235. {
  4236. return tp->irq_sync;
  4237. }
  4238. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4239. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4240. * with as well. Most of the time, this is not necessary except when
  4241. * shutting down the device.
  4242. */
  4243. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4244. {
  4245. spin_lock_bh(&tp->lock);
  4246. if (irq_sync)
  4247. tg3_irq_quiesce(tp);
  4248. }
  4249. static inline void tg3_full_unlock(struct tg3 *tp)
  4250. {
  4251. spin_unlock_bh(&tp->lock);
  4252. }
  4253. /* One-shot MSI handler - Chip automatically disables interrupt
  4254. * after sending MSI so driver doesn't have to do it.
  4255. */
  4256. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4257. {
  4258. struct tg3_napi *tnapi = dev_id;
  4259. struct tg3 *tp = tnapi->tp;
  4260. prefetch(tnapi->hw_status);
  4261. if (tnapi->rx_rcb)
  4262. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4263. if (likely(!tg3_irq_sync(tp)))
  4264. napi_schedule(&tnapi->napi);
  4265. return IRQ_HANDLED;
  4266. }
  4267. /* MSI ISR - No need to check for interrupt sharing and no need to
  4268. * flush status block and interrupt mailbox. PCI ordering rules
  4269. * guarantee that MSI will arrive after the status block.
  4270. */
  4271. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4272. {
  4273. struct tg3_napi *tnapi = dev_id;
  4274. struct tg3 *tp = tnapi->tp;
  4275. prefetch(tnapi->hw_status);
  4276. if (tnapi->rx_rcb)
  4277. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4278. /*
  4279. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4280. * chip-internal interrupt pending events.
  4281. * Writing non-zero to intr-mbox-0 additional tells the
  4282. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4283. * event coalescing.
  4284. */
  4285. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4286. if (likely(!tg3_irq_sync(tp)))
  4287. napi_schedule(&tnapi->napi);
  4288. return IRQ_RETVAL(1);
  4289. }
  4290. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4291. {
  4292. struct tg3_napi *tnapi = dev_id;
  4293. struct tg3 *tp = tnapi->tp;
  4294. struct tg3_hw_status *sblk = tnapi->hw_status;
  4295. unsigned int handled = 1;
  4296. /* In INTx mode, it is possible for the interrupt to arrive at
  4297. * the CPU before the status block posted prior to the interrupt.
  4298. * Reading the PCI State register will confirm whether the
  4299. * interrupt is ours and will flush the status block.
  4300. */
  4301. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4302. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4303. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4304. handled = 0;
  4305. goto out;
  4306. }
  4307. }
  4308. /*
  4309. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4310. * chip-internal interrupt pending events.
  4311. * Writing non-zero to intr-mbox-0 additional tells the
  4312. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4313. * event coalescing.
  4314. *
  4315. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4316. * spurious interrupts. The flush impacts performance but
  4317. * excessive spurious interrupts can be worse in some cases.
  4318. */
  4319. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4320. if (tg3_irq_sync(tp))
  4321. goto out;
  4322. sblk->status &= ~SD_STATUS_UPDATED;
  4323. if (likely(tg3_has_work(tnapi))) {
  4324. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4325. napi_schedule(&tnapi->napi);
  4326. } else {
  4327. /* No work, shared interrupt perhaps? re-enable
  4328. * interrupts, and flush that PCI write
  4329. */
  4330. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4331. 0x00000000);
  4332. }
  4333. out:
  4334. return IRQ_RETVAL(handled);
  4335. }
  4336. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4337. {
  4338. struct tg3_napi *tnapi = dev_id;
  4339. struct tg3 *tp = tnapi->tp;
  4340. struct tg3_hw_status *sblk = tnapi->hw_status;
  4341. unsigned int handled = 1;
  4342. /* In INTx mode, it is possible for the interrupt to arrive at
  4343. * the CPU before the status block posted prior to the interrupt.
  4344. * Reading the PCI State register will confirm whether the
  4345. * interrupt is ours and will flush the status block.
  4346. */
  4347. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4348. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4349. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4350. handled = 0;
  4351. goto out;
  4352. }
  4353. }
  4354. /*
  4355. * writing any value to intr-mbox-0 clears PCI INTA# and
  4356. * chip-internal interrupt pending events.
  4357. * writing non-zero to intr-mbox-0 additional tells the
  4358. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4359. * event coalescing.
  4360. *
  4361. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4362. * spurious interrupts. The flush impacts performance but
  4363. * excessive spurious interrupts can be worse in some cases.
  4364. */
  4365. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4366. /*
  4367. * In a shared interrupt configuration, sometimes other devices'
  4368. * interrupts will scream. We record the current status tag here
  4369. * so that the above check can report that the screaming interrupts
  4370. * are unhandled. Eventually they will be silenced.
  4371. */
  4372. tnapi->last_irq_tag = sblk->status_tag;
  4373. if (tg3_irq_sync(tp))
  4374. goto out;
  4375. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4376. napi_schedule(&tnapi->napi);
  4377. out:
  4378. return IRQ_RETVAL(handled);
  4379. }
  4380. /* ISR for interrupt test */
  4381. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4382. {
  4383. struct tg3_napi *tnapi = dev_id;
  4384. struct tg3 *tp = tnapi->tp;
  4385. struct tg3_hw_status *sblk = tnapi->hw_status;
  4386. if ((sblk->status & SD_STATUS_UPDATED) ||
  4387. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4388. tg3_disable_ints(tp);
  4389. return IRQ_RETVAL(1);
  4390. }
  4391. return IRQ_RETVAL(0);
  4392. }
  4393. static int tg3_init_hw(struct tg3 *, int);
  4394. static int tg3_halt(struct tg3 *, int, int);
  4395. /* Restart hardware after configuration changes, self-test, etc.
  4396. * Invoked with tp->lock held.
  4397. */
  4398. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4399. __releases(tp->lock)
  4400. __acquires(tp->lock)
  4401. {
  4402. int err;
  4403. err = tg3_init_hw(tp, reset_phy);
  4404. if (err) {
  4405. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  4406. "aborting.\n", tp->dev->name);
  4407. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4408. tg3_full_unlock(tp);
  4409. del_timer_sync(&tp->timer);
  4410. tp->irq_sync = 0;
  4411. tg3_napi_enable(tp);
  4412. dev_close(tp->dev);
  4413. tg3_full_lock(tp, 0);
  4414. }
  4415. return err;
  4416. }
  4417. #ifdef CONFIG_NET_POLL_CONTROLLER
  4418. static void tg3_poll_controller(struct net_device *dev)
  4419. {
  4420. int i;
  4421. struct tg3 *tp = netdev_priv(dev);
  4422. for (i = 0; i < tp->irq_cnt; i++)
  4423. tg3_interrupt(tp->napi[i].irq_vec, dev);
  4424. }
  4425. #endif
  4426. static void tg3_reset_task(struct work_struct *work)
  4427. {
  4428. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4429. int err;
  4430. unsigned int restart_timer;
  4431. tg3_full_lock(tp, 0);
  4432. if (!netif_running(tp->dev)) {
  4433. tg3_full_unlock(tp);
  4434. return;
  4435. }
  4436. tg3_full_unlock(tp);
  4437. tg3_phy_stop(tp);
  4438. tg3_netif_stop(tp);
  4439. tg3_full_lock(tp, 1);
  4440. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4441. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4442. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4443. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4444. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4445. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4446. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4447. }
  4448. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4449. err = tg3_init_hw(tp, 1);
  4450. if (err)
  4451. goto out;
  4452. tg3_netif_start(tp);
  4453. if (restart_timer)
  4454. mod_timer(&tp->timer, jiffies + 1);
  4455. out:
  4456. tg3_full_unlock(tp);
  4457. if (!err)
  4458. tg3_phy_start(tp);
  4459. }
  4460. static void tg3_dump_short_state(struct tg3 *tp)
  4461. {
  4462. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4463. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4464. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4465. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4466. }
  4467. static void tg3_tx_timeout(struct net_device *dev)
  4468. {
  4469. struct tg3 *tp = netdev_priv(dev);
  4470. if (netif_msg_tx_err(tp)) {
  4471. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  4472. dev->name);
  4473. tg3_dump_short_state(tp);
  4474. }
  4475. schedule_work(&tp->reset_task);
  4476. }
  4477. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4478. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4479. {
  4480. u32 base = (u32) mapping & 0xffffffff;
  4481. return ((base > 0xffffdcc0) &&
  4482. (base + len + 8 < base));
  4483. }
  4484. /* Test for DMA addresses > 40-bit */
  4485. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4486. int len)
  4487. {
  4488. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4489. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4490. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4491. return 0;
  4492. #else
  4493. return 0;
  4494. #endif
  4495. }
  4496. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4497. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4498. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4499. struct sk_buff *skb, u32 last_plus_one,
  4500. u32 *start, u32 base_flags, u32 mss)
  4501. {
  4502. struct tg3 *tp = tnapi->tp;
  4503. struct sk_buff *new_skb;
  4504. dma_addr_t new_addr = 0;
  4505. u32 entry = *start;
  4506. int i, ret = 0;
  4507. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4508. new_skb = skb_copy(skb, GFP_ATOMIC);
  4509. else {
  4510. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4511. new_skb = skb_copy_expand(skb,
  4512. skb_headroom(skb) + more_headroom,
  4513. skb_tailroom(skb), GFP_ATOMIC);
  4514. }
  4515. if (!new_skb) {
  4516. ret = -1;
  4517. } else {
  4518. /* New SKB is guaranteed to be linear. */
  4519. entry = *start;
  4520. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4521. PCI_DMA_TODEVICE);
  4522. /* Make sure the mapping succeeded */
  4523. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4524. ret = -1;
  4525. dev_kfree_skb(new_skb);
  4526. new_skb = NULL;
  4527. /* Make sure new skb does not cross any 4G boundaries.
  4528. * Drop the packet if it does.
  4529. */
  4530. } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4531. tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4532. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4533. PCI_DMA_TODEVICE);
  4534. ret = -1;
  4535. dev_kfree_skb(new_skb);
  4536. new_skb = NULL;
  4537. } else {
  4538. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4539. base_flags, 1 | (mss << 1));
  4540. *start = NEXT_TX(entry);
  4541. }
  4542. }
  4543. /* Now clean up the sw ring entries. */
  4544. i = 0;
  4545. while (entry != last_plus_one) {
  4546. int len;
  4547. if (i == 0)
  4548. len = skb_headlen(skb);
  4549. else
  4550. len = skb_shinfo(skb)->frags[i-1].size;
  4551. pci_unmap_single(tp->pdev,
  4552. pci_unmap_addr(&tnapi->tx_buffers[entry],
  4553. mapping),
  4554. len, PCI_DMA_TODEVICE);
  4555. if (i == 0) {
  4556. tnapi->tx_buffers[entry].skb = new_skb;
  4557. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4558. new_addr);
  4559. } else {
  4560. tnapi->tx_buffers[entry].skb = NULL;
  4561. }
  4562. entry = NEXT_TX(entry);
  4563. i++;
  4564. }
  4565. dev_kfree_skb(skb);
  4566. return ret;
  4567. }
  4568. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4569. dma_addr_t mapping, int len, u32 flags,
  4570. u32 mss_and_is_end)
  4571. {
  4572. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4573. int is_end = (mss_and_is_end & 0x1);
  4574. u32 mss = (mss_and_is_end >> 1);
  4575. u32 vlan_tag = 0;
  4576. if (is_end)
  4577. flags |= TXD_FLAG_END;
  4578. if (flags & TXD_FLAG_VLAN) {
  4579. vlan_tag = flags >> 16;
  4580. flags &= 0xffff;
  4581. }
  4582. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4583. txd->addr_hi = ((u64) mapping >> 32);
  4584. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4585. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4586. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4587. }
  4588. /* hard_start_xmit for devices that don't have any bugs and
  4589. * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
  4590. */
  4591. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4592. struct net_device *dev)
  4593. {
  4594. struct tg3 *tp = netdev_priv(dev);
  4595. u32 len, entry, base_flags, mss;
  4596. dma_addr_t mapping;
  4597. struct tg3_napi *tnapi;
  4598. struct netdev_queue *txq;
  4599. unsigned int i, last;
  4600. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4601. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4602. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4603. tnapi++;
  4604. /* We are running in BH disabled context with netif_tx_lock
  4605. * and TX reclaim runs via tp->napi.poll inside of a software
  4606. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4607. * no IRQ context deadlocks to worry about either. Rejoice!
  4608. */
  4609. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4610. if (!netif_tx_queue_stopped(txq)) {
  4611. netif_tx_stop_queue(txq);
  4612. /* This is a hard error, log it. */
  4613. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4614. "queue awake!\n", dev->name);
  4615. }
  4616. return NETDEV_TX_BUSY;
  4617. }
  4618. entry = tnapi->tx_prod;
  4619. base_flags = 0;
  4620. mss = 0;
  4621. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4622. int tcp_opt_len, ip_tcp_len;
  4623. u32 hdrlen;
  4624. if (skb_header_cloned(skb) &&
  4625. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4626. dev_kfree_skb(skb);
  4627. goto out_unlock;
  4628. }
  4629. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4630. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4631. else {
  4632. struct iphdr *iph = ip_hdr(skb);
  4633. tcp_opt_len = tcp_optlen(skb);
  4634. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4635. iph->check = 0;
  4636. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4637. hdrlen = ip_tcp_len + tcp_opt_len;
  4638. }
  4639. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4640. mss |= (hdrlen & 0xc) << 12;
  4641. if (hdrlen & 0x10)
  4642. base_flags |= 0x00000010;
  4643. base_flags |= (hdrlen & 0x3e0) << 5;
  4644. } else
  4645. mss |= hdrlen << 9;
  4646. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4647. TXD_FLAG_CPU_POST_DMA);
  4648. tcp_hdr(skb)->check = 0;
  4649. }
  4650. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  4651. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4652. #if TG3_VLAN_TAG_USED
  4653. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4654. base_flags |= (TXD_FLAG_VLAN |
  4655. (vlan_tx_tag_get(skb) << 16));
  4656. #endif
  4657. len = skb_headlen(skb);
  4658. /* Queue skb data, a.k.a. the main skb fragment. */
  4659. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4660. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4661. dev_kfree_skb(skb);
  4662. goto out_unlock;
  4663. }
  4664. tnapi->tx_buffers[entry].skb = skb;
  4665. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4666. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4667. !mss && skb->len > ETH_DATA_LEN)
  4668. base_flags |= TXD_FLAG_JMB_PKT;
  4669. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4670. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4671. entry = NEXT_TX(entry);
  4672. /* Now loop through additional data fragments, and queue them. */
  4673. if (skb_shinfo(skb)->nr_frags > 0) {
  4674. last = skb_shinfo(skb)->nr_frags - 1;
  4675. for (i = 0; i <= last; i++) {
  4676. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4677. len = frag->size;
  4678. mapping = pci_map_page(tp->pdev,
  4679. frag->page,
  4680. frag->page_offset,
  4681. len, PCI_DMA_TODEVICE);
  4682. if (pci_dma_mapping_error(tp->pdev, mapping))
  4683. goto dma_error;
  4684. tnapi->tx_buffers[entry].skb = NULL;
  4685. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4686. mapping);
  4687. tg3_set_txd(tnapi, entry, mapping, len,
  4688. base_flags, (i == last) | (mss << 1));
  4689. entry = NEXT_TX(entry);
  4690. }
  4691. }
  4692. /* Packets are ready, update Tx producer idx local and on card. */
  4693. tw32_tx_mbox(tnapi->prodmbox, entry);
  4694. tnapi->tx_prod = entry;
  4695. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4696. netif_tx_stop_queue(txq);
  4697. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4698. netif_tx_wake_queue(txq);
  4699. }
  4700. out_unlock:
  4701. mmiowb();
  4702. return NETDEV_TX_OK;
  4703. dma_error:
  4704. last = i;
  4705. entry = tnapi->tx_prod;
  4706. tnapi->tx_buffers[entry].skb = NULL;
  4707. pci_unmap_single(tp->pdev,
  4708. pci_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4709. skb_headlen(skb),
  4710. PCI_DMA_TODEVICE);
  4711. for (i = 0; i <= last; i++) {
  4712. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4713. entry = NEXT_TX(entry);
  4714. pci_unmap_page(tp->pdev,
  4715. pci_unmap_addr(&tnapi->tx_buffers[entry],
  4716. mapping),
  4717. frag->size, PCI_DMA_TODEVICE);
  4718. }
  4719. dev_kfree_skb(skb);
  4720. return NETDEV_TX_OK;
  4721. }
  4722. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4723. struct net_device *);
  4724. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4725. * TSO header is greater than 80 bytes.
  4726. */
  4727. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4728. {
  4729. struct sk_buff *segs, *nskb;
  4730. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4731. /* Estimate the number of fragments in the worst case */
  4732. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4733. netif_stop_queue(tp->dev);
  4734. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4735. return NETDEV_TX_BUSY;
  4736. netif_wake_queue(tp->dev);
  4737. }
  4738. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4739. if (IS_ERR(segs))
  4740. goto tg3_tso_bug_end;
  4741. do {
  4742. nskb = segs;
  4743. segs = segs->next;
  4744. nskb->next = NULL;
  4745. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4746. } while (segs);
  4747. tg3_tso_bug_end:
  4748. dev_kfree_skb(skb);
  4749. return NETDEV_TX_OK;
  4750. }
  4751. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4752. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4753. */
  4754. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4755. struct net_device *dev)
  4756. {
  4757. struct tg3 *tp = netdev_priv(dev);
  4758. u32 len, entry, base_flags, mss;
  4759. int would_hit_hwbug;
  4760. dma_addr_t mapping;
  4761. struct tg3_napi *tnapi;
  4762. struct netdev_queue *txq;
  4763. unsigned int i, last;
  4764. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4765. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4766. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4767. tnapi++;
  4768. /* We are running in BH disabled context with netif_tx_lock
  4769. * and TX reclaim runs via tp->napi.poll inside of a software
  4770. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4771. * no IRQ context deadlocks to worry about either. Rejoice!
  4772. */
  4773. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4774. if (!netif_tx_queue_stopped(txq)) {
  4775. netif_tx_stop_queue(txq);
  4776. /* This is a hard error, log it. */
  4777. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4778. "queue awake!\n", dev->name);
  4779. }
  4780. return NETDEV_TX_BUSY;
  4781. }
  4782. entry = tnapi->tx_prod;
  4783. base_flags = 0;
  4784. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4785. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4786. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4787. struct iphdr *iph;
  4788. u32 tcp_opt_len, ip_tcp_len, hdr_len;
  4789. if (skb_header_cloned(skb) &&
  4790. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4791. dev_kfree_skb(skb);
  4792. goto out_unlock;
  4793. }
  4794. tcp_opt_len = tcp_optlen(skb);
  4795. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4796. hdr_len = ip_tcp_len + tcp_opt_len;
  4797. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4798. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4799. return (tg3_tso_bug(tp, skb));
  4800. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4801. TXD_FLAG_CPU_POST_DMA);
  4802. iph = ip_hdr(skb);
  4803. iph->check = 0;
  4804. iph->tot_len = htons(mss + hdr_len);
  4805. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4806. tcp_hdr(skb)->check = 0;
  4807. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4808. } else
  4809. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4810. iph->daddr, 0,
  4811. IPPROTO_TCP,
  4812. 0);
  4813. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4814. mss |= (hdr_len & 0xc) << 12;
  4815. if (hdr_len & 0x10)
  4816. base_flags |= 0x00000010;
  4817. base_flags |= (hdr_len & 0x3e0) << 5;
  4818. } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  4819. mss |= hdr_len << 9;
  4820. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  4821. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4822. if (tcp_opt_len || iph->ihl > 5) {
  4823. int tsflags;
  4824. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4825. mss |= (tsflags << 11);
  4826. }
  4827. } else {
  4828. if (tcp_opt_len || iph->ihl > 5) {
  4829. int tsflags;
  4830. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4831. base_flags |= tsflags << 12;
  4832. }
  4833. }
  4834. }
  4835. #if TG3_VLAN_TAG_USED
  4836. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4837. base_flags |= (TXD_FLAG_VLAN |
  4838. (vlan_tx_tag_get(skb) << 16));
  4839. #endif
  4840. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4841. !mss && skb->len > ETH_DATA_LEN)
  4842. base_flags |= TXD_FLAG_JMB_PKT;
  4843. len = skb_headlen(skb);
  4844. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4845. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4846. dev_kfree_skb(skb);
  4847. goto out_unlock;
  4848. }
  4849. tnapi->tx_buffers[entry].skb = skb;
  4850. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4851. would_hit_hwbug = 0;
  4852. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  4853. would_hit_hwbug = 1;
  4854. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4855. tg3_4g_overflow_test(mapping, len))
  4856. would_hit_hwbug = 1;
  4857. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4858. tg3_40bit_overflow_test(tp, mapping, len))
  4859. would_hit_hwbug = 1;
  4860. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4861. would_hit_hwbug = 1;
  4862. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4863. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4864. entry = NEXT_TX(entry);
  4865. /* Now loop through additional data fragments, and queue them. */
  4866. if (skb_shinfo(skb)->nr_frags > 0) {
  4867. last = skb_shinfo(skb)->nr_frags - 1;
  4868. for (i = 0; i <= last; i++) {
  4869. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4870. len = frag->size;
  4871. mapping = pci_map_page(tp->pdev,
  4872. frag->page,
  4873. frag->page_offset,
  4874. len, PCI_DMA_TODEVICE);
  4875. tnapi->tx_buffers[entry].skb = NULL;
  4876. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4877. mapping);
  4878. if (pci_dma_mapping_error(tp->pdev, mapping))
  4879. goto dma_error;
  4880. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  4881. len <= 8)
  4882. would_hit_hwbug = 1;
  4883. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4884. tg3_4g_overflow_test(mapping, len))
  4885. would_hit_hwbug = 1;
  4886. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4887. tg3_40bit_overflow_test(tp, mapping, len))
  4888. would_hit_hwbug = 1;
  4889. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4890. tg3_set_txd(tnapi, entry, mapping, len,
  4891. base_flags, (i == last)|(mss << 1));
  4892. else
  4893. tg3_set_txd(tnapi, entry, mapping, len,
  4894. base_flags, (i == last));
  4895. entry = NEXT_TX(entry);
  4896. }
  4897. }
  4898. if (would_hit_hwbug) {
  4899. u32 last_plus_one = entry;
  4900. u32 start;
  4901. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4902. start &= (TG3_TX_RING_SIZE - 1);
  4903. /* If the workaround fails due to memory/mapping
  4904. * failure, silently drop this packet.
  4905. */
  4906. if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
  4907. &start, base_flags, mss))
  4908. goto out_unlock;
  4909. entry = start;
  4910. }
  4911. /* Packets are ready, update Tx producer idx local and on card. */
  4912. tw32_tx_mbox(tnapi->prodmbox, entry);
  4913. tnapi->tx_prod = entry;
  4914. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4915. netif_tx_stop_queue(txq);
  4916. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4917. netif_tx_wake_queue(txq);
  4918. }
  4919. out_unlock:
  4920. mmiowb();
  4921. return NETDEV_TX_OK;
  4922. dma_error:
  4923. last = i;
  4924. entry = tnapi->tx_prod;
  4925. tnapi->tx_buffers[entry].skb = NULL;
  4926. pci_unmap_single(tp->pdev,
  4927. pci_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4928. skb_headlen(skb),
  4929. PCI_DMA_TODEVICE);
  4930. for (i = 0; i <= last; i++) {
  4931. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4932. entry = NEXT_TX(entry);
  4933. pci_unmap_page(tp->pdev,
  4934. pci_unmap_addr(&tnapi->tx_buffers[entry],
  4935. mapping),
  4936. frag->size, PCI_DMA_TODEVICE);
  4937. }
  4938. dev_kfree_skb(skb);
  4939. return NETDEV_TX_OK;
  4940. }
  4941. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4942. int new_mtu)
  4943. {
  4944. dev->mtu = new_mtu;
  4945. if (new_mtu > ETH_DATA_LEN) {
  4946. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4947. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4948. ethtool_op_set_tso(dev, 0);
  4949. }
  4950. else
  4951. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4952. } else {
  4953. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4954. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4955. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4956. }
  4957. }
  4958. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4959. {
  4960. struct tg3 *tp = netdev_priv(dev);
  4961. int err;
  4962. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4963. return -EINVAL;
  4964. if (!netif_running(dev)) {
  4965. /* We'll just catch it later when the
  4966. * device is up'd.
  4967. */
  4968. tg3_set_mtu(dev, tp, new_mtu);
  4969. return 0;
  4970. }
  4971. tg3_phy_stop(tp);
  4972. tg3_netif_stop(tp);
  4973. tg3_full_lock(tp, 1);
  4974. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4975. tg3_set_mtu(dev, tp, new_mtu);
  4976. err = tg3_restart_hw(tp, 0);
  4977. if (!err)
  4978. tg3_netif_start(tp);
  4979. tg3_full_unlock(tp);
  4980. if (!err)
  4981. tg3_phy_start(tp);
  4982. return err;
  4983. }
  4984. static void tg3_rx_prodring_free(struct tg3 *tp,
  4985. struct tg3_rx_prodring_set *tpr)
  4986. {
  4987. int i;
  4988. if (tpr != &tp->prodring[0]) {
  4989. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  4990. i = (i + 1) % TG3_RX_RING_SIZE)
  4991. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  4992. tp->rx_pkt_map_sz);
  4993. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4994. for (i = tpr->rx_jmb_cons_idx;
  4995. i != tpr->rx_jmb_prod_idx;
  4996. i = (i + 1) % TG3_RX_JUMBO_RING_SIZE) {
  4997. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  4998. TG3_RX_JMB_MAP_SZ);
  4999. }
  5000. }
  5001. return;
  5002. }
  5003. for (i = 0; i < TG3_RX_RING_SIZE; i++)
  5004. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5005. tp->rx_pkt_map_sz);
  5006. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5007. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++)
  5008. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5009. TG3_RX_JMB_MAP_SZ);
  5010. }
  5011. }
  5012. /* Initialize tx/rx rings for packet processing.
  5013. *
  5014. * The chip has been shut down and the driver detached from
  5015. * the networking, so no interrupts or new tx packets will
  5016. * end up in the driver. tp->{tx,}lock are held and thus
  5017. * we may not sleep.
  5018. */
  5019. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5020. struct tg3_rx_prodring_set *tpr)
  5021. {
  5022. u32 i, rx_pkt_dma_sz;
  5023. tpr->rx_std_cons_idx = 0;
  5024. tpr->rx_std_prod_idx = 0;
  5025. tpr->rx_jmb_cons_idx = 0;
  5026. tpr->rx_jmb_prod_idx = 0;
  5027. if (tpr != &tp->prodring[0]) {
  5028. memset(&tpr->rx_std_buffers[0], 0, TG3_RX_STD_BUFF_RING_SIZE);
  5029. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE)
  5030. memset(&tpr->rx_jmb_buffers[0], 0,
  5031. TG3_RX_JMB_BUFF_RING_SIZE);
  5032. goto done;
  5033. }
  5034. /* Zero out all descriptors. */
  5035. memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
  5036. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5037. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  5038. tp->dev->mtu > ETH_DATA_LEN)
  5039. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5040. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5041. /* Initialize invariants of the rings, we only set this
  5042. * stuff once. This works because the card does not
  5043. * write into the rx buffer posting rings.
  5044. */
  5045. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  5046. struct tg3_rx_buffer_desc *rxd;
  5047. rxd = &tpr->rx_std[i];
  5048. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5049. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5050. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5051. (i << RXD_OPAQUE_INDEX_SHIFT));
  5052. }
  5053. /* Now allocate fresh SKBs for each rx ring. */
  5054. for (i = 0; i < tp->rx_pending; i++) {
  5055. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5056. printk(KERN_WARNING PFX
  5057. "%s: Using a smaller RX standard ring, "
  5058. "only %d out of %d buffers were allocated "
  5059. "successfully.\n",
  5060. tp->dev->name, i, tp->rx_pending);
  5061. if (i == 0)
  5062. goto initfail;
  5063. tp->rx_pending = i;
  5064. break;
  5065. }
  5066. }
  5067. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
  5068. goto done;
  5069. memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
  5070. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
  5071. goto done;
  5072. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  5073. struct tg3_rx_buffer_desc *rxd;
  5074. rxd = &tpr->rx_jmb[i].std;
  5075. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5076. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5077. RXD_FLAG_JUMBO;
  5078. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5079. (i << RXD_OPAQUE_INDEX_SHIFT));
  5080. }
  5081. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5082. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5083. printk(KERN_WARNING PFX
  5084. "%s: Using a smaller RX jumbo ring, "
  5085. "only %d out of %d buffers were "
  5086. "allocated successfully.\n",
  5087. tp->dev->name, i, tp->rx_jumbo_pending);
  5088. if (i == 0)
  5089. goto initfail;
  5090. tp->rx_jumbo_pending = i;
  5091. break;
  5092. }
  5093. }
  5094. done:
  5095. return 0;
  5096. initfail:
  5097. tg3_rx_prodring_free(tp, tpr);
  5098. return -ENOMEM;
  5099. }
  5100. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5101. struct tg3_rx_prodring_set *tpr)
  5102. {
  5103. kfree(tpr->rx_std_buffers);
  5104. tpr->rx_std_buffers = NULL;
  5105. kfree(tpr->rx_jmb_buffers);
  5106. tpr->rx_jmb_buffers = NULL;
  5107. if (tpr->rx_std) {
  5108. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5109. tpr->rx_std, tpr->rx_std_mapping);
  5110. tpr->rx_std = NULL;
  5111. }
  5112. if (tpr->rx_jmb) {
  5113. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  5114. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5115. tpr->rx_jmb = NULL;
  5116. }
  5117. }
  5118. static int tg3_rx_prodring_init(struct tg3 *tp,
  5119. struct tg3_rx_prodring_set *tpr)
  5120. {
  5121. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE, GFP_KERNEL);
  5122. if (!tpr->rx_std_buffers)
  5123. return -ENOMEM;
  5124. tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5125. &tpr->rx_std_mapping);
  5126. if (!tpr->rx_std)
  5127. goto err_out;
  5128. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5129. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE,
  5130. GFP_KERNEL);
  5131. if (!tpr->rx_jmb_buffers)
  5132. goto err_out;
  5133. tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
  5134. TG3_RX_JUMBO_RING_BYTES,
  5135. &tpr->rx_jmb_mapping);
  5136. if (!tpr->rx_jmb)
  5137. goto err_out;
  5138. }
  5139. return 0;
  5140. err_out:
  5141. tg3_rx_prodring_fini(tp, tpr);
  5142. return -ENOMEM;
  5143. }
  5144. /* Free up pending packets in all rx/tx rings.
  5145. *
  5146. * The chip has been shut down and the driver detached from
  5147. * the networking, so no interrupts or new tx packets will
  5148. * end up in the driver. tp->{tx,}lock is not held and we are not
  5149. * in an interrupt context and thus may sleep.
  5150. */
  5151. static void tg3_free_rings(struct tg3 *tp)
  5152. {
  5153. int i, j;
  5154. for (j = 0; j < tp->irq_cnt; j++) {
  5155. struct tg3_napi *tnapi = &tp->napi[j];
  5156. if (!tnapi->tx_buffers)
  5157. continue;
  5158. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5159. struct ring_info *txp;
  5160. struct sk_buff *skb;
  5161. unsigned int k;
  5162. txp = &tnapi->tx_buffers[i];
  5163. skb = txp->skb;
  5164. if (skb == NULL) {
  5165. i++;
  5166. continue;
  5167. }
  5168. pci_unmap_single(tp->pdev,
  5169. pci_unmap_addr(txp, mapping),
  5170. skb_headlen(skb),
  5171. PCI_DMA_TODEVICE);
  5172. txp->skb = NULL;
  5173. i++;
  5174. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5175. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5176. pci_unmap_page(tp->pdev,
  5177. pci_unmap_addr(txp, mapping),
  5178. skb_shinfo(skb)->frags[k].size,
  5179. PCI_DMA_TODEVICE);
  5180. i++;
  5181. }
  5182. dev_kfree_skb_any(skb);
  5183. }
  5184. tg3_rx_prodring_free(tp, &tp->prodring[j]);
  5185. }
  5186. }
  5187. /* Initialize tx/rx rings for packet processing.
  5188. *
  5189. * The chip has been shut down and the driver detached from
  5190. * the networking, so no interrupts or new tx packets will
  5191. * end up in the driver. tp->{tx,}lock are held and thus
  5192. * we may not sleep.
  5193. */
  5194. static int tg3_init_rings(struct tg3 *tp)
  5195. {
  5196. int i;
  5197. /* Free up all the SKBs. */
  5198. tg3_free_rings(tp);
  5199. for (i = 0; i < tp->irq_cnt; i++) {
  5200. struct tg3_napi *tnapi = &tp->napi[i];
  5201. tnapi->last_tag = 0;
  5202. tnapi->last_irq_tag = 0;
  5203. tnapi->hw_status->status = 0;
  5204. tnapi->hw_status->status_tag = 0;
  5205. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5206. tnapi->tx_prod = 0;
  5207. tnapi->tx_cons = 0;
  5208. if (tnapi->tx_ring)
  5209. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5210. tnapi->rx_rcb_ptr = 0;
  5211. if (tnapi->rx_rcb)
  5212. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5213. if (tg3_rx_prodring_alloc(tp, &tp->prodring[i])) {
  5214. tg3_free_rings(tp);
  5215. return -ENOMEM;
  5216. }
  5217. }
  5218. return 0;
  5219. }
  5220. /*
  5221. * Must not be invoked with interrupt sources disabled and
  5222. * the hardware shutdown down.
  5223. */
  5224. static void tg3_free_consistent(struct tg3 *tp)
  5225. {
  5226. int i;
  5227. for (i = 0; i < tp->irq_cnt; i++) {
  5228. struct tg3_napi *tnapi = &tp->napi[i];
  5229. if (tnapi->tx_ring) {
  5230. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  5231. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5232. tnapi->tx_ring = NULL;
  5233. }
  5234. kfree(tnapi->tx_buffers);
  5235. tnapi->tx_buffers = NULL;
  5236. if (tnapi->rx_rcb) {
  5237. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  5238. tnapi->rx_rcb,
  5239. tnapi->rx_rcb_mapping);
  5240. tnapi->rx_rcb = NULL;
  5241. }
  5242. if (tnapi->hw_status) {
  5243. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  5244. tnapi->hw_status,
  5245. tnapi->status_mapping);
  5246. tnapi->hw_status = NULL;
  5247. }
  5248. }
  5249. if (tp->hw_stats) {
  5250. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  5251. tp->hw_stats, tp->stats_mapping);
  5252. tp->hw_stats = NULL;
  5253. }
  5254. for (i = 0; i < tp->irq_cnt; i++)
  5255. tg3_rx_prodring_fini(tp, &tp->prodring[i]);
  5256. }
  5257. /*
  5258. * Must not be invoked with interrupt sources disabled and
  5259. * the hardware shutdown down. Can sleep.
  5260. */
  5261. static int tg3_alloc_consistent(struct tg3 *tp)
  5262. {
  5263. int i;
  5264. for (i = 0; i < tp->irq_cnt; i++) {
  5265. if (tg3_rx_prodring_init(tp, &tp->prodring[i]))
  5266. goto err_out;
  5267. }
  5268. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  5269. sizeof(struct tg3_hw_stats),
  5270. &tp->stats_mapping);
  5271. if (!tp->hw_stats)
  5272. goto err_out;
  5273. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5274. for (i = 0; i < tp->irq_cnt; i++) {
  5275. struct tg3_napi *tnapi = &tp->napi[i];
  5276. struct tg3_hw_status *sblk;
  5277. tnapi->hw_status = pci_alloc_consistent(tp->pdev,
  5278. TG3_HW_STATUS_SIZE,
  5279. &tnapi->status_mapping);
  5280. if (!tnapi->hw_status)
  5281. goto err_out;
  5282. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5283. sblk = tnapi->hw_status;
  5284. /* If multivector TSS is enabled, vector 0 does not handle
  5285. * tx interrupts. Don't allocate any resources for it.
  5286. */
  5287. if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
  5288. (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
  5289. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5290. TG3_TX_RING_SIZE,
  5291. GFP_KERNEL);
  5292. if (!tnapi->tx_buffers)
  5293. goto err_out;
  5294. tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
  5295. TG3_TX_RING_BYTES,
  5296. &tnapi->tx_desc_mapping);
  5297. if (!tnapi->tx_ring)
  5298. goto err_out;
  5299. }
  5300. /*
  5301. * When RSS is enabled, the status block format changes
  5302. * slightly. The "rx_jumbo_consumer", "reserved",
  5303. * and "rx_mini_consumer" members get mapped to the
  5304. * other three rx return ring producer indexes.
  5305. */
  5306. switch (i) {
  5307. default:
  5308. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5309. break;
  5310. case 2:
  5311. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5312. break;
  5313. case 3:
  5314. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5315. break;
  5316. case 4:
  5317. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5318. break;
  5319. }
  5320. tnapi->prodring = &tp->prodring[i];
  5321. /*
  5322. * If multivector RSS is enabled, vector 0 does not handle
  5323. * rx or tx interrupts. Don't allocate any resources for it.
  5324. */
  5325. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  5326. continue;
  5327. tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
  5328. TG3_RX_RCB_RING_BYTES(tp),
  5329. &tnapi->rx_rcb_mapping);
  5330. if (!tnapi->rx_rcb)
  5331. goto err_out;
  5332. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5333. }
  5334. return 0;
  5335. err_out:
  5336. tg3_free_consistent(tp);
  5337. return -ENOMEM;
  5338. }
  5339. #define MAX_WAIT_CNT 1000
  5340. /* To stop a block, clear the enable bit and poll till it
  5341. * clears. tp->lock is held.
  5342. */
  5343. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5344. {
  5345. unsigned int i;
  5346. u32 val;
  5347. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5348. switch (ofs) {
  5349. case RCVLSC_MODE:
  5350. case DMAC_MODE:
  5351. case MBFREE_MODE:
  5352. case BUFMGR_MODE:
  5353. case MEMARB_MODE:
  5354. /* We can't enable/disable these bits of the
  5355. * 5705/5750, just say success.
  5356. */
  5357. return 0;
  5358. default:
  5359. break;
  5360. }
  5361. }
  5362. val = tr32(ofs);
  5363. val &= ~enable_bit;
  5364. tw32_f(ofs, val);
  5365. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5366. udelay(100);
  5367. val = tr32(ofs);
  5368. if ((val & enable_bit) == 0)
  5369. break;
  5370. }
  5371. if (i == MAX_WAIT_CNT && !silent) {
  5372. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  5373. "ofs=%lx enable_bit=%x\n",
  5374. ofs, enable_bit);
  5375. return -ENODEV;
  5376. }
  5377. return 0;
  5378. }
  5379. /* tp->lock is held. */
  5380. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5381. {
  5382. int i, err;
  5383. tg3_disable_ints(tp);
  5384. tp->rx_mode &= ~RX_MODE_ENABLE;
  5385. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5386. udelay(10);
  5387. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5388. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5389. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5390. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5391. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5392. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5393. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5394. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5395. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5396. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5397. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5398. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5399. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5400. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5401. tw32_f(MAC_MODE, tp->mac_mode);
  5402. udelay(40);
  5403. tp->tx_mode &= ~TX_MODE_ENABLE;
  5404. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5405. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5406. udelay(100);
  5407. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5408. break;
  5409. }
  5410. if (i >= MAX_WAIT_CNT) {
  5411. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  5412. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  5413. tp->dev->name, tr32(MAC_TX_MODE));
  5414. err |= -ENODEV;
  5415. }
  5416. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5417. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5418. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5419. tw32(FTQ_RESET, 0xffffffff);
  5420. tw32(FTQ_RESET, 0x00000000);
  5421. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5422. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5423. for (i = 0; i < tp->irq_cnt; i++) {
  5424. struct tg3_napi *tnapi = &tp->napi[i];
  5425. if (tnapi->hw_status)
  5426. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5427. }
  5428. if (tp->hw_stats)
  5429. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5430. return err;
  5431. }
  5432. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5433. {
  5434. int i;
  5435. u32 apedata;
  5436. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5437. if (apedata != APE_SEG_SIG_MAGIC)
  5438. return;
  5439. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5440. if (!(apedata & APE_FW_STATUS_READY))
  5441. return;
  5442. /* Wait for up to 1 millisecond for APE to service previous event. */
  5443. for (i = 0; i < 10; i++) {
  5444. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5445. return;
  5446. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5447. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5448. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5449. event | APE_EVENT_STATUS_EVENT_PENDING);
  5450. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5451. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5452. break;
  5453. udelay(100);
  5454. }
  5455. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5456. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5457. }
  5458. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5459. {
  5460. u32 event;
  5461. u32 apedata;
  5462. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5463. return;
  5464. switch (kind) {
  5465. case RESET_KIND_INIT:
  5466. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5467. APE_HOST_SEG_SIG_MAGIC);
  5468. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5469. APE_HOST_SEG_LEN_MAGIC);
  5470. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5471. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5472. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5473. APE_HOST_DRIVER_ID_MAGIC);
  5474. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5475. APE_HOST_BEHAV_NO_PHYLOCK);
  5476. event = APE_EVENT_STATUS_STATE_START;
  5477. break;
  5478. case RESET_KIND_SHUTDOWN:
  5479. /* With the interface we are currently using,
  5480. * APE does not track driver state. Wiping
  5481. * out the HOST SEGMENT SIGNATURE forces
  5482. * the APE to assume OS absent status.
  5483. */
  5484. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5485. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5486. break;
  5487. case RESET_KIND_SUSPEND:
  5488. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5489. break;
  5490. default:
  5491. return;
  5492. }
  5493. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5494. tg3_ape_send_event(tp, event);
  5495. }
  5496. /* tp->lock is held. */
  5497. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5498. {
  5499. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5500. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5501. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5502. switch (kind) {
  5503. case RESET_KIND_INIT:
  5504. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5505. DRV_STATE_START);
  5506. break;
  5507. case RESET_KIND_SHUTDOWN:
  5508. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5509. DRV_STATE_UNLOAD);
  5510. break;
  5511. case RESET_KIND_SUSPEND:
  5512. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5513. DRV_STATE_SUSPEND);
  5514. break;
  5515. default:
  5516. break;
  5517. }
  5518. }
  5519. if (kind == RESET_KIND_INIT ||
  5520. kind == RESET_KIND_SUSPEND)
  5521. tg3_ape_driver_state_change(tp, kind);
  5522. }
  5523. /* tp->lock is held. */
  5524. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5525. {
  5526. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5527. switch (kind) {
  5528. case RESET_KIND_INIT:
  5529. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5530. DRV_STATE_START_DONE);
  5531. break;
  5532. case RESET_KIND_SHUTDOWN:
  5533. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5534. DRV_STATE_UNLOAD_DONE);
  5535. break;
  5536. default:
  5537. break;
  5538. }
  5539. }
  5540. if (kind == RESET_KIND_SHUTDOWN)
  5541. tg3_ape_driver_state_change(tp, kind);
  5542. }
  5543. /* tp->lock is held. */
  5544. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5545. {
  5546. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5547. switch (kind) {
  5548. case RESET_KIND_INIT:
  5549. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5550. DRV_STATE_START);
  5551. break;
  5552. case RESET_KIND_SHUTDOWN:
  5553. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5554. DRV_STATE_UNLOAD);
  5555. break;
  5556. case RESET_KIND_SUSPEND:
  5557. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5558. DRV_STATE_SUSPEND);
  5559. break;
  5560. default:
  5561. break;
  5562. }
  5563. }
  5564. }
  5565. static int tg3_poll_fw(struct tg3 *tp)
  5566. {
  5567. int i;
  5568. u32 val;
  5569. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5570. /* Wait up to 20ms for init done. */
  5571. for (i = 0; i < 200; i++) {
  5572. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5573. return 0;
  5574. udelay(100);
  5575. }
  5576. return -ENODEV;
  5577. }
  5578. /* Wait for firmware initialization to complete. */
  5579. for (i = 0; i < 100000; i++) {
  5580. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5581. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5582. break;
  5583. udelay(10);
  5584. }
  5585. /* Chip might not be fitted with firmware. Some Sun onboard
  5586. * parts are configured like that. So don't signal the timeout
  5587. * of the above loop as an error, but do report the lack of
  5588. * running firmware once.
  5589. */
  5590. if (i >= 100000 &&
  5591. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5592. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5593. printk(KERN_INFO PFX "%s: No firmware running.\n",
  5594. tp->dev->name);
  5595. }
  5596. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5597. /* The 57765 A0 needs a little more
  5598. * time to do some important work.
  5599. */
  5600. mdelay(10);
  5601. }
  5602. return 0;
  5603. }
  5604. /* Save PCI command register before chip reset */
  5605. static void tg3_save_pci_state(struct tg3 *tp)
  5606. {
  5607. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5608. }
  5609. /* Restore PCI state after chip reset */
  5610. static void tg3_restore_pci_state(struct tg3 *tp)
  5611. {
  5612. u32 val;
  5613. /* Re-enable indirect register accesses. */
  5614. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5615. tp->misc_host_ctrl);
  5616. /* Set MAX PCI retry to zero. */
  5617. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5618. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5619. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5620. val |= PCISTATE_RETRY_SAME_DMA;
  5621. /* Allow reads and writes to the APE register and memory space. */
  5622. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5623. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5624. PCISTATE_ALLOW_APE_SHMEM_WR;
  5625. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5626. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5627. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5628. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5629. pcie_set_readrq(tp->pdev, 4096);
  5630. else {
  5631. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5632. tp->pci_cacheline_sz);
  5633. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5634. tp->pci_lat_timer);
  5635. }
  5636. }
  5637. /* Make sure PCI-X relaxed ordering bit is clear. */
  5638. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5639. u16 pcix_cmd;
  5640. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5641. &pcix_cmd);
  5642. pcix_cmd &= ~PCI_X_CMD_ERO;
  5643. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5644. pcix_cmd);
  5645. }
  5646. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5647. /* Chip reset on 5780 will reset MSI enable bit,
  5648. * so need to restore it.
  5649. */
  5650. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5651. u16 ctrl;
  5652. pci_read_config_word(tp->pdev,
  5653. tp->msi_cap + PCI_MSI_FLAGS,
  5654. &ctrl);
  5655. pci_write_config_word(tp->pdev,
  5656. tp->msi_cap + PCI_MSI_FLAGS,
  5657. ctrl | PCI_MSI_FLAGS_ENABLE);
  5658. val = tr32(MSGINT_MODE);
  5659. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5660. }
  5661. }
  5662. }
  5663. static void tg3_stop_fw(struct tg3 *);
  5664. /* tp->lock is held. */
  5665. static int tg3_chip_reset(struct tg3 *tp)
  5666. {
  5667. u32 val;
  5668. void (*write_op)(struct tg3 *, u32, u32);
  5669. int i, err;
  5670. tg3_nvram_lock(tp);
  5671. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5672. /* No matching tg3_nvram_unlock() after this because
  5673. * chip reset below will undo the nvram lock.
  5674. */
  5675. tp->nvram_lock_cnt = 0;
  5676. /* GRC_MISC_CFG core clock reset will clear the memory
  5677. * enable bit in PCI register 4 and the MSI enable bit
  5678. * on some chips, so we save relevant registers here.
  5679. */
  5680. tg3_save_pci_state(tp);
  5681. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5682. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5683. tw32(GRC_FASTBOOT_PC, 0);
  5684. /*
  5685. * We must avoid the readl() that normally takes place.
  5686. * It locks machines, causes machine checks, and other
  5687. * fun things. So, temporarily disable the 5701
  5688. * hardware workaround, while we do the reset.
  5689. */
  5690. write_op = tp->write32;
  5691. if (write_op == tg3_write_flush_reg32)
  5692. tp->write32 = tg3_write32;
  5693. /* Prevent the irq handler from reading or writing PCI registers
  5694. * during chip reset when the memory enable bit in the PCI command
  5695. * register may be cleared. The chip does not generate interrupt
  5696. * at this time, but the irq handler may still be called due to irq
  5697. * sharing or irqpoll.
  5698. */
  5699. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5700. for (i = 0; i < tp->irq_cnt; i++) {
  5701. struct tg3_napi *tnapi = &tp->napi[i];
  5702. if (tnapi->hw_status) {
  5703. tnapi->hw_status->status = 0;
  5704. tnapi->hw_status->status_tag = 0;
  5705. }
  5706. tnapi->last_tag = 0;
  5707. tnapi->last_irq_tag = 0;
  5708. }
  5709. smp_mb();
  5710. for (i = 0; i < tp->irq_cnt; i++)
  5711. synchronize_irq(tp->napi[i].irq_vec);
  5712. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5713. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5714. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5715. }
  5716. /* do the reset */
  5717. val = GRC_MISC_CFG_CORECLK_RESET;
  5718. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5719. if (tr32(0x7e2c) == 0x60) {
  5720. tw32(0x7e2c, 0x20);
  5721. }
  5722. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5723. tw32(GRC_MISC_CFG, (1 << 29));
  5724. val |= (1 << 29);
  5725. }
  5726. }
  5727. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5728. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5729. tw32(GRC_VCPU_EXT_CTRL,
  5730. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5731. }
  5732. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5733. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5734. tw32(GRC_MISC_CFG, val);
  5735. /* restore 5701 hardware bug workaround write method */
  5736. tp->write32 = write_op;
  5737. /* Unfortunately, we have to delay before the PCI read back.
  5738. * Some 575X chips even will not respond to a PCI cfg access
  5739. * when the reset command is given to the chip.
  5740. *
  5741. * How do these hardware designers expect things to work
  5742. * properly if the PCI write is posted for a long period
  5743. * of time? It is always necessary to have some method by
  5744. * which a register read back can occur to push the write
  5745. * out which does the reset.
  5746. *
  5747. * For most tg3 variants the trick below was working.
  5748. * Ho hum...
  5749. */
  5750. udelay(120);
  5751. /* Flush PCI posted writes. The normal MMIO registers
  5752. * are inaccessible at this time so this is the only
  5753. * way to make this reliably (actually, this is no longer
  5754. * the case, see above). I tried to use indirect
  5755. * register read/write but this upset some 5701 variants.
  5756. */
  5757. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5758. udelay(120);
  5759. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5760. u16 val16;
  5761. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5762. int i;
  5763. u32 cfg_val;
  5764. /* Wait for link training to complete. */
  5765. for (i = 0; i < 5000; i++)
  5766. udelay(100);
  5767. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5768. pci_write_config_dword(tp->pdev, 0xc4,
  5769. cfg_val | (1 << 15));
  5770. }
  5771. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5772. pci_read_config_word(tp->pdev,
  5773. tp->pcie_cap + PCI_EXP_DEVCTL,
  5774. &val16);
  5775. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5776. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5777. /*
  5778. * Older PCIe devices only support the 128 byte
  5779. * MPS setting. Enforce the restriction.
  5780. */
  5781. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  5782. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
  5783. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5784. pci_write_config_word(tp->pdev,
  5785. tp->pcie_cap + PCI_EXP_DEVCTL,
  5786. val16);
  5787. pcie_set_readrq(tp->pdev, 4096);
  5788. /* Clear error status */
  5789. pci_write_config_word(tp->pdev,
  5790. tp->pcie_cap + PCI_EXP_DEVSTA,
  5791. PCI_EXP_DEVSTA_CED |
  5792. PCI_EXP_DEVSTA_NFED |
  5793. PCI_EXP_DEVSTA_FED |
  5794. PCI_EXP_DEVSTA_URD);
  5795. }
  5796. tg3_restore_pci_state(tp);
  5797. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5798. val = 0;
  5799. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5800. val = tr32(MEMARB_MODE);
  5801. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5802. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5803. tg3_stop_fw(tp);
  5804. tw32(0x5000, 0x400);
  5805. }
  5806. tw32(GRC_MODE, tp->grc_mode);
  5807. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5808. val = tr32(0xc4);
  5809. tw32(0xc4, val | (1 << 15));
  5810. }
  5811. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5812. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5813. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5814. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5815. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5816. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5817. }
  5818. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5819. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5820. tw32_f(MAC_MODE, tp->mac_mode);
  5821. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5822. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5823. tw32_f(MAC_MODE, tp->mac_mode);
  5824. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5825. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5826. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5827. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5828. tw32_f(MAC_MODE, tp->mac_mode);
  5829. } else
  5830. tw32_f(MAC_MODE, 0);
  5831. udelay(40);
  5832. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5833. err = tg3_poll_fw(tp);
  5834. if (err)
  5835. return err;
  5836. tg3_mdio_start(tp);
  5837. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5838. u8 phy_addr;
  5839. phy_addr = tp->phy_addr;
  5840. tp->phy_addr = TG3_PHY_PCIE_ADDR;
  5841. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5842. TG3_PCIEPHY_TXB_BLK << TG3_PCIEPHY_BLOCK_SHIFT);
  5843. val = TG3_PCIEPHY_TX0CTRL1_TXOCM | TG3_PCIEPHY_TX0CTRL1_RDCTL |
  5844. TG3_PCIEPHY_TX0CTRL1_TXCMV | TG3_PCIEPHY_TX0CTRL1_TKSEL |
  5845. TG3_PCIEPHY_TX0CTRL1_NB_EN;
  5846. tg3_writephy(tp, TG3_PCIEPHY_TX0CTRL1, val);
  5847. udelay(10);
  5848. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5849. TG3_PCIEPHY_XGXS_BLK1 << TG3_PCIEPHY_BLOCK_SHIFT);
  5850. val = TG3_PCIEPHY_PWRMGMT4_LOWPWR_EN |
  5851. TG3_PCIEPHY_PWRMGMT4_L1PLLPD_EN;
  5852. tg3_writephy(tp, TG3_PCIEPHY_PWRMGMT4, val);
  5853. udelay(10);
  5854. tp->phy_addr = phy_addr;
  5855. }
  5856. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5857. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  5858. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5859. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  5860. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
  5861. val = tr32(0x7c00);
  5862. tw32(0x7c00, val | (1 << 25));
  5863. }
  5864. /* Reprobe ASF enable state. */
  5865. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5866. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5867. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5868. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5869. u32 nic_cfg;
  5870. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5871. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5872. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5873. tp->last_event_jiffies = jiffies;
  5874. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5875. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5876. }
  5877. }
  5878. return 0;
  5879. }
  5880. /* tp->lock is held. */
  5881. static void tg3_stop_fw(struct tg3 *tp)
  5882. {
  5883. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5884. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5885. /* Wait for RX cpu to ACK the previous event. */
  5886. tg3_wait_for_event_ack(tp);
  5887. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5888. tg3_generate_fw_event(tp);
  5889. /* Wait for RX cpu to ACK this event. */
  5890. tg3_wait_for_event_ack(tp);
  5891. }
  5892. }
  5893. /* tp->lock is held. */
  5894. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5895. {
  5896. int err;
  5897. tg3_stop_fw(tp);
  5898. tg3_write_sig_pre_reset(tp, kind);
  5899. tg3_abort_hw(tp, silent);
  5900. err = tg3_chip_reset(tp);
  5901. __tg3_set_mac_addr(tp, 0);
  5902. tg3_write_sig_legacy(tp, kind);
  5903. tg3_write_sig_post_reset(tp, kind);
  5904. if (err)
  5905. return err;
  5906. return 0;
  5907. }
  5908. #define RX_CPU_SCRATCH_BASE 0x30000
  5909. #define RX_CPU_SCRATCH_SIZE 0x04000
  5910. #define TX_CPU_SCRATCH_BASE 0x34000
  5911. #define TX_CPU_SCRATCH_SIZE 0x04000
  5912. /* tp->lock is held. */
  5913. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5914. {
  5915. int i;
  5916. BUG_ON(offset == TX_CPU_BASE &&
  5917. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5918. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5919. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5920. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5921. return 0;
  5922. }
  5923. if (offset == RX_CPU_BASE) {
  5924. for (i = 0; i < 10000; i++) {
  5925. tw32(offset + CPU_STATE, 0xffffffff);
  5926. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5927. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5928. break;
  5929. }
  5930. tw32(offset + CPU_STATE, 0xffffffff);
  5931. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5932. udelay(10);
  5933. } else {
  5934. for (i = 0; i < 10000; i++) {
  5935. tw32(offset + CPU_STATE, 0xffffffff);
  5936. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5937. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5938. break;
  5939. }
  5940. }
  5941. if (i >= 10000) {
  5942. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5943. "and %s CPU\n",
  5944. tp->dev->name,
  5945. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5946. return -ENODEV;
  5947. }
  5948. /* Clear firmware's nvram arbitration. */
  5949. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5950. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5951. return 0;
  5952. }
  5953. struct fw_info {
  5954. unsigned int fw_base;
  5955. unsigned int fw_len;
  5956. const __be32 *fw_data;
  5957. };
  5958. /* tp->lock is held. */
  5959. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5960. int cpu_scratch_size, struct fw_info *info)
  5961. {
  5962. int err, lock_err, i;
  5963. void (*write_op)(struct tg3 *, u32, u32);
  5964. if (cpu_base == TX_CPU_BASE &&
  5965. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5966. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5967. "TX cpu firmware on %s which is 5705.\n",
  5968. tp->dev->name);
  5969. return -EINVAL;
  5970. }
  5971. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5972. write_op = tg3_write_mem;
  5973. else
  5974. write_op = tg3_write_indirect_reg32;
  5975. /* It is possible that bootcode is still loading at this point.
  5976. * Get the nvram lock first before halting the cpu.
  5977. */
  5978. lock_err = tg3_nvram_lock(tp);
  5979. err = tg3_halt_cpu(tp, cpu_base);
  5980. if (!lock_err)
  5981. tg3_nvram_unlock(tp);
  5982. if (err)
  5983. goto out;
  5984. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5985. write_op(tp, cpu_scratch_base + i, 0);
  5986. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5987. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5988. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  5989. write_op(tp, (cpu_scratch_base +
  5990. (info->fw_base & 0xffff) +
  5991. (i * sizeof(u32))),
  5992. be32_to_cpu(info->fw_data[i]));
  5993. err = 0;
  5994. out:
  5995. return err;
  5996. }
  5997. /* tp->lock is held. */
  5998. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5999. {
  6000. struct fw_info info;
  6001. const __be32 *fw_data;
  6002. int err, i;
  6003. fw_data = (void *)tp->fw->data;
  6004. /* Firmware blob starts with version numbers, followed by
  6005. start address and length. We are setting complete length.
  6006. length = end_address_of_bss - start_address_of_text.
  6007. Remainder is the blob to be loaded contiguously
  6008. from start address. */
  6009. info.fw_base = be32_to_cpu(fw_data[1]);
  6010. info.fw_len = tp->fw->size - 12;
  6011. info.fw_data = &fw_data[3];
  6012. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  6013. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  6014. &info);
  6015. if (err)
  6016. return err;
  6017. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6018. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6019. &info);
  6020. if (err)
  6021. return err;
  6022. /* Now startup only the RX cpu. */
  6023. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6024. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6025. for (i = 0; i < 5; i++) {
  6026. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6027. break;
  6028. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6029. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6030. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6031. udelay(1000);
  6032. }
  6033. if (i >= 5) {
  6034. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  6035. "to set RX CPU PC, is %08x should be %08x\n",
  6036. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  6037. info.fw_base);
  6038. return -ENODEV;
  6039. }
  6040. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6041. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6042. return 0;
  6043. }
  6044. /* 5705 needs a special version of the TSO firmware. */
  6045. /* tp->lock is held. */
  6046. static int tg3_load_tso_firmware(struct tg3 *tp)
  6047. {
  6048. struct fw_info info;
  6049. const __be32 *fw_data;
  6050. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6051. int err, i;
  6052. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6053. return 0;
  6054. fw_data = (void *)tp->fw->data;
  6055. /* Firmware blob starts with version numbers, followed by
  6056. start address and length. We are setting complete length.
  6057. length = end_address_of_bss - start_address_of_text.
  6058. Remainder is the blob to be loaded contiguously
  6059. from start address. */
  6060. info.fw_base = be32_to_cpu(fw_data[1]);
  6061. cpu_scratch_size = tp->fw_len;
  6062. info.fw_len = tp->fw->size - 12;
  6063. info.fw_data = &fw_data[3];
  6064. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6065. cpu_base = RX_CPU_BASE;
  6066. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6067. } else {
  6068. cpu_base = TX_CPU_BASE;
  6069. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6070. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6071. }
  6072. err = tg3_load_firmware_cpu(tp, cpu_base,
  6073. cpu_scratch_base, cpu_scratch_size,
  6074. &info);
  6075. if (err)
  6076. return err;
  6077. /* Now startup the cpu. */
  6078. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6079. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6080. for (i = 0; i < 5; i++) {
  6081. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6082. break;
  6083. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6084. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6085. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6086. udelay(1000);
  6087. }
  6088. if (i >= 5) {
  6089. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  6090. "to set CPU PC, is %08x should be %08x\n",
  6091. tp->dev->name, tr32(cpu_base + CPU_PC),
  6092. info.fw_base);
  6093. return -ENODEV;
  6094. }
  6095. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6096. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6097. return 0;
  6098. }
  6099. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6100. {
  6101. struct tg3 *tp = netdev_priv(dev);
  6102. struct sockaddr *addr = p;
  6103. int err = 0, skip_mac_1 = 0;
  6104. if (!is_valid_ether_addr(addr->sa_data))
  6105. return -EINVAL;
  6106. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6107. if (!netif_running(dev))
  6108. return 0;
  6109. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6110. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6111. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6112. addr0_low = tr32(MAC_ADDR_0_LOW);
  6113. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6114. addr1_low = tr32(MAC_ADDR_1_LOW);
  6115. /* Skip MAC addr 1 if ASF is using it. */
  6116. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6117. !(addr1_high == 0 && addr1_low == 0))
  6118. skip_mac_1 = 1;
  6119. }
  6120. spin_lock_bh(&tp->lock);
  6121. __tg3_set_mac_addr(tp, skip_mac_1);
  6122. spin_unlock_bh(&tp->lock);
  6123. return err;
  6124. }
  6125. /* tp->lock is held. */
  6126. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6127. dma_addr_t mapping, u32 maxlen_flags,
  6128. u32 nic_addr)
  6129. {
  6130. tg3_write_mem(tp,
  6131. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6132. ((u64) mapping >> 32));
  6133. tg3_write_mem(tp,
  6134. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6135. ((u64) mapping & 0xffffffff));
  6136. tg3_write_mem(tp,
  6137. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6138. maxlen_flags);
  6139. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6140. tg3_write_mem(tp,
  6141. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6142. nic_addr);
  6143. }
  6144. static void __tg3_set_rx_mode(struct net_device *);
  6145. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6146. {
  6147. int i;
  6148. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
  6149. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6150. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6151. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6152. } else {
  6153. tw32(HOSTCC_TXCOL_TICKS, 0);
  6154. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6155. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6156. }
  6157. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  6158. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6159. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6160. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6161. } else {
  6162. tw32(HOSTCC_RXCOL_TICKS, 0);
  6163. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6164. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6165. }
  6166. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6167. u32 val = ec->stats_block_coalesce_usecs;
  6168. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6169. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6170. if (!netif_carrier_ok(tp->dev))
  6171. val = 0;
  6172. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6173. }
  6174. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6175. u32 reg;
  6176. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6177. tw32(reg, ec->rx_coalesce_usecs);
  6178. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6179. tw32(reg, ec->rx_max_coalesced_frames);
  6180. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6181. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6182. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6183. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6184. tw32(reg, ec->tx_coalesce_usecs);
  6185. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6186. tw32(reg, ec->tx_max_coalesced_frames);
  6187. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6188. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6189. }
  6190. }
  6191. for (; i < tp->irq_max - 1; i++) {
  6192. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6193. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6194. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6195. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6196. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6197. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6198. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6199. }
  6200. }
  6201. }
  6202. /* tp->lock is held. */
  6203. static void tg3_rings_reset(struct tg3 *tp)
  6204. {
  6205. int i;
  6206. u32 stblk, txrcb, rxrcb, limit;
  6207. struct tg3_napi *tnapi = &tp->napi[0];
  6208. /* Disable all transmit rings but the first. */
  6209. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6210. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6211. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6212. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6213. else
  6214. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6215. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6216. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6217. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6218. BDINFO_FLAGS_DISABLED);
  6219. /* Disable all receive return rings but the first. */
  6220. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6221. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6222. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6223. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6224. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6225. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6226. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6227. else
  6228. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6229. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6230. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6231. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6232. BDINFO_FLAGS_DISABLED);
  6233. /* Disable interrupts */
  6234. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6235. /* Zero mailbox registers. */
  6236. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  6237. for (i = 1; i < TG3_IRQ_MAX_VECS; i++) {
  6238. tp->napi[i].tx_prod = 0;
  6239. tp->napi[i].tx_cons = 0;
  6240. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6241. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6242. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6243. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6244. }
  6245. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
  6246. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6247. } else {
  6248. tp->napi[0].tx_prod = 0;
  6249. tp->napi[0].tx_cons = 0;
  6250. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6251. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6252. }
  6253. /* Make sure the NIC-based send BD rings are disabled. */
  6254. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6255. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6256. for (i = 0; i < 16; i++)
  6257. tw32_tx_mbox(mbox + i * 8, 0);
  6258. }
  6259. txrcb = NIC_SRAM_SEND_RCB;
  6260. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6261. /* Clear status block in ram. */
  6262. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6263. /* Set status block DMA address */
  6264. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6265. ((u64) tnapi->status_mapping >> 32));
  6266. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6267. ((u64) tnapi->status_mapping & 0xffffffff));
  6268. if (tnapi->tx_ring) {
  6269. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6270. (TG3_TX_RING_SIZE <<
  6271. BDINFO_FLAGS_MAXLEN_SHIFT),
  6272. NIC_SRAM_TX_BUFFER_DESC);
  6273. txrcb += TG3_BDINFO_SIZE;
  6274. }
  6275. if (tnapi->rx_rcb) {
  6276. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6277. (TG3_RX_RCB_RING_SIZE(tp) <<
  6278. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6279. rxrcb += TG3_BDINFO_SIZE;
  6280. }
  6281. stblk = HOSTCC_STATBLCK_RING1;
  6282. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6283. u64 mapping = (u64)tnapi->status_mapping;
  6284. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6285. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6286. /* Clear status block in ram. */
  6287. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6288. if (tnapi->tx_ring) {
  6289. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6290. (TG3_TX_RING_SIZE <<
  6291. BDINFO_FLAGS_MAXLEN_SHIFT),
  6292. NIC_SRAM_TX_BUFFER_DESC);
  6293. txrcb += TG3_BDINFO_SIZE;
  6294. }
  6295. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6296. (TG3_RX_RCB_RING_SIZE(tp) <<
  6297. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6298. stblk += 8;
  6299. rxrcb += TG3_BDINFO_SIZE;
  6300. }
  6301. }
  6302. /* tp->lock is held. */
  6303. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6304. {
  6305. u32 val, rdmac_mode;
  6306. int i, err, limit;
  6307. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  6308. tg3_disable_ints(tp);
  6309. tg3_stop_fw(tp);
  6310. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6311. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  6312. tg3_abort_hw(tp, 1);
  6313. }
  6314. if (reset_phy)
  6315. tg3_phy_reset(tp);
  6316. err = tg3_chip_reset(tp);
  6317. if (err)
  6318. return err;
  6319. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6320. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6321. val = tr32(TG3_CPMU_CTRL);
  6322. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6323. tw32(TG3_CPMU_CTRL, val);
  6324. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6325. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6326. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6327. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6328. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6329. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6330. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6331. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6332. val = tr32(TG3_CPMU_HST_ACC);
  6333. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6334. val |= CPMU_HST_ACC_MACCLK_6_25;
  6335. tw32(TG3_CPMU_HST_ACC, val);
  6336. }
  6337. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6338. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6339. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6340. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6341. tw32(PCIE_PWR_MGMT_THRESH, val);
  6342. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6343. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6344. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6345. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6346. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6347. }
  6348. if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
  6349. u32 grc_mode = tr32(GRC_MODE);
  6350. /* Access the lower 1K of PL PCIE block registers. */
  6351. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6352. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6353. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6354. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6355. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6356. tw32(GRC_MODE, grc_mode);
  6357. }
  6358. /* This works around an issue with Athlon chipsets on
  6359. * B3 tigon3 silicon. This bit has no effect on any
  6360. * other revision. But do not set this on PCI Express
  6361. * chips and don't even touch the clocks if the CPMU is present.
  6362. */
  6363. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6364. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6365. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6366. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6367. }
  6368. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6369. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6370. val = tr32(TG3PCI_PCISTATE);
  6371. val |= PCISTATE_RETRY_SAME_DMA;
  6372. tw32(TG3PCI_PCISTATE, val);
  6373. }
  6374. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6375. /* Allow reads and writes to the
  6376. * APE register and memory space.
  6377. */
  6378. val = tr32(TG3PCI_PCISTATE);
  6379. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6380. PCISTATE_ALLOW_APE_SHMEM_WR;
  6381. tw32(TG3PCI_PCISTATE, val);
  6382. }
  6383. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6384. /* Enable some hw fixes. */
  6385. val = tr32(TG3PCI_MSI_DATA);
  6386. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6387. tw32(TG3PCI_MSI_DATA, val);
  6388. }
  6389. /* Descriptor ring init may make accesses to the
  6390. * NIC SRAM area to setup the TX descriptors, so we
  6391. * can only do this after the hardware has been
  6392. * successfully reset.
  6393. */
  6394. err = tg3_init_rings(tp);
  6395. if (err)
  6396. return err;
  6397. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6398. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6399. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6400. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6401. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6402. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6403. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6404. /* This value is determined during the probe time DMA
  6405. * engine test, tg3_test_dma.
  6406. */
  6407. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6408. }
  6409. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6410. GRC_MODE_4X_NIC_SEND_RINGS |
  6411. GRC_MODE_NO_TX_PHDR_CSUM |
  6412. GRC_MODE_NO_RX_PHDR_CSUM);
  6413. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6414. /* Pseudo-header checksum is done by hardware logic and not
  6415. * the offload processers, so make the chip do the pseudo-
  6416. * header checksums on receive. For transmit it is more
  6417. * convenient to do the pseudo-header checksum in software
  6418. * as Linux does that on transmit for us in all cases.
  6419. */
  6420. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6421. tw32(GRC_MODE,
  6422. tp->grc_mode |
  6423. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6424. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6425. val = tr32(GRC_MISC_CFG);
  6426. val &= ~0xff;
  6427. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6428. tw32(GRC_MISC_CFG, val);
  6429. /* Initialize MBUF/DESC pool. */
  6430. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6431. /* Do nothing. */
  6432. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6433. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6434. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6435. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6436. else
  6437. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6438. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6439. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6440. }
  6441. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6442. int fw_len;
  6443. fw_len = tp->fw_len;
  6444. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6445. tw32(BUFMGR_MB_POOL_ADDR,
  6446. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6447. tw32(BUFMGR_MB_POOL_SIZE,
  6448. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6449. }
  6450. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6451. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6452. tp->bufmgr_config.mbuf_read_dma_low_water);
  6453. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6454. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6455. tw32(BUFMGR_MB_HIGH_WATER,
  6456. tp->bufmgr_config.mbuf_high_water);
  6457. } else {
  6458. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6459. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6460. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6461. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6462. tw32(BUFMGR_MB_HIGH_WATER,
  6463. tp->bufmgr_config.mbuf_high_water_jumbo);
  6464. }
  6465. tw32(BUFMGR_DMA_LOW_WATER,
  6466. tp->bufmgr_config.dma_low_water);
  6467. tw32(BUFMGR_DMA_HIGH_WATER,
  6468. tp->bufmgr_config.dma_high_water);
  6469. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6470. for (i = 0; i < 2000; i++) {
  6471. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6472. break;
  6473. udelay(10);
  6474. }
  6475. if (i >= 2000) {
  6476. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  6477. tp->dev->name);
  6478. return -ENODEV;
  6479. }
  6480. /* Setup replenish threshold. */
  6481. val = tp->rx_pending / 8;
  6482. if (val == 0)
  6483. val = 1;
  6484. else if (val > tp->rx_std_max_post)
  6485. val = tp->rx_std_max_post;
  6486. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6487. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6488. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6489. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6490. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6491. }
  6492. tw32(RCVBDI_STD_THRESH, val);
  6493. /* Initialize TG3_BDINFO's at:
  6494. * RCVDBDI_STD_BD: standard eth size rx ring
  6495. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6496. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6497. *
  6498. * like so:
  6499. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6500. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6501. * ring attribute flags
  6502. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6503. *
  6504. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6505. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6506. *
  6507. * The size of each ring is fixed in the firmware, but the location is
  6508. * configurable.
  6509. */
  6510. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6511. ((u64) tpr->rx_std_mapping >> 32));
  6512. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6513. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6514. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6515. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6516. NIC_SRAM_RX_BUFFER_DESC);
  6517. /* Disable the mini ring */
  6518. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6519. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6520. BDINFO_FLAGS_DISABLED);
  6521. /* Program the jumbo buffer descriptor ring control
  6522. * blocks on those devices that have them.
  6523. */
  6524. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6525. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  6526. /* Setup replenish threshold. */
  6527. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6528. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6529. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6530. ((u64) tpr->rx_jmb_mapping >> 32));
  6531. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6532. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6533. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6534. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6535. BDINFO_FLAGS_USE_EXT_RECV);
  6536. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6537. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6538. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6539. } else {
  6540. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6541. BDINFO_FLAGS_DISABLED);
  6542. }
  6543. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6544. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6545. val = (RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6546. (RX_STD_MAX_SIZE << 2);
  6547. else
  6548. val = RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT;
  6549. } else
  6550. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6551. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6552. tpr->rx_std_prod_idx = tp->rx_pending;
  6553. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6554. tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6555. tp->rx_jumbo_pending : 0;
  6556. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6557. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6558. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6559. tw32(STD_REPLENISH_LWM, 32);
  6560. tw32(JMB_REPLENISH_LWM, 16);
  6561. }
  6562. tg3_rings_reset(tp);
  6563. /* Initialize MAC address and backoff seed. */
  6564. __tg3_set_mac_addr(tp, 0);
  6565. /* MTU + ethernet header + FCS + optional VLAN tag */
  6566. tw32(MAC_RX_MTU_SIZE,
  6567. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6568. /* The slot time is changed by tg3_setup_phy if we
  6569. * run at gigabit with half duplex.
  6570. */
  6571. tw32(MAC_TX_LENGTHS,
  6572. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6573. (6 << TX_LENGTHS_IPG_SHIFT) |
  6574. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6575. /* Receive rules. */
  6576. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6577. tw32(RCVLPC_CONFIG, 0x0181);
  6578. /* Calculate RDMAC_MODE setting early, we need it to determine
  6579. * the RCVLPC_STATE_ENABLE mask.
  6580. */
  6581. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6582. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6583. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6584. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6585. RDMAC_MODE_LNGREAD_ENAB);
  6586. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6587. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  6588. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6589. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6590. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6591. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6592. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6593. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6594. /* If statement applies to 5705 and 5750 PCI devices only */
  6595. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6596. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6597. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6598. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6599. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6600. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6601. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6602. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6603. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6604. }
  6605. }
  6606. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6607. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6608. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6609. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6610. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  6611. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6612. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6613. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6614. /* Receive/send statistics. */
  6615. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6616. val = tr32(RCVLPC_STATS_ENABLE);
  6617. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6618. tw32(RCVLPC_STATS_ENABLE, val);
  6619. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6620. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6621. val = tr32(RCVLPC_STATS_ENABLE);
  6622. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6623. tw32(RCVLPC_STATS_ENABLE, val);
  6624. } else {
  6625. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6626. }
  6627. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6628. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6629. tw32(SNDDATAI_STATSCTRL,
  6630. (SNDDATAI_SCTRL_ENABLE |
  6631. SNDDATAI_SCTRL_FASTUPD));
  6632. /* Setup host coalescing engine. */
  6633. tw32(HOSTCC_MODE, 0);
  6634. for (i = 0; i < 2000; i++) {
  6635. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6636. break;
  6637. udelay(10);
  6638. }
  6639. __tg3_set_coalesce(tp, &tp->coal);
  6640. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6641. /* Status/statistics block address. See tg3_timer,
  6642. * the tg3_periodic_fetch_stats call there, and
  6643. * tg3_get_stats to see how this works for 5705/5750 chips.
  6644. */
  6645. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6646. ((u64) tp->stats_mapping >> 32));
  6647. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6648. ((u64) tp->stats_mapping & 0xffffffff));
  6649. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6650. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6651. /* Clear statistics and status block memory areas */
  6652. for (i = NIC_SRAM_STATS_BLK;
  6653. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6654. i += sizeof(u32)) {
  6655. tg3_write_mem(tp, i, 0);
  6656. udelay(40);
  6657. }
  6658. }
  6659. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6660. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6661. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6662. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6663. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6664. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6665. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6666. /* reset to prevent losing 1st rx packet intermittently */
  6667. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6668. udelay(10);
  6669. }
  6670. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6671. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6672. else
  6673. tp->mac_mode = 0;
  6674. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6675. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6676. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6677. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6678. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6679. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6680. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6681. udelay(40);
  6682. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6683. * If TG3_FLG2_IS_NIC is zero, we should read the
  6684. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6685. * whether used as inputs or outputs, are set by boot code after
  6686. * reset.
  6687. */
  6688. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6689. u32 gpio_mask;
  6690. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6691. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6692. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6693. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6694. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6695. GRC_LCLCTRL_GPIO_OUTPUT3;
  6696. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6697. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6698. tp->grc_local_ctrl &= ~gpio_mask;
  6699. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6700. /* GPIO1 must be driven high for eeprom write protect */
  6701. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6702. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6703. GRC_LCLCTRL_GPIO_OUTPUT1);
  6704. }
  6705. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6706. udelay(100);
  6707. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
  6708. val = tr32(MSGINT_MODE);
  6709. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6710. tw32(MSGINT_MODE, val);
  6711. }
  6712. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6713. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6714. udelay(40);
  6715. }
  6716. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6717. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6718. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6719. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6720. WDMAC_MODE_LNGREAD_ENAB);
  6721. /* If statement applies to 5705 and 5750 PCI devices only */
  6722. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6723. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6724. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6725. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6726. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6727. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6728. /* nothing */
  6729. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6730. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6731. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6732. val |= WDMAC_MODE_RX_ACCEL;
  6733. }
  6734. }
  6735. /* Enable host coalescing bug fix */
  6736. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6737. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6738. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6739. val |= WDMAC_MODE_BURST_ALL_DATA;
  6740. tw32_f(WDMAC_MODE, val);
  6741. udelay(40);
  6742. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6743. u16 pcix_cmd;
  6744. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6745. &pcix_cmd);
  6746. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6747. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6748. pcix_cmd |= PCI_X_CMD_READ_2K;
  6749. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6750. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6751. pcix_cmd |= PCI_X_CMD_READ_2K;
  6752. }
  6753. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6754. pcix_cmd);
  6755. }
  6756. tw32_f(RDMAC_MODE, rdmac_mode);
  6757. udelay(40);
  6758. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6759. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6760. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6761. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6762. tw32(SNDDATAC_MODE,
  6763. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6764. else
  6765. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6766. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6767. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6768. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6769. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6770. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6771. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6772. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  6773. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6774. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  6775. tw32(SNDBDI_MODE, val);
  6776. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6777. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6778. err = tg3_load_5701_a0_firmware_fix(tp);
  6779. if (err)
  6780. return err;
  6781. }
  6782. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6783. err = tg3_load_tso_firmware(tp);
  6784. if (err)
  6785. return err;
  6786. }
  6787. tp->tx_mode = TX_MODE_ENABLE;
  6788. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6789. udelay(100);
  6790. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  6791. u32 reg = MAC_RSS_INDIR_TBL_0;
  6792. u8 *ent = (u8 *)&val;
  6793. /* Setup the indirection table */
  6794. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  6795. int idx = i % sizeof(val);
  6796. ent[idx] = i % (tp->irq_cnt - 1);
  6797. if (idx == sizeof(val) - 1) {
  6798. tw32(reg, val);
  6799. reg += 4;
  6800. }
  6801. }
  6802. /* Setup the "secret" hash key. */
  6803. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  6804. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  6805. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  6806. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  6807. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  6808. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  6809. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  6810. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  6811. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  6812. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  6813. }
  6814. tp->rx_mode = RX_MODE_ENABLE;
  6815. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6816. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6817. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  6818. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  6819. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  6820. RX_MODE_RSS_IPV6_HASH_EN |
  6821. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  6822. RX_MODE_RSS_IPV4_HASH_EN |
  6823. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  6824. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6825. udelay(10);
  6826. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6827. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6828. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6829. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6830. udelay(10);
  6831. }
  6832. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6833. udelay(10);
  6834. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6835. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6836. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6837. /* Set drive transmission level to 1.2V */
  6838. /* only if the signal pre-emphasis bit is not set */
  6839. val = tr32(MAC_SERDES_CFG);
  6840. val &= 0xfffff000;
  6841. val |= 0x880;
  6842. tw32(MAC_SERDES_CFG, val);
  6843. }
  6844. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6845. tw32(MAC_SERDES_CFG, 0x616000);
  6846. }
  6847. /* Prevent chip from dropping frames when flow control
  6848. * is enabled.
  6849. */
  6850. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6851. val = 1;
  6852. else
  6853. val = 2;
  6854. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  6855. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6856. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6857. /* Use hardware link auto-negotiation */
  6858. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6859. }
  6860. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6861. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6862. u32 tmp;
  6863. tmp = tr32(SERDES_RX_CTRL);
  6864. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6865. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6866. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6867. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6868. }
  6869. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6870. if (tp->link_config.phy_is_low_power) {
  6871. tp->link_config.phy_is_low_power = 0;
  6872. tp->link_config.speed = tp->link_config.orig_speed;
  6873. tp->link_config.duplex = tp->link_config.orig_duplex;
  6874. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6875. }
  6876. err = tg3_setup_phy(tp, 0);
  6877. if (err)
  6878. return err;
  6879. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6880. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
  6881. u32 tmp;
  6882. /* Clear CRC stats. */
  6883. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6884. tg3_writephy(tp, MII_TG3_TEST1,
  6885. tmp | MII_TG3_TEST1_CRC_EN);
  6886. tg3_readphy(tp, 0x14, &tmp);
  6887. }
  6888. }
  6889. }
  6890. __tg3_set_rx_mode(tp->dev);
  6891. /* Initialize receive rules. */
  6892. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6893. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6894. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6895. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6896. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6897. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6898. limit = 8;
  6899. else
  6900. limit = 16;
  6901. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6902. limit -= 4;
  6903. switch (limit) {
  6904. case 16:
  6905. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6906. case 15:
  6907. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6908. case 14:
  6909. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6910. case 13:
  6911. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6912. case 12:
  6913. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6914. case 11:
  6915. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6916. case 10:
  6917. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6918. case 9:
  6919. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6920. case 8:
  6921. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6922. case 7:
  6923. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6924. case 6:
  6925. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6926. case 5:
  6927. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6928. case 4:
  6929. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6930. case 3:
  6931. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6932. case 2:
  6933. case 1:
  6934. default:
  6935. break;
  6936. }
  6937. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6938. /* Write our heartbeat update interval to APE. */
  6939. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6940. APE_HOST_HEARTBEAT_INT_DISABLE);
  6941. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6942. return 0;
  6943. }
  6944. /* Called at device open time to get the chip ready for
  6945. * packet processing. Invoked with tp->lock held.
  6946. */
  6947. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6948. {
  6949. tg3_switch_clocks(tp);
  6950. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6951. return tg3_reset_hw(tp, reset_phy);
  6952. }
  6953. #define TG3_STAT_ADD32(PSTAT, REG) \
  6954. do { u32 __val = tr32(REG); \
  6955. (PSTAT)->low += __val; \
  6956. if ((PSTAT)->low < __val) \
  6957. (PSTAT)->high += 1; \
  6958. } while (0)
  6959. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6960. {
  6961. struct tg3_hw_stats *sp = tp->hw_stats;
  6962. if (!netif_carrier_ok(tp->dev))
  6963. return;
  6964. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6965. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6966. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6967. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6968. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6969. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6970. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6971. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6972. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6973. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6974. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6975. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6976. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6977. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6978. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6979. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6980. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6981. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6982. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6983. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6984. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6985. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6986. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6987. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6988. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6989. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6990. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6991. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6992. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6993. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6994. }
  6995. static void tg3_timer(unsigned long __opaque)
  6996. {
  6997. struct tg3 *tp = (struct tg3 *) __opaque;
  6998. if (tp->irq_sync)
  6999. goto restart_timer;
  7000. spin_lock(&tp->lock);
  7001. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7002. /* All of this garbage is because when using non-tagged
  7003. * IRQ status the mailbox/status_block protocol the chip
  7004. * uses with the cpu is race prone.
  7005. */
  7006. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7007. tw32(GRC_LOCAL_CTRL,
  7008. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7009. } else {
  7010. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7011. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7012. }
  7013. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7014. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  7015. spin_unlock(&tp->lock);
  7016. schedule_work(&tp->reset_task);
  7017. return;
  7018. }
  7019. }
  7020. /* This part only runs once per second. */
  7021. if (!--tp->timer_counter) {
  7022. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  7023. tg3_periodic_fetch_stats(tp);
  7024. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  7025. u32 mac_stat;
  7026. int phy_event;
  7027. mac_stat = tr32(MAC_STATUS);
  7028. phy_event = 0;
  7029. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  7030. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7031. phy_event = 1;
  7032. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7033. phy_event = 1;
  7034. if (phy_event)
  7035. tg3_setup_phy(tp, 0);
  7036. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  7037. u32 mac_stat = tr32(MAC_STATUS);
  7038. int need_setup = 0;
  7039. if (netif_carrier_ok(tp->dev) &&
  7040. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7041. need_setup = 1;
  7042. }
  7043. if (! netif_carrier_ok(tp->dev) &&
  7044. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7045. MAC_STATUS_SIGNAL_DET))) {
  7046. need_setup = 1;
  7047. }
  7048. if (need_setup) {
  7049. if (!tp->serdes_counter) {
  7050. tw32_f(MAC_MODE,
  7051. (tp->mac_mode &
  7052. ~MAC_MODE_PORT_MODE_MASK));
  7053. udelay(40);
  7054. tw32_f(MAC_MODE, tp->mac_mode);
  7055. udelay(40);
  7056. }
  7057. tg3_setup_phy(tp, 0);
  7058. }
  7059. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  7060. tg3_serdes_parallel_detect(tp);
  7061. tp->timer_counter = tp->timer_multiplier;
  7062. }
  7063. /* Heartbeat is only sent once every 2 seconds.
  7064. *
  7065. * The heartbeat is to tell the ASF firmware that the host
  7066. * driver is still alive. In the event that the OS crashes,
  7067. * ASF needs to reset the hardware to free up the FIFO space
  7068. * that may be filled with rx packets destined for the host.
  7069. * If the FIFO is full, ASF will no longer function properly.
  7070. *
  7071. * Unintended resets have been reported on real time kernels
  7072. * where the timer doesn't run on time. Netpoll will also have
  7073. * same problem.
  7074. *
  7075. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7076. * to check the ring condition when the heartbeat is expiring
  7077. * before doing the reset. This will prevent most unintended
  7078. * resets.
  7079. */
  7080. if (!--tp->asf_counter) {
  7081. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  7082. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  7083. tg3_wait_for_event_ack(tp);
  7084. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7085. FWCMD_NICDRV_ALIVE3);
  7086. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7087. /* 5 seconds timeout */
  7088. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  7089. tg3_generate_fw_event(tp);
  7090. }
  7091. tp->asf_counter = tp->asf_multiplier;
  7092. }
  7093. spin_unlock(&tp->lock);
  7094. restart_timer:
  7095. tp->timer.expires = jiffies + tp->timer_offset;
  7096. add_timer(&tp->timer);
  7097. }
  7098. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7099. {
  7100. irq_handler_t fn;
  7101. unsigned long flags;
  7102. char *name;
  7103. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7104. if (tp->irq_cnt == 1)
  7105. name = tp->dev->name;
  7106. else {
  7107. name = &tnapi->irq_lbl[0];
  7108. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7109. name[IFNAMSIZ-1] = 0;
  7110. }
  7111. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7112. fn = tg3_msi;
  7113. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  7114. fn = tg3_msi_1shot;
  7115. flags = IRQF_SAMPLE_RANDOM;
  7116. } else {
  7117. fn = tg3_interrupt;
  7118. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7119. fn = tg3_interrupt_tagged;
  7120. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  7121. }
  7122. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7123. }
  7124. static int tg3_test_interrupt(struct tg3 *tp)
  7125. {
  7126. struct tg3_napi *tnapi = &tp->napi[0];
  7127. struct net_device *dev = tp->dev;
  7128. int err, i, intr_ok = 0;
  7129. u32 val;
  7130. if (!netif_running(dev))
  7131. return -ENODEV;
  7132. tg3_disable_ints(tp);
  7133. free_irq(tnapi->irq_vec, tnapi);
  7134. /*
  7135. * Turn off MSI one shot mode. Otherwise this test has no
  7136. * observable way to know whether the interrupt was delivered.
  7137. */
  7138. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7139. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  7140. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7141. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7142. tw32(MSGINT_MODE, val);
  7143. }
  7144. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7145. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7146. if (err)
  7147. return err;
  7148. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7149. tg3_enable_ints(tp);
  7150. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7151. tnapi->coal_now);
  7152. for (i = 0; i < 5; i++) {
  7153. u32 int_mbox, misc_host_ctrl;
  7154. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7155. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7156. if ((int_mbox != 0) ||
  7157. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7158. intr_ok = 1;
  7159. break;
  7160. }
  7161. msleep(10);
  7162. }
  7163. tg3_disable_ints(tp);
  7164. free_irq(tnapi->irq_vec, tnapi);
  7165. err = tg3_request_irq(tp, 0);
  7166. if (err)
  7167. return err;
  7168. if (intr_ok) {
  7169. /* Reenable MSI one shot mode. */
  7170. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7171. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  7172. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7173. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7174. tw32(MSGINT_MODE, val);
  7175. }
  7176. return 0;
  7177. }
  7178. return -EIO;
  7179. }
  7180. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7181. * successfully restored
  7182. */
  7183. static int tg3_test_msi(struct tg3 *tp)
  7184. {
  7185. int err;
  7186. u16 pci_cmd;
  7187. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  7188. return 0;
  7189. /* Turn off SERR reporting in case MSI terminates with Master
  7190. * Abort.
  7191. */
  7192. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7193. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7194. pci_cmd & ~PCI_COMMAND_SERR);
  7195. err = tg3_test_interrupt(tp);
  7196. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7197. if (!err)
  7198. return 0;
  7199. /* other failures */
  7200. if (err != -EIO)
  7201. return err;
  7202. /* MSI test failed, go back to INTx mode */
  7203. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  7204. "switching to INTx mode. Please report this failure to "
  7205. "the PCI maintainer and include system chipset information.\n",
  7206. tp->dev->name);
  7207. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7208. pci_disable_msi(tp->pdev);
  7209. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7210. err = tg3_request_irq(tp, 0);
  7211. if (err)
  7212. return err;
  7213. /* Need to reset the chip because the MSI cycle may have terminated
  7214. * with Master Abort.
  7215. */
  7216. tg3_full_lock(tp, 1);
  7217. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7218. err = tg3_init_hw(tp, 1);
  7219. tg3_full_unlock(tp);
  7220. if (err)
  7221. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7222. return err;
  7223. }
  7224. static int tg3_request_firmware(struct tg3 *tp)
  7225. {
  7226. const __be32 *fw_data;
  7227. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7228. printk(KERN_ERR "%s: Failed to load firmware \"%s\"\n",
  7229. tp->dev->name, tp->fw_needed);
  7230. return -ENOENT;
  7231. }
  7232. fw_data = (void *)tp->fw->data;
  7233. /* Firmware blob starts with version numbers, followed by
  7234. * start address and _full_ length including BSS sections
  7235. * (which must be longer than the actual data, of course
  7236. */
  7237. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7238. if (tp->fw_len < (tp->fw->size - 12)) {
  7239. printk(KERN_ERR "%s: bogus length %d in \"%s\"\n",
  7240. tp->dev->name, tp->fw_len, tp->fw_needed);
  7241. release_firmware(tp->fw);
  7242. tp->fw = NULL;
  7243. return -EINVAL;
  7244. }
  7245. /* We no longer need firmware; we have it. */
  7246. tp->fw_needed = NULL;
  7247. return 0;
  7248. }
  7249. static bool tg3_enable_msix(struct tg3 *tp)
  7250. {
  7251. int i, rc, cpus = num_online_cpus();
  7252. struct msix_entry msix_ent[tp->irq_max];
  7253. if (cpus == 1)
  7254. /* Just fallback to the simpler MSI mode. */
  7255. return false;
  7256. /*
  7257. * We want as many rx rings enabled as there are cpus.
  7258. * The first MSIX vector only deals with link interrupts, etc,
  7259. * so we add one to the number of vectors we are requesting.
  7260. */
  7261. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7262. for (i = 0; i < tp->irq_max; i++) {
  7263. msix_ent[i].entry = i;
  7264. msix_ent[i].vector = 0;
  7265. }
  7266. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7267. if (rc != 0) {
  7268. if (rc < TG3_RSS_MIN_NUM_MSIX_VECS)
  7269. return false;
  7270. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7271. return false;
  7272. printk(KERN_NOTICE
  7273. "%s: Requested %d MSI-X vectors, received %d\n",
  7274. tp->dev->name, tp->irq_cnt, rc);
  7275. tp->irq_cnt = rc;
  7276. }
  7277. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  7278. for (i = 0; i < tp->irq_max; i++)
  7279. tp->napi[i].irq_vec = msix_ent[i].vector;
  7280. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  7281. tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
  7282. tp->dev->real_num_tx_queues = tp->irq_cnt - 1;
  7283. } else
  7284. tp->dev->real_num_tx_queues = 1;
  7285. return true;
  7286. }
  7287. static void tg3_ints_init(struct tg3 *tp)
  7288. {
  7289. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  7290. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7291. /* All MSI supporting chips should support tagged
  7292. * status. Assert that this is the case.
  7293. */
  7294. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  7295. "Not using MSI.\n", tp->dev->name);
  7296. goto defcfg;
  7297. }
  7298. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  7299. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  7300. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  7301. pci_enable_msi(tp->pdev) == 0)
  7302. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  7303. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7304. u32 msi_mode = tr32(MSGINT_MODE);
  7305. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7306. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7307. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7308. }
  7309. defcfg:
  7310. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  7311. tp->irq_cnt = 1;
  7312. tp->napi[0].irq_vec = tp->pdev->irq;
  7313. tp->dev->real_num_tx_queues = 1;
  7314. }
  7315. }
  7316. static void tg3_ints_fini(struct tg3 *tp)
  7317. {
  7318. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7319. pci_disable_msix(tp->pdev);
  7320. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  7321. pci_disable_msi(tp->pdev);
  7322. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  7323. tp->tg3_flags3 &= ~TG3_FLG3_ENABLE_RSS;
  7324. }
  7325. static int tg3_open(struct net_device *dev)
  7326. {
  7327. struct tg3 *tp = netdev_priv(dev);
  7328. int i, err;
  7329. if (tp->fw_needed) {
  7330. err = tg3_request_firmware(tp);
  7331. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7332. if (err)
  7333. return err;
  7334. } else if (err) {
  7335. printk(KERN_WARNING "%s: TSO capability disabled.\n",
  7336. tp->dev->name);
  7337. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  7338. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7339. printk(KERN_NOTICE "%s: TSO capability restored.\n",
  7340. tp->dev->name);
  7341. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  7342. }
  7343. }
  7344. netif_carrier_off(tp->dev);
  7345. err = tg3_set_power_state(tp, PCI_D0);
  7346. if (err)
  7347. return err;
  7348. tg3_full_lock(tp, 0);
  7349. tg3_disable_ints(tp);
  7350. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7351. tg3_full_unlock(tp);
  7352. /*
  7353. * Setup interrupts first so we know how
  7354. * many NAPI resources to allocate
  7355. */
  7356. tg3_ints_init(tp);
  7357. /* The placement of this call is tied
  7358. * to the setup and use of Host TX descriptors.
  7359. */
  7360. err = tg3_alloc_consistent(tp);
  7361. if (err)
  7362. goto err_out1;
  7363. tg3_napi_enable(tp);
  7364. for (i = 0; i < tp->irq_cnt; i++) {
  7365. struct tg3_napi *tnapi = &tp->napi[i];
  7366. err = tg3_request_irq(tp, i);
  7367. if (err) {
  7368. for (i--; i >= 0; i--)
  7369. free_irq(tnapi->irq_vec, tnapi);
  7370. break;
  7371. }
  7372. }
  7373. if (err)
  7374. goto err_out2;
  7375. tg3_full_lock(tp, 0);
  7376. err = tg3_init_hw(tp, 1);
  7377. if (err) {
  7378. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7379. tg3_free_rings(tp);
  7380. } else {
  7381. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7382. tp->timer_offset = HZ;
  7383. else
  7384. tp->timer_offset = HZ / 10;
  7385. BUG_ON(tp->timer_offset > HZ);
  7386. tp->timer_counter = tp->timer_multiplier =
  7387. (HZ / tp->timer_offset);
  7388. tp->asf_counter = tp->asf_multiplier =
  7389. ((HZ / tp->timer_offset) * 2);
  7390. init_timer(&tp->timer);
  7391. tp->timer.expires = jiffies + tp->timer_offset;
  7392. tp->timer.data = (unsigned long) tp;
  7393. tp->timer.function = tg3_timer;
  7394. }
  7395. tg3_full_unlock(tp);
  7396. if (err)
  7397. goto err_out3;
  7398. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7399. err = tg3_test_msi(tp);
  7400. if (err) {
  7401. tg3_full_lock(tp, 0);
  7402. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7403. tg3_free_rings(tp);
  7404. tg3_full_unlock(tp);
  7405. goto err_out2;
  7406. }
  7407. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7408. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
  7409. (tp->tg3_flags2 & TG3_FLG2_USING_MSI) &&
  7410. (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)) {
  7411. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7412. tw32(PCIE_TRANSACTION_CFG,
  7413. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7414. }
  7415. }
  7416. tg3_phy_start(tp);
  7417. tg3_full_lock(tp, 0);
  7418. add_timer(&tp->timer);
  7419. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7420. tg3_enable_ints(tp);
  7421. tg3_full_unlock(tp);
  7422. netif_tx_start_all_queues(dev);
  7423. return 0;
  7424. err_out3:
  7425. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7426. struct tg3_napi *tnapi = &tp->napi[i];
  7427. free_irq(tnapi->irq_vec, tnapi);
  7428. }
  7429. err_out2:
  7430. tg3_napi_disable(tp);
  7431. tg3_free_consistent(tp);
  7432. err_out1:
  7433. tg3_ints_fini(tp);
  7434. return err;
  7435. }
  7436. #if 0
  7437. /*static*/ void tg3_dump_state(struct tg3 *tp)
  7438. {
  7439. u32 val32, val32_2, val32_3, val32_4, val32_5;
  7440. u16 val16;
  7441. int i;
  7442. struct tg3_hw_status *sblk = tp->napi[0]->hw_status;
  7443. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  7444. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  7445. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  7446. val16, val32);
  7447. /* MAC block */
  7448. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  7449. tr32(MAC_MODE), tr32(MAC_STATUS));
  7450. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  7451. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  7452. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  7453. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  7454. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  7455. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  7456. /* Send data initiator control block */
  7457. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  7458. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  7459. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  7460. tr32(SNDDATAI_STATSCTRL));
  7461. /* Send data completion control block */
  7462. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  7463. /* Send BD ring selector block */
  7464. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  7465. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  7466. /* Send BD initiator control block */
  7467. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  7468. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  7469. /* Send BD completion control block */
  7470. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  7471. /* Receive list placement control block */
  7472. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  7473. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  7474. printk(" RCVLPC_STATSCTRL[%08x]\n",
  7475. tr32(RCVLPC_STATSCTRL));
  7476. /* Receive data and receive BD initiator control block */
  7477. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  7478. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  7479. /* Receive data completion control block */
  7480. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  7481. tr32(RCVDCC_MODE));
  7482. /* Receive BD initiator control block */
  7483. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  7484. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  7485. /* Receive BD completion control block */
  7486. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  7487. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  7488. /* Receive list selector control block */
  7489. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  7490. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  7491. /* Mbuf cluster free block */
  7492. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  7493. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  7494. /* Host coalescing control block */
  7495. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  7496. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  7497. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  7498. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7499. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7500. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  7501. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7502. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7503. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  7504. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  7505. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  7506. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  7507. /* Memory arbiter control block */
  7508. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  7509. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  7510. /* Buffer manager control block */
  7511. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  7512. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  7513. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  7514. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  7515. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  7516. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  7517. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  7518. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  7519. /* Read DMA control block */
  7520. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  7521. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  7522. /* Write DMA control block */
  7523. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  7524. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  7525. /* DMA completion block */
  7526. printk("DEBUG: DMAC_MODE[%08x]\n",
  7527. tr32(DMAC_MODE));
  7528. /* GRC block */
  7529. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  7530. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  7531. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  7532. tr32(GRC_LOCAL_CTRL));
  7533. /* TG3_BDINFOs */
  7534. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  7535. tr32(RCVDBDI_JUMBO_BD + 0x0),
  7536. tr32(RCVDBDI_JUMBO_BD + 0x4),
  7537. tr32(RCVDBDI_JUMBO_BD + 0x8),
  7538. tr32(RCVDBDI_JUMBO_BD + 0xc));
  7539. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  7540. tr32(RCVDBDI_STD_BD + 0x0),
  7541. tr32(RCVDBDI_STD_BD + 0x4),
  7542. tr32(RCVDBDI_STD_BD + 0x8),
  7543. tr32(RCVDBDI_STD_BD + 0xc));
  7544. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  7545. tr32(RCVDBDI_MINI_BD + 0x0),
  7546. tr32(RCVDBDI_MINI_BD + 0x4),
  7547. tr32(RCVDBDI_MINI_BD + 0x8),
  7548. tr32(RCVDBDI_MINI_BD + 0xc));
  7549. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  7550. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  7551. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  7552. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  7553. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  7554. val32, val32_2, val32_3, val32_4);
  7555. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  7556. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  7557. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  7558. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  7559. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  7560. val32, val32_2, val32_3, val32_4);
  7561. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  7562. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  7563. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  7564. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  7565. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  7566. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  7567. val32, val32_2, val32_3, val32_4, val32_5);
  7568. /* SW status block */
  7569. printk(KERN_DEBUG
  7570. "Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  7571. sblk->status,
  7572. sblk->status_tag,
  7573. sblk->rx_jumbo_consumer,
  7574. sblk->rx_consumer,
  7575. sblk->rx_mini_consumer,
  7576. sblk->idx[0].rx_producer,
  7577. sblk->idx[0].tx_consumer);
  7578. /* SW statistics block */
  7579. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  7580. ((u32 *)tp->hw_stats)[0],
  7581. ((u32 *)tp->hw_stats)[1],
  7582. ((u32 *)tp->hw_stats)[2],
  7583. ((u32 *)tp->hw_stats)[3]);
  7584. /* Mailboxes */
  7585. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  7586. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  7587. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  7588. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  7589. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  7590. /* NIC side send descriptors. */
  7591. for (i = 0; i < 6; i++) {
  7592. unsigned long txd;
  7593. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  7594. + (i * sizeof(struct tg3_tx_buffer_desc));
  7595. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  7596. i,
  7597. readl(txd + 0x0), readl(txd + 0x4),
  7598. readl(txd + 0x8), readl(txd + 0xc));
  7599. }
  7600. /* NIC side RX descriptors. */
  7601. for (i = 0; i < 6; i++) {
  7602. unsigned long rxd;
  7603. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  7604. + (i * sizeof(struct tg3_rx_buffer_desc));
  7605. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  7606. i,
  7607. readl(rxd + 0x0), readl(rxd + 0x4),
  7608. readl(rxd + 0x8), readl(rxd + 0xc));
  7609. rxd += (4 * sizeof(u32));
  7610. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  7611. i,
  7612. readl(rxd + 0x0), readl(rxd + 0x4),
  7613. readl(rxd + 0x8), readl(rxd + 0xc));
  7614. }
  7615. for (i = 0; i < 6; i++) {
  7616. unsigned long rxd;
  7617. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  7618. + (i * sizeof(struct tg3_rx_buffer_desc));
  7619. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  7620. i,
  7621. readl(rxd + 0x0), readl(rxd + 0x4),
  7622. readl(rxd + 0x8), readl(rxd + 0xc));
  7623. rxd += (4 * sizeof(u32));
  7624. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  7625. i,
  7626. readl(rxd + 0x0), readl(rxd + 0x4),
  7627. readl(rxd + 0x8), readl(rxd + 0xc));
  7628. }
  7629. }
  7630. #endif
  7631. static struct net_device_stats *tg3_get_stats(struct net_device *);
  7632. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7633. static int tg3_close(struct net_device *dev)
  7634. {
  7635. int i;
  7636. struct tg3 *tp = netdev_priv(dev);
  7637. tg3_napi_disable(tp);
  7638. cancel_work_sync(&tp->reset_task);
  7639. netif_tx_stop_all_queues(dev);
  7640. del_timer_sync(&tp->timer);
  7641. tg3_phy_stop(tp);
  7642. tg3_full_lock(tp, 1);
  7643. #if 0
  7644. tg3_dump_state(tp);
  7645. #endif
  7646. tg3_disable_ints(tp);
  7647. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7648. tg3_free_rings(tp);
  7649. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7650. tg3_full_unlock(tp);
  7651. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7652. struct tg3_napi *tnapi = &tp->napi[i];
  7653. free_irq(tnapi->irq_vec, tnapi);
  7654. }
  7655. tg3_ints_fini(tp);
  7656. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  7657. sizeof(tp->net_stats_prev));
  7658. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7659. sizeof(tp->estats_prev));
  7660. tg3_free_consistent(tp);
  7661. tg3_set_power_state(tp, PCI_D3hot);
  7662. netif_carrier_off(tp->dev);
  7663. return 0;
  7664. }
  7665. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7666. {
  7667. unsigned long ret;
  7668. #if (BITS_PER_LONG == 32)
  7669. ret = val->low;
  7670. #else
  7671. ret = ((u64)val->high << 32) | ((u64)val->low);
  7672. #endif
  7673. return ret;
  7674. }
  7675. static inline u64 get_estat64(tg3_stat64_t *val)
  7676. {
  7677. return ((u64)val->high << 32) | ((u64)val->low);
  7678. }
  7679. static unsigned long calc_crc_errors(struct tg3 *tp)
  7680. {
  7681. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7682. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7683. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7684. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7685. u32 val;
  7686. spin_lock_bh(&tp->lock);
  7687. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7688. tg3_writephy(tp, MII_TG3_TEST1,
  7689. val | MII_TG3_TEST1_CRC_EN);
  7690. tg3_readphy(tp, 0x14, &val);
  7691. } else
  7692. val = 0;
  7693. spin_unlock_bh(&tp->lock);
  7694. tp->phy_crc_errors += val;
  7695. return tp->phy_crc_errors;
  7696. }
  7697. return get_stat64(&hw_stats->rx_fcs_errors);
  7698. }
  7699. #define ESTAT_ADD(member) \
  7700. estats->member = old_estats->member + \
  7701. get_estat64(&hw_stats->member)
  7702. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7703. {
  7704. struct tg3_ethtool_stats *estats = &tp->estats;
  7705. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7706. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7707. if (!hw_stats)
  7708. return old_estats;
  7709. ESTAT_ADD(rx_octets);
  7710. ESTAT_ADD(rx_fragments);
  7711. ESTAT_ADD(rx_ucast_packets);
  7712. ESTAT_ADD(rx_mcast_packets);
  7713. ESTAT_ADD(rx_bcast_packets);
  7714. ESTAT_ADD(rx_fcs_errors);
  7715. ESTAT_ADD(rx_align_errors);
  7716. ESTAT_ADD(rx_xon_pause_rcvd);
  7717. ESTAT_ADD(rx_xoff_pause_rcvd);
  7718. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7719. ESTAT_ADD(rx_xoff_entered);
  7720. ESTAT_ADD(rx_frame_too_long_errors);
  7721. ESTAT_ADD(rx_jabbers);
  7722. ESTAT_ADD(rx_undersize_packets);
  7723. ESTAT_ADD(rx_in_length_errors);
  7724. ESTAT_ADD(rx_out_length_errors);
  7725. ESTAT_ADD(rx_64_or_less_octet_packets);
  7726. ESTAT_ADD(rx_65_to_127_octet_packets);
  7727. ESTAT_ADD(rx_128_to_255_octet_packets);
  7728. ESTAT_ADD(rx_256_to_511_octet_packets);
  7729. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7730. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7731. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7732. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7733. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7734. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7735. ESTAT_ADD(tx_octets);
  7736. ESTAT_ADD(tx_collisions);
  7737. ESTAT_ADD(tx_xon_sent);
  7738. ESTAT_ADD(tx_xoff_sent);
  7739. ESTAT_ADD(tx_flow_control);
  7740. ESTAT_ADD(tx_mac_errors);
  7741. ESTAT_ADD(tx_single_collisions);
  7742. ESTAT_ADD(tx_mult_collisions);
  7743. ESTAT_ADD(tx_deferred);
  7744. ESTAT_ADD(tx_excessive_collisions);
  7745. ESTAT_ADD(tx_late_collisions);
  7746. ESTAT_ADD(tx_collide_2times);
  7747. ESTAT_ADD(tx_collide_3times);
  7748. ESTAT_ADD(tx_collide_4times);
  7749. ESTAT_ADD(tx_collide_5times);
  7750. ESTAT_ADD(tx_collide_6times);
  7751. ESTAT_ADD(tx_collide_7times);
  7752. ESTAT_ADD(tx_collide_8times);
  7753. ESTAT_ADD(tx_collide_9times);
  7754. ESTAT_ADD(tx_collide_10times);
  7755. ESTAT_ADD(tx_collide_11times);
  7756. ESTAT_ADD(tx_collide_12times);
  7757. ESTAT_ADD(tx_collide_13times);
  7758. ESTAT_ADD(tx_collide_14times);
  7759. ESTAT_ADD(tx_collide_15times);
  7760. ESTAT_ADD(tx_ucast_packets);
  7761. ESTAT_ADD(tx_mcast_packets);
  7762. ESTAT_ADD(tx_bcast_packets);
  7763. ESTAT_ADD(tx_carrier_sense_errors);
  7764. ESTAT_ADD(tx_discards);
  7765. ESTAT_ADD(tx_errors);
  7766. ESTAT_ADD(dma_writeq_full);
  7767. ESTAT_ADD(dma_write_prioq_full);
  7768. ESTAT_ADD(rxbds_empty);
  7769. ESTAT_ADD(rx_discards);
  7770. ESTAT_ADD(rx_errors);
  7771. ESTAT_ADD(rx_threshold_hit);
  7772. ESTAT_ADD(dma_readq_full);
  7773. ESTAT_ADD(dma_read_prioq_full);
  7774. ESTAT_ADD(tx_comp_queue_full);
  7775. ESTAT_ADD(ring_set_send_prod_index);
  7776. ESTAT_ADD(ring_status_update);
  7777. ESTAT_ADD(nic_irqs);
  7778. ESTAT_ADD(nic_avoided_irqs);
  7779. ESTAT_ADD(nic_tx_threshold_hit);
  7780. return estats;
  7781. }
  7782. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7783. {
  7784. struct tg3 *tp = netdev_priv(dev);
  7785. struct net_device_stats *stats = &tp->net_stats;
  7786. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7787. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7788. if (!hw_stats)
  7789. return old_stats;
  7790. stats->rx_packets = old_stats->rx_packets +
  7791. get_stat64(&hw_stats->rx_ucast_packets) +
  7792. get_stat64(&hw_stats->rx_mcast_packets) +
  7793. get_stat64(&hw_stats->rx_bcast_packets);
  7794. stats->tx_packets = old_stats->tx_packets +
  7795. get_stat64(&hw_stats->tx_ucast_packets) +
  7796. get_stat64(&hw_stats->tx_mcast_packets) +
  7797. get_stat64(&hw_stats->tx_bcast_packets);
  7798. stats->rx_bytes = old_stats->rx_bytes +
  7799. get_stat64(&hw_stats->rx_octets);
  7800. stats->tx_bytes = old_stats->tx_bytes +
  7801. get_stat64(&hw_stats->tx_octets);
  7802. stats->rx_errors = old_stats->rx_errors +
  7803. get_stat64(&hw_stats->rx_errors);
  7804. stats->tx_errors = old_stats->tx_errors +
  7805. get_stat64(&hw_stats->tx_errors) +
  7806. get_stat64(&hw_stats->tx_mac_errors) +
  7807. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7808. get_stat64(&hw_stats->tx_discards);
  7809. stats->multicast = old_stats->multicast +
  7810. get_stat64(&hw_stats->rx_mcast_packets);
  7811. stats->collisions = old_stats->collisions +
  7812. get_stat64(&hw_stats->tx_collisions);
  7813. stats->rx_length_errors = old_stats->rx_length_errors +
  7814. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7815. get_stat64(&hw_stats->rx_undersize_packets);
  7816. stats->rx_over_errors = old_stats->rx_over_errors +
  7817. get_stat64(&hw_stats->rxbds_empty);
  7818. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7819. get_stat64(&hw_stats->rx_align_errors);
  7820. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7821. get_stat64(&hw_stats->tx_discards);
  7822. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7823. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7824. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7825. calc_crc_errors(tp);
  7826. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7827. get_stat64(&hw_stats->rx_discards);
  7828. return stats;
  7829. }
  7830. static inline u32 calc_crc(unsigned char *buf, int len)
  7831. {
  7832. u32 reg;
  7833. u32 tmp;
  7834. int j, k;
  7835. reg = 0xffffffff;
  7836. for (j = 0; j < len; j++) {
  7837. reg ^= buf[j];
  7838. for (k = 0; k < 8; k++) {
  7839. tmp = reg & 0x01;
  7840. reg >>= 1;
  7841. if (tmp) {
  7842. reg ^= 0xedb88320;
  7843. }
  7844. }
  7845. }
  7846. return ~reg;
  7847. }
  7848. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7849. {
  7850. /* accept or reject all multicast frames */
  7851. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7852. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7853. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7854. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7855. }
  7856. static void __tg3_set_rx_mode(struct net_device *dev)
  7857. {
  7858. struct tg3 *tp = netdev_priv(dev);
  7859. u32 rx_mode;
  7860. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7861. RX_MODE_KEEP_VLAN_TAG);
  7862. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7863. * flag clear.
  7864. */
  7865. #if TG3_VLAN_TAG_USED
  7866. if (!tp->vlgrp &&
  7867. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7868. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7869. #else
  7870. /* By definition, VLAN is disabled always in this
  7871. * case.
  7872. */
  7873. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7874. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7875. #endif
  7876. if (dev->flags & IFF_PROMISC) {
  7877. /* Promiscuous mode. */
  7878. rx_mode |= RX_MODE_PROMISC;
  7879. } else if (dev->flags & IFF_ALLMULTI) {
  7880. /* Accept all multicast. */
  7881. tg3_set_multi (tp, 1);
  7882. } else if (netdev_mc_empty(dev)) {
  7883. /* Reject all multicast. */
  7884. tg3_set_multi (tp, 0);
  7885. } else {
  7886. /* Accept one or more multicast(s). */
  7887. struct dev_mc_list *mclist;
  7888. unsigned int i;
  7889. u32 mc_filter[4] = { 0, };
  7890. u32 regidx;
  7891. u32 bit;
  7892. u32 crc;
  7893. for (i = 0, mclist = dev->mc_list; mclist && i < netdev_mc_count(dev);
  7894. i++, mclist = mclist->next) {
  7895. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7896. bit = ~crc & 0x7f;
  7897. regidx = (bit & 0x60) >> 5;
  7898. bit &= 0x1f;
  7899. mc_filter[regidx] |= (1 << bit);
  7900. }
  7901. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7902. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7903. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7904. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7905. }
  7906. if (rx_mode != tp->rx_mode) {
  7907. tp->rx_mode = rx_mode;
  7908. tw32_f(MAC_RX_MODE, rx_mode);
  7909. udelay(10);
  7910. }
  7911. }
  7912. static void tg3_set_rx_mode(struct net_device *dev)
  7913. {
  7914. struct tg3 *tp = netdev_priv(dev);
  7915. if (!netif_running(dev))
  7916. return;
  7917. tg3_full_lock(tp, 0);
  7918. __tg3_set_rx_mode(dev);
  7919. tg3_full_unlock(tp);
  7920. }
  7921. #define TG3_REGDUMP_LEN (32 * 1024)
  7922. static int tg3_get_regs_len(struct net_device *dev)
  7923. {
  7924. return TG3_REGDUMP_LEN;
  7925. }
  7926. static void tg3_get_regs(struct net_device *dev,
  7927. struct ethtool_regs *regs, void *_p)
  7928. {
  7929. u32 *p = _p;
  7930. struct tg3 *tp = netdev_priv(dev);
  7931. u8 *orig_p = _p;
  7932. int i;
  7933. regs->version = 0;
  7934. memset(p, 0, TG3_REGDUMP_LEN);
  7935. if (tp->link_config.phy_is_low_power)
  7936. return;
  7937. tg3_full_lock(tp, 0);
  7938. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7939. #define GET_REG32_LOOP(base,len) \
  7940. do { p = (u32 *)(orig_p + (base)); \
  7941. for (i = 0; i < len; i += 4) \
  7942. __GET_REG32((base) + i); \
  7943. } while (0)
  7944. #define GET_REG32_1(reg) \
  7945. do { p = (u32 *)(orig_p + (reg)); \
  7946. __GET_REG32((reg)); \
  7947. } while (0)
  7948. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7949. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7950. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7951. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7952. GET_REG32_1(SNDDATAC_MODE);
  7953. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7954. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7955. GET_REG32_1(SNDBDC_MODE);
  7956. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7957. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7958. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7959. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7960. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7961. GET_REG32_1(RCVDCC_MODE);
  7962. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7963. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7964. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7965. GET_REG32_1(MBFREE_MODE);
  7966. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7967. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7968. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7969. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7970. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7971. GET_REG32_1(RX_CPU_MODE);
  7972. GET_REG32_1(RX_CPU_STATE);
  7973. GET_REG32_1(RX_CPU_PGMCTR);
  7974. GET_REG32_1(RX_CPU_HWBKPT);
  7975. GET_REG32_1(TX_CPU_MODE);
  7976. GET_REG32_1(TX_CPU_STATE);
  7977. GET_REG32_1(TX_CPU_PGMCTR);
  7978. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7979. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7980. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7981. GET_REG32_1(DMAC_MODE);
  7982. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7983. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7984. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7985. #undef __GET_REG32
  7986. #undef GET_REG32_LOOP
  7987. #undef GET_REG32_1
  7988. tg3_full_unlock(tp);
  7989. }
  7990. static int tg3_get_eeprom_len(struct net_device *dev)
  7991. {
  7992. struct tg3 *tp = netdev_priv(dev);
  7993. return tp->nvram_size;
  7994. }
  7995. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7996. {
  7997. struct tg3 *tp = netdev_priv(dev);
  7998. int ret;
  7999. u8 *pd;
  8000. u32 i, offset, len, b_offset, b_count;
  8001. __be32 val;
  8002. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8003. return -EINVAL;
  8004. if (tp->link_config.phy_is_low_power)
  8005. return -EAGAIN;
  8006. offset = eeprom->offset;
  8007. len = eeprom->len;
  8008. eeprom->len = 0;
  8009. eeprom->magic = TG3_EEPROM_MAGIC;
  8010. if (offset & 3) {
  8011. /* adjustments to start on required 4 byte boundary */
  8012. b_offset = offset & 3;
  8013. b_count = 4 - b_offset;
  8014. if (b_count > len) {
  8015. /* i.e. offset=1 len=2 */
  8016. b_count = len;
  8017. }
  8018. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8019. if (ret)
  8020. return ret;
  8021. memcpy(data, ((char*)&val) + b_offset, b_count);
  8022. len -= b_count;
  8023. offset += b_count;
  8024. eeprom->len += b_count;
  8025. }
  8026. /* read bytes upto the last 4 byte boundary */
  8027. pd = &data[eeprom->len];
  8028. for (i = 0; i < (len - (len & 3)); i += 4) {
  8029. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8030. if (ret) {
  8031. eeprom->len += i;
  8032. return ret;
  8033. }
  8034. memcpy(pd + i, &val, 4);
  8035. }
  8036. eeprom->len += i;
  8037. if (len & 3) {
  8038. /* read last bytes not ending on 4 byte boundary */
  8039. pd = &data[eeprom->len];
  8040. b_count = len & 3;
  8041. b_offset = offset + len - b_count;
  8042. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8043. if (ret)
  8044. return ret;
  8045. memcpy(pd, &val, b_count);
  8046. eeprom->len += b_count;
  8047. }
  8048. return 0;
  8049. }
  8050. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  8051. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8052. {
  8053. struct tg3 *tp = netdev_priv(dev);
  8054. int ret;
  8055. u32 offset, len, b_offset, odd_len;
  8056. u8 *buf;
  8057. __be32 start, end;
  8058. if (tp->link_config.phy_is_low_power)
  8059. return -EAGAIN;
  8060. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  8061. eeprom->magic != TG3_EEPROM_MAGIC)
  8062. return -EINVAL;
  8063. offset = eeprom->offset;
  8064. len = eeprom->len;
  8065. if ((b_offset = (offset & 3))) {
  8066. /* adjustments to start on required 4 byte boundary */
  8067. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8068. if (ret)
  8069. return ret;
  8070. len += b_offset;
  8071. offset &= ~3;
  8072. if (len < 4)
  8073. len = 4;
  8074. }
  8075. odd_len = 0;
  8076. if (len & 3) {
  8077. /* adjustments to end on required 4 byte boundary */
  8078. odd_len = 1;
  8079. len = (len + 3) & ~3;
  8080. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8081. if (ret)
  8082. return ret;
  8083. }
  8084. buf = data;
  8085. if (b_offset || odd_len) {
  8086. buf = kmalloc(len, GFP_KERNEL);
  8087. if (!buf)
  8088. return -ENOMEM;
  8089. if (b_offset)
  8090. memcpy(buf, &start, 4);
  8091. if (odd_len)
  8092. memcpy(buf+len-4, &end, 4);
  8093. memcpy(buf + b_offset, data, eeprom->len);
  8094. }
  8095. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8096. if (buf != data)
  8097. kfree(buf);
  8098. return ret;
  8099. }
  8100. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8101. {
  8102. struct tg3 *tp = netdev_priv(dev);
  8103. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8104. struct phy_device *phydev;
  8105. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8106. return -EAGAIN;
  8107. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8108. return phy_ethtool_gset(phydev, cmd);
  8109. }
  8110. cmd->supported = (SUPPORTED_Autoneg);
  8111. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  8112. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8113. SUPPORTED_1000baseT_Full);
  8114. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  8115. cmd->supported |= (SUPPORTED_100baseT_Half |
  8116. SUPPORTED_100baseT_Full |
  8117. SUPPORTED_10baseT_Half |
  8118. SUPPORTED_10baseT_Full |
  8119. SUPPORTED_TP);
  8120. cmd->port = PORT_TP;
  8121. } else {
  8122. cmd->supported |= SUPPORTED_FIBRE;
  8123. cmd->port = PORT_FIBRE;
  8124. }
  8125. cmd->advertising = tp->link_config.advertising;
  8126. if (netif_running(dev)) {
  8127. cmd->speed = tp->link_config.active_speed;
  8128. cmd->duplex = tp->link_config.active_duplex;
  8129. }
  8130. cmd->phy_address = tp->phy_addr;
  8131. cmd->transceiver = XCVR_INTERNAL;
  8132. cmd->autoneg = tp->link_config.autoneg;
  8133. cmd->maxtxpkt = 0;
  8134. cmd->maxrxpkt = 0;
  8135. return 0;
  8136. }
  8137. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8138. {
  8139. struct tg3 *tp = netdev_priv(dev);
  8140. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8141. struct phy_device *phydev;
  8142. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8143. return -EAGAIN;
  8144. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8145. return phy_ethtool_sset(phydev, cmd);
  8146. }
  8147. if (cmd->autoneg != AUTONEG_ENABLE &&
  8148. cmd->autoneg != AUTONEG_DISABLE)
  8149. return -EINVAL;
  8150. if (cmd->autoneg == AUTONEG_DISABLE &&
  8151. cmd->duplex != DUPLEX_FULL &&
  8152. cmd->duplex != DUPLEX_HALF)
  8153. return -EINVAL;
  8154. if (cmd->autoneg == AUTONEG_ENABLE) {
  8155. u32 mask = ADVERTISED_Autoneg |
  8156. ADVERTISED_Pause |
  8157. ADVERTISED_Asym_Pause;
  8158. if (!(tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  8159. mask |= ADVERTISED_1000baseT_Half |
  8160. ADVERTISED_1000baseT_Full;
  8161. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  8162. mask |= ADVERTISED_100baseT_Half |
  8163. ADVERTISED_100baseT_Full |
  8164. ADVERTISED_10baseT_Half |
  8165. ADVERTISED_10baseT_Full |
  8166. ADVERTISED_TP;
  8167. else
  8168. mask |= ADVERTISED_FIBRE;
  8169. if (cmd->advertising & ~mask)
  8170. return -EINVAL;
  8171. mask &= (ADVERTISED_1000baseT_Half |
  8172. ADVERTISED_1000baseT_Full |
  8173. ADVERTISED_100baseT_Half |
  8174. ADVERTISED_100baseT_Full |
  8175. ADVERTISED_10baseT_Half |
  8176. ADVERTISED_10baseT_Full);
  8177. cmd->advertising &= mask;
  8178. } else {
  8179. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  8180. if (cmd->speed != SPEED_1000)
  8181. return -EINVAL;
  8182. if (cmd->duplex != DUPLEX_FULL)
  8183. return -EINVAL;
  8184. } else {
  8185. if (cmd->speed != SPEED_100 &&
  8186. cmd->speed != SPEED_10)
  8187. return -EINVAL;
  8188. }
  8189. }
  8190. tg3_full_lock(tp, 0);
  8191. tp->link_config.autoneg = cmd->autoneg;
  8192. if (cmd->autoneg == AUTONEG_ENABLE) {
  8193. tp->link_config.advertising = (cmd->advertising |
  8194. ADVERTISED_Autoneg);
  8195. tp->link_config.speed = SPEED_INVALID;
  8196. tp->link_config.duplex = DUPLEX_INVALID;
  8197. } else {
  8198. tp->link_config.advertising = 0;
  8199. tp->link_config.speed = cmd->speed;
  8200. tp->link_config.duplex = cmd->duplex;
  8201. }
  8202. tp->link_config.orig_speed = tp->link_config.speed;
  8203. tp->link_config.orig_duplex = tp->link_config.duplex;
  8204. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8205. if (netif_running(dev))
  8206. tg3_setup_phy(tp, 1);
  8207. tg3_full_unlock(tp);
  8208. return 0;
  8209. }
  8210. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8211. {
  8212. struct tg3 *tp = netdev_priv(dev);
  8213. strcpy(info->driver, DRV_MODULE_NAME);
  8214. strcpy(info->version, DRV_MODULE_VERSION);
  8215. strcpy(info->fw_version, tp->fw_ver);
  8216. strcpy(info->bus_info, pci_name(tp->pdev));
  8217. }
  8218. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8219. {
  8220. struct tg3 *tp = netdev_priv(dev);
  8221. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  8222. device_can_wakeup(&tp->pdev->dev))
  8223. wol->supported = WAKE_MAGIC;
  8224. else
  8225. wol->supported = 0;
  8226. wol->wolopts = 0;
  8227. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  8228. device_can_wakeup(&tp->pdev->dev))
  8229. wol->wolopts = WAKE_MAGIC;
  8230. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8231. }
  8232. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8233. {
  8234. struct tg3 *tp = netdev_priv(dev);
  8235. struct device *dp = &tp->pdev->dev;
  8236. if (wol->wolopts & ~WAKE_MAGIC)
  8237. return -EINVAL;
  8238. if ((wol->wolopts & WAKE_MAGIC) &&
  8239. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  8240. return -EINVAL;
  8241. spin_lock_bh(&tp->lock);
  8242. if (wol->wolopts & WAKE_MAGIC) {
  8243. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8244. device_set_wakeup_enable(dp, true);
  8245. } else {
  8246. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8247. device_set_wakeup_enable(dp, false);
  8248. }
  8249. spin_unlock_bh(&tp->lock);
  8250. return 0;
  8251. }
  8252. static u32 tg3_get_msglevel(struct net_device *dev)
  8253. {
  8254. struct tg3 *tp = netdev_priv(dev);
  8255. return tp->msg_enable;
  8256. }
  8257. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8258. {
  8259. struct tg3 *tp = netdev_priv(dev);
  8260. tp->msg_enable = value;
  8261. }
  8262. static int tg3_set_tso(struct net_device *dev, u32 value)
  8263. {
  8264. struct tg3 *tp = netdev_priv(dev);
  8265. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  8266. if (value)
  8267. return -EINVAL;
  8268. return 0;
  8269. }
  8270. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  8271. ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  8272. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
  8273. if (value) {
  8274. dev->features |= NETIF_F_TSO6;
  8275. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  8276. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8277. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  8278. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  8279. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  8280. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  8281. dev->features |= NETIF_F_TSO_ECN;
  8282. } else
  8283. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  8284. }
  8285. return ethtool_op_set_tso(dev, value);
  8286. }
  8287. static int tg3_nway_reset(struct net_device *dev)
  8288. {
  8289. struct tg3 *tp = netdev_priv(dev);
  8290. int r;
  8291. if (!netif_running(dev))
  8292. return -EAGAIN;
  8293. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8294. return -EINVAL;
  8295. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8296. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8297. return -EAGAIN;
  8298. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8299. } else {
  8300. u32 bmcr;
  8301. spin_lock_bh(&tp->lock);
  8302. r = -EINVAL;
  8303. tg3_readphy(tp, MII_BMCR, &bmcr);
  8304. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8305. ((bmcr & BMCR_ANENABLE) ||
  8306. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  8307. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8308. BMCR_ANENABLE);
  8309. r = 0;
  8310. }
  8311. spin_unlock_bh(&tp->lock);
  8312. }
  8313. return r;
  8314. }
  8315. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8316. {
  8317. struct tg3 *tp = netdev_priv(dev);
  8318. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  8319. ering->rx_mini_max_pending = 0;
  8320. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8321. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  8322. else
  8323. ering->rx_jumbo_max_pending = 0;
  8324. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8325. ering->rx_pending = tp->rx_pending;
  8326. ering->rx_mini_pending = 0;
  8327. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8328. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8329. else
  8330. ering->rx_jumbo_pending = 0;
  8331. ering->tx_pending = tp->napi[0].tx_pending;
  8332. }
  8333. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8334. {
  8335. struct tg3 *tp = netdev_priv(dev);
  8336. int i, irq_sync = 0, err = 0;
  8337. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  8338. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  8339. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8340. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8341. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  8342. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8343. return -EINVAL;
  8344. if (netif_running(dev)) {
  8345. tg3_phy_stop(tp);
  8346. tg3_netif_stop(tp);
  8347. irq_sync = 1;
  8348. }
  8349. tg3_full_lock(tp, irq_sync);
  8350. tp->rx_pending = ering->rx_pending;
  8351. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  8352. tp->rx_pending > 63)
  8353. tp->rx_pending = 63;
  8354. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8355. for (i = 0; i < TG3_IRQ_MAX_VECS; i++)
  8356. tp->napi[i].tx_pending = ering->tx_pending;
  8357. if (netif_running(dev)) {
  8358. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8359. err = tg3_restart_hw(tp, 1);
  8360. if (!err)
  8361. tg3_netif_start(tp);
  8362. }
  8363. tg3_full_unlock(tp);
  8364. if (irq_sync && !err)
  8365. tg3_phy_start(tp);
  8366. return err;
  8367. }
  8368. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8369. {
  8370. struct tg3 *tp = netdev_priv(dev);
  8371. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  8372. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8373. epause->rx_pause = 1;
  8374. else
  8375. epause->rx_pause = 0;
  8376. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8377. epause->tx_pause = 1;
  8378. else
  8379. epause->tx_pause = 0;
  8380. }
  8381. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8382. {
  8383. struct tg3 *tp = netdev_priv(dev);
  8384. int err = 0;
  8385. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8386. u32 newadv;
  8387. struct phy_device *phydev;
  8388. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8389. if (!(phydev->supported & SUPPORTED_Pause) ||
  8390. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8391. ((epause->rx_pause && !epause->tx_pause) ||
  8392. (!epause->rx_pause && epause->tx_pause))))
  8393. return -EINVAL;
  8394. tp->link_config.flowctrl = 0;
  8395. if (epause->rx_pause) {
  8396. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8397. if (epause->tx_pause) {
  8398. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8399. newadv = ADVERTISED_Pause;
  8400. } else
  8401. newadv = ADVERTISED_Pause |
  8402. ADVERTISED_Asym_Pause;
  8403. } else if (epause->tx_pause) {
  8404. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8405. newadv = ADVERTISED_Asym_Pause;
  8406. } else
  8407. newadv = 0;
  8408. if (epause->autoneg)
  8409. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8410. else
  8411. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8412. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  8413. u32 oldadv = phydev->advertising &
  8414. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8415. if (oldadv != newadv) {
  8416. phydev->advertising &=
  8417. ~(ADVERTISED_Pause |
  8418. ADVERTISED_Asym_Pause);
  8419. phydev->advertising |= newadv;
  8420. if (phydev->autoneg) {
  8421. /*
  8422. * Always renegotiate the link to
  8423. * inform our link partner of our
  8424. * flow control settings, even if the
  8425. * flow control is forced. Let
  8426. * tg3_adjust_link() do the final
  8427. * flow control setup.
  8428. */
  8429. return phy_start_aneg(phydev);
  8430. }
  8431. }
  8432. if (!epause->autoneg)
  8433. tg3_setup_flow_control(tp, 0, 0);
  8434. } else {
  8435. tp->link_config.orig_advertising &=
  8436. ~(ADVERTISED_Pause |
  8437. ADVERTISED_Asym_Pause);
  8438. tp->link_config.orig_advertising |= newadv;
  8439. }
  8440. } else {
  8441. int irq_sync = 0;
  8442. if (netif_running(dev)) {
  8443. tg3_netif_stop(tp);
  8444. irq_sync = 1;
  8445. }
  8446. tg3_full_lock(tp, irq_sync);
  8447. if (epause->autoneg)
  8448. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8449. else
  8450. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8451. if (epause->rx_pause)
  8452. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8453. else
  8454. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8455. if (epause->tx_pause)
  8456. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8457. else
  8458. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8459. if (netif_running(dev)) {
  8460. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8461. err = tg3_restart_hw(tp, 1);
  8462. if (!err)
  8463. tg3_netif_start(tp);
  8464. }
  8465. tg3_full_unlock(tp);
  8466. }
  8467. return err;
  8468. }
  8469. static u32 tg3_get_rx_csum(struct net_device *dev)
  8470. {
  8471. struct tg3 *tp = netdev_priv(dev);
  8472. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8473. }
  8474. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8475. {
  8476. struct tg3 *tp = netdev_priv(dev);
  8477. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8478. if (data != 0)
  8479. return -EINVAL;
  8480. return 0;
  8481. }
  8482. spin_lock_bh(&tp->lock);
  8483. if (data)
  8484. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8485. else
  8486. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8487. spin_unlock_bh(&tp->lock);
  8488. return 0;
  8489. }
  8490. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8491. {
  8492. struct tg3 *tp = netdev_priv(dev);
  8493. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8494. if (data != 0)
  8495. return -EINVAL;
  8496. return 0;
  8497. }
  8498. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8499. ethtool_op_set_tx_ipv6_csum(dev, data);
  8500. else
  8501. ethtool_op_set_tx_csum(dev, data);
  8502. return 0;
  8503. }
  8504. static int tg3_get_sset_count (struct net_device *dev, int sset)
  8505. {
  8506. switch (sset) {
  8507. case ETH_SS_TEST:
  8508. return TG3_NUM_TEST;
  8509. case ETH_SS_STATS:
  8510. return TG3_NUM_STATS;
  8511. default:
  8512. return -EOPNOTSUPP;
  8513. }
  8514. }
  8515. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  8516. {
  8517. switch (stringset) {
  8518. case ETH_SS_STATS:
  8519. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8520. break;
  8521. case ETH_SS_TEST:
  8522. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8523. break;
  8524. default:
  8525. WARN_ON(1); /* we need a WARN() */
  8526. break;
  8527. }
  8528. }
  8529. static int tg3_phys_id(struct net_device *dev, u32 data)
  8530. {
  8531. struct tg3 *tp = netdev_priv(dev);
  8532. int i;
  8533. if (!netif_running(tp->dev))
  8534. return -EAGAIN;
  8535. if (data == 0)
  8536. data = UINT_MAX / 2;
  8537. for (i = 0; i < (data * 2); i++) {
  8538. if ((i % 2) == 0)
  8539. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8540. LED_CTRL_1000MBPS_ON |
  8541. LED_CTRL_100MBPS_ON |
  8542. LED_CTRL_10MBPS_ON |
  8543. LED_CTRL_TRAFFIC_OVERRIDE |
  8544. LED_CTRL_TRAFFIC_BLINK |
  8545. LED_CTRL_TRAFFIC_LED);
  8546. else
  8547. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8548. LED_CTRL_TRAFFIC_OVERRIDE);
  8549. if (msleep_interruptible(500))
  8550. break;
  8551. }
  8552. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8553. return 0;
  8554. }
  8555. static void tg3_get_ethtool_stats (struct net_device *dev,
  8556. struct ethtool_stats *estats, u64 *tmp_stats)
  8557. {
  8558. struct tg3 *tp = netdev_priv(dev);
  8559. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8560. }
  8561. #define NVRAM_TEST_SIZE 0x100
  8562. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8563. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8564. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8565. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8566. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8567. static int tg3_test_nvram(struct tg3 *tp)
  8568. {
  8569. u32 csum, magic;
  8570. __be32 *buf;
  8571. int i, j, k, err = 0, size;
  8572. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8573. return 0;
  8574. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8575. return -EIO;
  8576. if (magic == TG3_EEPROM_MAGIC)
  8577. size = NVRAM_TEST_SIZE;
  8578. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8579. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8580. TG3_EEPROM_SB_FORMAT_1) {
  8581. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8582. case TG3_EEPROM_SB_REVISION_0:
  8583. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8584. break;
  8585. case TG3_EEPROM_SB_REVISION_2:
  8586. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8587. break;
  8588. case TG3_EEPROM_SB_REVISION_3:
  8589. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8590. break;
  8591. default:
  8592. return 0;
  8593. }
  8594. } else
  8595. return 0;
  8596. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8597. size = NVRAM_SELFBOOT_HW_SIZE;
  8598. else
  8599. return -EIO;
  8600. buf = kmalloc(size, GFP_KERNEL);
  8601. if (buf == NULL)
  8602. return -ENOMEM;
  8603. err = -EIO;
  8604. for (i = 0, j = 0; i < size; i += 4, j++) {
  8605. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8606. if (err)
  8607. break;
  8608. }
  8609. if (i < size)
  8610. goto out;
  8611. /* Selfboot format */
  8612. magic = be32_to_cpu(buf[0]);
  8613. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8614. TG3_EEPROM_MAGIC_FW) {
  8615. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8616. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8617. TG3_EEPROM_SB_REVISION_2) {
  8618. /* For rev 2, the csum doesn't include the MBA. */
  8619. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8620. csum8 += buf8[i];
  8621. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8622. csum8 += buf8[i];
  8623. } else {
  8624. for (i = 0; i < size; i++)
  8625. csum8 += buf8[i];
  8626. }
  8627. if (csum8 == 0) {
  8628. err = 0;
  8629. goto out;
  8630. }
  8631. err = -EIO;
  8632. goto out;
  8633. }
  8634. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8635. TG3_EEPROM_MAGIC_HW) {
  8636. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8637. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8638. u8 *buf8 = (u8 *) buf;
  8639. /* Separate the parity bits and the data bytes. */
  8640. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8641. if ((i == 0) || (i == 8)) {
  8642. int l;
  8643. u8 msk;
  8644. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8645. parity[k++] = buf8[i] & msk;
  8646. i++;
  8647. }
  8648. else if (i == 16) {
  8649. int l;
  8650. u8 msk;
  8651. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8652. parity[k++] = buf8[i] & msk;
  8653. i++;
  8654. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8655. parity[k++] = buf8[i] & msk;
  8656. i++;
  8657. }
  8658. data[j++] = buf8[i];
  8659. }
  8660. err = -EIO;
  8661. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8662. u8 hw8 = hweight8(data[i]);
  8663. if ((hw8 & 0x1) && parity[i])
  8664. goto out;
  8665. else if (!(hw8 & 0x1) && !parity[i])
  8666. goto out;
  8667. }
  8668. err = 0;
  8669. goto out;
  8670. }
  8671. /* Bootstrap checksum at offset 0x10 */
  8672. csum = calc_crc((unsigned char *) buf, 0x10);
  8673. if (csum != be32_to_cpu(buf[0x10/4]))
  8674. goto out;
  8675. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8676. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8677. if (csum != be32_to_cpu(buf[0xfc/4]))
  8678. goto out;
  8679. err = 0;
  8680. out:
  8681. kfree(buf);
  8682. return err;
  8683. }
  8684. #define TG3_SERDES_TIMEOUT_SEC 2
  8685. #define TG3_COPPER_TIMEOUT_SEC 6
  8686. static int tg3_test_link(struct tg3 *tp)
  8687. {
  8688. int i, max;
  8689. if (!netif_running(tp->dev))
  8690. return -ENODEV;
  8691. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8692. max = TG3_SERDES_TIMEOUT_SEC;
  8693. else
  8694. max = TG3_COPPER_TIMEOUT_SEC;
  8695. for (i = 0; i < max; i++) {
  8696. if (netif_carrier_ok(tp->dev))
  8697. return 0;
  8698. if (msleep_interruptible(1000))
  8699. break;
  8700. }
  8701. return -EIO;
  8702. }
  8703. /* Only test the commonly used registers */
  8704. static int tg3_test_registers(struct tg3 *tp)
  8705. {
  8706. int i, is_5705, is_5750;
  8707. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8708. static struct {
  8709. u16 offset;
  8710. u16 flags;
  8711. #define TG3_FL_5705 0x1
  8712. #define TG3_FL_NOT_5705 0x2
  8713. #define TG3_FL_NOT_5788 0x4
  8714. #define TG3_FL_NOT_5750 0x8
  8715. u32 read_mask;
  8716. u32 write_mask;
  8717. } reg_tbl[] = {
  8718. /* MAC Control Registers */
  8719. { MAC_MODE, TG3_FL_NOT_5705,
  8720. 0x00000000, 0x00ef6f8c },
  8721. { MAC_MODE, TG3_FL_5705,
  8722. 0x00000000, 0x01ef6b8c },
  8723. { MAC_STATUS, TG3_FL_NOT_5705,
  8724. 0x03800107, 0x00000000 },
  8725. { MAC_STATUS, TG3_FL_5705,
  8726. 0x03800100, 0x00000000 },
  8727. { MAC_ADDR_0_HIGH, 0x0000,
  8728. 0x00000000, 0x0000ffff },
  8729. { MAC_ADDR_0_LOW, 0x0000,
  8730. 0x00000000, 0xffffffff },
  8731. { MAC_RX_MTU_SIZE, 0x0000,
  8732. 0x00000000, 0x0000ffff },
  8733. { MAC_TX_MODE, 0x0000,
  8734. 0x00000000, 0x00000070 },
  8735. { MAC_TX_LENGTHS, 0x0000,
  8736. 0x00000000, 0x00003fff },
  8737. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8738. 0x00000000, 0x000007fc },
  8739. { MAC_RX_MODE, TG3_FL_5705,
  8740. 0x00000000, 0x000007dc },
  8741. { MAC_HASH_REG_0, 0x0000,
  8742. 0x00000000, 0xffffffff },
  8743. { MAC_HASH_REG_1, 0x0000,
  8744. 0x00000000, 0xffffffff },
  8745. { MAC_HASH_REG_2, 0x0000,
  8746. 0x00000000, 0xffffffff },
  8747. { MAC_HASH_REG_3, 0x0000,
  8748. 0x00000000, 0xffffffff },
  8749. /* Receive Data and Receive BD Initiator Control Registers. */
  8750. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8751. 0x00000000, 0xffffffff },
  8752. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8753. 0x00000000, 0xffffffff },
  8754. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8755. 0x00000000, 0x00000003 },
  8756. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8757. 0x00000000, 0xffffffff },
  8758. { RCVDBDI_STD_BD+0, 0x0000,
  8759. 0x00000000, 0xffffffff },
  8760. { RCVDBDI_STD_BD+4, 0x0000,
  8761. 0x00000000, 0xffffffff },
  8762. { RCVDBDI_STD_BD+8, 0x0000,
  8763. 0x00000000, 0xffff0002 },
  8764. { RCVDBDI_STD_BD+0xc, 0x0000,
  8765. 0x00000000, 0xffffffff },
  8766. /* Receive BD Initiator Control Registers. */
  8767. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8768. 0x00000000, 0xffffffff },
  8769. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8770. 0x00000000, 0x000003ff },
  8771. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8772. 0x00000000, 0xffffffff },
  8773. /* Host Coalescing Control Registers. */
  8774. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8775. 0x00000000, 0x00000004 },
  8776. { HOSTCC_MODE, TG3_FL_5705,
  8777. 0x00000000, 0x000000f6 },
  8778. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8779. 0x00000000, 0xffffffff },
  8780. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8781. 0x00000000, 0x000003ff },
  8782. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8783. 0x00000000, 0xffffffff },
  8784. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8785. 0x00000000, 0x000003ff },
  8786. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8787. 0x00000000, 0xffffffff },
  8788. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8789. 0x00000000, 0x000000ff },
  8790. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8791. 0x00000000, 0xffffffff },
  8792. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8793. 0x00000000, 0x000000ff },
  8794. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8795. 0x00000000, 0xffffffff },
  8796. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8797. 0x00000000, 0xffffffff },
  8798. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8799. 0x00000000, 0xffffffff },
  8800. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8801. 0x00000000, 0x000000ff },
  8802. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8803. 0x00000000, 0xffffffff },
  8804. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8805. 0x00000000, 0x000000ff },
  8806. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8807. 0x00000000, 0xffffffff },
  8808. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8809. 0x00000000, 0xffffffff },
  8810. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8811. 0x00000000, 0xffffffff },
  8812. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8813. 0x00000000, 0xffffffff },
  8814. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8815. 0x00000000, 0xffffffff },
  8816. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8817. 0xffffffff, 0x00000000 },
  8818. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8819. 0xffffffff, 0x00000000 },
  8820. /* Buffer Manager Control Registers. */
  8821. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8822. 0x00000000, 0x007fff80 },
  8823. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8824. 0x00000000, 0x007fffff },
  8825. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8826. 0x00000000, 0x0000003f },
  8827. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8828. 0x00000000, 0x000001ff },
  8829. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8830. 0x00000000, 0x000001ff },
  8831. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8832. 0xffffffff, 0x00000000 },
  8833. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8834. 0xffffffff, 0x00000000 },
  8835. /* Mailbox Registers */
  8836. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8837. 0x00000000, 0x000001ff },
  8838. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8839. 0x00000000, 0x000001ff },
  8840. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8841. 0x00000000, 0x000007ff },
  8842. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8843. 0x00000000, 0x000001ff },
  8844. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8845. };
  8846. is_5705 = is_5750 = 0;
  8847. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8848. is_5705 = 1;
  8849. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8850. is_5750 = 1;
  8851. }
  8852. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8853. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8854. continue;
  8855. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8856. continue;
  8857. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8858. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8859. continue;
  8860. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8861. continue;
  8862. offset = (u32) reg_tbl[i].offset;
  8863. read_mask = reg_tbl[i].read_mask;
  8864. write_mask = reg_tbl[i].write_mask;
  8865. /* Save the original register content */
  8866. save_val = tr32(offset);
  8867. /* Determine the read-only value. */
  8868. read_val = save_val & read_mask;
  8869. /* Write zero to the register, then make sure the read-only bits
  8870. * are not changed and the read/write bits are all zeros.
  8871. */
  8872. tw32(offset, 0);
  8873. val = tr32(offset);
  8874. /* Test the read-only and read/write bits. */
  8875. if (((val & read_mask) != read_val) || (val & write_mask))
  8876. goto out;
  8877. /* Write ones to all the bits defined by RdMask and WrMask, then
  8878. * make sure the read-only bits are not changed and the
  8879. * read/write bits are all ones.
  8880. */
  8881. tw32(offset, read_mask | write_mask);
  8882. val = tr32(offset);
  8883. /* Test the read-only bits. */
  8884. if ((val & read_mask) != read_val)
  8885. goto out;
  8886. /* Test the read/write bits. */
  8887. if ((val & write_mask) != write_mask)
  8888. goto out;
  8889. tw32(offset, save_val);
  8890. }
  8891. return 0;
  8892. out:
  8893. if (netif_msg_hw(tp))
  8894. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  8895. offset);
  8896. tw32(offset, save_val);
  8897. return -EIO;
  8898. }
  8899. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8900. {
  8901. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8902. int i;
  8903. u32 j;
  8904. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8905. for (j = 0; j < len; j += 4) {
  8906. u32 val;
  8907. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8908. tg3_read_mem(tp, offset + j, &val);
  8909. if (val != test_pattern[i])
  8910. return -EIO;
  8911. }
  8912. }
  8913. return 0;
  8914. }
  8915. static int tg3_test_memory(struct tg3 *tp)
  8916. {
  8917. static struct mem_entry {
  8918. u32 offset;
  8919. u32 len;
  8920. } mem_tbl_570x[] = {
  8921. { 0x00000000, 0x00b50},
  8922. { 0x00002000, 0x1c000},
  8923. { 0xffffffff, 0x00000}
  8924. }, mem_tbl_5705[] = {
  8925. { 0x00000100, 0x0000c},
  8926. { 0x00000200, 0x00008},
  8927. { 0x00004000, 0x00800},
  8928. { 0x00006000, 0x01000},
  8929. { 0x00008000, 0x02000},
  8930. { 0x00010000, 0x0e000},
  8931. { 0xffffffff, 0x00000}
  8932. }, mem_tbl_5755[] = {
  8933. { 0x00000200, 0x00008},
  8934. { 0x00004000, 0x00800},
  8935. { 0x00006000, 0x00800},
  8936. { 0x00008000, 0x02000},
  8937. { 0x00010000, 0x0c000},
  8938. { 0xffffffff, 0x00000}
  8939. }, mem_tbl_5906[] = {
  8940. { 0x00000200, 0x00008},
  8941. { 0x00004000, 0x00400},
  8942. { 0x00006000, 0x00400},
  8943. { 0x00008000, 0x01000},
  8944. { 0x00010000, 0x01000},
  8945. { 0xffffffff, 0x00000}
  8946. }, mem_tbl_5717[] = {
  8947. { 0x00000200, 0x00008},
  8948. { 0x00010000, 0x0a000},
  8949. { 0x00020000, 0x13c00},
  8950. { 0xffffffff, 0x00000}
  8951. }, mem_tbl_57765[] = {
  8952. { 0x00000200, 0x00008},
  8953. { 0x00004000, 0x00800},
  8954. { 0x00006000, 0x09800},
  8955. { 0x00010000, 0x0a000},
  8956. { 0xffffffff, 0x00000}
  8957. };
  8958. struct mem_entry *mem_tbl;
  8959. int err = 0;
  8960. int i;
  8961. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  8962. mem_tbl = mem_tbl_5717;
  8963. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  8964. mem_tbl = mem_tbl_57765;
  8965. else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8966. mem_tbl = mem_tbl_5755;
  8967. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8968. mem_tbl = mem_tbl_5906;
  8969. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8970. mem_tbl = mem_tbl_5705;
  8971. else
  8972. mem_tbl = mem_tbl_570x;
  8973. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8974. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8975. mem_tbl[i].len)) != 0)
  8976. break;
  8977. }
  8978. return err;
  8979. }
  8980. #define TG3_MAC_LOOPBACK 0
  8981. #define TG3_PHY_LOOPBACK 1
  8982. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8983. {
  8984. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8985. u32 desc_idx, coal_now;
  8986. struct sk_buff *skb, *rx_skb;
  8987. u8 *tx_data;
  8988. dma_addr_t map;
  8989. int num_pkts, tx_len, rx_len, i, err;
  8990. struct tg3_rx_buffer_desc *desc;
  8991. struct tg3_napi *tnapi, *rnapi;
  8992. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  8993. tnapi = &tp->napi[0];
  8994. rnapi = &tp->napi[0];
  8995. if (tp->irq_cnt > 1) {
  8996. rnapi = &tp->napi[1];
  8997. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  8998. tnapi = &tp->napi[1];
  8999. }
  9000. coal_now = tnapi->coal_now | rnapi->coal_now;
  9001. if (loopback_mode == TG3_MAC_LOOPBACK) {
  9002. /* HW errata - mac loopback fails in some cases on 5780.
  9003. * Normal traffic and PHY loopback are not affected by
  9004. * errata.
  9005. */
  9006. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  9007. return 0;
  9008. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  9009. MAC_MODE_PORT_INT_LPBACK;
  9010. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9011. mac_mode |= MAC_MODE_LINK_POLARITY;
  9012. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  9013. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9014. else
  9015. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9016. tw32(MAC_MODE, mac_mode);
  9017. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  9018. u32 val;
  9019. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  9020. tg3_phy_fet_toggle_apd(tp, false);
  9021. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  9022. } else
  9023. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  9024. tg3_phy_toggle_automdix(tp, 0);
  9025. tg3_writephy(tp, MII_BMCR, val);
  9026. udelay(40);
  9027. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  9028. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  9029. tg3_writephy(tp, MII_TG3_FET_PTEST,
  9030. MII_TG3_FET_PTEST_FRC_TX_LINK |
  9031. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  9032. /* The write needs to be flushed for the AC131 */
  9033. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9034. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  9035. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9036. } else
  9037. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9038. /* reset to prevent losing 1st rx packet intermittently */
  9039. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  9040. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  9041. udelay(10);
  9042. tw32_f(MAC_RX_MODE, tp->rx_mode);
  9043. }
  9044. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  9045. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  9046. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  9047. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  9048. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  9049. mac_mode |= MAC_MODE_LINK_POLARITY;
  9050. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  9051. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  9052. }
  9053. tw32(MAC_MODE, mac_mode);
  9054. }
  9055. else
  9056. return -EINVAL;
  9057. err = -EIO;
  9058. tx_len = 1514;
  9059. skb = netdev_alloc_skb(tp->dev, tx_len);
  9060. if (!skb)
  9061. return -ENOMEM;
  9062. tx_data = skb_put(skb, tx_len);
  9063. memcpy(tx_data, tp->dev->dev_addr, 6);
  9064. memset(tx_data + 6, 0x0, 8);
  9065. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  9066. for (i = 14; i < tx_len; i++)
  9067. tx_data[i] = (u8) (i & 0xff);
  9068. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9069. if (pci_dma_mapping_error(tp->pdev, map)) {
  9070. dev_kfree_skb(skb);
  9071. return -EIO;
  9072. }
  9073. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9074. rnapi->coal_now);
  9075. udelay(10);
  9076. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9077. num_pkts = 0;
  9078. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  9079. tnapi->tx_prod++;
  9080. num_pkts++;
  9081. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9082. tr32_mailbox(tnapi->prodmbox);
  9083. udelay(10);
  9084. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9085. for (i = 0; i < 35; i++) {
  9086. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9087. coal_now);
  9088. udelay(10);
  9089. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9090. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9091. if ((tx_idx == tnapi->tx_prod) &&
  9092. (rx_idx == (rx_start_idx + num_pkts)))
  9093. break;
  9094. }
  9095. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  9096. dev_kfree_skb(skb);
  9097. if (tx_idx != tnapi->tx_prod)
  9098. goto out;
  9099. if (rx_idx != rx_start_idx + num_pkts)
  9100. goto out;
  9101. desc = &rnapi->rx_rcb[rx_start_idx];
  9102. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9103. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9104. if (opaque_key != RXD_OPAQUE_RING_STD)
  9105. goto out;
  9106. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9107. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9108. goto out;
  9109. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  9110. if (rx_len != tx_len)
  9111. goto out;
  9112. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9113. map = pci_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  9114. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  9115. for (i = 14; i < tx_len; i++) {
  9116. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  9117. goto out;
  9118. }
  9119. err = 0;
  9120. /* tg3_free_rings will unmap and free the rx_skb */
  9121. out:
  9122. return err;
  9123. }
  9124. #define TG3_MAC_LOOPBACK_FAILED 1
  9125. #define TG3_PHY_LOOPBACK_FAILED 2
  9126. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  9127. TG3_PHY_LOOPBACK_FAILED)
  9128. static int tg3_test_loopback(struct tg3 *tp)
  9129. {
  9130. int err = 0;
  9131. u32 cpmuctrl = 0;
  9132. if (!netif_running(tp->dev))
  9133. return TG3_LOOPBACK_FAILED;
  9134. err = tg3_reset_hw(tp, 1);
  9135. if (err)
  9136. return TG3_LOOPBACK_FAILED;
  9137. /* Turn off gphy autopowerdown. */
  9138. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  9139. tg3_phy_toggle_apd(tp, false);
  9140. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9141. int i;
  9142. u32 status;
  9143. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  9144. /* Wait for up to 40 microseconds to acquire lock. */
  9145. for (i = 0; i < 4; i++) {
  9146. status = tr32(TG3_CPMU_MUTEX_GNT);
  9147. if (status == CPMU_MUTEX_GNT_DRIVER)
  9148. break;
  9149. udelay(10);
  9150. }
  9151. if (status != CPMU_MUTEX_GNT_DRIVER)
  9152. return TG3_LOOPBACK_FAILED;
  9153. /* Turn off link-based power management. */
  9154. cpmuctrl = tr32(TG3_CPMU_CTRL);
  9155. tw32(TG3_CPMU_CTRL,
  9156. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  9157. CPMU_CTRL_LINK_AWARE_MODE));
  9158. }
  9159. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  9160. err |= TG3_MAC_LOOPBACK_FAILED;
  9161. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9162. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9163. /* Release the mutex */
  9164. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9165. }
  9166. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  9167. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  9168. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  9169. err |= TG3_PHY_LOOPBACK_FAILED;
  9170. }
  9171. /* Re-enable gphy autopowerdown. */
  9172. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  9173. tg3_phy_toggle_apd(tp, true);
  9174. return err;
  9175. }
  9176. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9177. u64 *data)
  9178. {
  9179. struct tg3 *tp = netdev_priv(dev);
  9180. if (tp->link_config.phy_is_low_power)
  9181. tg3_set_power_state(tp, PCI_D0);
  9182. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9183. if (tg3_test_nvram(tp) != 0) {
  9184. etest->flags |= ETH_TEST_FL_FAILED;
  9185. data[0] = 1;
  9186. }
  9187. if (tg3_test_link(tp) != 0) {
  9188. etest->flags |= ETH_TEST_FL_FAILED;
  9189. data[1] = 1;
  9190. }
  9191. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9192. int err, err2 = 0, irq_sync = 0;
  9193. if (netif_running(dev)) {
  9194. tg3_phy_stop(tp);
  9195. tg3_netif_stop(tp);
  9196. irq_sync = 1;
  9197. }
  9198. tg3_full_lock(tp, irq_sync);
  9199. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9200. err = tg3_nvram_lock(tp);
  9201. tg3_halt_cpu(tp, RX_CPU_BASE);
  9202. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9203. tg3_halt_cpu(tp, TX_CPU_BASE);
  9204. if (!err)
  9205. tg3_nvram_unlock(tp);
  9206. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  9207. tg3_phy_reset(tp);
  9208. if (tg3_test_registers(tp) != 0) {
  9209. etest->flags |= ETH_TEST_FL_FAILED;
  9210. data[2] = 1;
  9211. }
  9212. if (tg3_test_memory(tp) != 0) {
  9213. etest->flags |= ETH_TEST_FL_FAILED;
  9214. data[3] = 1;
  9215. }
  9216. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9217. etest->flags |= ETH_TEST_FL_FAILED;
  9218. tg3_full_unlock(tp);
  9219. if (tg3_test_interrupt(tp) != 0) {
  9220. etest->flags |= ETH_TEST_FL_FAILED;
  9221. data[5] = 1;
  9222. }
  9223. tg3_full_lock(tp, 0);
  9224. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9225. if (netif_running(dev)) {
  9226. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9227. err2 = tg3_restart_hw(tp, 1);
  9228. if (!err2)
  9229. tg3_netif_start(tp);
  9230. }
  9231. tg3_full_unlock(tp);
  9232. if (irq_sync && !err2)
  9233. tg3_phy_start(tp);
  9234. }
  9235. if (tp->link_config.phy_is_low_power)
  9236. tg3_set_power_state(tp, PCI_D3hot);
  9237. }
  9238. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9239. {
  9240. struct mii_ioctl_data *data = if_mii(ifr);
  9241. struct tg3 *tp = netdev_priv(dev);
  9242. int err;
  9243. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  9244. struct phy_device *phydev;
  9245. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  9246. return -EAGAIN;
  9247. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9248. return phy_mii_ioctl(phydev, data, cmd);
  9249. }
  9250. switch(cmd) {
  9251. case SIOCGMIIPHY:
  9252. data->phy_id = tp->phy_addr;
  9253. /* fallthru */
  9254. case SIOCGMIIREG: {
  9255. u32 mii_regval;
  9256. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9257. break; /* We have no PHY */
  9258. if (tp->link_config.phy_is_low_power)
  9259. return -EAGAIN;
  9260. spin_lock_bh(&tp->lock);
  9261. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9262. spin_unlock_bh(&tp->lock);
  9263. data->val_out = mii_regval;
  9264. return err;
  9265. }
  9266. case SIOCSMIIREG:
  9267. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9268. break; /* We have no PHY */
  9269. if (tp->link_config.phy_is_low_power)
  9270. return -EAGAIN;
  9271. spin_lock_bh(&tp->lock);
  9272. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9273. spin_unlock_bh(&tp->lock);
  9274. return err;
  9275. default:
  9276. /* do nothing */
  9277. break;
  9278. }
  9279. return -EOPNOTSUPP;
  9280. }
  9281. #if TG3_VLAN_TAG_USED
  9282. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  9283. {
  9284. struct tg3 *tp = netdev_priv(dev);
  9285. if (!netif_running(dev)) {
  9286. tp->vlgrp = grp;
  9287. return;
  9288. }
  9289. tg3_netif_stop(tp);
  9290. tg3_full_lock(tp, 0);
  9291. tp->vlgrp = grp;
  9292. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  9293. __tg3_set_rx_mode(dev);
  9294. tg3_netif_start(tp);
  9295. tg3_full_unlock(tp);
  9296. }
  9297. #endif
  9298. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9299. {
  9300. struct tg3 *tp = netdev_priv(dev);
  9301. memcpy(ec, &tp->coal, sizeof(*ec));
  9302. return 0;
  9303. }
  9304. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9305. {
  9306. struct tg3 *tp = netdev_priv(dev);
  9307. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9308. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9309. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  9310. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9311. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9312. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9313. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9314. }
  9315. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9316. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9317. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9318. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9319. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9320. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9321. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9322. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9323. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9324. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9325. return -EINVAL;
  9326. /* No rx interrupts will be generated if both are zero */
  9327. if ((ec->rx_coalesce_usecs == 0) &&
  9328. (ec->rx_max_coalesced_frames == 0))
  9329. return -EINVAL;
  9330. /* No tx interrupts will be generated if both are zero */
  9331. if ((ec->tx_coalesce_usecs == 0) &&
  9332. (ec->tx_max_coalesced_frames == 0))
  9333. return -EINVAL;
  9334. /* Only copy relevant parameters, ignore all others. */
  9335. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9336. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9337. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9338. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9339. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9340. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9341. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9342. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9343. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9344. if (netif_running(dev)) {
  9345. tg3_full_lock(tp, 0);
  9346. __tg3_set_coalesce(tp, &tp->coal);
  9347. tg3_full_unlock(tp);
  9348. }
  9349. return 0;
  9350. }
  9351. static const struct ethtool_ops tg3_ethtool_ops = {
  9352. .get_settings = tg3_get_settings,
  9353. .set_settings = tg3_set_settings,
  9354. .get_drvinfo = tg3_get_drvinfo,
  9355. .get_regs_len = tg3_get_regs_len,
  9356. .get_regs = tg3_get_regs,
  9357. .get_wol = tg3_get_wol,
  9358. .set_wol = tg3_set_wol,
  9359. .get_msglevel = tg3_get_msglevel,
  9360. .set_msglevel = tg3_set_msglevel,
  9361. .nway_reset = tg3_nway_reset,
  9362. .get_link = ethtool_op_get_link,
  9363. .get_eeprom_len = tg3_get_eeprom_len,
  9364. .get_eeprom = tg3_get_eeprom,
  9365. .set_eeprom = tg3_set_eeprom,
  9366. .get_ringparam = tg3_get_ringparam,
  9367. .set_ringparam = tg3_set_ringparam,
  9368. .get_pauseparam = tg3_get_pauseparam,
  9369. .set_pauseparam = tg3_set_pauseparam,
  9370. .get_rx_csum = tg3_get_rx_csum,
  9371. .set_rx_csum = tg3_set_rx_csum,
  9372. .set_tx_csum = tg3_set_tx_csum,
  9373. .set_sg = ethtool_op_set_sg,
  9374. .set_tso = tg3_set_tso,
  9375. .self_test = tg3_self_test,
  9376. .get_strings = tg3_get_strings,
  9377. .phys_id = tg3_phys_id,
  9378. .get_ethtool_stats = tg3_get_ethtool_stats,
  9379. .get_coalesce = tg3_get_coalesce,
  9380. .set_coalesce = tg3_set_coalesce,
  9381. .get_sset_count = tg3_get_sset_count,
  9382. };
  9383. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9384. {
  9385. u32 cursize, val, magic;
  9386. tp->nvram_size = EEPROM_CHIP_SIZE;
  9387. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9388. return;
  9389. if ((magic != TG3_EEPROM_MAGIC) &&
  9390. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9391. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9392. return;
  9393. /*
  9394. * Size the chip by reading offsets at increasing powers of two.
  9395. * When we encounter our validation signature, we know the addressing
  9396. * has wrapped around, and thus have our chip size.
  9397. */
  9398. cursize = 0x10;
  9399. while (cursize < tp->nvram_size) {
  9400. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9401. return;
  9402. if (val == magic)
  9403. break;
  9404. cursize <<= 1;
  9405. }
  9406. tp->nvram_size = cursize;
  9407. }
  9408. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9409. {
  9410. u32 val;
  9411. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9412. tg3_nvram_read(tp, 0, &val) != 0)
  9413. return;
  9414. /* Selfboot format */
  9415. if (val != TG3_EEPROM_MAGIC) {
  9416. tg3_get_eeprom_size(tp);
  9417. return;
  9418. }
  9419. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9420. if (val != 0) {
  9421. /* This is confusing. We want to operate on the
  9422. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9423. * call will read from NVRAM and byteswap the data
  9424. * according to the byteswapping settings for all
  9425. * other register accesses. This ensures the data we
  9426. * want will always reside in the lower 16-bits.
  9427. * However, the data in NVRAM is in LE format, which
  9428. * means the data from the NVRAM read will always be
  9429. * opposite the endianness of the CPU. The 16-bit
  9430. * byteswap then brings the data to CPU endianness.
  9431. */
  9432. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9433. return;
  9434. }
  9435. }
  9436. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9437. }
  9438. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9439. {
  9440. u32 nvcfg1;
  9441. nvcfg1 = tr32(NVRAM_CFG1);
  9442. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9443. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9444. } else {
  9445. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9446. tw32(NVRAM_CFG1, nvcfg1);
  9447. }
  9448. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9449. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9450. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9451. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9452. tp->nvram_jedecnum = JEDEC_ATMEL;
  9453. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9454. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9455. break;
  9456. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9457. tp->nvram_jedecnum = JEDEC_ATMEL;
  9458. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9459. break;
  9460. case FLASH_VENDOR_ATMEL_EEPROM:
  9461. tp->nvram_jedecnum = JEDEC_ATMEL;
  9462. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9463. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9464. break;
  9465. case FLASH_VENDOR_ST:
  9466. tp->nvram_jedecnum = JEDEC_ST;
  9467. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9468. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9469. break;
  9470. case FLASH_VENDOR_SAIFUN:
  9471. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9472. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9473. break;
  9474. case FLASH_VENDOR_SST_SMALL:
  9475. case FLASH_VENDOR_SST_LARGE:
  9476. tp->nvram_jedecnum = JEDEC_SST;
  9477. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9478. break;
  9479. }
  9480. } else {
  9481. tp->nvram_jedecnum = JEDEC_ATMEL;
  9482. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9483. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9484. }
  9485. }
  9486. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9487. {
  9488. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9489. case FLASH_5752PAGE_SIZE_256:
  9490. tp->nvram_pagesize = 256;
  9491. break;
  9492. case FLASH_5752PAGE_SIZE_512:
  9493. tp->nvram_pagesize = 512;
  9494. break;
  9495. case FLASH_5752PAGE_SIZE_1K:
  9496. tp->nvram_pagesize = 1024;
  9497. break;
  9498. case FLASH_5752PAGE_SIZE_2K:
  9499. tp->nvram_pagesize = 2048;
  9500. break;
  9501. case FLASH_5752PAGE_SIZE_4K:
  9502. tp->nvram_pagesize = 4096;
  9503. break;
  9504. case FLASH_5752PAGE_SIZE_264:
  9505. tp->nvram_pagesize = 264;
  9506. break;
  9507. case FLASH_5752PAGE_SIZE_528:
  9508. tp->nvram_pagesize = 528;
  9509. break;
  9510. }
  9511. }
  9512. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9513. {
  9514. u32 nvcfg1;
  9515. nvcfg1 = tr32(NVRAM_CFG1);
  9516. /* NVRAM protection for TPM */
  9517. if (nvcfg1 & (1 << 27))
  9518. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9519. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9520. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9521. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9522. tp->nvram_jedecnum = JEDEC_ATMEL;
  9523. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9524. break;
  9525. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9526. tp->nvram_jedecnum = JEDEC_ATMEL;
  9527. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9528. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9529. break;
  9530. case FLASH_5752VENDOR_ST_M45PE10:
  9531. case FLASH_5752VENDOR_ST_M45PE20:
  9532. case FLASH_5752VENDOR_ST_M45PE40:
  9533. tp->nvram_jedecnum = JEDEC_ST;
  9534. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9535. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9536. break;
  9537. }
  9538. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9539. tg3_nvram_get_pagesize(tp, nvcfg1);
  9540. } else {
  9541. /* For eeprom, set pagesize to maximum eeprom size */
  9542. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9543. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9544. tw32(NVRAM_CFG1, nvcfg1);
  9545. }
  9546. }
  9547. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9548. {
  9549. u32 nvcfg1, protect = 0;
  9550. nvcfg1 = tr32(NVRAM_CFG1);
  9551. /* NVRAM protection for TPM */
  9552. if (nvcfg1 & (1 << 27)) {
  9553. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9554. protect = 1;
  9555. }
  9556. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9557. switch (nvcfg1) {
  9558. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9559. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9560. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9561. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9562. tp->nvram_jedecnum = JEDEC_ATMEL;
  9563. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9564. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9565. tp->nvram_pagesize = 264;
  9566. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9567. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9568. tp->nvram_size = (protect ? 0x3e200 :
  9569. TG3_NVRAM_SIZE_512KB);
  9570. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9571. tp->nvram_size = (protect ? 0x1f200 :
  9572. TG3_NVRAM_SIZE_256KB);
  9573. else
  9574. tp->nvram_size = (protect ? 0x1f200 :
  9575. TG3_NVRAM_SIZE_128KB);
  9576. break;
  9577. case FLASH_5752VENDOR_ST_M45PE10:
  9578. case FLASH_5752VENDOR_ST_M45PE20:
  9579. case FLASH_5752VENDOR_ST_M45PE40:
  9580. tp->nvram_jedecnum = JEDEC_ST;
  9581. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9582. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9583. tp->nvram_pagesize = 256;
  9584. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9585. tp->nvram_size = (protect ?
  9586. TG3_NVRAM_SIZE_64KB :
  9587. TG3_NVRAM_SIZE_128KB);
  9588. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9589. tp->nvram_size = (protect ?
  9590. TG3_NVRAM_SIZE_64KB :
  9591. TG3_NVRAM_SIZE_256KB);
  9592. else
  9593. tp->nvram_size = (protect ?
  9594. TG3_NVRAM_SIZE_128KB :
  9595. TG3_NVRAM_SIZE_512KB);
  9596. break;
  9597. }
  9598. }
  9599. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9600. {
  9601. u32 nvcfg1;
  9602. nvcfg1 = tr32(NVRAM_CFG1);
  9603. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9604. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9605. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9606. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9607. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9608. tp->nvram_jedecnum = JEDEC_ATMEL;
  9609. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9610. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9611. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9612. tw32(NVRAM_CFG1, nvcfg1);
  9613. break;
  9614. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9615. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9616. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9617. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9618. tp->nvram_jedecnum = JEDEC_ATMEL;
  9619. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9620. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9621. tp->nvram_pagesize = 264;
  9622. break;
  9623. case FLASH_5752VENDOR_ST_M45PE10:
  9624. case FLASH_5752VENDOR_ST_M45PE20:
  9625. case FLASH_5752VENDOR_ST_M45PE40:
  9626. tp->nvram_jedecnum = JEDEC_ST;
  9627. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9628. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9629. tp->nvram_pagesize = 256;
  9630. break;
  9631. }
  9632. }
  9633. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9634. {
  9635. u32 nvcfg1, protect = 0;
  9636. nvcfg1 = tr32(NVRAM_CFG1);
  9637. /* NVRAM protection for TPM */
  9638. if (nvcfg1 & (1 << 27)) {
  9639. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9640. protect = 1;
  9641. }
  9642. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9643. switch (nvcfg1) {
  9644. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9645. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9646. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9647. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9648. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9649. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9650. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9651. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9652. tp->nvram_jedecnum = JEDEC_ATMEL;
  9653. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9654. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9655. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9656. tp->nvram_pagesize = 256;
  9657. break;
  9658. case FLASH_5761VENDOR_ST_A_M45PE20:
  9659. case FLASH_5761VENDOR_ST_A_M45PE40:
  9660. case FLASH_5761VENDOR_ST_A_M45PE80:
  9661. case FLASH_5761VENDOR_ST_A_M45PE16:
  9662. case FLASH_5761VENDOR_ST_M_M45PE20:
  9663. case FLASH_5761VENDOR_ST_M_M45PE40:
  9664. case FLASH_5761VENDOR_ST_M_M45PE80:
  9665. case FLASH_5761VENDOR_ST_M_M45PE16:
  9666. tp->nvram_jedecnum = JEDEC_ST;
  9667. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9668. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9669. tp->nvram_pagesize = 256;
  9670. break;
  9671. }
  9672. if (protect) {
  9673. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9674. } else {
  9675. switch (nvcfg1) {
  9676. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9677. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9678. case FLASH_5761VENDOR_ST_A_M45PE16:
  9679. case FLASH_5761VENDOR_ST_M_M45PE16:
  9680. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9681. break;
  9682. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9683. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9684. case FLASH_5761VENDOR_ST_A_M45PE80:
  9685. case FLASH_5761VENDOR_ST_M_M45PE80:
  9686. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9687. break;
  9688. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9689. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9690. case FLASH_5761VENDOR_ST_A_M45PE40:
  9691. case FLASH_5761VENDOR_ST_M_M45PE40:
  9692. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9693. break;
  9694. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9695. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9696. case FLASH_5761VENDOR_ST_A_M45PE20:
  9697. case FLASH_5761VENDOR_ST_M_M45PE20:
  9698. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9699. break;
  9700. }
  9701. }
  9702. }
  9703. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9704. {
  9705. tp->nvram_jedecnum = JEDEC_ATMEL;
  9706. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9707. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9708. }
  9709. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9710. {
  9711. u32 nvcfg1;
  9712. nvcfg1 = tr32(NVRAM_CFG1);
  9713. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9714. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9715. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9716. tp->nvram_jedecnum = JEDEC_ATMEL;
  9717. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9718. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9719. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9720. tw32(NVRAM_CFG1, nvcfg1);
  9721. return;
  9722. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9723. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9724. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9725. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9726. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9727. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9728. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9729. tp->nvram_jedecnum = JEDEC_ATMEL;
  9730. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9731. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9732. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9733. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9734. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9735. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9736. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9737. break;
  9738. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9739. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9740. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9741. break;
  9742. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9743. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9744. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9745. break;
  9746. }
  9747. break;
  9748. case FLASH_5752VENDOR_ST_M45PE10:
  9749. case FLASH_5752VENDOR_ST_M45PE20:
  9750. case FLASH_5752VENDOR_ST_M45PE40:
  9751. tp->nvram_jedecnum = JEDEC_ST;
  9752. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9753. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9754. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9755. case FLASH_5752VENDOR_ST_M45PE10:
  9756. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9757. break;
  9758. case FLASH_5752VENDOR_ST_M45PE20:
  9759. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9760. break;
  9761. case FLASH_5752VENDOR_ST_M45PE40:
  9762. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9763. break;
  9764. }
  9765. break;
  9766. default:
  9767. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9768. return;
  9769. }
  9770. tg3_nvram_get_pagesize(tp, nvcfg1);
  9771. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9772. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9773. }
  9774. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9775. {
  9776. u32 nvcfg1;
  9777. nvcfg1 = tr32(NVRAM_CFG1);
  9778. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9779. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9780. case FLASH_5717VENDOR_MICRO_EEPROM:
  9781. tp->nvram_jedecnum = JEDEC_ATMEL;
  9782. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9783. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9784. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9785. tw32(NVRAM_CFG1, nvcfg1);
  9786. return;
  9787. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9788. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9789. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9790. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9791. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9792. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9793. case FLASH_5717VENDOR_ATMEL_45USPT:
  9794. tp->nvram_jedecnum = JEDEC_ATMEL;
  9795. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9796. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9797. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9798. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9799. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9800. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9801. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9802. break;
  9803. default:
  9804. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9805. break;
  9806. }
  9807. break;
  9808. case FLASH_5717VENDOR_ST_M_M25PE10:
  9809. case FLASH_5717VENDOR_ST_A_M25PE10:
  9810. case FLASH_5717VENDOR_ST_M_M45PE10:
  9811. case FLASH_5717VENDOR_ST_A_M45PE10:
  9812. case FLASH_5717VENDOR_ST_M_M25PE20:
  9813. case FLASH_5717VENDOR_ST_A_M25PE20:
  9814. case FLASH_5717VENDOR_ST_M_M45PE20:
  9815. case FLASH_5717VENDOR_ST_A_M45PE20:
  9816. case FLASH_5717VENDOR_ST_25USPT:
  9817. case FLASH_5717VENDOR_ST_45USPT:
  9818. tp->nvram_jedecnum = JEDEC_ST;
  9819. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9820. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9821. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9822. case FLASH_5717VENDOR_ST_M_M25PE20:
  9823. case FLASH_5717VENDOR_ST_A_M25PE20:
  9824. case FLASH_5717VENDOR_ST_M_M45PE20:
  9825. case FLASH_5717VENDOR_ST_A_M45PE20:
  9826. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9827. break;
  9828. default:
  9829. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9830. break;
  9831. }
  9832. break;
  9833. default:
  9834. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9835. return;
  9836. }
  9837. tg3_nvram_get_pagesize(tp, nvcfg1);
  9838. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9839. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9840. }
  9841. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9842. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9843. {
  9844. tw32_f(GRC_EEPROM_ADDR,
  9845. (EEPROM_ADDR_FSM_RESET |
  9846. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9847. EEPROM_ADDR_CLKPERD_SHIFT)));
  9848. msleep(1);
  9849. /* Enable seeprom accesses. */
  9850. tw32_f(GRC_LOCAL_CTRL,
  9851. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9852. udelay(100);
  9853. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9854. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9855. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9856. if (tg3_nvram_lock(tp)) {
  9857. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  9858. "tg3_nvram_init failed.\n", tp->dev->name);
  9859. return;
  9860. }
  9861. tg3_enable_nvram_access(tp);
  9862. tp->nvram_size = 0;
  9863. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9864. tg3_get_5752_nvram_info(tp);
  9865. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9866. tg3_get_5755_nvram_info(tp);
  9867. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9868. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9869. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9870. tg3_get_5787_nvram_info(tp);
  9871. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9872. tg3_get_5761_nvram_info(tp);
  9873. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9874. tg3_get_5906_nvram_info(tp);
  9875. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  9876. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9877. tg3_get_57780_nvram_info(tp);
  9878. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  9879. tg3_get_5717_nvram_info(tp);
  9880. else
  9881. tg3_get_nvram_info(tp);
  9882. if (tp->nvram_size == 0)
  9883. tg3_get_nvram_size(tp);
  9884. tg3_disable_nvram_access(tp);
  9885. tg3_nvram_unlock(tp);
  9886. } else {
  9887. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9888. tg3_get_eeprom_size(tp);
  9889. }
  9890. }
  9891. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9892. u32 offset, u32 len, u8 *buf)
  9893. {
  9894. int i, j, rc = 0;
  9895. u32 val;
  9896. for (i = 0; i < len; i += 4) {
  9897. u32 addr;
  9898. __be32 data;
  9899. addr = offset + i;
  9900. memcpy(&data, buf + i, 4);
  9901. /*
  9902. * The SEEPROM interface expects the data to always be opposite
  9903. * the native endian format. We accomplish this by reversing
  9904. * all the operations that would have been performed on the
  9905. * data from a call to tg3_nvram_read_be32().
  9906. */
  9907. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9908. val = tr32(GRC_EEPROM_ADDR);
  9909. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9910. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9911. EEPROM_ADDR_READ);
  9912. tw32(GRC_EEPROM_ADDR, val |
  9913. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9914. (addr & EEPROM_ADDR_ADDR_MASK) |
  9915. EEPROM_ADDR_START |
  9916. EEPROM_ADDR_WRITE);
  9917. for (j = 0; j < 1000; j++) {
  9918. val = tr32(GRC_EEPROM_ADDR);
  9919. if (val & EEPROM_ADDR_COMPLETE)
  9920. break;
  9921. msleep(1);
  9922. }
  9923. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9924. rc = -EBUSY;
  9925. break;
  9926. }
  9927. }
  9928. return rc;
  9929. }
  9930. /* offset and length are dword aligned */
  9931. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9932. u8 *buf)
  9933. {
  9934. int ret = 0;
  9935. u32 pagesize = tp->nvram_pagesize;
  9936. u32 pagemask = pagesize - 1;
  9937. u32 nvram_cmd;
  9938. u8 *tmp;
  9939. tmp = kmalloc(pagesize, GFP_KERNEL);
  9940. if (tmp == NULL)
  9941. return -ENOMEM;
  9942. while (len) {
  9943. int j;
  9944. u32 phy_addr, page_off, size;
  9945. phy_addr = offset & ~pagemask;
  9946. for (j = 0; j < pagesize; j += 4) {
  9947. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9948. (__be32 *) (tmp + j));
  9949. if (ret)
  9950. break;
  9951. }
  9952. if (ret)
  9953. break;
  9954. page_off = offset & pagemask;
  9955. size = pagesize;
  9956. if (len < size)
  9957. size = len;
  9958. len -= size;
  9959. memcpy(tmp + page_off, buf, size);
  9960. offset = offset + (pagesize - page_off);
  9961. tg3_enable_nvram_access(tp);
  9962. /*
  9963. * Before we can erase the flash page, we need
  9964. * to issue a special "write enable" command.
  9965. */
  9966. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9967. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9968. break;
  9969. /* Erase the target page */
  9970. tw32(NVRAM_ADDR, phy_addr);
  9971. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9972. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9973. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9974. break;
  9975. /* Issue another write enable to start the write. */
  9976. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9977. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9978. break;
  9979. for (j = 0; j < pagesize; j += 4) {
  9980. __be32 data;
  9981. data = *((__be32 *) (tmp + j));
  9982. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9983. tw32(NVRAM_ADDR, phy_addr + j);
  9984. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9985. NVRAM_CMD_WR;
  9986. if (j == 0)
  9987. nvram_cmd |= NVRAM_CMD_FIRST;
  9988. else if (j == (pagesize - 4))
  9989. nvram_cmd |= NVRAM_CMD_LAST;
  9990. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9991. break;
  9992. }
  9993. if (ret)
  9994. break;
  9995. }
  9996. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9997. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9998. kfree(tmp);
  9999. return ret;
  10000. }
  10001. /* offset and length are dword aligned */
  10002. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  10003. u8 *buf)
  10004. {
  10005. int i, ret = 0;
  10006. for (i = 0; i < len; i += 4, offset += 4) {
  10007. u32 page_off, phy_addr, nvram_cmd;
  10008. __be32 data;
  10009. memcpy(&data, buf + i, 4);
  10010. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10011. page_off = offset % tp->nvram_pagesize;
  10012. phy_addr = tg3_nvram_phys_addr(tp, offset);
  10013. tw32(NVRAM_ADDR, phy_addr);
  10014. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  10015. if ((page_off == 0) || (i == 0))
  10016. nvram_cmd |= NVRAM_CMD_FIRST;
  10017. if (page_off == (tp->nvram_pagesize - 4))
  10018. nvram_cmd |= NVRAM_CMD_LAST;
  10019. if (i == (len - 4))
  10020. nvram_cmd |= NVRAM_CMD_LAST;
  10021. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  10022. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  10023. (tp->nvram_jedecnum == JEDEC_ST) &&
  10024. (nvram_cmd & NVRAM_CMD_FIRST)) {
  10025. if ((ret = tg3_nvram_exec_cmd(tp,
  10026. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  10027. NVRAM_CMD_DONE)))
  10028. break;
  10029. }
  10030. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  10031. /* We always do complete word writes to eeprom. */
  10032. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  10033. }
  10034. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10035. break;
  10036. }
  10037. return ret;
  10038. }
  10039. /* offset and length are dword aligned */
  10040. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  10041. {
  10042. int ret;
  10043. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10044. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  10045. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  10046. udelay(40);
  10047. }
  10048. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  10049. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  10050. }
  10051. else {
  10052. u32 grc_mode;
  10053. ret = tg3_nvram_lock(tp);
  10054. if (ret)
  10055. return ret;
  10056. tg3_enable_nvram_access(tp);
  10057. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  10058. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
  10059. tw32(NVRAM_WRITE1, 0x406);
  10060. grc_mode = tr32(GRC_MODE);
  10061. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  10062. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  10063. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  10064. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  10065. buf);
  10066. }
  10067. else {
  10068. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  10069. buf);
  10070. }
  10071. grc_mode = tr32(GRC_MODE);
  10072. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  10073. tg3_disable_nvram_access(tp);
  10074. tg3_nvram_unlock(tp);
  10075. }
  10076. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10077. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  10078. udelay(40);
  10079. }
  10080. return ret;
  10081. }
  10082. struct subsys_tbl_ent {
  10083. u16 subsys_vendor, subsys_devid;
  10084. u32 phy_id;
  10085. };
  10086. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10087. /* Broadcom boards. */
  10088. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10089. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10090. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10091. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10092. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10093. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10094. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10095. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10096. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10097. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10098. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10099. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10100. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10101. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10102. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10103. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10104. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10105. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10106. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10107. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10108. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10109. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10110. /* 3com boards. */
  10111. { TG3PCI_SUBVENDOR_ID_3COM,
  10112. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10113. { TG3PCI_SUBVENDOR_ID_3COM,
  10114. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10115. { TG3PCI_SUBVENDOR_ID_3COM,
  10116. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10117. { TG3PCI_SUBVENDOR_ID_3COM,
  10118. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10119. { TG3PCI_SUBVENDOR_ID_3COM,
  10120. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10121. /* DELL boards. */
  10122. { TG3PCI_SUBVENDOR_ID_DELL,
  10123. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10124. { TG3PCI_SUBVENDOR_ID_DELL,
  10125. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10126. { TG3PCI_SUBVENDOR_ID_DELL,
  10127. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10128. { TG3PCI_SUBVENDOR_ID_DELL,
  10129. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10130. /* Compaq boards. */
  10131. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10132. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10133. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10134. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10135. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10136. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10137. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10138. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10139. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10140. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10141. /* IBM boards. */
  10142. { TG3PCI_SUBVENDOR_ID_IBM,
  10143. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10144. };
  10145. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10146. {
  10147. int i;
  10148. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10149. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10150. tp->pdev->subsystem_vendor) &&
  10151. (subsys_id_to_phy_id[i].subsys_devid ==
  10152. tp->pdev->subsystem_device))
  10153. return &subsys_id_to_phy_id[i];
  10154. }
  10155. return NULL;
  10156. }
  10157. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10158. {
  10159. u32 val;
  10160. u16 pmcsr;
  10161. /* On some early chips the SRAM cannot be accessed in D3hot state,
  10162. * so need make sure we're in D0.
  10163. */
  10164. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  10165. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  10166. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  10167. msleep(1);
  10168. /* Make sure register accesses (indirect or otherwise)
  10169. * will function correctly.
  10170. */
  10171. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10172. tp->misc_host_ctrl);
  10173. /* The memory arbiter has to be enabled in order for SRAM accesses
  10174. * to succeed. Normally on powerup the tg3 chip firmware will make
  10175. * sure it is enabled, but other entities such as system netboot
  10176. * code might disable it.
  10177. */
  10178. val = tr32(MEMARB_MODE);
  10179. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  10180. tp->phy_id = TG3_PHY_ID_INVALID;
  10181. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10182. /* Assume an onboard device and WOL capable by default. */
  10183. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  10184. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10185. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10186. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10187. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10188. }
  10189. val = tr32(VCPU_CFGSHDW);
  10190. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10191. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10192. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10193. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  10194. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10195. goto done;
  10196. }
  10197. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10198. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10199. u32 nic_cfg, led_cfg;
  10200. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10201. int eeprom_phy_serdes = 0;
  10202. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10203. tp->nic_sram_data_cfg = nic_cfg;
  10204. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10205. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10206. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  10207. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  10208. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  10209. (ver > 0) && (ver < 0x100))
  10210. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10211. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10212. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10213. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10214. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10215. eeprom_phy_serdes = 1;
  10216. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10217. if (nic_phy_id != 0) {
  10218. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10219. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10220. eeprom_phy_id = (id1 >> 16) << 10;
  10221. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10222. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10223. } else
  10224. eeprom_phy_id = 0;
  10225. tp->phy_id = eeprom_phy_id;
  10226. if (eeprom_phy_serdes) {
  10227. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  10228. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10229. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  10230. else
  10231. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10232. }
  10233. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10234. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10235. SHASTA_EXT_LED_MODE_MASK);
  10236. else
  10237. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10238. switch (led_cfg) {
  10239. default:
  10240. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10241. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10242. break;
  10243. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10244. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10245. break;
  10246. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10247. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10248. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10249. * read on some older 5700/5701 bootcode.
  10250. */
  10251. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10252. ASIC_REV_5700 ||
  10253. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10254. ASIC_REV_5701)
  10255. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10256. break;
  10257. case SHASTA_EXT_LED_SHARED:
  10258. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10259. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10260. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10261. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10262. LED_CTRL_MODE_PHY_2);
  10263. break;
  10264. case SHASTA_EXT_LED_MAC:
  10265. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10266. break;
  10267. case SHASTA_EXT_LED_COMBO:
  10268. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10269. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10270. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10271. LED_CTRL_MODE_PHY_2);
  10272. break;
  10273. }
  10274. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10275. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10276. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10277. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10278. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10279. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10280. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10281. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  10282. if ((tp->pdev->subsystem_vendor ==
  10283. PCI_VENDOR_ID_ARIMA) &&
  10284. (tp->pdev->subsystem_device == 0x205a ||
  10285. tp->pdev->subsystem_device == 0x2063))
  10286. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10287. } else {
  10288. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10289. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10290. }
  10291. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10292. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  10293. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10294. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  10295. }
  10296. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10297. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10298. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  10299. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  10300. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10301. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  10302. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  10303. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  10304. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10305. if (cfg2 & (1 << 17))
  10306. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  10307. /* serdes signal pre-emphasis in register 0x590 set by */
  10308. /* bootcode if bit 18 is set */
  10309. if (cfg2 & (1 << 18))
  10310. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  10311. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10312. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10313. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10314. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  10315. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10316. u32 cfg3;
  10317. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10318. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10319. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10320. }
  10321. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10322. tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
  10323. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10324. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  10325. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10326. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  10327. }
  10328. done:
  10329. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  10330. device_set_wakeup_enable(&tp->pdev->dev,
  10331. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  10332. }
  10333. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10334. {
  10335. int i;
  10336. u32 val;
  10337. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10338. tw32(OTP_CTRL, cmd);
  10339. /* Wait for up to 1 ms for command to execute. */
  10340. for (i = 0; i < 100; i++) {
  10341. val = tr32(OTP_STATUS);
  10342. if (val & OTP_STATUS_CMD_DONE)
  10343. break;
  10344. udelay(10);
  10345. }
  10346. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10347. }
  10348. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10349. * configuration is a 32-bit value that straddles the alignment boundary.
  10350. * We do two 32-bit reads and then shift and merge the results.
  10351. */
  10352. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10353. {
  10354. u32 bhalf_otp, thalf_otp;
  10355. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10356. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10357. return 0;
  10358. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10359. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10360. return 0;
  10361. thalf_otp = tr32(OTP_READ_DATA);
  10362. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10363. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10364. return 0;
  10365. bhalf_otp = tr32(OTP_READ_DATA);
  10366. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10367. }
  10368. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10369. {
  10370. u32 hw_phy_id_1, hw_phy_id_2;
  10371. u32 hw_phy_id, hw_phy_id_masked;
  10372. int err;
  10373. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  10374. return tg3_phy_init(tp);
  10375. /* Reading the PHY ID register can conflict with ASF
  10376. * firmware access to the PHY hardware.
  10377. */
  10378. err = 0;
  10379. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10380. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  10381. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10382. } else {
  10383. /* Now read the physical PHY_ID from the chip and verify
  10384. * that it is sane. If it doesn't look good, we fall back
  10385. * to either the hard-coded table based PHY_ID and failing
  10386. * that the value found in the eeprom area.
  10387. */
  10388. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10389. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10390. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10391. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10392. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10393. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10394. }
  10395. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10396. tp->phy_id = hw_phy_id;
  10397. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10398. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10399. else
  10400. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  10401. } else {
  10402. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10403. /* Do nothing, phy ID already set up in
  10404. * tg3_get_eeprom_hw_cfg().
  10405. */
  10406. } else {
  10407. struct subsys_tbl_ent *p;
  10408. /* No eeprom signature? Try the hardcoded
  10409. * subsys device table.
  10410. */
  10411. p = tg3_lookup_by_subsys(tp);
  10412. if (!p)
  10413. return -ENODEV;
  10414. tp->phy_id = p->phy_id;
  10415. if (!tp->phy_id ||
  10416. tp->phy_id == TG3_PHY_ID_BCM8002)
  10417. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10418. }
  10419. }
  10420. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  10421. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  10422. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  10423. u32 bmsr, adv_reg, tg3_ctrl, mask;
  10424. tg3_readphy(tp, MII_BMSR, &bmsr);
  10425. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10426. (bmsr & BMSR_LSTATUS))
  10427. goto skip_phy_reset;
  10428. err = tg3_phy_reset(tp);
  10429. if (err)
  10430. return err;
  10431. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  10432. ADVERTISE_100HALF | ADVERTISE_100FULL |
  10433. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  10434. tg3_ctrl = 0;
  10435. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  10436. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10437. MII_TG3_CTRL_ADV_1000_FULL);
  10438. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10439. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10440. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10441. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10442. }
  10443. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10444. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10445. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10446. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10447. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10448. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10449. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10450. tg3_writephy(tp, MII_BMCR,
  10451. BMCR_ANENABLE | BMCR_ANRESTART);
  10452. }
  10453. tg3_phy_set_wirespeed(tp);
  10454. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10455. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10456. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10457. }
  10458. skip_phy_reset:
  10459. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10460. err = tg3_init_5401phy_dsp(tp);
  10461. if (err)
  10462. return err;
  10463. err = tg3_init_5401phy_dsp(tp);
  10464. }
  10465. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  10466. tp->link_config.advertising =
  10467. (ADVERTISED_1000baseT_Half |
  10468. ADVERTISED_1000baseT_Full |
  10469. ADVERTISED_Autoneg |
  10470. ADVERTISED_FIBRE);
  10471. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  10472. tp->link_config.advertising &=
  10473. ~(ADVERTISED_1000baseT_Half |
  10474. ADVERTISED_1000baseT_Full);
  10475. return err;
  10476. }
  10477. static void __devinit tg3_read_partno(struct tg3 *tp)
  10478. {
  10479. unsigned char vpd_data[TG3_NVM_VPD_LEN]; /* in little-endian format */
  10480. unsigned int i;
  10481. u32 magic;
  10482. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  10483. tg3_nvram_read(tp, 0x0, &magic))
  10484. goto out_not_found;
  10485. if (magic == TG3_EEPROM_MAGIC) {
  10486. for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
  10487. u32 tmp;
  10488. /* The data is in little-endian format in NVRAM.
  10489. * Use the big-endian read routines to preserve
  10490. * the byte order as it exists in NVRAM.
  10491. */
  10492. if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
  10493. goto out_not_found;
  10494. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  10495. }
  10496. } else {
  10497. ssize_t cnt;
  10498. unsigned int pos = 0, i = 0;
  10499. for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
  10500. cnt = pci_read_vpd(tp->pdev, pos,
  10501. TG3_NVM_VPD_LEN - pos,
  10502. &vpd_data[pos]);
  10503. if (cnt == -ETIMEDOUT || -EINTR)
  10504. cnt = 0;
  10505. else if (cnt < 0)
  10506. goto out_not_found;
  10507. }
  10508. if (pos != TG3_NVM_VPD_LEN)
  10509. goto out_not_found;
  10510. }
  10511. /* Now parse and find the part number. */
  10512. for (i = 0; i < TG3_NVM_VPD_LEN - 2; ) {
  10513. unsigned char val = vpd_data[i];
  10514. unsigned int block_end;
  10515. if (val == 0x82 || val == 0x91) {
  10516. i = (i + 3 +
  10517. (vpd_data[i + 1] +
  10518. (vpd_data[i + 2] << 8)));
  10519. continue;
  10520. }
  10521. if (val != 0x90)
  10522. goto out_not_found;
  10523. block_end = (i + 3 +
  10524. (vpd_data[i + 1] +
  10525. (vpd_data[i + 2] << 8)));
  10526. i += 3;
  10527. if (block_end > TG3_NVM_VPD_LEN)
  10528. goto out_not_found;
  10529. while (i < (block_end - 2)) {
  10530. if (vpd_data[i + 0] == 'P' &&
  10531. vpd_data[i + 1] == 'N') {
  10532. int partno_len = vpd_data[i + 2];
  10533. i += 3;
  10534. if (partno_len > TG3_BPN_SIZE ||
  10535. (partno_len + i) > TG3_NVM_VPD_LEN)
  10536. goto out_not_found;
  10537. memcpy(tp->board_part_number,
  10538. &vpd_data[i], partno_len);
  10539. /* Success. */
  10540. return;
  10541. }
  10542. i += 3 + vpd_data[i + 2];
  10543. }
  10544. /* Part number not found. */
  10545. goto out_not_found;
  10546. }
  10547. out_not_found:
  10548. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10549. strcpy(tp->board_part_number, "BCM95906");
  10550. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10551. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10552. strcpy(tp->board_part_number, "BCM57780");
  10553. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10554. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10555. strcpy(tp->board_part_number, "BCM57760");
  10556. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10557. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10558. strcpy(tp->board_part_number, "BCM57790");
  10559. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10560. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10561. strcpy(tp->board_part_number, "BCM57788");
  10562. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10563. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  10564. strcpy(tp->board_part_number, "BCM57761");
  10565. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10566. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  10567. strcpy(tp->board_part_number, "BCM57765");
  10568. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10569. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  10570. strcpy(tp->board_part_number, "BCM57781");
  10571. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10572. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  10573. strcpy(tp->board_part_number, "BCM57785");
  10574. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10575. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  10576. strcpy(tp->board_part_number, "BCM57791");
  10577. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10578. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10579. strcpy(tp->board_part_number, "BCM57795");
  10580. else
  10581. strcpy(tp->board_part_number, "none");
  10582. }
  10583. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10584. {
  10585. u32 val;
  10586. if (tg3_nvram_read(tp, offset, &val) ||
  10587. (val & 0xfc000000) != 0x0c000000 ||
  10588. tg3_nvram_read(tp, offset + 4, &val) ||
  10589. val != 0)
  10590. return 0;
  10591. return 1;
  10592. }
  10593. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10594. {
  10595. u32 val, offset, start, ver_offset;
  10596. int i;
  10597. bool newver = false;
  10598. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10599. tg3_nvram_read(tp, 0x4, &start))
  10600. return;
  10601. offset = tg3_nvram_logical_addr(tp, offset);
  10602. if (tg3_nvram_read(tp, offset, &val))
  10603. return;
  10604. if ((val & 0xfc000000) == 0x0c000000) {
  10605. if (tg3_nvram_read(tp, offset + 4, &val))
  10606. return;
  10607. if (val == 0)
  10608. newver = true;
  10609. }
  10610. if (newver) {
  10611. if (tg3_nvram_read(tp, offset + 8, &ver_offset))
  10612. return;
  10613. offset = offset + ver_offset - start;
  10614. for (i = 0; i < 16; i += 4) {
  10615. __be32 v;
  10616. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10617. return;
  10618. memcpy(tp->fw_ver + i, &v, sizeof(v));
  10619. }
  10620. } else {
  10621. u32 major, minor;
  10622. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10623. return;
  10624. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10625. TG3_NVM_BCVER_MAJSFT;
  10626. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10627. snprintf(&tp->fw_ver[0], 32, "v%d.%02d", major, minor);
  10628. }
  10629. }
  10630. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10631. {
  10632. u32 val, major, minor;
  10633. /* Use native endian representation */
  10634. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10635. return;
  10636. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10637. TG3_NVM_HWSB_CFG1_MAJSFT;
  10638. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10639. TG3_NVM_HWSB_CFG1_MINSFT;
  10640. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10641. }
  10642. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10643. {
  10644. u32 offset, major, minor, build;
  10645. tp->fw_ver[0] = 's';
  10646. tp->fw_ver[1] = 'b';
  10647. tp->fw_ver[2] = '\0';
  10648. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10649. return;
  10650. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10651. case TG3_EEPROM_SB_REVISION_0:
  10652. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10653. break;
  10654. case TG3_EEPROM_SB_REVISION_2:
  10655. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10656. break;
  10657. case TG3_EEPROM_SB_REVISION_3:
  10658. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10659. break;
  10660. case TG3_EEPROM_SB_REVISION_4:
  10661. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  10662. break;
  10663. case TG3_EEPROM_SB_REVISION_5:
  10664. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  10665. break;
  10666. default:
  10667. return;
  10668. }
  10669. if (tg3_nvram_read(tp, offset, &val))
  10670. return;
  10671. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10672. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10673. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10674. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10675. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10676. if (minor > 99 || build > 26)
  10677. return;
  10678. snprintf(&tp->fw_ver[2], 30, " v%d.%02d", major, minor);
  10679. if (build > 0) {
  10680. tp->fw_ver[8] = 'a' + build - 1;
  10681. tp->fw_ver[9] = '\0';
  10682. }
  10683. }
  10684. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10685. {
  10686. u32 val, offset, start;
  10687. int i, vlen;
  10688. for (offset = TG3_NVM_DIR_START;
  10689. offset < TG3_NVM_DIR_END;
  10690. offset += TG3_NVM_DIRENT_SIZE) {
  10691. if (tg3_nvram_read(tp, offset, &val))
  10692. return;
  10693. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10694. break;
  10695. }
  10696. if (offset == TG3_NVM_DIR_END)
  10697. return;
  10698. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10699. start = 0x08000000;
  10700. else if (tg3_nvram_read(tp, offset - 4, &start))
  10701. return;
  10702. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10703. !tg3_fw_img_is_valid(tp, offset) ||
  10704. tg3_nvram_read(tp, offset + 8, &val))
  10705. return;
  10706. offset += val - start;
  10707. vlen = strlen(tp->fw_ver);
  10708. tp->fw_ver[vlen++] = ',';
  10709. tp->fw_ver[vlen++] = ' ';
  10710. for (i = 0; i < 4; i++) {
  10711. __be32 v;
  10712. if (tg3_nvram_read_be32(tp, offset, &v))
  10713. return;
  10714. offset += sizeof(v);
  10715. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10716. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10717. break;
  10718. }
  10719. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10720. vlen += sizeof(v);
  10721. }
  10722. }
  10723. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10724. {
  10725. int vlen;
  10726. u32 apedata;
  10727. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10728. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10729. return;
  10730. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10731. if (apedata != APE_SEG_SIG_MAGIC)
  10732. return;
  10733. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10734. if (!(apedata & APE_FW_STATUS_READY))
  10735. return;
  10736. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10737. vlen = strlen(tp->fw_ver);
  10738. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
  10739. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10740. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10741. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10742. (apedata & APE_FW_VERSION_BLDMSK));
  10743. }
  10744. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10745. {
  10746. u32 val;
  10747. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10748. tp->fw_ver[0] = 's';
  10749. tp->fw_ver[1] = 'b';
  10750. tp->fw_ver[2] = '\0';
  10751. return;
  10752. }
  10753. if (tg3_nvram_read(tp, 0, &val))
  10754. return;
  10755. if (val == TG3_EEPROM_MAGIC)
  10756. tg3_read_bc_ver(tp);
  10757. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10758. tg3_read_sb_ver(tp, val);
  10759. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10760. tg3_read_hwsb_ver(tp);
  10761. else
  10762. return;
  10763. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10764. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  10765. return;
  10766. tg3_read_mgmtfw_ver(tp);
  10767. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10768. }
  10769. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10770. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10771. {
  10772. static struct pci_device_id write_reorder_chipsets[] = {
  10773. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10774. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10775. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10776. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10777. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10778. PCI_DEVICE_ID_VIA_8385_0) },
  10779. { },
  10780. };
  10781. u32 misc_ctrl_reg;
  10782. u32 pci_state_reg, grc_misc_cfg;
  10783. u32 val;
  10784. u16 pci_cmd;
  10785. int err;
  10786. /* Force memory write invalidate off. If we leave it on,
  10787. * then on 5700_BX chips we have to enable a workaround.
  10788. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10789. * to match the cacheline size. The Broadcom driver have this
  10790. * workaround but turns MWI off all the times so never uses
  10791. * it. This seems to suggest that the workaround is insufficient.
  10792. */
  10793. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10794. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10795. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10796. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10797. * has the register indirect write enable bit set before
  10798. * we try to access any of the MMIO registers. It is also
  10799. * critical that the PCI-X hw workaround situation is decided
  10800. * before that as well.
  10801. */
  10802. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10803. &misc_ctrl_reg);
  10804. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10805. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10806. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10807. u32 prod_id_asic_rev;
  10808. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  10809. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  10810. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5724)
  10811. pci_read_config_dword(tp->pdev,
  10812. TG3PCI_GEN2_PRODID_ASICREV,
  10813. &prod_id_asic_rev);
  10814. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  10815. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  10816. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  10817. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  10818. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  10819. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10820. pci_read_config_dword(tp->pdev,
  10821. TG3PCI_GEN15_PRODID_ASICREV,
  10822. &prod_id_asic_rev);
  10823. else
  10824. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10825. &prod_id_asic_rev);
  10826. tp->pci_chip_rev_id = prod_id_asic_rev;
  10827. }
  10828. /* Wrong chip ID in 5752 A0. This code can be removed later
  10829. * as A0 is not in production.
  10830. */
  10831. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10832. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10833. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10834. * we need to disable memory and use config. cycles
  10835. * only to access all registers. The 5702/03 chips
  10836. * can mistakenly decode the special cycles from the
  10837. * ICH chipsets as memory write cycles, causing corruption
  10838. * of register and memory space. Only certain ICH bridges
  10839. * will drive special cycles with non-zero data during the
  10840. * address phase which can fall within the 5703's address
  10841. * range. This is not an ICH bug as the PCI spec allows
  10842. * non-zero address during special cycles. However, only
  10843. * these ICH bridges are known to drive non-zero addresses
  10844. * during special cycles.
  10845. *
  10846. * Since special cycles do not cross PCI bridges, we only
  10847. * enable this workaround if the 5703 is on the secondary
  10848. * bus of these ICH bridges.
  10849. */
  10850. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10851. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10852. static struct tg3_dev_id {
  10853. u32 vendor;
  10854. u32 device;
  10855. u32 rev;
  10856. } ich_chipsets[] = {
  10857. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10858. PCI_ANY_ID },
  10859. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10860. PCI_ANY_ID },
  10861. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10862. 0xa },
  10863. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10864. PCI_ANY_ID },
  10865. { },
  10866. };
  10867. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10868. struct pci_dev *bridge = NULL;
  10869. while (pci_id->vendor != 0) {
  10870. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10871. bridge);
  10872. if (!bridge) {
  10873. pci_id++;
  10874. continue;
  10875. }
  10876. if (pci_id->rev != PCI_ANY_ID) {
  10877. if (bridge->revision > pci_id->rev)
  10878. continue;
  10879. }
  10880. if (bridge->subordinate &&
  10881. (bridge->subordinate->number ==
  10882. tp->pdev->bus->number)) {
  10883. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10884. pci_dev_put(bridge);
  10885. break;
  10886. }
  10887. }
  10888. }
  10889. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10890. static struct tg3_dev_id {
  10891. u32 vendor;
  10892. u32 device;
  10893. } bridge_chipsets[] = {
  10894. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10895. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10896. { },
  10897. };
  10898. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10899. struct pci_dev *bridge = NULL;
  10900. while (pci_id->vendor != 0) {
  10901. bridge = pci_get_device(pci_id->vendor,
  10902. pci_id->device,
  10903. bridge);
  10904. if (!bridge) {
  10905. pci_id++;
  10906. continue;
  10907. }
  10908. if (bridge->subordinate &&
  10909. (bridge->subordinate->number <=
  10910. tp->pdev->bus->number) &&
  10911. (bridge->subordinate->subordinate >=
  10912. tp->pdev->bus->number)) {
  10913. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10914. pci_dev_put(bridge);
  10915. break;
  10916. }
  10917. }
  10918. }
  10919. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10920. * DMA addresses > 40-bit. This bridge may have other additional
  10921. * 57xx devices behind it in some 4-port NIC designs for example.
  10922. * Any tg3 device found behind the bridge will also need the 40-bit
  10923. * DMA workaround.
  10924. */
  10925. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10926. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10927. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10928. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10929. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10930. }
  10931. else {
  10932. struct pci_dev *bridge = NULL;
  10933. do {
  10934. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10935. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10936. bridge);
  10937. if (bridge && bridge->subordinate &&
  10938. (bridge->subordinate->number <=
  10939. tp->pdev->bus->number) &&
  10940. (bridge->subordinate->subordinate >=
  10941. tp->pdev->bus->number)) {
  10942. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10943. pci_dev_put(bridge);
  10944. break;
  10945. }
  10946. } while (bridge);
  10947. }
  10948. /* Initialize misc host control in PCI block. */
  10949. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10950. MISC_HOST_CTRL_CHIPREV);
  10951. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10952. tp->misc_host_ctrl);
  10953. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  10954. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  10955. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10956. tp->pdev_peer = tg3_find_peer(tp);
  10957. /* Intentionally exclude ASIC_REV_5906 */
  10958. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10959. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10960. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10961. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10962. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10963. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10964. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10965. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10966. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  10967. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10968. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10969. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10970. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10971. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10972. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10973. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10974. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10975. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10976. /* 5700 B0 chips do not support checksumming correctly due
  10977. * to hardware bugs.
  10978. */
  10979. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10980. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10981. else {
  10982. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10983. tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10984. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10985. tp->dev->features |= NETIF_F_IPV6_CSUM;
  10986. }
  10987. /* Determine TSO capabilities */
  10988. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10989. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10990. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
  10991. else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10992. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10993. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10994. else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10995. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10996. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  10997. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10998. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10999. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11000. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11001. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  11002. tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
  11003. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11004. tp->fw_needed = FIRMWARE_TG3TSO5;
  11005. else
  11006. tp->fw_needed = FIRMWARE_TG3TSO;
  11007. }
  11008. tp->irq_max = 1;
  11009. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  11010. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  11011. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11012. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11013. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11014. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11015. tp->pdev_peer == tp->pdev))
  11016. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  11017. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11018. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11019. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  11020. }
  11021. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11022. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11023. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  11024. tp->irq_max = TG3_IRQ_MAX_VECS;
  11025. }
  11026. }
  11027. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11028. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11029. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  11030. else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  11031. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  11032. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  11033. }
  11034. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11035. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11036. tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
  11037. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  11038. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  11039. (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
  11040. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  11041. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11042. &pci_state_reg);
  11043. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  11044. if (tp->pcie_cap != 0) {
  11045. u16 lnkctl;
  11046. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  11047. pcie_set_readrq(tp->pdev, 4096);
  11048. pci_read_config_word(tp->pdev,
  11049. tp->pcie_cap + PCI_EXP_LNKCTL,
  11050. &lnkctl);
  11051. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  11052. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11053. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  11054. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11055. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11056. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11057. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11058. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  11059. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11060. tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
  11061. }
  11062. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11063. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  11064. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  11065. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11066. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11067. if (!tp->pcix_cap) {
  11068. printk(KERN_ERR PFX "Cannot find PCI-X "
  11069. "capability, aborting.\n");
  11070. return -EIO;
  11071. }
  11072. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11073. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  11074. }
  11075. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11076. * reordering to the mailbox registers done by the host
  11077. * controller can cause major troubles. We read back from
  11078. * every mailbox register write to force the writes to be
  11079. * posted to the chip in order.
  11080. */
  11081. if (pci_dev_present(write_reorder_chipsets) &&
  11082. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11083. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  11084. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11085. &tp->pci_cacheline_sz);
  11086. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11087. &tp->pci_lat_timer);
  11088. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11089. tp->pci_lat_timer < 64) {
  11090. tp->pci_lat_timer = 64;
  11091. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11092. tp->pci_lat_timer);
  11093. }
  11094. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11095. /* 5700 BX chips need to have their TX producer index
  11096. * mailboxes written twice to workaround a bug.
  11097. */
  11098. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  11099. /* If we are in PCI-X mode, enable register write workaround.
  11100. *
  11101. * The workaround is to use indirect register accesses
  11102. * for all chip writes not to mailbox registers.
  11103. */
  11104. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11105. u32 pm_reg;
  11106. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11107. /* The chip can have it's power management PCI config
  11108. * space registers clobbered due to this bug.
  11109. * So explicitly force the chip into D0 here.
  11110. */
  11111. pci_read_config_dword(tp->pdev,
  11112. tp->pm_cap + PCI_PM_CTRL,
  11113. &pm_reg);
  11114. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11115. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11116. pci_write_config_dword(tp->pdev,
  11117. tp->pm_cap + PCI_PM_CTRL,
  11118. pm_reg);
  11119. /* Also, force SERR#/PERR# in PCI command. */
  11120. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11121. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11122. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11123. }
  11124. }
  11125. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11126. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  11127. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11128. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  11129. /* Chip-specific fixup from Broadcom driver */
  11130. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11131. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11132. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11133. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11134. }
  11135. /* Default fast path register access methods */
  11136. tp->read32 = tg3_read32;
  11137. tp->write32 = tg3_write32;
  11138. tp->read32_mbox = tg3_read32;
  11139. tp->write32_mbox = tg3_write32;
  11140. tp->write32_tx_mbox = tg3_write32;
  11141. tp->write32_rx_mbox = tg3_write32;
  11142. /* Various workaround register access methods */
  11143. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  11144. tp->write32 = tg3_write_indirect_reg32;
  11145. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11146. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  11147. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11148. /*
  11149. * Back to back register writes can cause problems on these
  11150. * chips, the workaround is to read back all reg writes
  11151. * except those to mailbox regs.
  11152. *
  11153. * See tg3_write_indirect_reg32().
  11154. */
  11155. tp->write32 = tg3_write_flush_reg32;
  11156. }
  11157. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  11158. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  11159. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11160. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  11161. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11162. }
  11163. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  11164. tp->read32 = tg3_read_indirect_reg32;
  11165. tp->write32 = tg3_write_indirect_reg32;
  11166. tp->read32_mbox = tg3_read_indirect_mbox;
  11167. tp->write32_mbox = tg3_write_indirect_mbox;
  11168. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11169. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11170. iounmap(tp->regs);
  11171. tp->regs = NULL;
  11172. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11173. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11174. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11175. }
  11176. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11177. tp->read32_mbox = tg3_read32_mbox_5906;
  11178. tp->write32_mbox = tg3_write32_mbox_5906;
  11179. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11180. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11181. }
  11182. if (tp->write32 == tg3_write_indirect_reg32 ||
  11183. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11184. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11185. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11186. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  11187. /* Get eeprom hw config before calling tg3_set_power_state().
  11188. * In particular, the TG3_FLG2_IS_NIC flag must be
  11189. * determined before calling tg3_set_power_state() so that
  11190. * we know whether or not to switch out of Vaux power.
  11191. * When the flag is set, it means that GPIO1 is used for eeprom
  11192. * write protect and also implies that it is a LOM where GPIOs
  11193. * are not used to switch power.
  11194. */
  11195. tg3_get_eeprom_hw_cfg(tp);
  11196. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11197. /* Allow reads and writes to the
  11198. * APE register and memory space.
  11199. */
  11200. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11201. PCISTATE_ALLOW_APE_SHMEM_WR;
  11202. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11203. pci_state_reg);
  11204. }
  11205. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11206. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11207. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11208. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11209. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11210. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11211. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  11212. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  11213. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11214. * It is also used as eeprom write protect on LOMs.
  11215. */
  11216. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11217. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11218. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  11219. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11220. GRC_LCLCTRL_GPIO_OUTPUT1);
  11221. /* Unused GPIO3 must be driven as output on 5752 because there
  11222. * are no pull-up resistors on unused GPIO pins.
  11223. */
  11224. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11225. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11226. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11227. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11228. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11229. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11230. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11231. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11232. /* Turn off the debug UART. */
  11233. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11234. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  11235. /* Keep VMain power. */
  11236. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11237. GRC_LCLCTRL_GPIO_OUTPUT0;
  11238. }
  11239. /* Force the chip into D0. */
  11240. err = tg3_set_power_state(tp, PCI_D0);
  11241. if (err) {
  11242. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  11243. pci_name(tp->pdev));
  11244. return err;
  11245. }
  11246. /* Derive initial jumbo mode from MTU assigned in
  11247. * ether_setup() via the alloc_etherdev() call
  11248. */
  11249. if (tp->dev->mtu > ETH_DATA_LEN &&
  11250. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11251. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  11252. /* Determine WakeOnLan speed to use. */
  11253. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11254. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11255. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11256. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11257. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  11258. } else {
  11259. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  11260. }
  11261. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11262. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  11263. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11264. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11265. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  11266. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11267. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11268. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
  11269. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  11270. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  11271. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11272. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11273. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  11274. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11275. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  11276. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  11277. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  11278. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11279. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11280. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  11281. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
  11282. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11283. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11284. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11285. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11286. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11287. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11288. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  11289. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11290. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  11291. } else
  11292. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  11293. }
  11294. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11295. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11296. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11297. if (tp->phy_otp == 0)
  11298. tp->phy_otp = TG3_OTP_DEFAULT;
  11299. }
  11300. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  11301. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11302. else
  11303. tp->mi_mode = MAC_MI_MODE_BASE;
  11304. tp->coalesce_mode = 0;
  11305. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11306. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11307. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11308. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11309. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11310. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  11311. err = tg3_mdio_init(tp);
  11312. if (err)
  11313. return err;
  11314. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  11315. (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0 ||
  11316. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  11317. return -ENOTSUPP;
  11318. /* Initialize data/descriptor byte/word swapping. */
  11319. val = tr32(GRC_MODE);
  11320. val &= GRC_MODE_HOST_STACKUP;
  11321. tw32(GRC_MODE, val | tp->grc_mode);
  11322. tg3_switch_clocks(tp);
  11323. /* Clear this out for sanity. */
  11324. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11325. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11326. &pci_state_reg);
  11327. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11328. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  11329. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11330. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11331. chiprevid == CHIPREV_ID_5701_B0 ||
  11332. chiprevid == CHIPREV_ID_5701_B2 ||
  11333. chiprevid == CHIPREV_ID_5701_B5) {
  11334. void __iomem *sram_base;
  11335. /* Write some dummy words into the SRAM status block
  11336. * area, see if it reads back correctly. If the return
  11337. * value is bad, force enable the PCIX workaround.
  11338. */
  11339. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11340. writel(0x00000000, sram_base);
  11341. writel(0x00000000, sram_base + 4);
  11342. writel(0xffffffff, sram_base + 4);
  11343. if (readl(sram_base) != 0x00000000)
  11344. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11345. }
  11346. }
  11347. udelay(50);
  11348. tg3_nvram_init(tp);
  11349. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11350. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11351. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11352. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11353. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11354. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  11355. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  11356. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  11357. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  11358. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  11359. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11360. HOSTCC_MODE_CLRTICK_TXBD);
  11361. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11362. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11363. tp->misc_host_ctrl);
  11364. }
  11365. /* Preserve the APE MAC_MODE bits */
  11366. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  11367. tp->mac_mode = tr32(MAC_MODE) |
  11368. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11369. else
  11370. tp->mac_mode = TG3_DEF_MAC_MODE;
  11371. /* these are limited to 10/100 only */
  11372. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11373. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11374. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11375. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11376. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11377. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11378. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11379. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11380. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11381. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11382. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11383. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11384. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11385. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11386. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  11387. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  11388. err = tg3_phy_probe(tp);
  11389. if (err) {
  11390. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  11391. pci_name(tp->pdev), err);
  11392. /* ... but do not return immediately ... */
  11393. tg3_mdio_fini(tp);
  11394. }
  11395. tg3_read_partno(tp);
  11396. tg3_read_fw_ver(tp);
  11397. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  11398. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  11399. } else {
  11400. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11401. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  11402. else
  11403. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  11404. }
  11405. /* 5700 {AX,BX} chips have a broken status block link
  11406. * change bit implementation, so we must use the
  11407. * status register in those cases.
  11408. */
  11409. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11410. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11411. else
  11412. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  11413. /* The led_ctrl is set during tg3_phy_probe, here we might
  11414. * have to force the link status polling mechanism based
  11415. * upon subsystem IDs.
  11416. */
  11417. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11418. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11419. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  11420. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  11421. TG3_FLAG_USE_LINKCHG_REG);
  11422. }
  11423. /* For all SERDES we poll the MAC status register. */
  11424. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  11425. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  11426. else
  11427. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  11428. tp->rx_offset = NET_IP_ALIGN;
  11429. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11430. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  11431. tp->rx_offset = 0;
  11432. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  11433. /* Increment the rx prod index on the rx std ring by at most
  11434. * 8 for these chips to workaround hw errata.
  11435. */
  11436. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11437. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11438. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11439. tp->rx_std_max_post = 8;
  11440. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  11441. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11442. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11443. return err;
  11444. }
  11445. #ifdef CONFIG_SPARC
  11446. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11447. {
  11448. struct net_device *dev = tp->dev;
  11449. struct pci_dev *pdev = tp->pdev;
  11450. struct device_node *dp = pci_device_to_OF_node(pdev);
  11451. const unsigned char *addr;
  11452. int len;
  11453. addr = of_get_property(dp, "local-mac-address", &len);
  11454. if (addr && len == 6) {
  11455. memcpy(dev->dev_addr, addr, 6);
  11456. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11457. return 0;
  11458. }
  11459. return -ENODEV;
  11460. }
  11461. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11462. {
  11463. struct net_device *dev = tp->dev;
  11464. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11465. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11466. return 0;
  11467. }
  11468. #endif
  11469. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11470. {
  11471. struct net_device *dev = tp->dev;
  11472. u32 hi, lo, mac_offset;
  11473. int addr_ok = 0;
  11474. #ifdef CONFIG_SPARC
  11475. if (!tg3_get_macaddr_sparc(tp))
  11476. return 0;
  11477. #endif
  11478. mac_offset = 0x7c;
  11479. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11480. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11481. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11482. mac_offset = 0xcc;
  11483. if (tg3_nvram_lock(tp))
  11484. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11485. else
  11486. tg3_nvram_unlock(tp);
  11487. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11488. if (tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC)
  11489. mac_offset = 0xcc;
  11490. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11491. mac_offset = 0x10;
  11492. /* First try to get it from MAC address mailbox. */
  11493. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11494. if ((hi >> 16) == 0x484b) {
  11495. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11496. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11497. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11498. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11499. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11500. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11501. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11502. /* Some old bootcode may report a 0 MAC address in SRAM */
  11503. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11504. }
  11505. if (!addr_ok) {
  11506. /* Next, try NVRAM. */
  11507. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11508. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11509. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11510. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11511. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11512. }
  11513. /* Finally just fetch it out of the MAC control regs. */
  11514. else {
  11515. hi = tr32(MAC_ADDR_0_HIGH);
  11516. lo = tr32(MAC_ADDR_0_LOW);
  11517. dev->dev_addr[5] = lo & 0xff;
  11518. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11519. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11520. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11521. dev->dev_addr[1] = hi & 0xff;
  11522. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11523. }
  11524. }
  11525. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11526. #ifdef CONFIG_SPARC
  11527. if (!tg3_get_default_macaddr_sparc(tp))
  11528. return 0;
  11529. #endif
  11530. return -EINVAL;
  11531. }
  11532. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11533. return 0;
  11534. }
  11535. #define BOUNDARY_SINGLE_CACHELINE 1
  11536. #define BOUNDARY_MULTI_CACHELINE 2
  11537. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11538. {
  11539. int cacheline_size;
  11540. u8 byte;
  11541. int goal;
  11542. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11543. if (byte == 0)
  11544. cacheline_size = 1024;
  11545. else
  11546. cacheline_size = (int) byte * 4;
  11547. /* On 5703 and later chips, the boundary bits have no
  11548. * effect.
  11549. */
  11550. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11551. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11552. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11553. goto out;
  11554. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11555. goal = BOUNDARY_MULTI_CACHELINE;
  11556. #else
  11557. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11558. goal = BOUNDARY_SINGLE_CACHELINE;
  11559. #else
  11560. goal = 0;
  11561. #endif
  11562. #endif
  11563. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11564. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11565. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11566. goto out;
  11567. }
  11568. if (!goal)
  11569. goto out;
  11570. /* PCI controllers on most RISC systems tend to disconnect
  11571. * when a device tries to burst across a cache-line boundary.
  11572. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11573. *
  11574. * Unfortunately, for PCI-E there are only limited
  11575. * write-side controls for this, and thus for reads
  11576. * we will still get the disconnects. We'll also waste
  11577. * these PCI cycles for both read and write for chips
  11578. * other than 5700 and 5701 which do not implement the
  11579. * boundary bits.
  11580. */
  11581. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11582. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11583. switch (cacheline_size) {
  11584. case 16:
  11585. case 32:
  11586. case 64:
  11587. case 128:
  11588. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11589. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11590. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11591. } else {
  11592. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11593. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11594. }
  11595. break;
  11596. case 256:
  11597. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11598. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11599. break;
  11600. default:
  11601. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11602. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11603. break;
  11604. }
  11605. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11606. switch (cacheline_size) {
  11607. case 16:
  11608. case 32:
  11609. case 64:
  11610. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11611. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11612. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11613. break;
  11614. }
  11615. /* fallthrough */
  11616. case 128:
  11617. default:
  11618. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11619. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11620. break;
  11621. }
  11622. } else {
  11623. switch (cacheline_size) {
  11624. case 16:
  11625. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11626. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11627. DMA_RWCTRL_WRITE_BNDRY_16);
  11628. break;
  11629. }
  11630. /* fallthrough */
  11631. case 32:
  11632. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11633. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11634. DMA_RWCTRL_WRITE_BNDRY_32);
  11635. break;
  11636. }
  11637. /* fallthrough */
  11638. case 64:
  11639. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11640. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11641. DMA_RWCTRL_WRITE_BNDRY_64);
  11642. break;
  11643. }
  11644. /* fallthrough */
  11645. case 128:
  11646. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11647. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11648. DMA_RWCTRL_WRITE_BNDRY_128);
  11649. break;
  11650. }
  11651. /* fallthrough */
  11652. case 256:
  11653. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11654. DMA_RWCTRL_WRITE_BNDRY_256);
  11655. break;
  11656. case 512:
  11657. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11658. DMA_RWCTRL_WRITE_BNDRY_512);
  11659. break;
  11660. case 1024:
  11661. default:
  11662. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11663. DMA_RWCTRL_WRITE_BNDRY_1024);
  11664. break;
  11665. }
  11666. }
  11667. out:
  11668. return val;
  11669. }
  11670. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11671. {
  11672. struct tg3_internal_buffer_desc test_desc;
  11673. u32 sram_dma_descs;
  11674. int i, ret;
  11675. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11676. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11677. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11678. tw32(RDMAC_STATUS, 0);
  11679. tw32(WDMAC_STATUS, 0);
  11680. tw32(BUFMGR_MODE, 0);
  11681. tw32(FTQ_RESET, 0);
  11682. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11683. test_desc.addr_lo = buf_dma & 0xffffffff;
  11684. test_desc.nic_mbuf = 0x00002100;
  11685. test_desc.len = size;
  11686. /*
  11687. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11688. * the *second* time the tg3 driver was getting loaded after an
  11689. * initial scan.
  11690. *
  11691. * Broadcom tells me:
  11692. * ...the DMA engine is connected to the GRC block and a DMA
  11693. * reset may affect the GRC block in some unpredictable way...
  11694. * The behavior of resets to individual blocks has not been tested.
  11695. *
  11696. * Broadcom noted the GRC reset will also reset all sub-components.
  11697. */
  11698. if (to_device) {
  11699. test_desc.cqid_sqid = (13 << 8) | 2;
  11700. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11701. udelay(40);
  11702. } else {
  11703. test_desc.cqid_sqid = (16 << 8) | 7;
  11704. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11705. udelay(40);
  11706. }
  11707. test_desc.flags = 0x00000005;
  11708. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11709. u32 val;
  11710. val = *(((u32 *)&test_desc) + i);
  11711. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11712. sram_dma_descs + (i * sizeof(u32)));
  11713. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11714. }
  11715. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11716. if (to_device) {
  11717. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11718. } else {
  11719. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11720. }
  11721. ret = -ENODEV;
  11722. for (i = 0; i < 40; i++) {
  11723. u32 val;
  11724. if (to_device)
  11725. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11726. else
  11727. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11728. if ((val & 0xffff) == sram_dma_descs) {
  11729. ret = 0;
  11730. break;
  11731. }
  11732. udelay(100);
  11733. }
  11734. return ret;
  11735. }
  11736. #define TEST_BUFFER_SIZE 0x2000
  11737. static int __devinit tg3_test_dma(struct tg3 *tp)
  11738. {
  11739. dma_addr_t buf_dma;
  11740. u32 *buf, saved_dma_rwctrl;
  11741. int ret = 0;
  11742. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  11743. if (!buf) {
  11744. ret = -ENOMEM;
  11745. goto out_nofree;
  11746. }
  11747. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11748. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11749. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11750. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11751. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11752. goto out;
  11753. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11754. /* DMA read watermark not used on PCIE */
  11755. tp->dma_rwctrl |= 0x00180000;
  11756. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11757. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11758. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11759. tp->dma_rwctrl |= 0x003f0000;
  11760. else
  11761. tp->dma_rwctrl |= 0x003f000f;
  11762. } else {
  11763. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11764. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11765. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11766. u32 read_water = 0x7;
  11767. /* If the 5704 is behind the EPB bridge, we can
  11768. * do the less restrictive ONE_DMA workaround for
  11769. * better performance.
  11770. */
  11771. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11772. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11773. tp->dma_rwctrl |= 0x8000;
  11774. else if (ccval == 0x6 || ccval == 0x7)
  11775. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11776. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11777. read_water = 4;
  11778. /* Set bit 23 to enable PCIX hw bug fix */
  11779. tp->dma_rwctrl |=
  11780. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11781. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11782. (1 << 23);
  11783. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11784. /* 5780 always in PCIX mode */
  11785. tp->dma_rwctrl |= 0x00144000;
  11786. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11787. /* 5714 always in PCIX mode */
  11788. tp->dma_rwctrl |= 0x00148000;
  11789. } else {
  11790. tp->dma_rwctrl |= 0x001b000f;
  11791. }
  11792. }
  11793. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11794. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11795. tp->dma_rwctrl &= 0xfffffff0;
  11796. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11797. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11798. /* Remove this if it causes problems for some boards. */
  11799. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11800. /* On 5700/5701 chips, we need to set this bit.
  11801. * Otherwise the chip will issue cacheline transactions
  11802. * to streamable DMA memory with not all the byte
  11803. * enables turned on. This is an error on several
  11804. * RISC PCI controllers, in particular sparc64.
  11805. *
  11806. * On 5703/5704 chips, this bit has been reassigned
  11807. * a different meaning. In particular, it is used
  11808. * on those chips to enable a PCI-X workaround.
  11809. */
  11810. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11811. }
  11812. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11813. #if 0
  11814. /* Unneeded, already done by tg3_get_invariants. */
  11815. tg3_switch_clocks(tp);
  11816. #endif
  11817. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11818. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11819. goto out;
  11820. /* It is best to perform DMA test with maximum write burst size
  11821. * to expose the 5700/5701 write DMA bug.
  11822. */
  11823. saved_dma_rwctrl = tp->dma_rwctrl;
  11824. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11825. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11826. while (1) {
  11827. u32 *p = buf, i;
  11828. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11829. p[i] = i;
  11830. /* Send the buffer to the chip. */
  11831. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11832. if (ret) {
  11833. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  11834. break;
  11835. }
  11836. #if 0
  11837. /* validate data reached card RAM correctly. */
  11838. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11839. u32 val;
  11840. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11841. if (le32_to_cpu(val) != p[i]) {
  11842. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  11843. /* ret = -ENODEV here? */
  11844. }
  11845. p[i] = 0;
  11846. }
  11847. #endif
  11848. /* Now read it back. */
  11849. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11850. if (ret) {
  11851. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  11852. break;
  11853. }
  11854. /* Verify it. */
  11855. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11856. if (p[i] == i)
  11857. continue;
  11858. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11859. DMA_RWCTRL_WRITE_BNDRY_16) {
  11860. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11861. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11862. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11863. break;
  11864. } else {
  11865. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  11866. ret = -ENODEV;
  11867. goto out;
  11868. }
  11869. }
  11870. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11871. /* Success. */
  11872. ret = 0;
  11873. break;
  11874. }
  11875. }
  11876. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11877. DMA_RWCTRL_WRITE_BNDRY_16) {
  11878. static struct pci_device_id dma_wait_state_chipsets[] = {
  11879. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11880. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11881. { },
  11882. };
  11883. /* DMA test passed without adjusting DMA boundary,
  11884. * now look for chipsets that are known to expose the
  11885. * DMA bug without failing the test.
  11886. */
  11887. if (pci_dev_present(dma_wait_state_chipsets)) {
  11888. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11889. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11890. }
  11891. else
  11892. /* Safe to use the calculated DMA boundary. */
  11893. tp->dma_rwctrl = saved_dma_rwctrl;
  11894. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11895. }
  11896. out:
  11897. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11898. out_nofree:
  11899. return ret;
  11900. }
  11901. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11902. {
  11903. tp->link_config.advertising =
  11904. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11905. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11906. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11907. ADVERTISED_Autoneg | ADVERTISED_MII);
  11908. tp->link_config.speed = SPEED_INVALID;
  11909. tp->link_config.duplex = DUPLEX_INVALID;
  11910. tp->link_config.autoneg = AUTONEG_ENABLE;
  11911. tp->link_config.active_speed = SPEED_INVALID;
  11912. tp->link_config.active_duplex = DUPLEX_INVALID;
  11913. tp->link_config.phy_is_low_power = 0;
  11914. tp->link_config.orig_speed = SPEED_INVALID;
  11915. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11916. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11917. }
  11918. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11919. {
  11920. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11921. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11922. tp->bufmgr_config.mbuf_read_dma_low_water =
  11923. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11924. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11925. DEFAULT_MB_MACRX_LOW_WATER_57765;
  11926. tp->bufmgr_config.mbuf_high_water =
  11927. DEFAULT_MB_HIGH_WATER_57765;
  11928. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11929. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11930. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11931. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  11932. tp->bufmgr_config.mbuf_high_water_jumbo =
  11933. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  11934. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11935. tp->bufmgr_config.mbuf_read_dma_low_water =
  11936. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11937. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11938. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11939. tp->bufmgr_config.mbuf_high_water =
  11940. DEFAULT_MB_HIGH_WATER_5705;
  11941. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11942. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11943. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11944. tp->bufmgr_config.mbuf_high_water =
  11945. DEFAULT_MB_HIGH_WATER_5906;
  11946. }
  11947. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11948. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11949. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11950. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11951. tp->bufmgr_config.mbuf_high_water_jumbo =
  11952. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11953. } else {
  11954. tp->bufmgr_config.mbuf_read_dma_low_water =
  11955. DEFAULT_MB_RDMA_LOW_WATER;
  11956. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11957. DEFAULT_MB_MACRX_LOW_WATER;
  11958. tp->bufmgr_config.mbuf_high_water =
  11959. DEFAULT_MB_HIGH_WATER;
  11960. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11961. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11962. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11963. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11964. tp->bufmgr_config.mbuf_high_water_jumbo =
  11965. DEFAULT_MB_HIGH_WATER_JUMBO;
  11966. }
  11967. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11968. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11969. }
  11970. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11971. {
  11972. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  11973. case TG3_PHY_ID_BCM5400: return "5400";
  11974. case TG3_PHY_ID_BCM5401: return "5401";
  11975. case TG3_PHY_ID_BCM5411: return "5411";
  11976. case TG3_PHY_ID_BCM5701: return "5701";
  11977. case TG3_PHY_ID_BCM5703: return "5703";
  11978. case TG3_PHY_ID_BCM5704: return "5704";
  11979. case TG3_PHY_ID_BCM5705: return "5705";
  11980. case TG3_PHY_ID_BCM5750: return "5750";
  11981. case TG3_PHY_ID_BCM5752: return "5752";
  11982. case TG3_PHY_ID_BCM5714: return "5714";
  11983. case TG3_PHY_ID_BCM5780: return "5780";
  11984. case TG3_PHY_ID_BCM5755: return "5755";
  11985. case TG3_PHY_ID_BCM5787: return "5787";
  11986. case TG3_PHY_ID_BCM5784: return "5784";
  11987. case TG3_PHY_ID_BCM5756: return "5722/5756";
  11988. case TG3_PHY_ID_BCM5906: return "5906";
  11989. case TG3_PHY_ID_BCM5761: return "5761";
  11990. case TG3_PHY_ID_BCM5718C: return "5718C";
  11991. case TG3_PHY_ID_BCM5718S: return "5718S";
  11992. case TG3_PHY_ID_BCM57765: return "57765";
  11993. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  11994. case 0: return "serdes";
  11995. default: return "unknown";
  11996. }
  11997. }
  11998. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11999. {
  12000. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  12001. strcpy(str, "PCI Express");
  12002. return str;
  12003. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  12004. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  12005. strcpy(str, "PCIX:");
  12006. if ((clock_ctrl == 7) ||
  12007. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  12008. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  12009. strcat(str, "133MHz");
  12010. else if (clock_ctrl == 0)
  12011. strcat(str, "33MHz");
  12012. else if (clock_ctrl == 2)
  12013. strcat(str, "50MHz");
  12014. else if (clock_ctrl == 4)
  12015. strcat(str, "66MHz");
  12016. else if (clock_ctrl == 6)
  12017. strcat(str, "100MHz");
  12018. } else {
  12019. strcpy(str, "PCI:");
  12020. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  12021. strcat(str, "66MHz");
  12022. else
  12023. strcat(str, "33MHz");
  12024. }
  12025. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  12026. strcat(str, ":32-bit");
  12027. else
  12028. strcat(str, ":64-bit");
  12029. return str;
  12030. }
  12031. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  12032. {
  12033. struct pci_dev *peer;
  12034. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12035. for (func = 0; func < 8; func++) {
  12036. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12037. if (peer && peer != tp->pdev)
  12038. break;
  12039. pci_dev_put(peer);
  12040. }
  12041. /* 5704 can be configured in single-port mode, set peer to
  12042. * tp->pdev in that case.
  12043. */
  12044. if (!peer) {
  12045. peer = tp->pdev;
  12046. return peer;
  12047. }
  12048. /*
  12049. * We don't need to keep the refcount elevated; there's no way
  12050. * to remove one half of this device without removing the other
  12051. */
  12052. pci_dev_put(peer);
  12053. return peer;
  12054. }
  12055. static void __devinit tg3_init_coal(struct tg3 *tp)
  12056. {
  12057. struct ethtool_coalesce *ec = &tp->coal;
  12058. memset(ec, 0, sizeof(*ec));
  12059. ec->cmd = ETHTOOL_GCOALESCE;
  12060. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12061. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12062. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12063. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12064. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12065. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12066. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12067. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12068. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12069. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12070. HOSTCC_MODE_CLRTICK_TXBD)) {
  12071. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12072. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12073. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12074. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12075. }
  12076. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  12077. ec->rx_coalesce_usecs_irq = 0;
  12078. ec->tx_coalesce_usecs_irq = 0;
  12079. ec->stats_block_coalesce_usecs = 0;
  12080. }
  12081. }
  12082. static const struct net_device_ops tg3_netdev_ops = {
  12083. .ndo_open = tg3_open,
  12084. .ndo_stop = tg3_close,
  12085. .ndo_start_xmit = tg3_start_xmit,
  12086. .ndo_get_stats = tg3_get_stats,
  12087. .ndo_validate_addr = eth_validate_addr,
  12088. .ndo_set_multicast_list = tg3_set_rx_mode,
  12089. .ndo_set_mac_address = tg3_set_mac_addr,
  12090. .ndo_do_ioctl = tg3_ioctl,
  12091. .ndo_tx_timeout = tg3_tx_timeout,
  12092. .ndo_change_mtu = tg3_change_mtu,
  12093. #if TG3_VLAN_TAG_USED
  12094. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  12095. #endif
  12096. #ifdef CONFIG_NET_POLL_CONTROLLER
  12097. .ndo_poll_controller = tg3_poll_controller,
  12098. #endif
  12099. };
  12100. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  12101. .ndo_open = tg3_open,
  12102. .ndo_stop = tg3_close,
  12103. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  12104. .ndo_get_stats = tg3_get_stats,
  12105. .ndo_validate_addr = eth_validate_addr,
  12106. .ndo_set_multicast_list = tg3_set_rx_mode,
  12107. .ndo_set_mac_address = tg3_set_mac_addr,
  12108. .ndo_do_ioctl = tg3_ioctl,
  12109. .ndo_tx_timeout = tg3_tx_timeout,
  12110. .ndo_change_mtu = tg3_change_mtu,
  12111. #if TG3_VLAN_TAG_USED
  12112. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  12113. #endif
  12114. #ifdef CONFIG_NET_POLL_CONTROLLER
  12115. .ndo_poll_controller = tg3_poll_controller,
  12116. #endif
  12117. };
  12118. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12119. const struct pci_device_id *ent)
  12120. {
  12121. static int tg3_version_printed = 0;
  12122. struct net_device *dev;
  12123. struct tg3 *tp;
  12124. int i, err, pm_cap;
  12125. u32 sndmbx, rcvmbx, intmbx;
  12126. char str[40];
  12127. u64 dma_mask, persist_dma_mask;
  12128. if (tg3_version_printed++ == 0)
  12129. printk(KERN_INFO "%s", version);
  12130. err = pci_enable_device(pdev);
  12131. if (err) {
  12132. printk(KERN_ERR PFX "Cannot enable PCI device, "
  12133. "aborting.\n");
  12134. return err;
  12135. }
  12136. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12137. if (err) {
  12138. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  12139. "aborting.\n");
  12140. goto err_out_disable_pdev;
  12141. }
  12142. pci_set_master(pdev);
  12143. /* Find power-management capability. */
  12144. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12145. if (pm_cap == 0) {
  12146. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  12147. "aborting.\n");
  12148. err = -EIO;
  12149. goto err_out_free_res;
  12150. }
  12151. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12152. if (!dev) {
  12153. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  12154. err = -ENOMEM;
  12155. goto err_out_free_res;
  12156. }
  12157. SET_NETDEV_DEV(dev, &pdev->dev);
  12158. #if TG3_VLAN_TAG_USED
  12159. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12160. #endif
  12161. tp = netdev_priv(dev);
  12162. tp->pdev = pdev;
  12163. tp->dev = dev;
  12164. tp->pm_cap = pm_cap;
  12165. tp->rx_mode = TG3_DEF_RX_MODE;
  12166. tp->tx_mode = TG3_DEF_TX_MODE;
  12167. if (tg3_debug > 0)
  12168. tp->msg_enable = tg3_debug;
  12169. else
  12170. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12171. /* The word/byte swap controls here control register access byte
  12172. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12173. * setting below.
  12174. */
  12175. tp->misc_host_ctrl =
  12176. MISC_HOST_CTRL_MASK_PCI_INT |
  12177. MISC_HOST_CTRL_WORD_SWAP |
  12178. MISC_HOST_CTRL_INDIR_ACCESS |
  12179. MISC_HOST_CTRL_PCISTATE_RW;
  12180. /* The NONFRM (non-frame) byte/word swap controls take effect
  12181. * on descriptor entries, anything which isn't packet data.
  12182. *
  12183. * The StrongARM chips on the board (one for tx, one for rx)
  12184. * are running in big-endian mode.
  12185. */
  12186. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12187. GRC_MODE_WSWAP_NONFRM_DATA);
  12188. #ifdef __BIG_ENDIAN
  12189. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12190. #endif
  12191. spin_lock_init(&tp->lock);
  12192. spin_lock_init(&tp->indirect_lock);
  12193. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12194. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12195. if (!tp->regs) {
  12196. printk(KERN_ERR PFX "Cannot map device registers, "
  12197. "aborting.\n");
  12198. err = -ENOMEM;
  12199. goto err_out_free_dev;
  12200. }
  12201. tg3_init_link_config(tp);
  12202. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12203. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12204. dev->ethtool_ops = &tg3_ethtool_ops;
  12205. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12206. dev->irq = pdev->irq;
  12207. err = tg3_get_invariants(tp);
  12208. if (err) {
  12209. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  12210. "aborting.\n");
  12211. goto err_out_iounmap;
  12212. }
  12213. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  12214. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  12215. dev->netdev_ops = &tg3_netdev_ops;
  12216. else
  12217. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  12218. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12219. * device behind the EPB cannot support DMA addresses > 40-bit.
  12220. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12221. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12222. * do DMA address check in tg3_start_xmit().
  12223. */
  12224. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  12225. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12226. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  12227. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12228. #ifdef CONFIG_HIGHMEM
  12229. dma_mask = DMA_BIT_MASK(64);
  12230. #endif
  12231. } else
  12232. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12233. /* Configure DMA attributes. */
  12234. if (dma_mask > DMA_BIT_MASK(32)) {
  12235. err = pci_set_dma_mask(pdev, dma_mask);
  12236. if (!err) {
  12237. dev->features |= NETIF_F_HIGHDMA;
  12238. err = pci_set_consistent_dma_mask(pdev,
  12239. persist_dma_mask);
  12240. if (err < 0) {
  12241. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  12242. "DMA for consistent allocations\n");
  12243. goto err_out_iounmap;
  12244. }
  12245. }
  12246. }
  12247. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12248. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12249. if (err) {
  12250. printk(KERN_ERR PFX "No usable DMA configuration, "
  12251. "aborting.\n");
  12252. goto err_out_iounmap;
  12253. }
  12254. }
  12255. tg3_init_bufmgr_config(tp);
  12256. /* Selectively allow TSO based on operating conditions */
  12257. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  12258. (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
  12259. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  12260. else {
  12261. tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
  12262. tp->fw_needed = NULL;
  12263. }
  12264. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12265. tp->fw_needed = FIRMWARE_TG3;
  12266. /* TSO is on by default on chips that support hardware TSO.
  12267. * Firmware TSO on older chips gives lower performance, so it
  12268. * is off by default, but can be enabled using ethtool.
  12269. */
  12270. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
  12271. (dev->features & NETIF_F_IP_CSUM))
  12272. dev->features |= NETIF_F_TSO;
  12273. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  12274. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
  12275. if (dev->features & NETIF_F_IPV6_CSUM)
  12276. dev->features |= NETIF_F_TSO6;
  12277. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  12278. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12279. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12280. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12281. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12282. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12283. dev->features |= NETIF_F_TSO_ECN;
  12284. }
  12285. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12286. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  12287. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12288. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  12289. tp->rx_pending = 63;
  12290. }
  12291. err = tg3_get_device_address(tp);
  12292. if (err) {
  12293. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  12294. "aborting.\n");
  12295. goto err_out_iounmap;
  12296. }
  12297. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  12298. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12299. if (!tp->aperegs) {
  12300. printk(KERN_ERR PFX "Cannot map APE registers, "
  12301. "aborting.\n");
  12302. err = -ENOMEM;
  12303. goto err_out_iounmap;
  12304. }
  12305. tg3_ape_lock_init(tp);
  12306. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  12307. tg3_read_dash_ver(tp);
  12308. }
  12309. /*
  12310. * Reset chip in case UNDI or EFI driver did not shutdown
  12311. * DMA self test will enable WDMAC and we'll see (spurious)
  12312. * pending DMA on the PCI bus at that point.
  12313. */
  12314. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12315. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12316. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12317. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12318. }
  12319. err = tg3_test_dma(tp);
  12320. if (err) {
  12321. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  12322. goto err_out_apeunmap;
  12323. }
  12324. /* flow control autonegotiation is default behavior */
  12325. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  12326. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12327. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12328. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12329. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12330. for (i = 0; i < TG3_IRQ_MAX_VECS; i++) {
  12331. struct tg3_napi *tnapi = &tp->napi[i];
  12332. tnapi->tp = tp;
  12333. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12334. tnapi->int_mbox = intmbx;
  12335. if (i < 4)
  12336. intmbx += 0x8;
  12337. else
  12338. intmbx += 0x4;
  12339. tnapi->consmbox = rcvmbx;
  12340. tnapi->prodmbox = sndmbx;
  12341. if (i) {
  12342. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12343. netif_napi_add(dev, &tnapi->napi, tg3_poll_msix, 64);
  12344. } else {
  12345. tnapi->coal_now = HOSTCC_MODE_NOW;
  12346. netif_napi_add(dev, &tnapi->napi, tg3_poll, 64);
  12347. }
  12348. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  12349. break;
  12350. /*
  12351. * If we support MSIX, we'll be using RSS. If we're using
  12352. * RSS, the first vector only handles link interrupts and the
  12353. * remaining vectors handle rx and tx interrupts. Reuse the
  12354. * mailbox values for the next iteration. The values we setup
  12355. * above are still useful for the single vectored mode.
  12356. */
  12357. if (!i)
  12358. continue;
  12359. rcvmbx += 0x8;
  12360. if (sndmbx & 0x4)
  12361. sndmbx -= 0x4;
  12362. else
  12363. sndmbx += 0xc;
  12364. }
  12365. tg3_init_coal(tp);
  12366. pci_set_drvdata(pdev, dev);
  12367. err = register_netdev(dev);
  12368. if (err) {
  12369. printk(KERN_ERR PFX "Cannot register net device, "
  12370. "aborting.\n");
  12371. goto err_out_apeunmap;
  12372. }
  12373. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12374. dev->name,
  12375. tp->board_part_number,
  12376. tp->pci_chip_rev_id,
  12377. tg3_bus_string(tp, str),
  12378. dev->dev_addr);
  12379. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  12380. struct phy_device *phydev;
  12381. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12382. printk(KERN_INFO
  12383. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12384. tp->dev->name, phydev->drv->name,
  12385. dev_name(&phydev->dev));
  12386. } else
  12387. printk(KERN_INFO
  12388. "%s: attached PHY is %s (%s Ethernet) (WireSpeed[%d])\n",
  12389. tp->dev->name, tg3_phy_string(tp),
  12390. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  12391. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  12392. "10/100/1000Base-T")),
  12393. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  12394. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12395. dev->name,
  12396. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  12397. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  12398. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  12399. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  12400. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  12401. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12402. dev->name, tp->dma_rwctrl,
  12403. (pdev->dma_mask == DMA_BIT_MASK(32)) ? 32 :
  12404. (((u64) pdev->dma_mask == DMA_BIT_MASK(40)) ? 40 : 64));
  12405. return 0;
  12406. err_out_apeunmap:
  12407. if (tp->aperegs) {
  12408. iounmap(tp->aperegs);
  12409. tp->aperegs = NULL;
  12410. }
  12411. err_out_iounmap:
  12412. if (tp->regs) {
  12413. iounmap(tp->regs);
  12414. tp->regs = NULL;
  12415. }
  12416. err_out_free_dev:
  12417. free_netdev(dev);
  12418. err_out_free_res:
  12419. pci_release_regions(pdev);
  12420. err_out_disable_pdev:
  12421. pci_disable_device(pdev);
  12422. pci_set_drvdata(pdev, NULL);
  12423. return err;
  12424. }
  12425. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12426. {
  12427. struct net_device *dev = pci_get_drvdata(pdev);
  12428. if (dev) {
  12429. struct tg3 *tp = netdev_priv(dev);
  12430. if (tp->fw)
  12431. release_firmware(tp->fw);
  12432. flush_scheduled_work();
  12433. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  12434. tg3_phy_fini(tp);
  12435. tg3_mdio_fini(tp);
  12436. }
  12437. unregister_netdev(dev);
  12438. if (tp->aperegs) {
  12439. iounmap(tp->aperegs);
  12440. tp->aperegs = NULL;
  12441. }
  12442. if (tp->regs) {
  12443. iounmap(tp->regs);
  12444. tp->regs = NULL;
  12445. }
  12446. free_netdev(dev);
  12447. pci_release_regions(pdev);
  12448. pci_disable_device(pdev);
  12449. pci_set_drvdata(pdev, NULL);
  12450. }
  12451. }
  12452. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  12453. {
  12454. struct net_device *dev = pci_get_drvdata(pdev);
  12455. struct tg3 *tp = netdev_priv(dev);
  12456. pci_power_t target_state;
  12457. int err;
  12458. /* PCI register 4 needs to be saved whether netif_running() or not.
  12459. * MSI address and data need to be saved if using MSI and
  12460. * netif_running().
  12461. */
  12462. pci_save_state(pdev);
  12463. if (!netif_running(dev))
  12464. return 0;
  12465. flush_scheduled_work();
  12466. tg3_phy_stop(tp);
  12467. tg3_netif_stop(tp);
  12468. del_timer_sync(&tp->timer);
  12469. tg3_full_lock(tp, 1);
  12470. tg3_disable_ints(tp);
  12471. tg3_full_unlock(tp);
  12472. netif_device_detach(dev);
  12473. tg3_full_lock(tp, 0);
  12474. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12475. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  12476. tg3_full_unlock(tp);
  12477. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  12478. err = tg3_set_power_state(tp, target_state);
  12479. if (err) {
  12480. int err2;
  12481. tg3_full_lock(tp, 0);
  12482. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12483. err2 = tg3_restart_hw(tp, 1);
  12484. if (err2)
  12485. goto out;
  12486. tp->timer.expires = jiffies + tp->timer_offset;
  12487. add_timer(&tp->timer);
  12488. netif_device_attach(dev);
  12489. tg3_netif_start(tp);
  12490. out:
  12491. tg3_full_unlock(tp);
  12492. if (!err2)
  12493. tg3_phy_start(tp);
  12494. }
  12495. return err;
  12496. }
  12497. static int tg3_resume(struct pci_dev *pdev)
  12498. {
  12499. struct net_device *dev = pci_get_drvdata(pdev);
  12500. struct tg3 *tp = netdev_priv(dev);
  12501. int err;
  12502. pci_restore_state(tp->pdev);
  12503. if (!netif_running(dev))
  12504. return 0;
  12505. err = tg3_set_power_state(tp, PCI_D0);
  12506. if (err)
  12507. return err;
  12508. netif_device_attach(dev);
  12509. tg3_full_lock(tp, 0);
  12510. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12511. err = tg3_restart_hw(tp, 1);
  12512. if (err)
  12513. goto out;
  12514. tp->timer.expires = jiffies + tp->timer_offset;
  12515. add_timer(&tp->timer);
  12516. tg3_netif_start(tp);
  12517. out:
  12518. tg3_full_unlock(tp);
  12519. if (!err)
  12520. tg3_phy_start(tp);
  12521. return err;
  12522. }
  12523. static struct pci_driver tg3_driver = {
  12524. .name = DRV_MODULE_NAME,
  12525. .id_table = tg3_pci_tbl,
  12526. .probe = tg3_init_one,
  12527. .remove = __devexit_p(tg3_remove_one),
  12528. .suspend = tg3_suspend,
  12529. .resume = tg3_resume
  12530. };
  12531. static int __init tg3_init(void)
  12532. {
  12533. return pci_register_driver(&tg3_driver);
  12534. }
  12535. static void __exit tg3_cleanup(void)
  12536. {
  12537. pci_unregister_driver(&tg3_driver);
  12538. }
  12539. module_init(tg3_init);
  12540. module_exit(tg3_cleanup);