sky2.h 71 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931
  1. /*
  2. * Definitions for the new Marvell Yukon 2 driver.
  3. */
  4. #ifndef _SKY2_H
  5. #define _SKY2_H
  6. /* PCI config registers */
  7. #define PCI_DEV_REG1 0x40
  8. #define PCI_DEV_REG2 0x44
  9. #define PCI_DEV_STATUS 0x7c
  10. #define PCI_OS_PCI_X (1<<26)
  11. #define PEX_LNK_STAT 0xf2
  12. #define PEX_UNC_ERR_STAT 0x104
  13. #define PEX_DEV_CTRL 0xe8
  14. /* Yukon-2 */
  15. enum pci_dev_reg_1 {
  16. PCI_Y2_PIG_ENA = 1<<31, /* Enable Plug-in-Go (YUKON-2) */
  17. PCI_Y2_DLL_DIS = 1<<30, /* Disable PCI DLL (YUKON-2) */
  18. PCI_Y2_PHY2_COMA = 1<<29, /* Set PHY 2 to Coma Mode (YUKON-2) */
  19. PCI_Y2_PHY1_COMA = 1<<28, /* Set PHY 1 to Coma Mode (YUKON-2) */
  20. PCI_Y2_PHY2_POWD = 1<<27, /* Set PHY 2 to Power Down (YUKON-2) */
  21. PCI_Y2_PHY1_POWD = 1<<26, /* Set PHY 1 to Power Down (YUKON-2) */
  22. };
  23. enum pci_dev_reg_2 {
  24. PCI_VPD_WR_THR = 0xffL<<24, /* Bit 31..24: VPD Write Threshold */
  25. PCI_DEV_SEL = 0x7fL<<17, /* Bit 23..17: EEPROM Device Select */
  26. PCI_VPD_ROM_SZ = 7L<<14, /* Bit 16..14: VPD ROM Size */
  27. PCI_PATCH_DIR = 0xfL<<8, /* Bit 11.. 8: Ext Patches dir 3..0 */
  28. PCI_EXT_PATCHS = 0xfL<<4, /* Bit 7.. 4: Extended Patches 3..0 */
  29. PCI_EN_DUMMY_RD = 1<<3, /* Enable Dummy Read */
  30. PCI_REV_DESC = 1<<2, /* Reverse Desc. Bytes */
  31. PCI_USEDATA64 = 1<<0, /* Use 64Bit Data bus ext */
  32. };
  33. #define PCI_STATUS_ERROR_BITS (PCI_STATUS_DETECTED_PARITY | \
  34. PCI_STATUS_SIG_SYSTEM_ERROR | \
  35. PCI_STATUS_REC_MASTER_ABORT | \
  36. PCI_STATUS_REC_TARGET_ABORT | \
  37. PCI_STATUS_PARITY)
  38. enum pex_dev_ctrl {
  39. PEX_DC_MAX_RRS_MSK = 7<<12, /* Bit 14..12: Max. Read Request Size */
  40. PEX_DC_EN_NO_SNOOP = 1<<11,/* Enable No Snoop */
  41. PEX_DC_EN_AUX_POW = 1<<10,/* Enable AUX Power */
  42. PEX_DC_EN_PHANTOM = 1<<9, /* Enable Phantom Functions */
  43. PEX_DC_EN_EXT_TAG = 1<<8, /* Enable Extended Tag Field */
  44. PEX_DC_MAX_PLS_MSK = 7<<5, /* Bit 7.. 5: Max. Payload Size Mask */
  45. PEX_DC_EN_REL_ORD = 1<<4, /* Enable Relaxed Ordering */
  46. PEX_DC_EN_UNS_RQ_RP = 1<<3, /* Enable Unsupported Request Reporting */
  47. PEX_DC_EN_FAT_ER_RP = 1<<2, /* Enable Fatal Error Reporting */
  48. PEX_DC_EN_NFA_ER_RP = 1<<1, /* Enable Non-Fatal Error Reporting */
  49. PEX_DC_EN_COR_ER_RP = 1<<0, /* Enable Correctable Error Reporting */
  50. };
  51. #define PEX_DC_MAX_RD_RQ_SIZE(x) (((x)<<12) & PEX_DC_MAX_RRS_MSK)
  52. /* PEX_UNC_ERR_STAT PEX Uncorrectable Errors Status Register (Yukon-2) */
  53. enum pex_err {
  54. PEX_UNSUP_REQ = 1<<20, /* Unsupported Request Error */
  55. PEX_MALFOR_TLP = 1<<18, /* Malformed TLP */
  56. PEX_UNEXP_COMP = 1<<16, /* Unexpected Completion */
  57. PEX_COMP_TO = 1<<14, /* Completion Timeout */
  58. PEX_FLOW_CTRL_P = 1<<13, /* Flow Control Protocol Error */
  59. PEX_POIS_TLP = 1<<12, /* Poisoned TLP */
  60. PEX_DATA_LINK_P = 1<<4, /* Data Link Protocol Error */
  61. PEX_FATAL_ERRORS= (PEX_MALFOR_TLP | PEX_FLOW_CTRL_P | PEX_DATA_LINK_P),
  62. };
  63. enum csr_regs {
  64. B0_RAP = 0x0000,
  65. B0_CTST = 0x0004,
  66. B0_Y2LED = 0x0005,
  67. B0_POWER_CTRL = 0x0007,
  68. B0_ISRC = 0x0008,
  69. B0_IMSK = 0x000c,
  70. B0_HWE_ISRC = 0x0010,
  71. B0_HWE_IMSK = 0x0014,
  72. B0_SP_ISRC = 0x0018,
  73. B0_XM1_IMSK = 0x0020,
  74. B0_XM1_ISRC = 0x0028,
  75. B0_XM1_PHY_ADDR = 0x0030,
  76. B0_XM1_PHY_DATA = 0x0034,
  77. B0_XM2_IMSK = 0x0040,
  78. B0_XM2_ISRC = 0x0048,
  79. B0_XM2_PHY_ADDR = 0x0050,
  80. B0_XM2_PHY_DATA = 0x0054,
  81. B0_R1_CSR = 0x0060,
  82. B0_R2_CSR = 0x0064,
  83. B0_XS1_CSR = 0x0068,
  84. B0_XA1_CSR = 0x006c,
  85. B0_XS2_CSR = 0x0070,
  86. B0_XA2_CSR = 0x0074,
  87. /* Special ISR registers (Yukon-2 only) */
  88. B0_Y2_SP_ISRC2 = 0x001c,
  89. B0_Y2_SP_ISRC3 = 0x0020,
  90. B0_Y2_SP_EISR = 0x0024,
  91. B0_Y2_SP_LISR = 0x0028,
  92. B0_Y2_SP_ICR = 0x002c,
  93. B2_MAC_1 = 0x0100,
  94. B2_MAC_2 = 0x0108,
  95. B2_MAC_3 = 0x0110,
  96. B2_CONN_TYP = 0x0118,
  97. B2_PMD_TYP = 0x0119,
  98. B2_MAC_CFG = 0x011a,
  99. B2_CHIP_ID = 0x011b,
  100. B2_E_0 = 0x011c,
  101. B2_E_1 = 0x011d,
  102. B2_E_2 = 0x011e,
  103. B2_Y2_CLK_GATE = 0x011d,
  104. B2_Y2_HW_RES = 0x011e,
  105. B2_E_3 = 0x011f,
  106. B2_Y2_CLK_CTRL = 0x0120,
  107. B2_LD_CTRL = 0x0128,
  108. B2_LD_TEST = 0x0129,
  109. B2_TI_INI = 0x0130,
  110. B2_TI_VAL = 0x0134,
  111. B2_TI_CTRL = 0x0138,
  112. B2_TI_TEST = 0x0139,
  113. B2_IRQM_INI = 0x0140,
  114. B2_IRQM_VAL = 0x0144,
  115. B2_IRQM_CTRL = 0x0148,
  116. B2_IRQM_TEST = 0x0149,
  117. B2_IRQM_MSK = 0x014c,
  118. B2_IRQM_HWE_MSK = 0x0150,
  119. B2_TST_CTRL1 = 0x0158,
  120. B2_TST_CTRL2 = 0x0159,
  121. B2_GP_IO = 0x015c,
  122. B2_I2C_CTRL = 0x0160,
  123. B2_I2C_DATA = 0x0164,
  124. B2_I2C_IRQ = 0x0168,
  125. B2_I2C_SW = 0x016c,
  126. B2_BSC_INI = 0x0170,
  127. B2_BSC_VAL = 0x0174,
  128. B2_BSC_CTRL = 0x0178,
  129. B2_BSC_STAT = 0x0179,
  130. B2_BSC_TST = 0x017a,
  131. B3_RAM_ADDR = 0x0180,
  132. B3_RAM_DATA_LO = 0x0184,
  133. B3_RAM_DATA_HI = 0x0188,
  134. /* RAM Interface Registers */
  135. /* Yukon-2: use RAM_BUFFER() to access the RAM buffer */
  136. /*
  137. * The HW-Spec. calls this registers Timeout Value 0..11. But this names are
  138. * not usable in SW. Please notice these are NOT real timeouts, these are
  139. * the number of qWords transferred continuously.
  140. */
  141. #define RAM_BUFFER(port, reg) (reg | (port <<6))
  142. B3_RI_WTO_R1 = 0x0190,
  143. B3_RI_WTO_XA1 = 0x0191,
  144. B3_RI_WTO_XS1 = 0x0192,
  145. B3_RI_RTO_R1 = 0x0193,
  146. B3_RI_RTO_XA1 = 0x0194,
  147. B3_RI_RTO_XS1 = 0x0195,
  148. B3_RI_WTO_R2 = 0x0196,
  149. B3_RI_WTO_XA2 = 0x0197,
  150. B3_RI_WTO_XS2 = 0x0198,
  151. B3_RI_RTO_R2 = 0x0199,
  152. B3_RI_RTO_XA2 = 0x019a,
  153. B3_RI_RTO_XS2 = 0x019b,
  154. B3_RI_TO_VAL = 0x019c,
  155. B3_RI_CTRL = 0x01a0,
  156. B3_RI_TEST = 0x01a2,
  157. B3_MA_TOINI_RX1 = 0x01b0,
  158. B3_MA_TOINI_RX2 = 0x01b1,
  159. B3_MA_TOINI_TX1 = 0x01b2,
  160. B3_MA_TOINI_TX2 = 0x01b3,
  161. B3_MA_TOVAL_RX1 = 0x01b4,
  162. B3_MA_TOVAL_RX2 = 0x01b5,
  163. B3_MA_TOVAL_TX1 = 0x01b6,
  164. B3_MA_TOVAL_TX2 = 0x01b7,
  165. B3_MA_TO_CTRL = 0x01b8,
  166. B3_MA_TO_TEST = 0x01ba,
  167. B3_MA_RCINI_RX1 = 0x01c0,
  168. B3_MA_RCINI_RX2 = 0x01c1,
  169. B3_MA_RCINI_TX1 = 0x01c2,
  170. B3_MA_RCINI_TX2 = 0x01c3,
  171. B3_MA_RCVAL_RX1 = 0x01c4,
  172. B3_MA_RCVAL_RX2 = 0x01c5,
  173. B3_MA_RCVAL_TX1 = 0x01c6,
  174. B3_MA_RCVAL_TX2 = 0x01c7,
  175. B3_MA_RC_CTRL = 0x01c8,
  176. B3_MA_RC_TEST = 0x01ca,
  177. B3_PA_TOINI_RX1 = 0x01d0,
  178. B3_PA_TOINI_RX2 = 0x01d4,
  179. B3_PA_TOINI_TX1 = 0x01d8,
  180. B3_PA_TOINI_TX2 = 0x01dc,
  181. B3_PA_TOVAL_RX1 = 0x01e0,
  182. B3_PA_TOVAL_RX2 = 0x01e4,
  183. B3_PA_TOVAL_TX1 = 0x01e8,
  184. B3_PA_TOVAL_TX2 = 0x01ec,
  185. B3_PA_CTRL = 0x01f0,
  186. B3_PA_TEST = 0x01f2,
  187. Y2_CFG_SPC = 0x1c00,
  188. };
  189. /* B0_CTST 16 bit Control/Status register */
  190. enum {
  191. Y2_VMAIN_AVAIL = 1<<17,/* VMAIN available (YUKON-2 only) */
  192. Y2_VAUX_AVAIL = 1<<16,/* VAUX available (YUKON-2 only) */
  193. Y2_ASF_ENABLE = 1<<13,/* ASF Unit Enable (YUKON-2 only) */
  194. Y2_ASF_DISABLE = 1<<12,/* ASF Unit Disable (YUKON-2 only) */
  195. Y2_CLK_RUN_ENA = 1<<11,/* CLK_RUN Enable (YUKON-2 only) */
  196. Y2_CLK_RUN_DIS = 1<<10,/* CLK_RUN Disable (YUKON-2 only) */
  197. Y2_LED_STAT_ON = 1<<9, /* Status LED On (YUKON-2 only) */
  198. Y2_LED_STAT_OFF = 1<<8, /* Status LED Off (YUKON-2 only) */
  199. CS_BUS_CLOCK = 1<<9, /* Bus Clock 0/1 = 33/66 MHz */
  200. CS_BUS_SLOT_SZ = 1<<8, /* Slot Size 0/1 = 32/64 bit slot */
  201. CS_ST_SW_IRQ = 1<<7, /* Set IRQ SW Request */
  202. CS_CL_SW_IRQ = 1<<6, /* Clear IRQ SW Request */
  203. CS_STOP_DONE = 1<<5, /* Stop Master is finished */
  204. CS_STOP_MAST = 1<<4, /* Command Bit to stop the master */
  205. CS_MRST_CLR = 1<<3, /* Clear Master reset */
  206. CS_MRST_SET = 1<<2, /* Set Master reset */
  207. CS_RST_CLR = 1<<1, /* Clear Software reset */
  208. CS_RST_SET = 1, /* Set Software reset */
  209. };
  210. /* B0_LED 8 Bit LED register */
  211. enum {
  212. /* Bit 7.. 2: reserved */
  213. LED_STAT_ON = 1<<1, /* Status LED on */
  214. LED_STAT_OFF = 1, /* Status LED off */
  215. };
  216. /* B0_POWER_CTRL 8 Bit Power Control reg (YUKON only) */
  217. enum {
  218. PC_VAUX_ENA = 1<<7, /* Switch VAUX Enable */
  219. PC_VAUX_DIS = 1<<6, /* Switch VAUX Disable */
  220. PC_VCC_ENA = 1<<5, /* Switch VCC Enable */
  221. PC_VCC_DIS = 1<<4, /* Switch VCC Disable */
  222. PC_VAUX_ON = 1<<3, /* Switch VAUX On */
  223. PC_VAUX_OFF = 1<<2, /* Switch VAUX Off */
  224. PC_VCC_ON = 1<<1, /* Switch VCC On */
  225. PC_VCC_OFF = 1<<0, /* Switch VCC Off */
  226. };
  227. /* B2_IRQM_MSK 32 bit IRQ Moderation Mask */
  228. /* B0_Y2_SP_ISRC2 32 bit Special Interrupt Source Reg 2 */
  229. /* B0_Y2_SP_ISRC3 32 bit Special Interrupt Source Reg 3 */
  230. /* B0_Y2_SP_EISR 32 bit Enter ISR Reg */
  231. /* B0_Y2_SP_LISR 32 bit Leave ISR Reg */
  232. enum {
  233. Y2_IS_HW_ERR = 1<<31, /* Interrupt HW Error */
  234. Y2_IS_STAT_BMU = 1<<30, /* Status BMU Interrupt */
  235. Y2_IS_ASF = 1<<29, /* ASF subsystem Interrupt */
  236. Y2_IS_POLL_CHK = 1<<27, /* Check IRQ from polling unit */
  237. Y2_IS_TWSI_RDY = 1<<26, /* IRQ on end of TWSI Tx */
  238. Y2_IS_IRQ_SW = 1<<25, /* SW forced IRQ */
  239. Y2_IS_TIMINT = 1<<24, /* IRQ from Timer */
  240. Y2_IS_IRQ_PHY2 = 1<<12, /* Interrupt from PHY 2 */
  241. Y2_IS_IRQ_MAC2 = 1<<11, /* Interrupt from MAC 2 */
  242. Y2_IS_CHK_RX2 = 1<<10, /* Descriptor error Rx 2 */
  243. Y2_IS_CHK_TXS2 = 1<<9, /* Descriptor error TXS 2 */
  244. Y2_IS_CHK_TXA2 = 1<<8, /* Descriptor error TXA 2 */
  245. Y2_IS_IRQ_PHY1 = 1<<4, /* Interrupt from PHY 1 */
  246. Y2_IS_IRQ_MAC1 = 1<<3, /* Interrupt from MAC 1 */
  247. Y2_IS_CHK_RX1 = 1<<2, /* Descriptor error Rx 1 */
  248. Y2_IS_CHK_TXS1 = 1<<1, /* Descriptor error TXS 1 */
  249. Y2_IS_CHK_TXA1 = 1<<0, /* Descriptor error TXA 1 */
  250. Y2_IS_BASE = Y2_IS_HW_ERR | Y2_IS_STAT_BMU |
  251. Y2_IS_POLL_CHK | Y2_IS_TWSI_RDY |
  252. Y2_IS_IRQ_SW | Y2_IS_TIMINT,
  253. Y2_IS_PORT_1 = Y2_IS_IRQ_PHY1 | Y2_IS_IRQ_MAC1 |
  254. Y2_IS_CHK_RX1 | Y2_IS_CHK_TXA1 | Y2_IS_CHK_TXS1,
  255. Y2_IS_PORT_2 = Y2_IS_IRQ_PHY2 | Y2_IS_IRQ_MAC2 |
  256. Y2_IS_CHK_RX2 | Y2_IS_CHK_TXA2 | Y2_IS_CHK_TXS2,
  257. };
  258. /* B2_IRQM_HWE_MSK 32 bit IRQ Moderation HW Error Mask */
  259. enum {
  260. IS_ERR_MSK = 0x00003fff,/* All Error bits */
  261. IS_IRQ_TIST_OV = 1<<13, /* Time Stamp Timer Overflow (YUKON only) */
  262. IS_IRQ_SENSOR = 1<<12, /* IRQ from Sensor (YUKON only) */
  263. IS_IRQ_MST_ERR = 1<<11, /* IRQ master error detected */
  264. IS_IRQ_STAT = 1<<10, /* IRQ status exception */
  265. IS_NO_STAT_M1 = 1<<9, /* No Rx Status from MAC 1 */
  266. IS_NO_STAT_M2 = 1<<8, /* No Rx Status from MAC 2 */
  267. IS_NO_TIST_M1 = 1<<7, /* No Time Stamp from MAC 1 */
  268. IS_NO_TIST_M2 = 1<<6, /* No Time Stamp from MAC 2 */
  269. IS_RAM_RD_PAR = 1<<5, /* RAM Read Parity Error */
  270. IS_RAM_WR_PAR = 1<<4, /* RAM Write Parity Error */
  271. IS_M1_PAR_ERR = 1<<3, /* MAC 1 Parity Error */
  272. IS_M2_PAR_ERR = 1<<2, /* MAC 2 Parity Error */
  273. IS_R1_PAR_ERR = 1<<1, /* Queue R1 Parity Error */
  274. IS_R2_PAR_ERR = 1<<0, /* Queue R2 Parity Error */
  275. };
  276. /* Hardware error interrupt mask for Yukon 2 */
  277. enum {
  278. Y2_IS_TIST_OV = 1<<29,/* Time Stamp Timer overflow interrupt */
  279. Y2_IS_SENSOR = 1<<28, /* Sensor interrupt */
  280. Y2_IS_MST_ERR = 1<<27, /* Master error interrupt */
  281. Y2_IS_IRQ_STAT = 1<<26, /* Status exception interrupt */
  282. Y2_IS_PCI_EXP = 1<<25, /* PCI-Express interrupt */
  283. Y2_IS_PCI_NEXP = 1<<24, /* PCI-Express error similar to PCI error */
  284. /* Link 2 */
  285. Y2_IS_PAR_RD2 = 1<<13, /* Read RAM parity error interrupt */
  286. Y2_IS_PAR_WR2 = 1<<12, /* Write RAM parity error interrupt */
  287. Y2_IS_PAR_MAC2 = 1<<11, /* MAC hardware fault interrupt */
  288. Y2_IS_PAR_RX2 = 1<<10, /* Parity Error Rx Queue 2 */
  289. Y2_IS_TCP_TXS2 = 1<<9, /* TCP length mismatch sync Tx queue IRQ */
  290. Y2_IS_TCP_TXA2 = 1<<8, /* TCP length mismatch async Tx queue IRQ */
  291. /* Link 1 */
  292. Y2_IS_PAR_RD1 = 1<<5, /* Read RAM parity error interrupt */
  293. Y2_IS_PAR_WR1 = 1<<4, /* Write RAM parity error interrupt */
  294. Y2_IS_PAR_MAC1 = 1<<3, /* MAC hardware fault interrupt */
  295. Y2_IS_PAR_RX1 = 1<<2, /* Parity Error Rx Queue 1 */
  296. Y2_IS_TCP_TXS1 = 1<<1, /* TCP length mismatch sync Tx queue IRQ */
  297. Y2_IS_TCP_TXA1 = 1<<0, /* TCP length mismatch async Tx queue IRQ */
  298. Y2_HWE_L1_MASK = Y2_IS_PAR_RD1 | Y2_IS_PAR_WR1 | Y2_IS_PAR_MAC1 |
  299. Y2_IS_PAR_RX1 | Y2_IS_TCP_TXS1| Y2_IS_TCP_TXA1,
  300. Y2_HWE_L2_MASK = Y2_IS_PAR_RD2 | Y2_IS_PAR_WR2 | Y2_IS_PAR_MAC2 |
  301. Y2_IS_PAR_RX2 | Y2_IS_TCP_TXS2| Y2_IS_TCP_TXA2,
  302. Y2_HWE_ALL_MASK = Y2_IS_TIST_OV | Y2_IS_MST_ERR | Y2_IS_IRQ_STAT |
  303. Y2_IS_PCI_EXP | Y2_IS_PCI_NEXP |
  304. Y2_HWE_L1_MASK | Y2_HWE_L2_MASK,
  305. };
  306. /* B28_DPT_CTRL 8 bit Descriptor Poll Timer Ctrl Reg */
  307. enum {
  308. DPT_START = 1<<1,
  309. DPT_STOP = 1<<0,
  310. };
  311. /* B2_TST_CTRL1 8 bit Test Control Register 1 */
  312. enum {
  313. TST_FRC_DPERR_MR = 1<<7, /* force DATAPERR on MST RD */
  314. TST_FRC_DPERR_MW = 1<<6, /* force DATAPERR on MST WR */
  315. TST_FRC_DPERR_TR = 1<<5, /* force DATAPERR on TRG RD */
  316. TST_FRC_DPERR_TW = 1<<4, /* force DATAPERR on TRG WR */
  317. TST_FRC_APERR_M = 1<<3, /* force ADDRPERR on MST */
  318. TST_FRC_APERR_T = 1<<2, /* force ADDRPERR on TRG */
  319. TST_CFG_WRITE_ON = 1<<1, /* Enable Config Reg WR */
  320. TST_CFG_WRITE_OFF= 1<<0, /* Disable Config Reg WR */
  321. };
  322. /* B2_MAC_CFG 8 bit MAC Configuration / Chip Revision */
  323. enum {
  324. CFG_CHIP_R_MSK = 0xf<<4, /* Bit 7.. 4: Chip Revision */
  325. /* Bit 3.. 2: reserved */
  326. CFG_DIS_M2_CLK = 1<<1, /* Disable Clock for 2nd MAC */
  327. CFG_SNG_MAC = 1<<0, /* MAC Config: 0=2 MACs / 1=1 MAC*/
  328. };
  329. /* B2_CHIP_ID 8 bit Chip Identification Number */
  330. enum {
  331. CHIP_ID_GENESIS = 0x0a, /* Chip ID for GENESIS */
  332. CHIP_ID_YUKON = 0xb0, /* Chip ID for YUKON */
  333. CHIP_ID_YUKON_LITE = 0xb1, /* Chip ID for YUKON-Lite (Rev. A1-A3) */
  334. CHIP_ID_YUKON_LP = 0xb2, /* Chip ID for YUKON-LP */
  335. CHIP_ID_YUKON_XL = 0xb3, /* Chip ID for YUKON-2 XL */
  336. CHIP_ID_YUKON_EC = 0xb6, /* Chip ID for YUKON-2 EC */
  337. CHIP_ID_YUKON_FE = 0xb7, /* Chip ID for YUKON-2 FE */
  338. CHIP_REV_YU_EC_A1 = 0, /* Chip Rev. for Yukon-EC A1/A0 */
  339. CHIP_REV_YU_EC_A2 = 1, /* Chip Rev. for Yukon-EC A2 */
  340. CHIP_REV_YU_EC_A3 = 2, /* Chip Rev. for Yukon-EC A3 */
  341. };
  342. /* B2_Y2_CLK_GATE 8 bit Clock Gating (Yukon-2 only) */
  343. enum {
  344. Y2_STATUS_LNK2_INAC = 1<<7, /* Status Link 2 inactiv (0 = activ) */
  345. Y2_CLK_GAT_LNK2_DIS = 1<<6, /* Disable clock gating Link 2 */
  346. Y2_COR_CLK_LNK2_DIS = 1<<5, /* Disable Core clock Link 2 */
  347. Y2_PCI_CLK_LNK2_DIS = 1<<4, /* Disable PCI clock Link 2 */
  348. Y2_STATUS_LNK1_INAC = 1<<3, /* Status Link 1 inactiv (0 = activ) */
  349. Y2_CLK_GAT_LNK1_DIS = 1<<2, /* Disable clock gating Link 1 */
  350. Y2_COR_CLK_LNK1_DIS = 1<<1, /* Disable Core clock Link 1 */
  351. Y2_PCI_CLK_LNK1_DIS = 1<<0, /* Disable PCI clock Link 1 */
  352. };
  353. /* B2_Y2_HW_RES 8 bit HW Resources (Yukon-2 only) */
  354. enum {
  355. CFG_LED_MODE_MSK = 7<<2, /* Bit 4.. 2: LED Mode Mask */
  356. CFG_LINK_2_AVAIL = 1<<1, /* Link 2 available */
  357. CFG_LINK_1_AVAIL = 1<<0, /* Link 1 available */
  358. };
  359. #define CFG_LED_MODE(x) (((x) & CFG_LED_MODE_MSK) >> 2)
  360. #define CFG_DUAL_MAC_MSK (CFG_LINK_2_AVAIL | CFG_LINK_1_AVAIL)
  361. /* B2_Y2_CLK_CTRL 32 bit Clock Frequency Control Register (Yukon-2/EC) */
  362. enum {
  363. Y2_CLK_DIV_VAL_MSK = 0xff<<16,/* Bit 23..16: Clock Divisor Value */
  364. #define Y2_CLK_DIV_VAL(x) (((x)<<16) & Y2_CLK_DIV_VAL_MSK)
  365. Y2_CLK_DIV_VAL2_MSK = 7<<21, /* Bit 23..21: Clock Divisor Value */
  366. Y2_CLK_SELECT2_MSK = 0x1f<<16,/* Bit 20..16: Clock Select */
  367. #define Y2_CLK_DIV_VAL_2(x) (((x)<<21) & Y2_CLK_DIV_VAL2_MSK)
  368. #define Y2_CLK_SEL_VAL_2(x) (((x)<<16) & Y2_CLK_SELECT2_MSK)
  369. Y2_CLK_DIV_ENA = 1<<1, /* Enable Core Clock Division */
  370. Y2_CLK_DIV_DIS = 1<<0, /* Disable Core Clock Division */
  371. };
  372. /* B2_TI_CTRL 8 bit Timer control */
  373. /* B2_IRQM_CTRL 8 bit IRQ Moderation Timer Control */
  374. enum {
  375. TIM_START = 1<<2, /* Start Timer */
  376. TIM_STOP = 1<<1, /* Stop Timer */
  377. TIM_CLR_IRQ = 1<<0, /* Clear Timer IRQ (!IRQM) */
  378. };
  379. /* B2_TI_TEST 8 Bit Timer Test */
  380. /* B2_IRQM_TEST 8 bit IRQ Moderation Timer Test */
  381. /* B28_DPT_TST 8 bit Descriptor Poll Timer Test Reg */
  382. enum {
  383. TIM_T_ON = 1<<2, /* Test mode on */
  384. TIM_T_OFF = 1<<1, /* Test mode off */
  385. TIM_T_STEP = 1<<0, /* Test step */
  386. };
  387. /* B3_RAM_ADDR 32 bit RAM Address, to read or write */
  388. /* Bit 31..19: reserved */
  389. #define RAM_ADR_RAN 0x0007ffffL /* Bit 18.. 0: RAM Address Range */
  390. /* RAM Interface Registers */
  391. /* B3_RI_CTRL 16 bit RAM Iface Control Register */
  392. enum {
  393. RI_CLR_RD_PERR = 1<<9, /* Clear IRQ RAM Read Parity Err */
  394. RI_CLR_WR_PERR = 1<<8, /* Clear IRQ RAM Write Parity Err*/
  395. RI_RST_CLR = 1<<1, /* Clear RAM Interface Reset */
  396. RI_RST_SET = 1<<0, /* Set RAM Interface Reset */
  397. };
  398. #define SK_RI_TO_53 36 /* RAM interface timeout */
  399. /* Port related registers FIFO, and Arbiter */
  400. #define SK_REG(port,reg) (((port)<<7)+(reg))
  401. /* Transmit Arbiter Registers MAC 1 and 2, use SK_REG() to access */
  402. /* TXA_ITI_INI 32 bit Tx Arb Interval Timer Init Val */
  403. /* TXA_ITI_VAL 32 bit Tx Arb Interval Timer Value */
  404. /* TXA_LIM_INI 32 bit Tx Arb Limit Counter Init Val */
  405. /* TXA_LIM_VAL 32 bit Tx Arb Limit Counter Value */
  406. #define TXA_MAX_VAL 0x00ffffffUL /* Bit 23.. 0: Max TXA Timer/Cnt Val */
  407. /* TXA_CTRL 8 bit Tx Arbiter Control Register */
  408. enum {
  409. TXA_ENA_FSYNC = 1<<7, /* Enable force of sync Tx queue */
  410. TXA_DIS_FSYNC = 1<<6, /* Disable force of sync Tx queue */
  411. TXA_ENA_ALLOC = 1<<5, /* Enable alloc of free bandwidth */
  412. TXA_DIS_ALLOC = 1<<4, /* Disable alloc of free bandwidth */
  413. TXA_START_RC = 1<<3, /* Start sync Rate Control */
  414. TXA_STOP_RC = 1<<2, /* Stop sync Rate Control */
  415. TXA_ENA_ARB = 1<<1, /* Enable Tx Arbiter */
  416. TXA_DIS_ARB = 1<<0, /* Disable Tx Arbiter */
  417. };
  418. /*
  419. * Bank 4 - 5
  420. */
  421. /* Transmit Arbiter Registers MAC 1 and 2, use SK_REG() to access */
  422. enum {
  423. TXA_ITI_INI = 0x0200,/* 32 bit Tx Arb Interval Timer Init Val*/
  424. TXA_ITI_VAL = 0x0204,/* 32 bit Tx Arb Interval Timer Value */
  425. TXA_LIM_INI = 0x0208,/* 32 bit Tx Arb Limit Counter Init Val */
  426. TXA_LIM_VAL = 0x020c,/* 32 bit Tx Arb Limit Counter Value */
  427. TXA_CTRL = 0x0210,/* 8 bit Tx Arbiter Control Register */
  428. TXA_TEST = 0x0211,/* 8 bit Tx Arbiter Test Register */
  429. TXA_STAT = 0x0212,/* 8 bit Tx Arbiter Status Register */
  430. };
  431. enum {
  432. B6_EXT_REG = 0x0300,/* External registers (GENESIS only) */
  433. B7_CFG_SPC = 0x0380,/* copy of the Configuration register */
  434. B8_RQ1_REGS = 0x0400,/* Receive Queue 1 */
  435. B8_RQ2_REGS = 0x0480,/* Receive Queue 2 */
  436. B8_TS1_REGS = 0x0600,/* Transmit sync queue 1 */
  437. B8_TA1_REGS = 0x0680,/* Transmit async queue 1 */
  438. B8_TS2_REGS = 0x0700,/* Transmit sync queue 2 */
  439. B8_TA2_REGS = 0x0780,/* Transmit sync queue 2 */
  440. B16_RAM_REGS = 0x0800,/* RAM Buffer Registers */
  441. };
  442. /* Queue Register Offsets, use Q_ADDR() to access */
  443. enum {
  444. B8_Q_REGS = 0x0400, /* base of Queue registers */
  445. Q_D = 0x00, /* 8*32 bit Current Descriptor */
  446. Q_DA_L = 0x20, /* 32 bit Current Descriptor Address Low dWord */
  447. Q_DA_H = 0x24, /* 32 bit Current Descriptor Address High dWord */
  448. Q_AC_L = 0x28, /* 32 bit Current Address Counter Low dWord */
  449. Q_AC_H = 0x2c, /* 32 bit Current Address Counter High dWord */
  450. Q_BC = 0x30, /* 32 bit Current Byte Counter */
  451. Q_CSR = 0x34, /* 32 bit BMU Control/Status Register */
  452. Q_F = 0x38, /* 32 bit Flag Register */
  453. Q_T1 = 0x3c, /* 32 bit Test Register 1 */
  454. Q_T1_TR = 0x3c, /* 8 bit Test Register 1 Transfer SM */
  455. Q_T1_WR = 0x3d, /* 8 bit Test Register 1 Write Descriptor SM */
  456. Q_T1_RD = 0x3e, /* 8 bit Test Register 1 Read Descriptor SM */
  457. Q_T1_SV = 0x3f, /* 8 bit Test Register 1 Supervisor SM */
  458. Q_T2 = 0x40, /* 32 bit Test Register 2 */
  459. Q_T3 = 0x44, /* 32 bit Test Register 3 */
  460. /* Yukon-2 */
  461. Q_DONE = 0x24, /* 16 bit Done Index (Yukon-2 only) */
  462. Q_WM = 0x40, /* 16 bit FIFO Watermark */
  463. Q_AL = 0x42, /* 8 bit FIFO Alignment */
  464. Q_RSP = 0x44, /* 16 bit FIFO Read Shadow Pointer */
  465. Q_RSL = 0x46, /* 8 bit FIFO Read Shadow Level */
  466. Q_RP = 0x48, /* 8 bit FIFO Read Pointer */
  467. Q_RL = 0x4a, /* 8 bit FIFO Read Level */
  468. Q_WP = 0x4c, /* 8 bit FIFO Write Pointer */
  469. Q_WSP = 0x4d, /* 8 bit FIFO Write Shadow Pointer */
  470. Q_WL = 0x4e, /* 8 bit FIFO Write Level */
  471. Q_WSL = 0x4f, /* 8 bit FIFO Write Shadow Level */
  472. };
  473. #define Q_ADDR(reg, offs) (B8_Q_REGS + (reg) + (offs))
  474. /* Queue Prefetch Unit Offsets, use Y2_QADDR() to address (Yukon-2 only)*/
  475. enum {
  476. Y2_B8_PREF_REGS = 0x0450,
  477. PREF_UNIT_CTRL = 0x00, /* 32 bit Control register */
  478. PREF_UNIT_LAST_IDX = 0x04, /* 16 bit Last Index */
  479. PREF_UNIT_ADDR_LO = 0x08, /* 32 bit List start addr, low part */
  480. PREF_UNIT_ADDR_HI = 0x0c, /* 32 bit List start addr, high part*/
  481. PREF_UNIT_GET_IDX = 0x10, /* 16 bit Get Index */
  482. PREF_UNIT_PUT_IDX = 0x14, /* 16 bit Put Index */
  483. PREF_UNIT_FIFO_WP = 0x20, /* 8 bit FIFO write pointer */
  484. PREF_UNIT_FIFO_RP = 0x24, /* 8 bit FIFO read pointer */
  485. PREF_UNIT_FIFO_WM = 0x28, /* 8 bit FIFO watermark */
  486. PREF_UNIT_FIFO_LEV = 0x2c, /* 8 bit FIFO level */
  487. PREF_UNIT_MASK_IDX = 0x0fff,
  488. };
  489. #define Y2_QADDR(q,reg) (Y2_B8_PREF_REGS + (q) + (reg))
  490. /* RAM Buffer Register Offsets */
  491. enum {
  492. RB_START = 0x00,/* 32 bit RAM Buffer Start Address */
  493. RB_END = 0x04,/* 32 bit RAM Buffer End Address */
  494. RB_WP = 0x08,/* 32 bit RAM Buffer Write Pointer */
  495. RB_RP = 0x0c,/* 32 bit RAM Buffer Read Pointer */
  496. RB_RX_UTPP = 0x10,/* 32 bit Rx Upper Threshold, Pause Packet */
  497. RB_RX_LTPP = 0x14,/* 32 bit Rx Lower Threshold, Pause Packet */
  498. RB_RX_UTHP = 0x18,/* 32 bit Rx Upper Threshold, High Prio */
  499. RB_RX_LTHP = 0x1c,/* 32 bit Rx Lower Threshold, High Prio */
  500. /* 0x10 - 0x1f: reserved at Tx RAM Buffer Registers */
  501. RB_PC = 0x20,/* 32 bit RAM Buffer Packet Counter */
  502. RB_LEV = 0x24,/* 32 bit RAM Buffer Level Register */
  503. RB_CTRL = 0x28,/* 32 bit RAM Buffer Control Register */
  504. RB_TST1 = 0x29,/* 8 bit RAM Buffer Test Register 1 */
  505. RB_TST2 = 0x2a,/* 8 bit RAM Buffer Test Register 2 */
  506. };
  507. /* Receive and Transmit Queues */
  508. enum {
  509. Q_R1 = 0x0000, /* Receive Queue 1 */
  510. Q_R2 = 0x0080, /* Receive Queue 2 */
  511. Q_XS1 = 0x0200, /* Synchronous Transmit Queue 1 */
  512. Q_XA1 = 0x0280, /* Asynchronous Transmit Queue 1 */
  513. Q_XS2 = 0x0300, /* Synchronous Transmit Queue 2 */
  514. Q_XA2 = 0x0380, /* Asynchronous Transmit Queue 2 */
  515. };
  516. /* Different PHY Types */
  517. enum {
  518. PHY_ADDR_MARV = 0,
  519. };
  520. #define RB_ADDR(offs, queue) (B16_RAM_REGS + (queue) + (offs))
  521. enum {
  522. LNK_SYNC_INI = 0x0c30,/* 32 bit Link Sync Cnt Init Value */
  523. LNK_SYNC_VAL = 0x0c34,/* 32 bit Link Sync Cnt Current Value */
  524. LNK_SYNC_CTRL = 0x0c38,/* 8 bit Link Sync Cnt Control Register */
  525. LNK_SYNC_TST = 0x0c39,/* 8 bit Link Sync Cnt Test Register */
  526. LNK_LED_REG = 0x0c3c,/* 8 bit Link LED Register */
  527. /* Receive GMAC FIFO (YUKON and Yukon-2) */
  528. RX_GMF_EA = 0x0c40,/* 32 bit Rx GMAC FIFO End Address */
  529. RX_GMF_AF_THR = 0x0c44,/* 32 bit Rx GMAC FIFO Almost Full Thresh. */
  530. RX_GMF_CTRL_T = 0x0c48,/* 32 bit Rx GMAC FIFO Control/Test */
  531. RX_GMF_FL_MSK = 0x0c4c,/* 32 bit Rx GMAC FIFO Flush Mask */
  532. RX_GMF_FL_THR = 0x0c50,/* 32 bit Rx GMAC FIFO Flush Threshold */
  533. RX_GMF_TR_THR = 0x0c54,/* 32 bit Rx Truncation Threshold (Yukon-2) */
  534. RX_GMF_VLAN = 0x0c5c,/* 32 bit Rx VLAN Type Register (Yukon-2) */
  535. RX_GMF_WP = 0x0c60,/* 32 bit Rx GMAC FIFO Write Pointer */
  536. RX_GMF_WLEV = 0x0c68,/* 32 bit Rx GMAC FIFO Write Level */
  537. RX_GMF_RP = 0x0c70,/* 32 bit Rx GMAC FIFO Read Pointer */
  538. RX_GMF_RLEV = 0x0c78,/* 32 bit Rx GMAC FIFO Read Level */
  539. };
  540. /* Q_BC 32 bit Current Byte Counter */
  541. /* BMU Control Status Registers */
  542. /* B0_R1_CSR 32 bit BMU Ctrl/Stat Rx Queue 1 */
  543. /* B0_R2_CSR 32 bit BMU Ctrl/Stat Rx Queue 2 */
  544. /* B0_XA1_CSR 32 bit BMU Ctrl/Stat Sync Tx Queue 1 */
  545. /* B0_XS1_CSR 32 bit BMU Ctrl/Stat Async Tx Queue 1 */
  546. /* B0_XA2_CSR 32 bit BMU Ctrl/Stat Sync Tx Queue 2 */
  547. /* B0_XS2_CSR 32 bit BMU Ctrl/Stat Async Tx Queue 2 */
  548. /* Q_CSR 32 bit BMU Control/Status Register */
  549. /* Rx BMU Control / Status Registers (Yukon-2) */
  550. enum {
  551. BMU_IDLE = 1<<31, /* BMU Idle State */
  552. BMU_RX_TCP_PKT = 1<<30, /* Rx TCP Packet (when RSS Hash enabled) */
  553. BMU_RX_IP_PKT = 1<<29, /* Rx IP Packet (when RSS Hash enabled) */
  554. BMU_ENA_RX_RSS_HASH = 1<<15, /* Enable Rx RSS Hash */
  555. BMU_DIS_RX_RSS_HASH = 1<<14, /* Disable Rx RSS Hash */
  556. BMU_ENA_RX_CHKSUM = 1<<13, /* Enable Rx TCP/IP Checksum Check */
  557. BMU_DIS_RX_CHKSUM = 1<<12, /* Disable Rx TCP/IP Checksum Check */
  558. BMU_CLR_IRQ_PAR = 1<<11, /* Clear IRQ on Parity errors (Rx) */
  559. BMU_CLR_IRQ_TCP = 1<<11, /* Clear IRQ on TCP segmen. error (Tx) */
  560. BMU_CLR_IRQ_CHK = 1<<10, /* Clear IRQ Check */
  561. BMU_STOP = 1<<9, /* Stop Rx/Tx Queue */
  562. BMU_START = 1<<8, /* Start Rx/Tx Queue */
  563. BMU_FIFO_OP_ON = 1<<7, /* FIFO Operational On */
  564. BMU_FIFO_OP_OFF = 1<<6, /* FIFO Operational Off */
  565. BMU_FIFO_ENA = 1<<5, /* Enable FIFO */
  566. BMU_FIFO_RST = 1<<4, /* Reset FIFO */
  567. BMU_OP_ON = 1<<3, /* BMU Operational On */
  568. BMU_OP_OFF = 1<<2, /* BMU Operational Off */
  569. BMU_RST_CLR = 1<<1, /* Clear BMU Reset (Enable) */
  570. BMU_RST_SET = 1<<0, /* Set BMU Reset */
  571. BMU_CLR_RESET = BMU_FIFO_RST | BMU_OP_OFF | BMU_RST_CLR,
  572. BMU_OPER_INIT = BMU_CLR_IRQ_PAR | BMU_CLR_IRQ_CHK | BMU_START |
  573. BMU_FIFO_ENA | BMU_OP_ON,
  574. };
  575. /* Tx BMU Control / Status Registers (Yukon-2) */
  576. /* Bit 31: same as for Rx */
  577. enum {
  578. BMU_TX_IPIDINCR_ON = 1<<13, /* Enable IP ID Increment */
  579. BMU_TX_IPIDINCR_OFF = 1<<12, /* Disable IP ID Increment */
  580. BMU_TX_CLR_IRQ_TCP = 1<<11, /* Clear IRQ on TCP segm. length mism. */
  581. };
  582. /* Queue Prefetch Unit Offsets, use Y2_QADDR() to address (Yukon-2 only)*/
  583. /* PREF_UNIT_CTRL 32 bit Prefetch Control register */
  584. enum {
  585. PREF_UNIT_OP_ON = 1<<3, /* prefetch unit operational */
  586. PREF_UNIT_OP_OFF = 1<<2, /* prefetch unit not operational */
  587. PREF_UNIT_RST_CLR = 1<<1, /* Clear Prefetch Unit Reset */
  588. PREF_UNIT_RST_SET = 1<<0, /* Set Prefetch Unit Reset */
  589. };
  590. /* RAM Buffer Register Offsets, use RB_ADDR(Queue, Offs) to access */
  591. /* RB_START 32 bit RAM Buffer Start Address */
  592. /* RB_END 32 bit RAM Buffer End Address */
  593. /* RB_WP 32 bit RAM Buffer Write Pointer */
  594. /* RB_RP 32 bit RAM Buffer Read Pointer */
  595. /* RB_RX_UTPP 32 bit Rx Upper Threshold, Pause Pack */
  596. /* RB_RX_LTPP 32 bit Rx Lower Threshold, Pause Pack */
  597. /* RB_RX_UTHP 32 bit Rx Upper Threshold, High Prio */
  598. /* RB_RX_LTHP 32 bit Rx Lower Threshold, High Prio */
  599. /* RB_PC 32 bit RAM Buffer Packet Counter */
  600. /* RB_LEV 32 bit RAM Buffer Level Register */
  601. #define RB_MSK 0x0007ffff /* Bit 18.. 0: RAM Buffer Pointer Bits */
  602. /* RB_TST2 8 bit RAM Buffer Test Register 2 */
  603. /* RB_TST1 8 bit RAM Buffer Test Register 1 */
  604. /* RB_CTRL 8 bit RAM Buffer Control Register */
  605. enum {
  606. RB_ENA_STFWD = 1<<5, /* Enable Store & Forward */
  607. RB_DIS_STFWD = 1<<4, /* Disable Store & Forward */
  608. RB_ENA_OP_MD = 1<<3, /* Enable Operation Mode */
  609. RB_DIS_OP_MD = 1<<2, /* Disable Operation Mode */
  610. RB_RST_CLR = 1<<1, /* Clear RAM Buf STM Reset */
  611. RB_RST_SET = 1<<0, /* Set RAM Buf STM Reset */
  612. };
  613. /* Transmit GMAC FIFO (YUKON only) */
  614. enum {
  615. TX_GMF_EA = 0x0d40,/* 32 bit Tx GMAC FIFO End Address */
  616. TX_GMF_AE_THR = 0x0d44,/* 32 bit Tx GMAC FIFO Almost Empty Thresh.*/
  617. TX_GMF_CTRL_T = 0x0d48,/* 32 bit Tx GMAC FIFO Control/Test */
  618. TX_GMF_WP = 0x0d60,/* 32 bit Tx GMAC FIFO Write Pointer */
  619. TX_GMF_WSP = 0x0d64,/* 32 bit Tx GMAC FIFO Write Shadow Ptr. */
  620. TX_GMF_WLEV = 0x0d68,/* 32 bit Tx GMAC FIFO Write Level */
  621. TX_GMF_RP = 0x0d70,/* 32 bit Tx GMAC FIFO Read Pointer */
  622. TX_GMF_RSTP = 0x0d74,/* 32 bit Tx GMAC FIFO Restart Pointer */
  623. TX_GMF_RLEV = 0x0d78,/* 32 bit Tx GMAC FIFO Read Level */
  624. };
  625. /* Descriptor Poll Timer Registers */
  626. enum {
  627. B28_DPT_INI = 0x0e00,/* 24 bit Descriptor Poll Timer Init Val */
  628. B28_DPT_VAL = 0x0e04,/* 24 bit Descriptor Poll Timer Curr Val */
  629. B28_DPT_CTRL = 0x0e08,/* 8 bit Descriptor Poll Timer Ctrl Reg */
  630. B28_DPT_TST = 0x0e0a,/* 8 bit Descriptor Poll Timer Test Reg */
  631. };
  632. /* Time Stamp Timer Registers (YUKON only) */
  633. enum {
  634. GMAC_TI_ST_VAL = 0x0e14,/* 32 bit Time Stamp Timer Curr Val */
  635. GMAC_TI_ST_CTRL = 0x0e18,/* 8 bit Time Stamp Timer Ctrl Reg */
  636. GMAC_TI_ST_TST = 0x0e1a,/* 8 bit Time Stamp Timer Test Reg */
  637. };
  638. /* Polling Unit Registers (Yukon-2 only) */
  639. enum {
  640. POLL_CTRL = 0x0e20, /* 32 bit Polling Unit Control Reg */
  641. POLL_LAST_IDX = 0x0e24,/* 16 bit Polling Unit List Last Index */
  642. POLL_LIST_ADDR_LO= 0x0e28,/* 32 bit Poll. List Start Addr (low) */
  643. POLL_LIST_ADDR_HI= 0x0e2c,/* 32 bit Poll. List Start Addr (high) */
  644. };
  645. /* ASF Subsystem Registers (Yukon-2 only) */
  646. enum {
  647. B28_Y2_SMB_CONFIG = 0x0e40,/* 32 bit ASF SMBus Config Register */
  648. B28_Y2_SMB_CSD_REG = 0x0e44,/* 32 bit ASF SMB Control/Status/Data */
  649. B28_Y2_ASF_IRQ_V_BASE=0x0e60,/* 32 bit ASF IRQ Vector Base */
  650. B28_Y2_ASF_STAT_CMD= 0x0e68,/* 32 bit ASF Status and Command Reg */
  651. B28_Y2_ASF_HOST_COM= 0x0e6c,/* 32 bit ASF Host Communication Reg */
  652. B28_Y2_DATA_REG_1 = 0x0e70,/* 32 bit ASF/Host Data Register 1 */
  653. B28_Y2_DATA_REG_2 = 0x0e74,/* 32 bit ASF/Host Data Register 2 */
  654. B28_Y2_DATA_REG_3 = 0x0e78,/* 32 bit ASF/Host Data Register 3 */
  655. B28_Y2_DATA_REG_4 = 0x0e7c,/* 32 bit ASF/Host Data Register 4 */
  656. };
  657. /* Status BMU Registers (Yukon-2 only)*/
  658. enum {
  659. STAT_CTRL = 0x0e80,/* 32 bit Status BMU Control Reg */
  660. STAT_LAST_IDX = 0x0e84,/* 16 bit Status BMU Last Index */
  661. STAT_LIST_ADDR_LO= 0x0e88,/* 32 bit Status List Start Addr (low) */
  662. STAT_LIST_ADDR_HI= 0x0e8c,/* 32 bit Status List Start Addr (high) */
  663. STAT_TXA1_RIDX = 0x0e90,/* 16 bit Status TxA1 Report Index Reg */
  664. STAT_TXS1_RIDX = 0x0e92,/* 16 bit Status TxS1 Report Index Reg */
  665. STAT_TXA2_RIDX = 0x0e94,/* 16 bit Status TxA2 Report Index Reg */
  666. STAT_TXS2_RIDX = 0x0e96,/* 16 bit Status TxS2 Report Index Reg */
  667. STAT_TX_IDX_TH = 0x0e98,/* 16 bit Status Tx Index Threshold Reg */
  668. STAT_PUT_IDX = 0x0e9c,/* 16 bit Status Put Index Reg */
  669. /* FIFO Control/Status Registers (Yukon-2 only)*/
  670. STAT_FIFO_WP = 0x0ea0,/* 8 bit Status FIFO Write Pointer Reg */
  671. STAT_FIFO_RP = 0x0ea4,/* 8 bit Status FIFO Read Pointer Reg */
  672. STAT_FIFO_RSP = 0x0ea6,/* 8 bit Status FIFO Read Shadow Ptr */
  673. STAT_FIFO_LEVEL = 0x0ea8,/* 8 bit Status FIFO Level Reg */
  674. STAT_FIFO_SHLVL = 0x0eaa,/* 8 bit Status FIFO Shadow Level Reg */
  675. STAT_FIFO_WM = 0x0eac,/* 8 bit Status FIFO Watermark Reg */
  676. STAT_FIFO_ISR_WM= 0x0ead,/* 8 bit Status FIFO ISR Watermark Reg */
  677. /* Level and ISR Timer Registers (Yukon-2 only)*/
  678. STAT_LEV_TIMER_INI= 0x0eb0,/* 32 bit Level Timer Init. Value Reg */
  679. STAT_LEV_TIMER_CNT= 0x0eb4,/* 32 bit Level Timer Counter Reg */
  680. STAT_LEV_TIMER_CTRL= 0x0eb8,/* 8 bit Level Timer Control Reg */
  681. STAT_LEV_TIMER_TEST= 0x0eb9,/* 8 bit Level Timer Test Reg */
  682. STAT_TX_TIMER_INI = 0x0ec0,/* 32 bit Tx Timer Init. Value Reg */
  683. STAT_TX_TIMER_CNT = 0x0ec4,/* 32 bit Tx Timer Counter Reg */
  684. STAT_TX_TIMER_CTRL = 0x0ec8,/* 8 bit Tx Timer Control Reg */
  685. STAT_TX_TIMER_TEST = 0x0ec9,/* 8 bit Tx Timer Test Reg */
  686. STAT_ISR_TIMER_INI = 0x0ed0,/* 32 bit ISR Timer Init. Value Reg */
  687. STAT_ISR_TIMER_CNT = 0x0ed4,/* 32 bit ISR Timer Counter Reg */
  688. STAT_ISR_TIMER_CTRL= 0x0ed8,/* 8 bit ISR Timer Control Reg */
  689. STAT_ISR_TIMER_TEST= 0x0ed9,/* 8 bit ISR Timer Test Reg */
  690. };
  691. enum {
  692. LINKLED_OFF = 0x01,
  693. LINKLED_ON = 0x02,
  694. LINKLED_LINKSYNC_OFF = 0x04,
  695. LINKLED_LINKSYNC_ON = 0x08,
  696. LINKLED_BLINK_OFF = 0x10,
  697. LINKLED_BLINK_ON = 0x20,
  698. };
  699. /* GMAC and GPHY Control Registers (YUKON only) */
  700. enum {
  701. GMAC_CTRL = 0x0f00,/* 32 bit GMAC Control Reg */
  702. GPHY_CTRL = 0x0f04,/* 32 bit GPHY Control Reg */
  703. GMAC_IRQ_SRC = 0x0f08,/* 8 bit GMAC Interrupt Source Reg */
  704. GMAC_IRQ_MSK = 0x0f0c,/* 8 bit GMAC Interrupt Mask Reg */
  705. GMAC_LINK_CTRL = 0x0f10,/* 16 bit Link Control Reg */
  706. /* Wake-up Frame Pattern Match Control Registers (YUKON only) */
  707. WOL_REG_OFFS = 0x20,/* HW-Bug: Address is + 0x20 against spec. */
  708. WOL_CTRL_STAT = 0x0f20,/* 16 bit WOL Control/Status Reg */
  709. WOL_MATCH_CTL = 0x0f22,/* 8 bit WOL Match Control Reg */
  710. WOL_MATCH_RES = 0x0f23,/* 8 bit WOL Match Result Reg */
  711. WOL_MAC_ADDR = 0x0f24,/* 32 bit WOL MAC Address */
  712. WOL_PATT_PME = 0x0f2a,/* 8 bit WOL PME Match Enable (Yukon-2) */
  713. WOL_PATT_ASFM = 0x0f2b,/* 8 bit WOL ASF Match Enable (Yukon-2) */
  714. WOL_PATT_RPTR = 0x0f2c,/* 8 bit WOL Pattern Read Pointer */
  715. /* WOL Pattern Length Registers (YUKON only) */
  716. WOL_PATT_LEN_LO = 0x0f30,/* 32 bit WOL Pattern Length 3..0 */
  717. WOL_PATT_LEN_HI = 0x0f34,/* 24 bit WOL Pattern Length 6..4 */
  718. /* WOL Pattern Counter Registers (YUKON only) */
  719. WOL_PATT_CNT_0 = 0x0f38,/* 32 bit WOL Pattern Counter 3..0 */
  720. WOL_PATT_CNT_4 = 0x0f3c,/* 24 bit WOL Pattern Counter 6..4 */
  721. };
  722. enum {
  723. WOL_PATT_RAM_1 = 0x1000,/* WOL Pattern RAM Link 1 */
  724. WOL_PATT_RAM_2 = 0x1400,/* WOL Pattern RAM Link 2 */
  725. };
  726. enum {
  727. BASE_GMAC_1 = 0x2800,/* GMAC 1 registers */
  728. BASE_GMAC_2 = 0x3800,/* GMAC 2 registers */
  729. };
  730. /*
  731. * Marvel-PHY Registers, indirect addressed over GMAC
  732. */
  733. enum {
  734. PHY_MARV_CTRL = 0x00,/* 16 bit r/w PHY Control Register */
  735. PHY_MARV_STAT = 0x01,/* 16 bit r/o PHY Status Register */
  736. PHY_MARV_ID0 = 0x02,/* 16 bit r/o PHY ID0 Register */
  737. PHY_MARV_ID1 = 0x03,/* 16 bit r/o PHY ID1 Register */
  738. PHY_MARV_AUNE_ADV = 0x04,/* 16 bit r/w Auto-Neg. Advertisement */
  739. PHY_MARV_AUNE_LP = 0x05,/* 16 bit r/o Link Part Ability Reg */
  740. PHY_MARV_AUNE_EXP = 0x06,/* 16 bit r/o Auto-Neg. Expansion Reg */
  741. PHY_MARV_NEPG = 0x07,/* 16 bit r/w Next Page Register */
  742. PHY_MARV_NEPG_LP = 0x08,/* 16 bit r/o Next Page Link Partner */
  743. /* Marvel-specific registers */
  744. PHY_MARV_1000T_CTRL = 0x09,/* 16 bit r/w 1000Base-T Control Reg */
  745. PHY_MARV_1000T_STAT = 0x0a,/* 16 bit r/o 1000Base-T Status Reg */
  746. PHY_MARV_EXT_STAT = 0x0f,/* 16 bit r/o Extended Status Reg */
  747. PHY_MARV_PHY_CTRL = 0x10,/* 16 bit r/w PHY Specific Ctrl Reg */
  748. PHY_MARV_PHY_STAT = 0x11,/* 16 bit r/o PHY Specific Stat Reg */
  749. PHY_MARV_INT_MASK = 0x12,/* 16 bit r/w Interrupt Mask Reg */
  750. PHY_MARV_INT_STAT = 0x13,/* 16 bit r/o Interrupt Status Reg */
  751. PHY_MARV_EXT_CTRL = 0x14,/* 16 bit r/w Ext. PHY Specific Ctrl */
  752. PHY_MARV_RXE_CNT = 0x15,/* 16 bit r/w Receive Error Counter */
  753. PHY_MARV_EXT_ADR = 0x16,/* 16 bit r/w Ext. Ad. for Cable Diag. */
  754. PHY_MARV_PORT_IRQ = 0x17,/* 16 bit r/o Port 0 IRQ (88E1111 only) */
  755. PHY_MARV_LED_CTRL = 0x18,/* 16 bit r/w LED Control Reg */
  756. PHY_MARV_LED_OVER = 0x19,/* 16 bit r/w Manual LED Override Reg */
  757. PHY_MARV_EXT_CTRL_2 = 0x1a,/* 16 bit r/w Ext. PHY Specific Ctrl 2 */
  758. PHY_MARV_EXT_P_STAT = 0x1b,/* 16 bit r/w Ext. PHY Spec. Stat Reg */
  759. PHY_MARV_CABLE_DIAG = 0x1c,/* 16 bit r/o Cable Diagnostic Reg */
  760. PHY_MARV_PAGE_ADDR = 0x1d,/* 16 bit r/w Extended Page Address Reg */
  761. PHY_MARV_PAGE_DATA = 0x1e,/* 16 bit r/w Extended Page Data Reg */
  762. /* for 10/100 Fast Ethernet PHY (88E3082 only) */
  763. PHY_MARV_FE_LED_PAR = 0x16,/* 16 bit r/w LED Parallel Select Reg. */
  764. PHY_MARV_FE_LED_SER = 0x17,/* 16 bit r/w LED Stream Select S. LED */
  765. PHY_MARV_FE_VCT_TX = 0x1a,/* 16 bit r/w VCT Reg. for TXP/N Pins */
  766. PHY_MARV_FE_VCT_RX = 0x1b,/* 16 bit r/o VCT Reg. for RXP/N Pins */
  767. PHY_MARV_FE_SPEC_2 = 0x1c,/* 16 bit r/w Specific Control Reg. 2 */
  768. };
  769. enum {
  770. PHY_CT_RESET = 1<<15, /* Bit 15: (sc) clear all PHY related regs */
  771. PHY_CT_LOOP = 1<<14, /* Bit 14: enable Loopback over PHY */
  772. PHY_CT_SPS_LSB = 1<<13, /* Bit 13: Speed select, lower bit */
  773. PHY_CT_ANE = 1<<12, /* Bit 12: Auto-Negotiation Enabled */
  774. PHY_CT_PDOWN = 1<<11, /* Bit 11: Power Down Mode */
  775. PHY_CT_ISOL = 1<<10, /* Bit 10: Isolate Mode */
  776. PHY_CT_RE_CFG = 1<<9, /* Bit 9: (sc) Restart Auto-Negotiation */
  777. PHY_CT_DUP_MD = 1<<8, /* Bit 8: Duplex Mode */
  778. PHY_CT_COL_TST = 1<<7, /* Bit 7: Collision Test enabled */
  779. PHY_CT_SPS_MSB = 1<<6, /* Bit 6: Speed select, upper bit */
  780. };
  781. enum {
  782. PHY_CT_SP1000 = PHY_CT_SPS_MSB, /* enable speed of 1000 Mbps */
  783. PHY_CT_SP100 = PHY_CT_SPS_LSB, /* enable speed of 100 Mbps */
  784. PHY_CT_SP10 = 0, /* enable speed of 10 Mbps */
  785. };
  786. enum {
  787. PHY_ST_EXT_ST = 1<<8, /* Bit 8: Extended Status Present */
  788. PHY_ST_PRE_SUP = 1<<6, /* Bit 6: Preamble Suppression */
  789. PHY_ST_AN_OVER = 1<<5, /* Bit 5: Auto-Negotiation Over */
  790. PHY_ST_REM_FLT = 1<<4, /* Bit 4: Remote Fault Condition Occured */
  791. PHY_ST_AN_CAP = 1<<3, /* Bit 3: Auto-Negotiation Capability */
  792. PHY_ST_LSYNC = 1<<2, /* Bit 2: Link Synchronized */
  793. PHY_ST_JAB_DET = 1<<1, /* Bit 1: Jabber Detected */
  794. PHY_ST_EXT_REG = 1<<0, /* Bit 0: Extended Register available */
  795. };
  796. enum {
  797. PHY_I1_OUI_MSK = 0x3f<<10, /* Bit 15..10: Organization Unique ID */
  798. PHY_I1_MOD_NUM = 0x3f<<4, /* Bit 9.. 4: Model Number */
  799. PHY_I1_REV_MSK = 0xf, /* Bit 3.. 0: Revision Number */
  800. };
  801. /* different Marvell PHY Ids */
  802. enum {
  803. PHY_MARV_ID0_VAL= 0x0141, /* Marvell Unique Identifier */
  804. PHY_BCOM_ID1_A1 = 0x6041,
  805. PHY_BCOM_ID1_B2 = 0x6043,
  806. PHY_BCOM_ID1_C0 = 0x6044,
  807. PHY_BCOM_ID1_C5 = 0x6047,
  808. PHY_MARV_ID1_B0 = 0x0C23, /* Yukon (PHY 88E1011) */
  809. PHY_MARV_ID1_B2 = 0x0C25, /* Yukon-Plus (PHY 88E1011) */
  810. PHY_MARV_ID1_C2 = 0x0CC2, /* Yukon-EC (PHY 88E1111) */
  811. PHY_MARV_ID1_Y2 = 0x0C91, /* Yukon-2 (PHY 88E1112) */
  812. };
  813. /* Advertisement register bits */
  814. enum {
  815. PHY_AN_NXT_PG = 1<<15, /* Bit 15: Request Next Page */
  816. PHY_AN_ACK = 1<<14, /* Bit 14: (ro) Acknowledge Received */
  817. PHY_AN_RF = 1<<13, /* Bit 13: Remote Fault Bits */
  818. PHY_AN_PAUSE_ASYM = 1<<11,/* Bit 11: Try for asymmetric */
  819. PHY_AN_PAUSE_CAP = 1<<10, /* Bit 10: Try for pause */
  820. PHY_AN_100BASE4 = 1<<9, /* Bit 9: Try for 100mbps 4k packets */
  821. PHY_AN_100FULL = 1<<8, /* Bit 8: Try for 100mbps full-duplex */
  822. PHY_AN_100HALF = 1<<7, /* Bit 7: Try for 100mbps half-duplex */
  823. PHY_AN_10FULL = 1<<6, /* Bit 6: Try for 10mbps full-duplex */
  824. PHY_AN_10HALF = 1<<5, /* Bit 5: Try for 10mbps half-duplex */
  825. PHY_AN_CSMA = 1<<0, /* Bit 0: Only selector supported */
  826. PHY_AN_SEL = 0x1f, /* Bit 4..0: Selector Field, 00001=Ethernet*/
  827. PHY_AN_FULL = PHY_AN_100FULL | PHY_AN_10FULL | PHY_AN_CSMA,
  828. PHY_AN_ALL = PHY_AN_10HALF | PHY_AN_10FULL |
  829. PHY_AN_100HALF | PHY_AN_100FULL,
  830. };
  831. /***** PHY_BCOM_1000T_STAT 16 bit r/o 1000Base-T Status Reg *****/
  832. /***** PHY_MARV_1000T_STAT 16 bit r/o 1000Base-T Status Reg *****/
  833. enum {
  834. PHY_B_1000S_MSF = 1<<15, /* Bit 15: Master/Slave Fault */
  835. PHY_B_1000S_MSR = 1<<14, /* Bit 14: Master/Slave Result */
  836. PHY_B_1000S_LRS = 1<<13, /* Bit 13: Local Receiver Status */
  837. PHY_B_1000S_RRS = 1<<12, /* Bit 12: Remote Receiver Status */
  838. PHY_B_1000S_LP_FD = 1<<11, /* Bit 11: Link Partner can FD */
  839. PHY_B_1000S_LP_HD = 1<<10, /* Bit 10: Link Partner can HD */
  840. /* Bit 9..8: reserved */
  841. PHY_B_1000S_IEC = 0xff, /* Bit 7..0: Idle Error Count */
  842. };
  843. /** Marvell-Specific */
  844. enum {
  845. PHY_M_AN_NXT_PG = 1<<15, /* Request Next Page */
  846. PHY_M_AN_ACK = 1<<14, /* (ro) Acknowledge Received */
  847. PHY_M_AN_RF = 1<<13, /* Remote Fault */
  848. PHY_M_AN_ASP = 1<<11, /* Asymmetric Pause */
  849. PHY_M_AN_PC = 1<<10, /* MAC Pause implemented */
  850. PHY_M_AN_100_T4 = 1<<9, /* Not cap. 100Base-T4 (always 0) */
  851. PHY_M_AN_100_FD = 1<<8, /* Advertise 100Base-TX Full Duplex */
  852. PHY_M_AN_100_HD = 1<<7, /* Advertise 100Base-TX Half Duplex */
  853. PHY_M_AN_10_FD = 1<<6, /* Advertise 10Base-TX Full Duplex */
  854. PHY_M_AN_10_HD = 1<<5, /* Advertise 10Base-TX Half Duplex */
  855. PHY_M_AN_SEL_MSK =0x1f<<4, /* Bit 4.. 0: Selector Field Mask */
  856. };
  857. /* special defines for FIBER (88E1011S only) */
  858. enum {
  859. PHY_M_AN_ASP_X = 1<<8, /* Asymmetric Pause */
  860. PHY_M_AN_PC_X = 1<<7, /* MAC Pause implemented */
  861. PHY_M_AN_1000X_AHD = 1<<6, /* Advertise 10000Base-X Half Duplex */
  862. PHY_M_AN_1000X_AFD = 1<<5, /* Advertise 10000Base-X Full Duplex */
  863. };
  864. /* Pause Bits (PHY_M_AN_ASP_X and PHY_M_AN_PC_X) encoding */
  865. enum {
  866. PHY_M_P_NO_PAUSE_X = 0<<7,/* Bit 8.. 7: no Pause Mode */
  867. PHY_M_P_SYM_MD_X = 1<<7, /* Bit 8.. 7: symmetric Pause Mode */
  868. PHY_M_P_ASYM_MD_X = 2<<7,/* Bit 8.. 7: asymmetric Pause Mode */
  869. PHY_M_P_BOTH_MD_X = 3<<7,/* Bit 8.. 7: both Pause Mode */
  870. };
  871. /***** PHY_MARV_1000T_CTRL 16 bit r/w 1000Base-T Control Reg *****/
  872. enum {
  873. PHY_M_1000C_TEST = 7<<13,/* Bit 15..13: Test Modes */
  874. PHY_M_1000C_MSE = 1<<12, /* Manual Master/Slave Enable */
  875. PHY_M_1000C_MSC = 1<<11, /* M/S Configuration (1=Master) */
  876. PHY_M_1000C_MPD = 1<<10, /* Multi-Port Device */
  877. PHY_M_1000C_AFD = 1<<9, /* Advertise Full Duplex */
  878. PHY_M_1000C_AHD = 1<<8, /* Advertise Half Duplex */
  879. };
  880. /***** PHY_MARV_PHY_CTRL 16 bit r/w PHY Specific Ctrl Reg *****/
  881. enum {
  882. PHY_M_PC_TX_FFD_MSK = 3<<14,/* Bit 15..14: Tx FIFO Depth Mask */
  883. PHY_M_PC_RX_FFD_MSK = 3<<12,/* Bit 13..12: Rx FIFO Depth Mask */
  884. PHY_M_PC_ASS_CRS_TX = 1<<11, /* Assert CRS on Transmit */
  885. PHY_M_PC_FL_GOOD = 1<<10, /* Force Link Good */
  886. PHY_M_PC_EN_DET_MSK = 3<<8,/* Bit 9.. 8: Energy Detect Mask */
  887. PHY_M_PC_ENA_EXT_D = 1<<7, /* Enable Ext. Distance (10BT) */
  888. PHY_M_PC_MDIX_MSK = 3<<5,/* Bit 6.. 5: MDI/MDIX Config. Mask */
  889. PHY_M_PC_DIS_125CLK = 1<<4, /* Disable 125 CLK */
  890. PHY_M_PC_MAC_POW_UP = 1<<3, /* MAC Power up */
  891. PHY_M_PC_SQE_T_ENA = 1<<2, /* SQE Test Enabled */
  892. PHY_M_PC_POL_R_DIS = 1<<1, /* Polarity Reversal Disabled */
  893. PHY_M_PC_DIS_JABBER = 1<<0, /* Disable Jabber */
  894. };
  895. enum {
  896. PHY_M_PC_EN_DET = 2<<8, /* Energy Detect (Mode 1) */
  897. PHY_M_PC_EN_DET_PLUS = 3<<8, /* Energy Detect Plus (Mode 2) */
  898. };
  899. #define PHY_M_PC_MDI_XMODE(x) (((x)<<5) & PHY_M_PC_MDIX_MSK)
  900. enum {
  901. PHY_M_PC_MAN_MDI = 0, /* 00 = Manual MDI configuration */
  902. PHY_M_PC_MAN_MDIX = 1, /* 01 = Manual MDIX configuration */
  903. PHY_M_PC_ENA_AUTO = 3, /* 11 = Enable Automatic Crossover */
  904. };
  905. /* for 10/100 Fast Ethernet PHY (88E3082 only) */
  906. enum {
  907. PHY_M_PC_ENA_DTE_DT = 1<<15, /* Enable Data Terminal Equ. (DTE) Detect */
  908. PHY_M_PC_ENA_ENE_DT = 1<<14, /* Enable Energy Detect (sense & pulse) */
  909. PHY_M_PC_DIS_NLP_CK = 1<<13, /* Disable Normal Link Puls (NLP) Check */
  910. PHY_M_PC_ENA_LIP_NP = 1<<12, /* Enable Link Partner Next Page Reg. */
  911. PHY_M_PC_DIS_NLP_GN = 1<<11, /* Disable Normal Link Puls Generation */
  912. PHY_M_PC_DIS_SCRAMB = 1<<9, /* Disable Scrambler */
  913. PHY_M_PC_DIS_FEFI = 1<<8, /* Disable Far End Fault Indic. (FEFI) */
  914. PHY_M_PC_SH_TP_SEL = 1<<6, /* Shielded Twisted Pair Select */
  915. PHY_M_PC_RX_FD_MSK = 3<<2,/* Bit 3.. 2: Rx FIFO Depth Mask */
  916. };
  917. /***** PHY_MARV_PHY_STAT 16 bit r/o PHY Specific Status Reg *****/
  918. enum {
  919. PHY_M_PS_SPEED_MSK = 3<<14, /* Bit 15..14: Speed Mask */
  920. PHY_M_PS_SPEED_1000 = 1<<15, /* 10 = 1000 Mbps */
  921. PHY_M_PS_SPEED_100 = 1<<14, /* 01 = 100 Mbps */
  922. PHY_M_PS_SPEED_10 = 0, /* 00 = 10 Mbps */
  923. PHY_M_PS_FULL_DUP = 1<<13, /* Full Duplex */
  924. PHY_M_PS_PAGE_REC = 1<<12, /* Page Received */
  925. PHY_M_PS_SPDUP_RES = 1<<11, /* Speed & Duplex Resolved */
  926. PHY_M_PS_LINK_UP = 1<<10, /* Link Up */
  927. PHY_M_PS_CABLE_MSK = 7<<7, /* Bit 9.. 7: Cable Length Mask */
  928. PHY_M_PS_MDI_X_STAT = 1<<6, /* MDI Crossover Stat (1=MDIX) */
  929. PHY_M_PS_DOWNS_STAT = 1<<5, /* Downshift Status (1=downsh.) */
  930. PHY_M_PS_ENDET_STAT = 1<<4, /* Energy Detect Status (1=act) */
  931. PHY_M_PS_TX_P_EN = 1<<3, /* Tx Pause Enabled */
  932. PHY_M_PS_RX_P_EN = 1<<2, /* Rx Pause Enabled */
  933. PHY_M_PS_POL_REV = 1<<1, /* Polarity Reversed */
  934. PHY_M_PS_JABBER = 1<<0, /* Jabber */
  935. };
  936. #define PHY_M_PS_PAUSE_MSK (PHY_M_PS_TX_P_EN | PHY_M_PS_RX_P_EN)
  937. /* for 10/100 Fast Ethernet PHY (88E3082 only) */
  938. enum {
  939. PHY_M_PS_DTE_DETECT = 1<<15, /* Data Terminal Equipment (DTE) Detected */
  940. PHY_M_PS_RES_SPEED = 1<<14, /* Resolved Speed (1=100 Mbps, 0=10 Mbps */
  941. };
  942. enum {
  943. PHY_M_IS_AN_ERROR = 1<<15, /* Auto-Negotiation Error */
  944. PHY_M_IS_LSP_CHANGE = 1<<14, /* Link Speed Changed */
  945. PHY_M_IS_DUP_CHANGE = 1<<13, /* Duplex Mode Changed */
  946. PHY_M_IS_AN_PR = 1<<12, /* Page Received */
  947. PHY_M_IS_AN_COMPL = 1<<11, /* Auto-Negotiation Completed */
  948. PHY_M_IS_LST_CHANGE = 1<<10, /* Link Status Changed */
  949. PHY_M_IS_SYMB_ERROR = 1<<9, /* Symbol Error */
  950. PHY_M_IS_FALSE_CARR = 1<<8, /* False Carrier */
  951. PHY_M_IS_FIFO_ERROR = 1<<7, /* FIFO Overflow/Underrun Error */
  952. PHY_M_IS_MDI_CHANGE = 1<<6, /* MDI Crossover Changed */
  953. PHY_M_IS_DOWNSH_DET = 1<<5, /* Downshift Detected */
  954. PHY_M_IS_END_CHANGE = 1<<4, /* Energy Detect Changed */
  955. PHY_M_IS_DTE_CHANGE = 1<<2, /* DTE Power Det. Status Changed */
  956. PHY_M_IS_POL_CHANGE = 1<<1, /* Polarity Changed */
  957. PHY_M_IS_JABBER = 1<<0, /* Jabber */
  958. PHY_M_DEF_MSK = PHY_M_IS_LSP_CHANGE | PHY_M_IS_LST_CHANGE
  959. | PHY_M_IS_FIFO_ERROR,
  960. PHY_M_AN_MSK = PHY_M_IS_AN_ERROR | PHY_M_IS_AN_COMPL,
  961. };
  962. /***** PHY_MARV_EXT_CTRL 16 bit r/w Ext. PHY Specific Ctrl *****/
  963. enum {
  964. PHY_M_EC_ENA_BC_EXT = 1<<15, /* Enable Block Carr. Ext. (88E1111 only) */
  965. PHY_M_EC_ENA_LIN_LB = 1<<14, /* Enable Line Loopback (88E1111 only) */
  966. PHY_M_EC_DIS_LINK_P = 1<<12, /* Disable Link Pulses (88E1111 only) */
  967. PHY_M_EC_M_DSC_MSK = 3<<10, /* Bit 11..10: Master Downshift Counter */
  968. /* (88E1011 only) */
  969. PHY_M_EC_S_DSC_MSK = 3<<8,/* Bit 9.. 8: Slave Downshift Counter */
  970. /* (88E1011 only) */
  971. PHY_M_EC_M_DSC_MSK2 = 7<<9,/* Bit 11.. 9: Master Downshift Counter */
  972. /* (88E1111 only) */
  973. PHY_M_EC_DOWN_S_ENA = 1<<8, /* Downshift Enable (88E1111 only) */
  974. /* !!! Errata in spec. (1 = disable) */
  975. PHY_M_EC_RX_TIM_CT = 1<<7, /* RGMII Rx Timing Control*/
  976. PHY_M_EC_MAC_S_MSK = 7<<4,/* Bit 6.. 4: Def. MAC interface speed */
  977. PHY_M_EC_FIB_AN_ENA = 1<<3, /* Fiber Auto-Neg. Enable (88E1011S only) */
  978. PHY_M_EC_DTE_D_ENA = 1<<2, /* DTE Detect Enable (88E1111 only) */
  979. PHY_M_EC_TX_TIM_CT = 1<<1, /* RGMII Tx Timing Control */
  980. PHY_M_EC_TRANS_DIS = 1<<0, /* Transmitter Disable (88E1111 only) */};
  981. #define PHY_M_EC_M_DSC(x) ((x)<<10 & PHY_M_EC_M_DSC_MSK)
  982. /* 00=1x; 01=2x; 10=3x; 11=4x */
  983. #define PHY_M_EC_S_DSC(x) ((x)<<8 & PHY_M_EC_S_DSC_MSK)
  984. /* 00=dis; 01=1x; 10=2x; 11=3x */
  985. #define PHY_M_EC_DSC_2(x) ((x)<<9 & PHY_M_EC_M_DSC_MSK2)
  986. /* 000=1x; 001=2x; 010=3x; 011=4x */
  987. #define PHY_M_EC_MAC_S(x) ((x)<<4 & PHY_M_EC_MAC_S_MSK)
  988. /* 01X=0; 110=2.5; 111=25 (MHz) */
  989. /* for Yukon-2 Gigabit Ethernet PHY (88E1112 only) */
  990. enum {
  991. PHY_M_PC_DIS_LINK_Pa = 1<<15,/* Disable Link Pulses */
  992. PHY_M_PC_DSC_MSK = 7<<12,/* Bit 14..12: Downshift Counter */
  993. PHY_M_PC_DOWN_S_ENA = 1<<11,/* Downshift Enable */
  994. };
  995. /* !!! Errata in spec. (1 = disable) */
  996. #define PHY_M_PC_DSC(x) (((x)<<12) & PHY_M_PC_DSC_MSK)
  997. /* 100=5x; 101=6x; 110=7x; 111=8x */
  998. enum {
  999. MAC_TX_CLK_0_MHZ = 2,
  1000. MAC_TX_CLK_2_5_MHZ = 6,
  1001. MAC_TX_CLK_25_MHZ = 7,
  1002. };
  1003. /***** PHY_MARV_LED_CTRL 16 bit r/w LED Control Reg *****/
  1004. enum {
  1005. PHY_M_LEDC_DIS_LED = 1<<15, /* Disable LED */
  1006. PHY_M_LEDC_PULS_MSK = 7<<12,/* Bit 14..12: Pulse Stretch Mask */
  1007. PHY_M_LEDC_F_INT = 1<<11, /* Force Interrupt */
  1008. PHY_M_LEDC_BL_R_MSK = 7<<8,/* Bit 10.. 8: Blink Rate Mask */
  1009. PHY_M_LEDC_DP_C_LSB = 1<<7, /* Duplex Control (LSB, 88E1111 only) */
  1010. PHY_M_LEDC_TX_C_LSB = 1<<6, /* Tx Control (LSB, 88E1111 only) */
  1011. PHY_M_LEDC_LK_C_MSK = 7<<3,/* Bit 5.. 3: Link Control Mask */
  1012. /* (88E1111 only) */
  1013. };
  1014. enum {
  1015. PHY_M_LEDC_LINK_MSK = 3<<3,/* Bit 4.. 3: Link Control Mask */
  1016. /* (88E1011 only) */
  1017. PHY_M_LEDC_DP_CTRL = 1<<2, /* Duplex Control */
  1018. PHY_M_LEDC_DP_C_MSB = 1<<2, /* Duplex Control (MSB, 88E1111 only) */
  1019. PHY_M_LEDC_RX_CTRL = 1<<1, /* Rx Activity / Link */
  1020. PHY_M_LEDC_TX_CTRL = 1<<0, /* Tx Activity / Link */
  1021. PHY_M_LEDC_TX_C_MSB = 1<<0, /* Tx Control (MSB, 88E1111 only) */
  1022. };
  1023. #define PHY_M_LED_PULS_DUR(x) (((x)<<12) & PHY_M_LEDC_PULS_MSK)
  1024. /***** PHY_MARV_PHY_STAT (page 3)16 bit r/w Polarity Control Reg. *****/
  1025. enum {
  1026. PHY_M_POLC_LS1M_MSK = 0xf<<12, /* Bit 15..12: LOS,STAT1 Mix % Mask */
  1027. PHY_M_POLC_IS0M_MSK = 0xf<<8, /* Bit 11.. 8: INIT,STAT0 Mix % Mask */
  1028. PHY_M_POLC_LOS_MSK = 0x3<<6, /* Bit 7.. 6: LOS Pol. Ctrl. Mask */
  1029. PHY_M_POLC_INIT_MSK = 0x3<<4, /* Bit 5.. 4: INIT Pol. Ctrl. Mask */
  1030. PHY_M_POLC_STA1_MSK = 0x3<<2, /* Bit 3.. 2: STAT1 Pol. Ctrl. Mask */
  1031. PHY_M_POLC_STA0_MSK = 0x3, /* Bit 1.. 0: STAT0 Pol. Ctrl. Mask */
  1032. };
  1033. #define PHY_M_POLC_LS1_P_MIX(x) (((x)<<12) & PHY_M_POLC_LS1M_MSK)
  1034. #define PHY_M_POLC_IS0_P_MIX(x) (((x)<<8) & PHY_M_POLC_IS0M_MSK)
  1035. #define PHY_M_POLC_LOS_CTRL(x) (((x)<<6) & PHY_M_POLC_LOS_MSK)
  1036. #define PHY_M_POLC_INIT_CTRL(x) (((x)<<4) & PHY_M_POLC_INIT_MSK)
  1037. #define PHY_M_POLC_STA1_CTRL(x) (((x)<<2) & PHY_M_POLC_STA1_MSK)
  1038. #define PHY_M_POLC_STA0_CTRL(x) (((x)<<0) & PHY_M_POLC_STA0_MSK)
  1039. enum {
  1040. PULS_NO_STR = 0,/* no pulse stretching */
  1041. PULS_21MS = 1,/* 21 ms to 42 ms */
  1042. PULS_42MS = 2,/* 42 ms to 84 ms */
  1043. PULS_84MS = 3,/* 84 ms to 170 ms */
  1044. PULS_170MS = 4,/* 170 ms to 340 ms */
  1045. PULS_340MS = 5,/* 340 ms to 670 ms */
  1046. PULS_670MS = 6,/* 670 ms to 1.3 s */
  1047. PULS_1300MS = 7,/* 1.3 s to 2.7 s */
  1048. };
  1049. #define PHY_M_LED_BLINK_RT(x) (((x)<<8) & PHY_M_LEDC_BL_R_MSK)
  1050. enum {
  1051. BLINK_42MS = 0,/* 42 ms */
  1052. BLINK_84MS = 1,/* 84 ms */
  1053. BLINK_170MS = 2,/* 170 ms */
  1054. BLINK_340MS = 3,/* 340 ms */
  1055. BLINK_670MS = 4,/* 670 ms */
  1056. };
  1057. /***** PHY_MARV_LED_OVER 16 bit r/w Manual LED Override Reg *****/
  1058. #define PHY_M_LED_MO_SGMII(x) ((x)<<14) /* Bit 15..14: SGMII AN Timer */
  1059. /* Bit 13..12: reserved */
  1060. #define PHY_M_LED_MO_DUP(x) ((x)<<10) /* Bit 11..10: Duplex */
  1061. #define PHY_M_LED_MO_10(x) ((x)<<8) /* Bit 9.. 8: Link 10 */
  1062. #define PHY_M_LED_MO_100(x) ((x)<<6) /* Bit 7.. 6: Link 100 */
  1063. #define PHY_M_LED_MO_1000(x) ((x)<<4) /* Bit 5.. 4: Link 1000 */
  1064. #define PHY_M_LED_MO_RX(x) ((x)<<2) /* Bit 3.. 2: Rx */
  1065. #define PHY_M_LED_MO_TX(x) ((x)<<0) /* Bit 1.. 0: Tx */
  1066. enum {
  1067. MO_LED_NORM = 0,
  1068. MO_LED_BLINK = 1,
  1069. MO_LED_OFF = 2,
  1070. MO_LED_ON = 3,
  1071. };
  1072. /***** PHY_MARV_EXT_CTRL_2 16 bit r/w Ext. PHY Specific Ctrl 2 *****/
  1073. enum {
  1074. PHY_M_EC2_FI_IMPED = 1<<6, /* Fiber Input Impedance */
  1075. PHY_M_EC2_FO_IMPED = 1<<5, /* Fiber Output Impedance */
  1076. PHY_M_EC2_FO_M_CLK = 1<<4, /* Fiber Mode Clock Enable */
  1077. PHY_M_EC2_FO_BOOST = 1<<3, /* Fiber Output Boost */
  1078. PHY_M_EC2_FO_AM_MSK = 7,/* Bit 2.. 0: Fiber Output Amplitude */
  1079. };
  1080. /***** PHY_MARV_EXT_P_STAT 16 bit r/w Ext. PHY Specific Status *****/
  1081. enum {
  1082. PHY_M_FC_AUTO_SEL = 1<<15, /* Fiber/Copper Auto Sel. Dis. */
  1083. PHY_M_FC_AN_REG_ACC = 1<<14, /* Fiber/Copper AN Reg. Access */
  1084. PHY_M_FC_RESOLUTION = 1<<13, /* Fiber/Copper Resolution */
  1085. PHY_M_SER_IF_AN_BP = 1<<12, /* Ser. IF AN Bypass Enable */
  1086. PHY_M_SER_IF_BP_ST = 1<<11, /* Ser. IF AN Bypass Status */
  1087. PHY_M_IRQ_POLARITY = 1<<10, /* IRQ polarity */
  1088. PHY_M_DIS_AUT_MED = 1<<9, /* Disable Aut. Medium Reg. Selection */
  1089. /* (88E1111 only) */
  1090. PHY_M_UNDOC1 = 1<<7, /* undocumented bit !! */
  1091. PHY_M_DTE_POW_STAT = 1<<4, /* DTE Power Status (88E1111 only) */
  1092. PHY_M_MODE_MASK = 0xf, /* Bit 3.. 0: copy of HWCFG MODE[3:0] */
  1093. };
  1094. /* for 10/100 Fast Ethernet PHY (88E3082 only) */
  1095. /***** PHY_MARV_FE_LED_PAR 16 bit r/w LED Parallel Select Reg. *****/
  1096. /* Bit 15..12: reserved (used internally) */
  1097. enum {
  1098. PHY_M_FELP_LED2_MSK = 0xf<<8, /* Bit 11.. 8: LED2 Mask (LINK) */
  1099. PHY_M_FELP_LED1_MSK = 0xf<<4, /* Bit 7.. 4: LED1 Mask (ACT) */
  1100. PHY_M_FELP_LED0_MSK = 0xf, /* Bit 3.. 0: LED0 Mask (SPEED) */
  1101. };
  1102. #define PHY_M_FELP_LED2_CTRL(x) (((x)<<8) & PHY_M_FELP_LED2_MSK)
  1103. #define PHY_M_FELP_LED1_CTRL(x) (((x)<<4) & PHY_M_FELP_LED1_MSK)
  1104. #define PHY_M_FELP_LED0_CTRL(x) (((x)<<0) & PHY_M_FELP_LED0_MSK)
  1105. enum {
  1106. LED_PAR_CTRL_COLX = 0x00,
  1107. LED_PAR_CTRL_ERROR = 0x01,
  1108. LED_PAR_CTRL_DUPLEX = 0x02,
  1109. LED_PAR_CTRL_DP_COL = 0x03,
  1110. LED_PAR_CTRL_SPEED = 0x04,
  1111. LED_PAR_CTRL_LINK = 0x05,
  1112. LED_PAR_CTRL_TX = 0x06,
  1113. LED_PAR_CTRL_RX = 0x07,
  1114. LED_PAR_CTRL_ACT = 0x08,
  1115. LED_PAR_CTRL_LNK_RX = 0x09,
  1116. LED_PAR_CTRL_LNK_AC = 0x0a,
  1117. LED_PAR_CTRL_ACT_BL = 0x0b,
  1118. LED_PAR_CTRL_TX_BL = 0x0c,
  1119. LED_PAR_CTRL_RX_BL = 0x0d,
  1120. LED_PAR_CTRL_COL_BL = 0x0e,
  1121. LED_PAR_CTRL_INACT = 0x0f
  1122. };
  1123. /*****,PHY_MARV_FE_SPEC_2 16 bit r/w Specific Control Reg. 2 *****/
  1124. enum {
  1125. PHY_M_FESC_DIS_WAIT = 1<<2, /* Disable TDR Waiting Period */
  1126. PHY_M_FESC_ENA_MCLK = 1<<1, /* Enable MAC Rx Clock in sleep mode */
  1127. PHY_M_FESC_SEL_CL_A = 1<<0, /* Select Class A driver (100B-TX) */
  1128. };
  1129. /* for Yukon-2 Gigabit Ethernet PHY (88E1112 only) */
  1130. /***** PHY_MARV_PHY_CTRL (page 2) 16 bit r/w MAC Specific Ctrl *****/
  1131. enum {
  1132. PHY_M_MAC_MD_MSK = 7<<7, /* Bit 9.. 7: Mode Select Mask */
  1133. PHY_M_MAC_MD_AUTO = 3,/* Auto Copper/1000Base-X */
  1134. PHY_M_MAC_MD_COPPER = 5,/* Copper only */
  1135. PHY_M_MAC_MD_1000BX = 7,/* 1000Base-X only */
  1136. };
  1137. #define PHY_M_MAC_MODE_SEL(x) (((x)<<7) & PHY_M_MAC_MD_MSK)
  1138. /***** PHY_MARV_PHY_CTRL (page 3) 16 bit r/w LED Control Reg. *****/
  1139. enum {
  1140. PHY_M_LEDC_LOS_MSK = 0xf<<12,/* Bit 15..12: LOS LED Ctrl. Mask */
  1141. PHY_M_LEDC_INIT_MSK = 0xf<<8, /* Bit 11.. 8: INIT LED Ctrl. Mask */
  1142. PHY_M_LEDC_STA1_MSK = 0xf<<4,/* Bit 7.. 4: STAT1 LED Ctrl. Mask */
  1143. PHY_M_LEDC_STA0_MSK = 0xf, /* Bit 3.. 0: STAT0 LED Ctrl. Mask */
  1144. };
  1145. #define PHY_M_LEDC_LOS_CTRL(x) (((x)<<12) & PHY_M_LEDC_LOS_MSK)
  1146. #define PHY_M_LEDC_INIT_CTRL(x) (((x)<<8) & PHY_M_LEDC_INIT_MSK)
  1147. #define PHY_M_LEDC_STA1_CTRL(x) (((x)<<4) & PHY_M_LEDC_STA1_MSK)
  1148. #define PHY_M_LEDC_STA0_CTRL(x) (((x)<<0) & PHY_M_LEDC_STA0_MSK)
  1149. /* GMAC registers */
  1150. /* Port Registers */
  1151. enum {
  1152. GM_GP_STAT = 0x0000, /* 16 bit r/o General Purpose Status */
  1153. GM_GP_CTRL = 0x0004, /* 16 bit r/w General Purpose Control */
  1154. GM_TX_CTRL = 0x0008, /* 16 bit r/w Transmit Control Reg. */
  1155. GM_RX_CTRL = 0x000c, /* 16 bit r/w Receive Control Reg. */
  1156. GM_TX_FLOW_CTRL = 0x0010, /* 16 bit r/w Transmit Flow-Control */
  1157. GM_TX_PARAM = 0x0014, /* 16 bit r/w Transmit Parameter Reg. */
  1158. GM_SERIAL_MODE = 0x0018, /* 16 bit r/w Serial Mode Register */
  1159. /* Source Address Registers */
  1160. GM_SRC_ADDR_1L = 0x001c, /* 16 bit r/w Source Address 1 (low) */
  1161. GM_SRC_ADDR_1M = 0x0020, /* 16 bit r/w Source Address 1 (middle) */
  1162. GM_SRC_ADDR_1H = 0x0024, /* 16 bit r/w Source Address 1 (high) */
  1163. GM_SRC_ADDR_2L = 0x0028, /* 16 bit r/w Source Address 2 (low) */
  1164. GM_SRC_ADDR_2M = 0x002c, /* 16 bit r/w Source Address 2 (middle) */
  1165. GM_SRC_ADDR_2H = 0x0030, /* 16 bit r/w Source Address 2 (high) */
  1166. /* Multicast Address Hash Registers */
  1167. GM_MC_ADDR_H1 = 0x0034, /* 16 bit r/w Multicast Address Hash 1 */
  1168. GM_MC_ADDR_H2 = 0x0038, /* 16 bit r/w Multicast Address Hash 2 */
  1169. GM_MC_ADDR_H3 = 0x003c, /* 16 bit r/w Multicast Address Hash 3 */
  1170. GM_MC_ADDR_H4 = 0x0040, /* 16 bit r/w Multicast Address Hash 4 */
  1171. /* Interrupt Source Registers */
  1172. GM_TX_IRQ_SRC = 0x0044, /* 16 bit r/o Tx Overflow IRQ Source */
  1173. GM_RX_IRQ_SRC = 0x0048, /* 16 bit r/o Rx Overflow IRQ Source */
  1174. GM_TR_IRQ_SRC = 0x004c, /* 16 bit r/o Tx/Rx Over. IRQ Source */
  1175. /* Interrupt Mask Registers */
  1176. GM_TX_IRQ_MSK = 0x0050, /* 16 bit r/w Tx Overflow IRQ Mask */
  1177. GM_RX_IRQ_MSK = 0x0054, /* 16 bit r/w Rx Overflow IRQ Mask */
  1178. GM_TR_IRQ_MSK = 0x0058, /* 16 bit r/w Tx/Rx Over. IRQ Mask */
  1179. /* Serial Management Interface (SMI) Registers */
  1180. GM_SMI_CTRL = 0x0080, /* 16 bit r/w SMI Control Register */
  1181. GM_SMI_DATA = 0x0084, /* 16 bit r/w SMI Data Register */
  1182. GM_PHY_ADDR = 0x0088, /* 16 bit r/w GPHY Address Register */
  1183. };
  1184. /* MIB Counters */
  1185. #define GM_MIB_CNT_BASE 0x0100 /* Base Address of MIB Counters */
  1186. #define GM_MIB_CNT_SIZE 44 /* Number of MIB Counters */
  1187. /*
  1188. * MIB Counters base address definitions (low word) -
  1189. * use offset 4 for access to high word (32 bit r/o)
  1190. */
  1191. enum {
  1192. GM_RXF_UC_OK = GM_MIB_CNT_BASE + 0, /* Unicast Frames Received OK */
  1193. GM_RXF_BC_OK = GM_MIB_CNT_BASE + 8, /* Broadcast Frames Received OK */
  1194. GM_RXF_MPAUSE = GM_MIB_CNT_BASE + 16, /* Pause MAC Ctrl Frames Received */
  1195. GM_RXF_MC_OK = GM_MIB_CNT_BASE + 24, /* Multicast Frames Received OK */
  1196. GM_RXF_FCS_ERR = GM_MIB_CNT_BASE + 32, /* Rx Frame Check Seq. Error */
  1197. /* GM_MIB_CNT_BASE + 40: reserved */
  1198. GM_RXO_OK_LO = GM_MIB_CNT_BASE + 48, /* Octets Received OK Low */
  1199. GM_RXO_OK_HI = GM_MIB_CNT_BASE + 56, /* Octets Received OK High */
  1200. GM_RXO_ERR_LO = GM_MIB_CNT_BASE + 64, /* Octets Received Invalid Low */
  1201. GM_RXO_ERR_HI = GM_MIB_CNT_BASE + 72, /* Octets Received Invalid High */
  1202. GM_RXF_SHT = GM_MIB_CNT_BASE + 80, /* Frames <64 Byte Received OK */
  1203. GM_RXE_FRAG = GM_MIB_CNT_BASE + 88, /* Frames <64 Byte Received with FCS Err */
  1204. GM_RXF_64B = GM_MIB_CNT_BASE + 96, /* 64 Byte Rx Frame */
  1205. GM_RXF_127B = GM_MIB_CNT_BASE + 104, /* 65-127 Byte Rx Frame */
  1206. GM_RXF_255B = GM_MIB_CNT_BASE + 112, /* 128-255 Byte Rx Frame */
  1207. GM_RXF_511B = GM_MIB_CNT_BASE + 120, /* 256-511 Byte Rx Frame */
  1208. GM_RXF_1023B = GM_MIB_CNT_BASE + 128, /* 512-1023 Byte Rx Frame */
  1209. GM_RXF_1518B = GM_MIB_CNT_BASE + 136, /* 1024-1518 Byte Rx Frame */
  1210. GM_RXF_MAX_SZ = GM_MIB_CNT_BASE + 144, /* 1519-MaxSize Byte Rx Frame */
  1211. GM_RXF_LNG_ERR = GM_MIB_CNT_BASE + 152, /* Rx Frame too Long Error */
  1212. GM_RXF_JAB_PKT = GM_MIB_CNT_BASE + 160, /* Rx Jabber Packet Frame */
  1213. /* GM_MIB_CNT_BASE + 168: reserved */
  1214. GM_RXE_FIFO_OV = GM_MIB_CNT_BASE + 176, /* Rx FIFO overflow Event */
  1215. /* GM_MIB_CNT_BASE + 184: reserved */
  1216. GM_TXF_UC_OK = GM_MIB_CNT_BASE + 192, /* Unicast Frames Xmitted OK */
  1217. GM_TXF_BC_OK = GM_MIB_CNT_BASE + 200, /* Broadcast Frames Xmitted OK */
  1218. GM_TXF_MPAUSE = GM_MIB_CNT_BASE + 208, /* Pause MAC Ctrl Frames Xmitted */
  1219. GM_TXF_MC_OK = GM_MIB_CNT_BASE + 216, /* Multicast Frames Xmitted OK */
  1220. GM_TXO_OK_LO = GM_MIB_CNT_BASE + 224, /* Octets Transmitted OK Low */
  1221. GM_TXO_OK_HI = GM_MIB_CNT_BASE + 232, /* Octets Transmitted OK High */
  1222. GM_TXF_64B = GM_MIB_CNT_BASE + 240, /* 64 Byte Tx Frame */
  1223. GM_TXF_127B = GM_MIB_CNT_BASE + 248, /* 65-127 Byte Tx Frame */
  1224. GM_TXF_255B = GM_MIB_CNT_BASE + 256, /* 128-255 Byte Tx Frame */
  1225. GM_TXF_511B = GM_MIB_CNT_BASE + 264, /* 256-511 Byte Tx Frame */
  1226. GM_TXF_1023B = GM_MIB_CNT_BASE + 272, /* 512-1023 Byte Tx Frame */
  1227. GM_TXF_1518B = GM_MIB_CNT_BASE + 280, /* 1024-1518 Byte Tx Frame */
  1228. GM_TXF_MAX_SZ = GM_MIB_CNT_BASE + 288, /* 1519-MaxSize Byte Tx Frame */
  1229. GM_TXF_COL = GM_MIB_CNT_BASE + 304, /* Tx Collision */
  1230. GM_TXF_LAT_COL = GM_MIB_CNT_BASE + 312, /* Tx Late Collision */
  1231. GM_TXF_ABO_COL = GM_MIB_CNT_BASE + 320, /* Tx aborted due to Exces. Col. */
  1232. GM_TXF_MUL_COL = GM_MIB_CNT_BASE + 328, /* Tx Multiple Collision */
  1233. GM_TXF_SNG_COL = GM_MIB_CNT_BASE + 336, /* Tx Single Collision */
  1234. GM_TXE_FIFO_UR = GM_MIB_CNT_BASE + 344, /* Tx FIFO Underrun Event */
  1235. };
  1236. /* GMAC Bit Definitions */
  1237. /* GM_GP_STAT 16 bit r/o General Purpose Status Register */
  1238. enum {
  1239. GM_GPSR_SPEED = 1<<15, /* Bit 15: Port Speed (1 = 100 Mbps) */
  1240. GM_GPSR_DUPLEX = 1<<14, /* Bit 14: Duplex Mode (1 = Full) */
  1241. GM_GPSR_FC_TX_DIS = 1<<13, /* Bit 13: Tx Flow-Control Mode Disabled */
  1242. GM_GPSR_LINK_UP = 1<<12, /* Bit 12: Link Up Status */
  1243. GM_GPSR_PAUSE = 1<<11, /* Bit 11: Pause State */
  1244. GM_GPSR_TX_ACTIVE = 1<<10, /* Bit 10: Tx in Progress */
  1245. GM_GPSR_EXC_COL = 1<<9, /* Bit 9: Excessive Collisions Occured */
  1246. GM_GPSR_LAT_COL = 1<<8, /* Bit 8: Late Collisions Occured */
  1247. GM_GPSR_PHY_ST_CH = 1<<5, /* Bit 5: PHY Status Change */
  1248. GM_GPSR_GIG_SPEED = 1<<4, /* Bit 4: Gigabit Speed (1 = 1000 Mbps) */
  1249. GM_GPSR_PART_MODE = 1<<3, /* Bit 3: Partition mode */
  1250. GM_GPSR_FC_RX_DIS = 1<<2, /* Bit 2: Rx Flow-Control Mode Disabled */
  1251. GM_GPSR_PROM_EN = 1<<1, /* Bit 1: Promiscuous Mode Enabled */
  1252. };
  1253. /* GM_GP_CTRL 16 bit r/w General Purpose Control Register */
  1254. enum {
  1255. GM_GPCR_PROM_ENA = 1<<14, /* Bit 14: Enable Promiscuous Mode */
  1256. GM_GPCR_FC_TX_DIS = 1<<13, /* Bit 13: Disable Tx Flow-Control Mode */
  1257. GM_GPCR_TX_ENA = 1<<12, /* Bit 12: Enable Transmit */
  1258. GM_GPCR_RX_ENA = 1<<11, /* Bit 11: Enable Receive */
  1259. GM_GPCR_BURST_ENA = 1<<10, /* Bit 10: Enable Burst Mode */
  1260. GM_GPCR_LOOP_ENA = 1<<9, /* Bit 9: Enable MAC Loopback Mode */
  1261. GM_GPCR_PART_ENA = 1<<8, /* Bit 8: Enable Partition Mode */
  1262. GM_GPCR_GIGS_ENA = 1<<7, /* Bit 7: Gigabit Speed (1000 Mbps) */
  1263. GM_GPCR_FL_PASS = 1<<6, /* Bit 6: Force Link Pass */
  1264. GM_GPCR_DUP_FULL = 1<<5, /* Bit 5: Full Duplex Mode */
  1265. GM_GPCR_FC_RX_DIS = 1<<4, /* Bit 4: Disable Rx Flow-Control Mode */
  1266. GM_GPCR_SPEED_100 = 1<<3, /* Bit 3: Port Speed 100 Mbps */
  1267. GM_GPCR_AU_DUP_DIS = 1<<2, /* Bit 2: Disable Auto-Update Duplex */
  1268. GM_GPCR_AU_FCT_DIS = 1<<1, /* Bit 1: Disable Auto-Update Flow-C. */
  1269. GM_GPCR_AU_SPD_DIS = 1<<0, /* Bit 0: Disable Auto-Update Speed */
  1270. };
  1271. #define GM_GPCR_SPEED_1000 (GM_GPCR_GIGS_ENA | GM_GPCR_SPEED_100)
  1272. #define GM_GPCR_AU_ALL_DIS (GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS|GM_GPCR_AU_SPD_DIS)
  1273. /* GM_TX_CTRL 16 bit r/w Transmit Control Register */
  1274. enum {
  1275. GM_TXCR_FORCE_JAM = 1<<15, /* Bit 15: Force Jam / Flow-Control */
  1276. GM_TXCR_CRC_DIS = 1<<14, /* Bit 14: Disable insertion of CRC */
  1277. GM_TXCR_PAD_DIS = 1<<13, /* Bit 13: Disable padding of packets */
  1278. GM_TXCR_COL_THR_MSK = 1<<10, /* Bit 12..10: Collision Threshold */
  1279. };
  1280. #define TX_COL_THR(x) (((x)<<10) & GM_TXCR_COL_THR_MSK)
  1281. #define TX_COL_DEF 0x04
  1282. /* GM_RX_CTRL 16 bit r/w Receive Control Register */
  1283. enum {
  1284. GM_RXCR_UCF_ENA = 1<<15, /* Bit 15: Enable Unicast filtering */
  1285. GM_RXCR_MCF_ENA = 1<<14, /* Bit 14: Enable Multicast filtering */
  1286. GM_RXCR_CRC_DIS = 1<<13, /* Bit 13: Remove 4-byte CRC */
  1287. GM_RXCR_PASS_FC = 1<<12, /* Bit 12: Pass FC packets to FIFO */
  1288. };
  1289. /* GM_TX_PARAM 16 bit r/w Transmit Parameter Register */
  1290. enum {
  1291. GM_TXPA_JAMLEN_MSK = 0x03<<14, /* Bit 15..14: Jam Length */
  1292. GM_TXPA_JAMIPG_MSK = 0x1f<<9, /* Bit 13..9: Jam IPG */
  1293. GM_TXPA_JAMDAT_MSK = 0x1f<<4, /* Bit 8..4: IPG Jam to Data */
  1294. GM_TXPA_BO_LIM_MSK = 0x0f, /* Bit 3.. 0: Backoff Limit Mask */
  1295. TX_JAM_LEN_DEF = 0x03,
  1296. TX_JAM_IPG_DEF = 0x0b,
  1297. TX_IPG_JAM_DEF = 0x1c,
  1298. TX_BOF_LIM_DEF = 0x04,
  1299. };
  1300. #define TX_JAM_LEN_VAL(x) (((x)<<14) & GM_TXPA_JAMLEN_MSK)
  1301. #define TX_JAM_IPG_VAL(x) (((x)<<9) & GM_TXPA_JAMIPG_MSK)
  1302. #define TX_IPG_JAM_DATA(x) (((x)<<4) & GM_TXPA_JAMDAT_MSK)
  1303. #define TX_BACK_OFF_LIM(x) ((x) & GM_TXPA_BO_LIM_MSK)
  1304. /* GM_SERIAL_MODE 16 bit r/w Serial Mode Register */
  1305. enum {
  1306. GM_SMOD_DATABL_MSK = 0x1f<<11, /* Bit 15..11: Data Blinder (r/o) */
  1307. GM_SMOD_LIMIT_4 = 1<<10, /* Bit 10: 4 consecutive Tx trials */
  1308. GM_SMOD_VLAN_ENA = 1<<9, /* Bit 9: Enable VLAN (Max. Frame Len) */
  1309. GM_SMOD_JUMBO_ENA = 1<<8, /* Bit 8: Enable Jumbo (Max. Frame Len) */
  1310. GM_SMOD_IPG_MSK = 0x1f /* Bit 4..0: Inter-Packet Gap (IPG) */
  1311. };
  1312. #define DATA_BLIND_VAL(x) (((x)<<11) & GM_SMOD_DATABL_MSK)
  1313. #define DATA_BLIND_DEF 0x04
  1314. #define IPG_DATA_VAL(x) (x & GM_SMOD_IPG_MSK)
  1315. #define IPG_DATA_DEF 0x1e
  1316. /* GM_SMI_CTRL 16 bit r/w SMI Control Register */
  1317. enum {
  1318. GM_SMI_CT_PHY_A_MSK = 0x1f<<11,/* Bit 15..11: PHY Device Address */
  1319. GM_SMI_CT_REG_A_MSK = 0x1f<<6,/* Bit 10.. 6: PHY Register Address */
  1320. GM_SMI_CT_OP_RD = 1<<5, /* Bit 5: OpCode Read (0=Write)*/
  1321. GM_SMI_CT_RD_VAL = 1<<4, /* Bit 4: Read Valid (Read completed) */
  1322. GM_SMI_CT_BUSY = 1<<3, /* Bit 3: Busy (Operation in progress) */
  1323. };
  1324. #define GM_SMI_CT_PHY_AD(x) (((x)<<11) & GM_SMI_CT_PHY_A_MSK)
  1325. #define GM_SMI_CT_REG_AD(x) (((x)<<6) & GM_SMI_CT_REG_A_MSK)
  1326. /* GM_PHY_ADDR 16 bit r/w GPHY Address Register */
  1327. enum {
  1328. GM_PAR_MIB_CLR = 1<<5, /* Bit 5: Set MIB Clear Counter Mode */
  1329. GM_PAR_MIB_TST = 1<<4, /* Bit 4: MIB Load Counter (Test Mode) */
  1330. };
  1331. /* Receive Frame Status Encoding */
  1332. enum {
  1333. GMR_FS_LEN = 0xffff<<16, /* Bit 31..16: Rx Frame Length */
  1334. GMR_FS_VLAN = 1<<13, /* VLAN Packet */
  1335. GMR_FS_JABBER = 1<<12, /* Jabber Packet */
  1336. GMR_FS_UN_SIZE = 1<<11, /* Undersize Packet */
  1337. GMR_FS_MC = 1<<10, /* Multicast Packet */
  1338. GMR_FS_BC = 1<<9, /* Broadcast Packet */
  1339. GMR_FS_RX_OK = 1<<8, /* Receive OK (Good Packet) */
  1340. GMR_FS_GOOD_FC = 1<<7, /* Good Flow-Control Packet */
  1341. GMR_FS_BAD_FC = 1<<6, /* Bad Flow-Control Packet */
  1342. GMR_FS_MII_ERR = 1<<5, /* MII Error */
  1343. GMR_FS_LONG_ERR = 1<<4, /* Too Long Packet */
  1344. GMR_FS_FRAGMENT = 1<<3, /* Fragment */
  1345. GMR_FS_CRC_ERR = 1<<1, /* CRC Error */
  1346. GMR_FS_RX_FF_OV = 1<<0, /* Rx FIFO Overflow */
  1347. GMR_FS_ANY_ERR = GMR_FS_RX_FF_OV | GMR_FS_CRC_ERR |
  1348. GMR_FS_FRAGMENT | GMR_FS_LONG_ERR |
  1349. GMR_FS_MII_ERR | GMR_FS_BAD_FC | GMR_FS_GOOD_FC |
  1350. GMR_FS_UN_SIZE | GMR_FS_JABBER,
  1351. };
  1352. /* RX_GMF_CTRL_T 32 bit Rx GMAC FIFO Control/Test */
  1353. enum {
  1354. RX_TRUNC_ON = 1<<27, /* enable packet truncation */
  1355. RX_TRUNC_OFF = 1<<26, /* disable packet truncation */
  1356. RX_VLAN_STRIP_ON = 1<<25, /* enable VLAN stripping */
  1357. RX_VLAN_STRIP_OFF = 1<<24, /* disable VLAN stripping */
  1358. GMF_WP_TST_ON = 1<<14, /* Write Pointer Test On */
  1359. GMF_WP_TST_OFF = 1<<13, /* Write Pointer Test Off */
  1360. GMF_WP_STEP = 1<<12, /* Write Pointer Step/Increment */
  1361. GMF_RP_TST_ON = 1<<10, /* Read Pointer Test On */
  1362. GMF_RP_TST_OFF = 1<<9, /* Read Pointer Test Off */
  1363. GMF_RP_STEP = 1<<8, /* Read Pointer Step/Increment */
  1364. GMF_RX_F_FL_ON = 1<<7, /* Rx FIFO Flush Mode On */
  1365. GMF_RX_F_FL_OFF = 1<<6, /* Rx FIFO Flush Mode Off */
  1366. GMF_CLI_RX_FO = 1<<5, /* Clear IRQ Rx FIFO Overrun */
  1367. GMF_CLI_RX_C = 1<<4, /* Clear IRQ Rx Frame Complete */
  1368. GMF_OPER_ON = 1<<3, /* Operational Mode On */
  1369. GMF_OPER_OFF = 1<<2, /* Operational Mode Off */
  1370. GMF_RST_CLR = 1<<1, /* Clear GMAC FIFO Reset */
  1371. GMF_RST_SET = 1<<0, /* Set GMAC FIFO Reset */
  1372. RX_GMF_FL_THR_DEF = 0xa, /* flush threshold (default) */
  1373. };
  1374. /* TX_GMF_CTRL_T 32 bit Tx GMAC FIFO Control/Test */
  1375. enum {
  1376. TX_VLAN_TAG_ON = 1<<25,/* enable VLAN tagging */
  1377. TX_VLAN_TAG_OFF = 1<<24,/* disable VLAN tagging */
  1378. GMF_WSP_TST_ON = 1<<18,/* Write Shadow Pointer Test On */
  1379. GMF_WSP_TST_OFF = 1<<17,/* Write Shadow Pointer Test Off */
  1380. GMF_WSP_STEP = 1<<16,/* Write Shadow Pointer Step/Increment */
  1381. GMF_CLI_TX_FU = 1<<6, /* Clear IRQ Tx FIFO Underrun */
  1382. GMF_CLI_TX_FC = 1<<5, /* Clear IRQ Tx Frame Complete */
  1383. GMF_CLI_TX_PE = 1<<4, /* Clear IRQ Tx Parity Error */
  1384. };
  1385. /* GMAC_TI_ST_CTRL 8 bit Time Stamp Timer Ctrl Reg (YUKON only) */
  1386. enum {
  1387. GMT_ST_START = 1<<2, /* Start Time Stamp Timer */
  1388. GMT_ST_STOP = 1<<1, /* Stop Time Stamp Timer */
  1389. GMT_ST_CLR_IRQ = 1<<0, /* Clear Time Stamp Timer IRQ */
  1390. };
  1391. /* B28_Y2_ASF_STAT_CMD 32 bit ASF Status and Command Reg */
  1392. enum {
  1393. Y2_ASF_OS_PRES = 1<<4, /* ASF operation system present */
  1394. Y2_ASF_RESET = 1<<3, /* ASF system in reset state */
  1395. Y2_ASF_RUNNING = 1<<2, /* ASF system operational */
  1396. Y2_ASF_CLR_HSTI = 1<<1, /* Clear ASF IRQ */
  1397. Y2_ASF_IRQ = 1<<0, /* Issue an IRQ to ASF system */
  1398. Y2_ASF_UC_STATE = 3<<2, /* ASF uC State */
  1399. Y2_ASF_CLK_HALT = 0, /* ASF system clock stopped */
  1400. };
  1401. /* B28_Y2_ASF_HOST_COM 32 bit ASF Host Communication Reg */
  1402. enum {
  1403. Y2_ASF_CLR_ASFI = 1<<1, /* Clear host IRQ */
  1404. Y2_ASF_HOST_IRQ = 1<<0, /* Issue an IRQ to HOST system */
  1405. };
  1406. /* STAT_CTRL 32 bit Status BMU control register (Yukon-2 only) */
  1407. enum {
  1408. SC_STAT_CLR_IRQ = 1<<4, /* Status Burst IRQ clear */
  1409. SC_STAT_OP_ON = 1<<3, /* Operational Mode On */
  1410. SC_STAT_OP_OFF = 1<<2, /* Operational Mode Off */
  1411. SC_STAT_RST_CLR = 1<<1, /* Clear Status Unit Reset (Enable) */
  1412. SC_STAT_RST_SET = 1<<0, /* Set Status Unit Reset */
  1413. };
  1414. /* GMAC_CTRL 32 bit GMAC Control Reg (YUKON only) */
  1415. enum {
  1416. GMC_H_BURST_ON = 1<<7, /* Half Duplex Burst Mode On */
  1417. GMC_H_BURST_OFF = 1<<6, /* Half Duplex Burst Mode Off */
  1418. GMC_F_LOOPB_ON = 1<<5, /* FIFO Loopback On */
  1419. GMC_F_LOOPB_OFF = 1<<4, /* FIFO Loopback Off */
  1420. GMC_PAUSE_ON = 1<<3, /* Pause On */
  1421. GMC_PAUSE_OFF = 1<<2, /* Pause Off */
  1422. GMC_RST_CLR = 1<<1, /* Clear GMAC Reset */
  1423. GMC_RST_SET = 1<<0, /* Set GMAC Reset */
  1424. };
  1425. /* GPHY_CTRL 32 bit GPHY Control Reg (YUKON only) */
  1426. enum {
  1427. GPC_SEL_BDT = 1<<28, /* Select Bi-Dir. Transfer for MDC/MDIO */
  1428. GPC_INT_POL_HI = 1<<27, /* IRQ Polarity is Active HIGH */
  1429. GPC_75_OHM = 1<<26, /* Use 75 Ohm Termination instead of 50 */
  1430. GPC_DIS_FC = 1<<25, /* Disable Automatic Fiber/Copper Detection */
  1431. GPC_DIS_SLEEP = 1<<24, /* Disable Energy Detect */
  1432. GPC_HWCFG_M_3 = 1<<23, /* HWCFG_MODE[3] */
  1433. GPC_HWCFG_M_2 = 1<<22, /* HWCFG_MODE[2] */
  1434. GPC_HWCFG_M_1 = 1<<21, /* HWCFG_MODE[1] */
  1435. GPC_HWCFG_M_0 = 1<<20, /* HWCFG_MODE[0] */
  1436. GPC_ANEG_0 = 1<<19, /* ANEG[0] */
  1437. GPC_ENA_XC = 1<<18, /* Enable MDI crossover */
  1438. GPC_DIS_125 = 1<<17, /* Disable 125 MHz clock */
  1439. GPC_ANEG_3 = 1<<16, /* ANEG[3] */
  1440. GPC_ANEG_2 = 1<<15, /* ANEG[2] */
  1441. GPC_ANEG_1 = 1<<14, /* ANEG[1] */
  1442. GPC_ENA_PAUSE = 1<<13, /* Enable Pause (SYM_OR_REM) */
  1443. GPC_PHYADDR_4 = 1<<12, /* Bit 4 of Phy Addr */
  1444. GPC_PHYADDR_3 = 1<<11, /* Bit 3 of Phy Addr */
  1445. GPC_PHYADDR_2 = 1<<10, /* Bit 2 of Phy Addr */
  1446. GPC_PHYADDR_1 = 1<<9, /* Bit 1 of Phy Addr */
  1447. GPC_PHYADDR_0 = 1<<8, /* Bit 0 of Phy Addr */
  1448. /* Bits 7..2: reserved */
  1449. GPC_RST_CLR = 1<<1, /* Clear GPHY Reset */
  1450. GPC_RST_SET = 1<<0, /* Set GPHY Reset */
  1451. };
  1452. /* GMAC_IRQ_SRC 8 bit GMAC Interrupt Source Reg (YUKON only) */
  1453. /* GMAC_IRQ_MSK 8 bit GMAC Interrupt Mask Reg (YUKON only) */
  1454. enum {
  1455. GM_IS_TX_CO_OV = 1<<5, /* Transmit Counter Overflow IRQ */
  1456. GM_IS_RX_CO_OV = 1<<4, /* Receive Counter Overflow IRQ */
  1457. GM_IS_TX_FF_UR = 1<<3, /* Transmit FIFO Underrun */
  1458. GM_IS_TX_COMPL = 1<<2, /* Frame Transmission Complete */
  1459. GM_IS_RX_FF_OR = 1<<1, /* Receive FIFO Overrun */
  1460. GM_IS_RX_COMPL = 1<<0, /* Frame Reception Complete */
  1461. #define GMAC_DEF_MSK GM_IS_TX_FF_UR
  1462. /* GMAC_LINK_CTRL 16 bit GMAC Link Control Reg (YUKON only) */
  1463. /* Bits 15.. 2: reserved */
  1464. GMLC_RST_CLR = 1<<1, /* Clear GMAC Link Reset */
  1465. GMLC_RST_SET = 1<<0, /* Set GMAC Link Reset */
  1466. /* WOL_CTRL_STAT 16 bit WOL Control/Status Reg */
  1467. WOL_CTL_LINK_CHG_OCC = 1<<15,
  1468. WOL_CTL_MAGIC_PKT_OCC = 1<<14,
  1469. WOL_CTL_PATTERN_OCC = 1<<13,
  1470. WOL_CTL_CLEAR_RESULT = 1<<12,
  1471. WOL_CTL_ENA_PME_ON_LINK_CHG = 1<<11,
  1472. WOL_CTL_DIS_PME_ON_LINK_CHG = 1<<10,
  1473. WOL_CTL_ENA_PME_ON_MAGIC_PKT = 1<<9,
  1474. WOL_CTL_DIS_PME_ON_MAGIC_PKT = 1<<8,
  1475. WOL_CTL_ENA_PME_ON_PATTERN = 1<<7,
  1476. WOL_CTL_DIS_PME_ON_PATTERN = 1<<6,
  1477. WOL_CTL_ENA_LINK_CHG_UNIT = 1<<5,
  1478. WOL_CTL_DIS_LINK_CHG_UNIT = 1<<4,
  1479. WOL_CTL_ENA_MAGIC_PKT_UNIT = 1<<3,
  1480. WOL_CTL_DIS_MAGIC_PKT_UNIT = 1<<2,
  1481. WOL_CTL_ENA_PATTERN_UNIT = 1<<1,
  1482. WOL_CTL_DIS_PATTERN_UNIT = 1<<0,
  1483. };
  1484. #define WOL_CTL_DEFAULT \
  1485. (WOL_CTL_DIS_PME_ON_LINK_CHG | \
  1486. WOL_CTL_DIS_PME_ON_PATTERN | \
  1487. WOL_CTL_DIS_PME_ON_MAGIC_PKT | \
  1488. WOL_CTL_DIS_LINK_CHG_UNIT | \
  1489. WOL_CTL_DIS_PATTERN_UNIT | \
  1490. WOL_CTL_DIS_MAGIC_PKT_UNIT)
  1491. /* WOL_MATCH_CTL 8 bit WOL Match Control Reg */
  1492. #define WOL_CTL_PATT_ENA(x) (1 << (x))
  1493. /* Control flags */
  1494. enum {
  1495. UDPTCP = 1<<0,
  1496. CALSUM = 1<<1,
  1497. WR_SUM = 1<<2,
  1498. INIT_SUM= 1<<3,
  1499. LOCK_SUM= 1<<4,
  1500. INS_VLAN= 1<<5,
  1501. FRC_STAT= 1<<6,
  1502. EOP = 1<<7,
  1503. };
  1504. enum {
  1505. HW_OWNER = 1<<7,
  1506. OP_TCPWRITE = 0x11,
  1507. OP_TCPSTART = 0x12,
  1508. OP_TCPINIT = 0x14,
  1509. OP_TCPLCK = 0x18,
  1510. OP_TCPCHKSUM = OP_TCPSTART,
  1511. OP_TCPIS = OP_TCPINIT | OP_TCPSTART,
  1512. OP_TCPLW = OP_TCPLCK | OP_TCPWRITE,
  1513. OP_TCPLSW = OP_TCPLCK | OP_TCPSTART | OP_TCPWRITE,
  1514. OP_TCPLISW = OP_TCPLCK | OP_TCPINIT | OP_TCPSTART | OP_TCPWRITE,
  1515. OP_ADDR64 = 0x21,
  1516. OP_VLAN = 0x22,
  1517. OP_ADDR64VLAN = OP_ADDR64 | OP_VLAN,
  1518. OP_LRGLEN = 0x24,
  1519. OP_LRGLENVLAN = OP_LRGLEN | OP_VLAN,
  1520. OP_BUFFER = 0x40,
  1521. OP_PACKET = 0x41,
  1522. OP_LARGESEND = 0x43,
  1523. /* YUKON-2 STATUS opcodes defines */
  1524. OP_RXSTAT = 0x60,
  1525. OP_RXTIMESTAMP = 0x61,
  1526. OP_RXVLAN = 0x62,
  1527. OP_RXCHKS = 0x64,
  1528. OP_RXCHKSVLAN = OP_RXCHKS | OP_RXVLAN,
  1529. OP_RXTIMEVLAN = OP_RXTIMESTAMP | OP_RXVLAN,
  1530. OP_RSS_HASH = 0x65,
  1531. OP_TXINDEXLE = 0x68,
  1532. };
  1533. /* Yukon 2 hardware interface
  1534. * Not tested on big endian
  1535. */
  1536. struct sky2_tx_le {
  1537. union {
  1538. u32 addr;
  1539. struct {
  1540. u16 offset;
  1541. u16 start;
  1542. } csum __attribute((packed));
  1543. struct {
  1544. u16 size;
  1545. u16 rsvd;
  1546. } tso __attribute((packed));
  1547. } tx;
  1548. u16 length; /* also vlan tag or checksum start */
  1549. u8 ctrl;
  1550. u8 opcode;
  1551. } __attribute((packed));
  1552. struct sky2_rx_le {
  1553. u32 addr;
  1554. u16 length;
  1555. u8 ctrl;
  1556. u8 opcode;
  1557. } __attribute((packed));;
  1558. struct sky2_status_le {
  1559. u32 status; /* also checksum */
  1560. u16 length; /* also vlan tag */
  1561. u8 link;
  1562. u8 opcode;
  1563. } __attribute((packed));
  1564. struct ring_info {
  1565. struct sk_buff *skb;
  1566. dma_addr_t mapaddr;
  1567. u16 maplen;
  1568. u16 idx;
  1569. };
  1570. struct sky2_port {
  1571. struct sky2_hw *hw;
  1572. struct net_device *netdev;
  1573. unsigned port;
  1574. u32 msg_enable;
  1575. struct ring_info *tx_ring;
  1576. struct sky2_tx_le *tx_le;
  1577. spinlock_t tx_lock;
  1578. u32 tx_addr64;
  1579. u16 tx_cons; /* next le to check */
  1580. u16 tx_prod; /* next le to use */
  1581. u16 tx_pending;
  1582. u16 tx_last_put;
  1583. u16 tx_last_mss;
  1584. struct ring_info *rx_ring;
  1585. struct sky2_rx_le *rx_le;
  1586. u32 rx_addr64;
  1587. u16 rx_next; /* next re to check */
  1588. u16 rx_put; /* next le index to use */
  1589. u16 rx_pending;
  1590. u16 rx_last_put;
  1591. dma_addr_t rx_le_map;
  1592. dma_addr_t tx_le_map;
  1593. u32 advertising; /* ADVERTISED_ bits */
  1594. u16 speed; /* SPEED_1000, SPEED_100, ... */
  1595. u8 autoneg; /* AUTONEG_ENABLE, AUTONEG_DISABLE */
  1596. u8 duplex; /* DUPLEX_HALF, DUPLEX_FULL */
  1597. u8 rx_pause;
  1598. u8 tx_pause;
  1599. u8 rx_csum;
  1600. u8 wol;
  1601. struct tasklet_struct phy_task;
  1602. struct net_device_stats net_stats;
  1603. };
  1604. struct sky2_hw {
  1605. void __iomem *regs;
  1606. struct pci_dev *pdev;
  1607. u32 intr_mask;
  1608. struct net_device *dev[2];
  1609. u8 chip_id;
  1610. u8 chip_rev;
  1611. u8 copper;
  1612. u8 ports;
  1613. struct sky2_status_le *st_le;
  1614. u32 st_idx;
  1615. dma_addr_t st_dma;
  1616. spinlock_t phy_lock;
  1617. };
  1618. /* Register accessor for memory mapped device */
  1619. static inline u32 sky2_read32(const struct sky2_hw *hw, unsigned reg)
  1620. {
  1621. return readl(hw->regs + reg);
  1622. }
  1623. static inline u16 sky2_read16(const struct sky2_hw *hw, unsigned reg)
  1624. {
  1625. return readw(hw->regs + reg);
  1626. }
  1627. static inline u8 sky2_read8(const struct sky2_hw *hw, unsigned reg)
  1628. {
  1629. return readb(hw->regs + reg);
  1630. }
  1631. /* This should probably go away, bus based tweeks suck */
  1632. static inline int is_pciex(const struct sky2_hw *hw)
  1633. {
  1634. u32 status;
  1635. pci_read_config_dword(hw->pdev, PCI_DEV_STATUS, &status);
  1636. return (status & PCI_OS_PCI_X) == 0;
  1637. }
  1638. static inline void sky2_write32(const struct sky2_hw *hw, unsigned reg, u32 val)
  1639. {
  1640. writel(val, hw->regs + reg);
  1641. }
  1642. static inline void sky2_write16(const struct sky2_hw *hw, unsigned reg, u16 val)
  1643. {
  1644. writew(val, hw->regs + reg);
  1645. }
  1646. static inline void sky2_write8(const struct sky2_hw *hw, unsigned reg, u8 val)
  1647. {
  1648. writeb(val, hw->regs + reg);
  1649. }
  1650. /* Yukon PHY related registers */
  1651. #define SK_GMAC_REG(port,reg) \
  1652. (BASE_GMAC_1 + (port) * (BASE_GMAC_2-BASE_GMAC_1) + (reg))
  1653. #define GM_PHY_RETRIES 100
  1654. static inline u16 gma_read16(const struct sky2_hw *hw, unsigned port, unsigned reg)
  1655. {
  1656. return sky2_read16(hw, SK_GMAC_REG(port,reg));
  1657. }
  1658. static inline u32 gma_read32(struct sky2_hw *hw, unsigned port, unsigned reg)
  1659. {
  1660. unsigned base = SK_GMAC_REG(port, reg);
  1661. return (u32) sky2_read16(hw, base)
  1662. | (u32) sky2_read16(hw, base+4) << 16;
  1663. }
  1664. static inline void gma_write16(const struct sky2_hw *hw, unsigned port, int r, u16 v)
  1665. {
  1666. sky2_write16(hw, SK_GMAC_REG(port,r), v);
  1667. }
  1668. static inline void gma_set_addr(struct sky2_hw *hw, unsigned port, unsigned reg,
  1669. const u8 *addr)
  1670. {
  1671. gma_write16(hw, port, reg, (u16) addr[0] | ((u16) addr[1] << 8));
  1672. gma_write16(hw, port, reg+4,(u16) addr[2] | ((u16) addr[3] << 8));
  1673. gma_write16(hw, port, reg+8,(u16) addr[4] | ((u16) addr[5] << 8));
  1674. }
  1675. #endif