radeon.h 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <asm/atomic.h>
  61. #include <linux/wait.h>
  62. #include <linux/list.h>
  63. #include <linux/kref.h>
  64. #include <ttm/ttm_bo_api.h>
  65. #include <ttm/ttm_bo_driver.h>
  66. #include <ttm/ttm_placement.h>
  67. #include <ttm/ttm_module.h>
  68. #include "radeon_family.h"
  69. #include "radeon_mode.h"
  70. #include "radeon_reg.h"
  71. /*
  72. * Modules parameters.
  73. */
  74. extern int radeon_no_wb;
  75. extern int radeon_modeset;
  76. extern int radeon_dynclks;
  77. extern int radeon_r4xx_atom;
  78. extern int radeon_agpmode;
  79. extern int radeon_vram_limit;
  80. extern int radeon_gart_size;
  81. extern int radeon_benchmarking;
  82. extern int radeon_testing;
  83. extern int radeon_connector_table;
  84. extern int radeon_tv;
  85. extern int radeon_new_pll;
  86. extern int radeon_dynpm;
  87. extern int radeon_audio;
  88. extern int radeon_disp_priority;
  89. extern int radeon_hw_i2c;
  90. /*
  91. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  92. * symbol;
  93. */
  94. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  95. #define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  96. /* RADEON_IB_POOL_SIZE must be a power of 2 */
  97. #define RADEON_IB_POOL_SIZE 16
  98. #define RADEON_DEBUGFS_MAX_NUM_FILES 32
  99. #define RADEONFB_CONN_LIMIT 4
  100. #define RADEON_BIOS_NUM_SCRATCH 8
  101. /*
  102. * Errata workarounds.
  103. */
  104. enum radeon_pll_errata {
  105. CHIP_ERRATA_R300_CG = 0x00000001,
  106. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  107. CHIP_ERRATA_PLL_DELAY = 0x00000004
  108. };
  109. struct radeon_device;
  110. /*
  111. * BIOS.
  112. */
  113. #define ATRM_BIOS_PAGE 4096
  114. #if defined(CONFIG_VGA_SWITCHEROO)
  115. bool radeon_atrm_supported(struct pci_dev *pdev);
  116. int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
  117. #else
  118. static inline bool radeon_atrm_supported(struct pci_dev *pdev)
  119. {
  120. return false;
  121. }
  122. static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
  123. return -EINVAL;
  124. }
  125. #endif
  126. bool radeon_get_bios(struct radeon_device *rdev);
  127. /*
  128. * Dummy page
  129. */
  130. struct radeon_dummy_page {
  131. struct page *page;
  132. dma_addr_t addr;
  133. };
  134. int radeon_dummy_page_init(struct radeon_device *rdev);
  135. void radeon_dummy_page_fini(struct radeon_device *rdev);
  136. /*
  137. * Clocks
  138. */
  139. struct radeon_clock {
  140. struct radeon_pll p1pll;
  141. struct radeon_pll p2pll;
  142. struct radeon_pll dcpll;
  143. struct radeon_pll spll;
  144. struct radeon_pll mpll;
  145. /* 10 Khz units */
  146. uint32_t default_mclk;
  147. uint32_t default_sclk;
  148. uint32_t default_dispclk;
  149. uint32_t dp_extclk;
  150. };
  151. /*
  152. * Power management
  153. */
  154. int radeon_pm_init(struct radeon_device *rdev);
  155. void radeon_pm_fini(struct radeon_device *rdev);
  156. void radeon_pm_compute_clocks(struct radeon_device *rdev);
  157. void radeon_combios_get_power_modes(struct radeon_device *rdev);
  158. void radeon_atombios_get_power_modes(struct radeon_device *rdev);
  159. bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
  160. void radeon_sync_with_vblank(struct radeon_device *rdev);
  161. /*
  162. * Fences.
  163. */
  164. struct radeon_fence_driver {
  165. uint32_t scratch_reg;
  166. atomic_t seq;
  167. uint32_t last_seq;
  168. unsigned long last_jiffies;
  169. unsigned long last_timeout;
  170. wait_queue_head_t queue;
  171. rwlock_t lock;
  172. struct list_head created;
  173. struct list_head emited;
  174. struct list_head signaled;
  175. bool initialized;
  176. };
  177. struct radeon_fence {
  178. struct radeon_device *rdev;
  179. struct kref kref;
  180. struct list_head list;
  181. /* protected by radeon_fence.lock */
  182. uint32_t seq;
  183. bool emited;
  184. bool signaled;
  185. };
  186. int radeon_fence_driver_init(struct radeon_device *rdev);
  187. void radeon_fence_driver_fini(struct radeon_device *rdev);
  188. int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
  189. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
  190. void radeon_fence_process(struct radeon_device *rdev);
  191. bool radeon_fence_signaled(struct radeon_fence *fence);
  192. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  193. int radeon_fence_wait_next(struct radeon_device *rdev);
  194. int radeon_fence_wait_last(struct radeon_device *rdev);
  195. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  196. void radeon_fence_unref(struct radeon_fence **fence);
  197. /*
  198. * Tiling registers
  199. */
  200. struct radeon_surface_reg {
  201. struct radeon_bo *bo;
  202. };
  203. #define RADEON_GEM_MAX_SURFACES 8
  204. /*
  205. * TTM.
  206. */
  207. struct radeon_mman {
  208. struct ttm_bo_global_ref bo_global_ref;
  209. struct ttm_global_reference mem_global_ref;
  210. struct ttm_bo_device bdev;
  211. bool mem_global_referenced;
  212. bool initialized;
  213. };
  214. struct radeon_bo {
  215. /* Protected by gem.mutex */
  216. struct list_head list;
  217. /* Protected by tbo.reserved */
  218. u32 placements[3];
  219. struct ttm_placement placement;
  220. struct ttm_buffer_object tbo;
  221. struct ttm_bo_kmap_obj kmap;
  222. unsigned pin_count;
  223. void *kptr;
  224. u32 tiling_flags;
  225. u32 pitch;
  226. int surface_reg;
  227. /* Constant after initialization */
  228. struct radeon_device *rdev;
  229. struct drm_gem_object *gobj;
  230. };
  231. struct radeon_bo_list {
  232. struct list_head list;
  233. struct radeon_bo *bo;
  234. uint64_t gpu_offset;
  235. unsigned rdomain;
  236. unsigned wdomain;
  237. u32 tiling_flags;
  238. };
  239. /*
  240. * GEM objects.
  241. */
  242. struct radeon_gem {
  243. struct mutex mutex;
  244. struct list_head objects;
  245. };
  246. int radeon_gem_init(struct radeon_device *rdev);
  247. void radeon_gem_fini(struct radeon_device *rdev);
  248. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  249. int alignment, int initial_domain,
  250. bool discardable, bool kernel,
  251. struct drm_gem_object **obj);
  252. int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
  253. uint64_t *gpu_addr);
  254. void radeon_gem_object_unpin(struct drm_gem_object *obj);
  255. /*
  256. * GART structures, functions & helpers
  257. */
  258. struct radeon_mc;
  259. struct radeon_gart_table_ram {
  260. volatile uint32_t *ptr;
  261. };
  262. struct radeon_gart_table_vram {
  263. struct radeon_bo *robj;
  264. volatile uint32_t *ptr;
  265. };
  266. union radeon_gart_table {
  267. struct radeon_gart_table_ram ram;
  268. struct radeon_gart_table_vram vram;
  269. };
  270. #define RADEON_GPU_PAGE_SIZE 4096
  271. #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
  272. struct radeon_gart {
  273. dma_addr_t table_addr;
  274. unsigned num_gpu_pages;
  275. unsigned num_cpu_pages;
  276. unsigned table_size;
  277. union radeon_gart_table table;
  278. struct page **pages;
  279. dma_addr_t *pages_addr;
  280. bool ready;
  281. };
  282. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  283. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  284. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  285. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  286. int radeon_gart_init(struct radeon_device *rdev);
  287. void radeon_gart_fini(struct radeon_device *rdev);
  288. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  289. int pages);
  290. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  291. int pages, struct page **pagelist);
  292. /*
  293. * GPU MC structures, functions & helpers
  294. */
  295. struct radeon_mc {
  296. resource_size_t aper_size;
  297. resource_size_t aper_base;
  298. resource_size_t agp_base;
  299. /* for some chips with <= 32MB we need to lie
  300. * about vram size near mc fb location */
  301. u64 mc_vram_size;
  302. u64 visible_vram_size;
  303. u64 gtt_size;
  304. u64 gtt_start;
  305. u64 gtt_end;
  306. u64 vram_start;
  307. u64 vram_end;
  308. unsigned vram_width;
  309. u64 real_vram_size;
  310. int vram_mtrr;
  311. bool vram_is_ddr;
  312. bool igp_sideport_enabled;
  313. };
  314. bool radeon_combios_sideport_present(struct radeon_device *rdev);
  315. bool radeon_atombios_sideport_present(struct radeon_device *rdev);
  316. /*
  317. * GPU scratch registers structures, functions & helpers
  318. */
  319. struct radeon_scratch {
  320. unsigned num_reg;
  321. bool free[32];
  322. uint32_t reg[32];
  323. };
  324. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  325. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  326. /*
  327. * IRQS.
  328. */
  329. struct radeon_irq {
  330. bool installed;
  331. bool sw_int;
  332. /* FIXME: use a define max crtc rather than hardcode it */
  333. bool crtc_vblank_int[6];
  334. wait_queue_head_t vblank_queue;
  335. /* FIXME: use defines for max hpd/dacs */
  336. bool hpd[6];
  337. bool gui_idle;
  338. bool gui_idle_acked;
  339. wait_queue_head_t idle_queue;
  340. /* FIXME: use defines for max HDMI blocks */
  341. bool hdmi[2];
  342. spinlock_t sw_lock;
  343. int sw_refcount;
  344. };
  345. int radeon_irq_kms_init(struct radeon_device *rdev);
  346. void radeon_irq_kms_fini(struct radeon_device *rdev);
  347. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
  348. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
  349. /*
  350. * CP & ring.
  351. */
  352. struct radeon_ib {
  353. struct list_head list;
  354. unsigned idx;
  355. uint64_t gpu_addr;
  356. struct radeon_fence *fence;
  357. uint32_t *ptr;
  358. uint32_t length_dw;
  359. bool free;
  360. };
  361. /*
  362. * locking -
  363. * mutex protects scheduled_ibs, ready, alloc_bm
  364. */
  365. struct radeon_ib_pool {
  366. struct mutex mutex;
  367. struct radeon_bo *robj;
  368. struct list_head bogus_ib;
  369. struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
  370. bool ready;
  371. unsigned head_id;
  372. };
  373. struct radeon_cp {
  374. struct radeon_bo *ring_obj;
  375. volatile uint32_t *ring;
  376. unsigned rptr;
  377. unsigned wptr;
  378. unsigned wptr_old;
  379. unsigned ring_size;
  380. unsigned ring_free_dw;
  381. int count_dw;
  382. uint64_t gpu_addr;
  383. uint32_t align_mask;
  384. uint32_t ptr_mask;
  385. struct mutex mutex;
  386. bool ready;
  387. };
  388. /*
  389. * R6xx+ IH ring
  390. */
  391. struct r600_ih {
  392. struct radeon_bo *ring_obj;
  393. volatile uint32_t *ring;
  394. unsigned rptr;
  395. unsigned wptr;
  396. unsigned wptr_old;
  397. unsigned ring_size;
  398. uint64_t gpu_addr;
  399. uint32_t ptr_mask;
  400. spinlock_t lock;
  401. bool enabled;
  402. };
  403. struct r600_blit {
  404. struct mutex mutex;
  405. struct radeon_bo *shader_obj;
  406. u64 shader_gpu_addr;
  407. u32 vs_offset, ps_offset;
  408. u32 state_offset;
  409. u32 state_len;
  410. u32 vb_used, vb_total;
  411. struct radeon_ib *vb_ib;
  412. };
  413. int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
  414. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
  415. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
  416. int radeon_ib_pool_init(struct radeon_device *rdev);
  417. void radeon_ib_pool_fini(struct radeon_device *rdev);
  418. int radeon_ib_test(struct radeon_device *rdev);
  419. extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
  420. /* Ring access between begin & end cannot sleep */
  421. void radeon_ring_free_size(struct radeon_device *rdev);
  422. int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
  423. void radeon_ring_unlock_commit(struct radeon_device *rdev);
  424. void radeon_ring_unlock_undo(struct radeon_device *rdev);
  425. int radeon_ring_test(struct radeon_device *rdev);
  426. int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
  427. void radeon_ring_fini(struct radeon_device *rdev);
  428. /*
  429. * CS.
  430. */
  431. struct radeon_cs_reloc {
  432. struct drm_gem_object *gobj;
  433. struct radeon_bo *robj;
  434. struct radeon_bo_list lobj;
  435. uint32_t handle;
  436. uint32_t flags;
  437. };
  438. struct radeon_cs_chunk {
  439. uint32_t chunk_id;
  440. uint32_t length_dw;
  441. int kpage_idx[2];
  442. uint32_t *kpage[2];
  443. uint32_t *kdata;
  444. void __user *user_ptr;
  445. int last_copied_page;
  446. int last_page_index;
  447. };
  448. struct radeon_cs_parser {
  449. struct device *dev;
  450. struct radeon_device *rdev;
  451. struct drm_file *filp;
  452. /* chunks */
  453. unsigned nchunks;
  454. struct radeon_cs_chunk *chunks;
  455. uint64_t *chunks_array;
  456. /* IB */
  457. unsigned idx;
  458. /* relocations */
  459. unsigned nrelocs;
  460. struct radeon_cs_reloc *relocs;
  461. struct radeon_cs_reloc **relocs_ptr;
  462. struct list_head validated;
  463. /* indices of various chunks */
  464. int chunk_ib_idx;
  465. int chunk_relocs_idx;
  466. struct radeon_ib *ib;
  467. void *track;
  468. unsigned family;
  469. int parser_error;
  470. };
  471. extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
  472. extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
  473. static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
  474. {
  475. struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
  476. u32 pg_idx, pg_offset;
  477. u32 idx_value = 0;
  478. int new_page;
  479. pg_idx = (idx * 4) / PAGE_SIZE;
  480. pg_offset = (idx * 4) % PAGE_SIZE;
  481. if (ibc->kpage_idx[0] == pg_idx)
  482. return ibc->kpage[0][pg_offset/4];
  483. if (ibc->kpage_idx[1] == pg_idx)
  484. return ibc->kpage[1][pg_offset/4];
  485. new_page = radeon_cs_update_pages(p, pg_idx);
  486. if (new_page < 0) {
  487. p->parser_error = new_page;
  488. return 0;
  489. }
  490. idx_value = ibc->kpage[new_page][pg_offset/4];
  491. return idx_value;
  492. }
  493. struct radeon_cs_packet {
  494. unsigned idx;
  495. unsigned type;
  496. unsigned reg;
  497. unsigned opcode;
  498. int count;
  499. unsigned one_reg_wr;
  500. };
  501. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  502. struct radeon_cs_packet *pkt,
  503. unsigned idx, unsigned reg);
  504. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  505. struct radeon_cs_packet *pkt);
  506. /*
  507. * AGP
  508. */
  509. int radeon_agp_init(struct radeon_device *rdev);
  510. void radeon_agp_resume(struct radeon_device *rdev);
  511. void radeon_agp_fini(struct radeon_device *rdev);
  512. /*
  513. * Writeback
  514. */
  515. struct radeon_wb {
  516. struct radeon_bo *wb_obj;
  517. volatile uint32_t *wb;
  518. uint64_t gpu_addr;
  519. };
  520. /**
  521. * struct radeon_pm - power management datas
  522. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  523. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  524. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  525. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  526. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  527. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  528. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  529. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  530. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  531. * @sclk: GPU clock Mhz (core bandwith depends of this clock)
  532. * @needed_bandwidth: current bandwidth needs
  533. *
  534. * It keeps track of various data needed to take powermanagement decision.
  535. * Bandwith need is used to determine minimun clock of the GPU and memory.
  536. * Equation between gpu/memory clock and available bandwidth is hw dependent
  537. * (type of memory, bus size, efficiency, ...)
  538. */
  539. enum radeon_pm_state {
  540. PM_STATE_DISABLED,
  541. PM_STATE_MINIMUM,
  542. PM_STATE_PAUSED,
  543. PM_STATE_ACTIVE
  544. };
  545. enum radeon_pm_action {
  546. PM_ACTION_NONE,
  547. PM_ACTION_MINIMUM,
  548. PM_ACTION_DOWNCLOCK,
  549. PM_ACTION_UPCLOCK
  550. };
  551. enum radeon_voltage_type {
  552. VOLTAGE_NONE = 0,
  553. VOLTAGE_GPIO,
  554. VOLTAGE_VDDC,
  555. VOLTAGE_SW
  556. };
  557. enum radeon_pm_state_type {
  558. POWER_STATE_TYPE_DEFAULT,
  559. POWER_STATE_TYPE_POWERSAVE,
  560. POWER_STATE_TYPE_BATTERY,
  561. POWER_STATE_TYPE_BALANCED,
  562. POWER_STATE_TYPE_PERFORMANCE,
  563. };
  564. enum radeon_pm_clock_mode_type {
  565. POWER_MODE_TYPE_DEFAULT,
  566. POWER_MODE_TYPE_LOW,
  567. POWER_MODE_TYPE_MID,
  568. POWER_MODE_TYPE_HIGH,
  569. };
  570. struct radeon_voltage {
  571. enum radeon_voltage_type type;
  572. /* gpio voltage */
  573. struct radeon_gpio_rec gpio;
  574. u32 delay; /* delay in usec from voltage drop to sclk change */
  575. bool active_high; /* voltage drop is active when bit is high */
  576. /* VDDC voltage */
  577. u8 vddc_id; /* index into vddc voltage table */
  578. u8 vddci_id; /* index into vddci voltage table */
  579. bool vddci_enabled;
  580. /* r6xx+ sw */
  581. u32 voltage;
  582. };
  583. struct radeon_pm_clock_info {
  584. /* memory clock */
  585. u32 mclk;
  586. /* engine clock */
  587. u32 sclk;
  588. /* voltage info */
  589. struct radeon_voltage voltage;
  590. /* standardized clock flags - not sure we'll need these */
  591. u32 flags;
  592. };
  593. /* state flags */
  594. #define RADEON_PM_SINGLE_DISPLAY_ONLY (1 << 0)
  595. struct radeon_power_state {
  596. enum radeon_pm_state_type type;
  597. /* XXX: use a define for num clock modes */
  598. struct radeon_pm_clock_info clock_info[8];
  599. /* number of valid clock modes in this power state */
  600. int num_clock_modes;
  601. struct radeon_pm_clock_info *default_clock_mode;
  602. /* standardized state flags */
  603. u32 flags;
  604. u32 misc; /* vbios specific flags */
  605. u32 misc2; /* vbios specific flags */
  606. int pcie_lanes; /* pcie lanes */
  607. };
  608. /*
  609. * Some modes are overclocked by very low value, accept them
  610. */
  611. #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
  612. struct radeon_pm {
  613. struct mutex mutex;
  614. struct delayed_work idle_work;
  615. enum radeon_pm_state state;
  616. enum radeon_pm_action planned_action;
  617. unsigned long action_timeout;
  618. bool can_upclock;
  619. bool can_downclock;
  620. u32 active_crtcs;
  621. int active_crtc_count;
  622. int req_vblank;
  623. bool vblank_sync;
  624. bool gui_idle;
  625. fixed20_12 max_bandwidth;
  626. fixed20_12 igp_sideport_mclk;
  627. fixed20_12 igp_system_mclk;
  628. fixed20_12 igp_ht_link_clk;
  629. fixed20_12 igp_ht_link_width;
  630. fixed20_12 k8_bandwidth;
  631. fixed20_12 sideport_bandwidth;
  632. fixed20_12 ht_bandwidth;
  633. fixed20_12 core_bandwidth;
  634. fixed20_12 sclk;
  635. fixed20_12 mclk;
  636. fixed20_12 needed_bandwidth;
  637. /* XXX: use a define for num power modes */
  638. struct radeon_power_state power_state[8];
  639. /* number of valid power states */
  640. int num_power_states;
  641. int current_power_state_index;
  642. int current_clock_mode_index;
  643. int requested_power_state_index;
  644. int requested_clock_mode_index;
  645. int default_power_state_index;
  646. u32 current_sclk;
  647. u32 current_mclk;
  648. struct radeon_i2c_chan *i2c_bus;
  649. };
  650. /*
  651. * Benchmarking
  652. */
  653. void radeon_benchmark(struct radeon_device *rdev);
  654. /*
  655. * Testing
  656. */
  657. void radeon_test_moves(struct radeon_device *rdev);
  658. /*
  659. * Debugfs
  660. */
  661. int radeon_debugfs_add_files(struct radeon_device *rdev,
  662. struct drm_info_list *files,
  663. unsigned nfiles);
  664. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  665. /*
  666. * ASIC specific functions.
  667. */
  668. struct radeon_asic {
  669. int (*init)(struct radeon_device *rdev);
  670. void (*fini)(struct radeon_device *rdev);
  671. int (*resume)(struct radeon_device *rdev);
  672. int (*suspend)(struct radeon_device *rdev);
  673. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  674. bool (*gpu_is_lockup)(struct radeon_device *rdev);
  675. int (*asic_reset)(struct radeon_device *rdev);
  676. void (*gart_tlb_flush)(struct radeon_device *rdev);
  677. int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  678. int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
  679. void (*cp_fini)(struct radeon_device *rdev);
  680. void (*cp_disable)(struct radeon_device *rdev);
  681. void (*cp_commit)(struct radeon_device *rdev);
  682. void (*ring_start)(struct radeon_device *rdev);
  683. int (*ring_test)(struct radeon_device *rdev);
  684. void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  685. int (*irq_set)(struct radeon_device *rdev);
  686. int (*irq_process)(struct radeon_device *rdev);
  687. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  688. void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
  689. int (*cs_parse)(struct radeon_cs_parser *p);
  690. int (*copy_blit)(struct radeon_device *rdev,
  691. uint64_t src_offset,
  692. uint64_t dst_offset,
  693. unsigned num_pages,
  694. struct radeon_fence *fence);
  695. int (*copy_dma)(struct radeon_device *rdev,
  696. uint64_t src_offset,
  697. uint64_t dst_offset,
  698. unsigned num_pages,
  699. struct radeon_fence *fence);
  700. int (*copy)(struct radeon_device *rdev,
  701. uint64_t src_offset,
  702. uint64_t dst_offset,
  703. unsigned num_pages,
  704. struct radeon_fence *fence);
  705. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  706. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  707. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  708. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  709. int (*get_pcie_lanes)(struct radeon_device *rdev);
  710. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  711. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  712. int (*set_surface_reg)(struct radeon_device *rdev, int reg,
  713. uint32_t tiling_flags, uint32_t pitch,
  714. uint32_t offset, uint32_t obj_size);
  715. void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
  716. void (*bandwidth_update)(struct radeon_device *rdev);
  717. void (*hpd_init)(struct radeon_device *rdev);
  718. void (*hpd_fini)(struct radeon_device *rdev);
  719. bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  720. void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  721. /* ioctl hw specific callback. Some hw might want to perform special
  722. * operation on specific ioctl. For instance on wait idle some hw
  723. * might want to perform and HDP flush through MMIO as it seems that
  724. * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
  725. * through ring.
  726. */
  727. void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
  728. bool (*gui_idle)(struct radeon_device *rdev);
  729. void (*get_power_state)(struct radeon_device *rdev, enum radeon_pm_action action);
  730. void (*set_power_state)(struct radeon_device *rdev);
  731. };
  732. /*
  733. * Asic structures
  734. */
  735. struct r100_gpu_lockup {
  736. unsigned long last_jiffies;
  737. u32 last_cp_rptr;
  738. };
  739. struct r100_asic {
  740. const unsigned *reg_safe_bm;
  741. unsigned reg_safe_bm_size;
  742. u32 hdp_cntl;
  743. struct r100_gpu_lockup lockup;
  744. };
  745. struct r300_asic {
  746. const unsigned *reg_safe_bm;
  747. unsigned reg_safe_bm_size;
  748. u32 resync_scratch;
  749. u32 hdp_cntl;
  750. struct r100_gpu_lockup lockup;
  751. };
  752. struct r600_asic {
  753. unsigned max_pipes;
  754. unsigned max_tile_pipes;
  755. unsigned max_simds;
  756. unsigned max_backends;
  757. unsigned max_gprs;
  758. unsigned max_threads;
  759. unsigned max_stack_entries;
  760. unsigned max_hw_contexts;
  761. unsigned max_gs_threads;
  762. unsigned sx_max_export_size;
  763. unsigned sx_max_export_pos_size;
  764. unsigned sx_max_export_smx_size;
  765. unsigned sq_num_cf_insts;
  766. unsigned tiling_nbanks;
  767. unsigned tiling_npipes;
  768. unsigned tiling_group_size;
  769. struct r100_gpu_lockup lockup;
  770. };
  771. struct rv770_asic {
  772. unsigned max_pipes;
  773. unsigned max_tile_pipes;
  774. unsigned max_simds;
  775. unsigned max_backends;
  776. unsigned max_gprs;
  777. unsigned max_threads;
  778. unsigned max_stack_entries;
  779. unsigned max_hw_contexts;
  780. unsigned max_gs_threads;
  781. unsigned sx_max_export_size;
  782. unsigned sx_max_export_pos_size;
  783. unsigned sx_max_export_smx_size;
  784. unsigned sq_num_cf_insts;
  785. unsigned sx_num_of_sets;
  786. unsigned sc_prim_fifo_size;
  787. unsigned sc_hiz_tile_fifo_size;
  788. unsigned sc_earlyz_tile_fifo_fize;
  789. unsigned tiling_nbanks;
  790. unsigned tiling_npipes;
  791. unsigned tiling_group_size;
  792. struct r100_gpu_lockup lockup;
  793. };
  794. struct evergreen_asic {
  795. unsigned num_ses;
  796. unsigned max_pipes;
  797. unsigned max_tile_pipes;
  798. unsigned max_simds;
  799. unsigned max_backends;
  800. unsigned max_gprs;
  801. unsigned max_threads;
  802. unsigned max_stack_entries;
  803. unsigned max_hw_contexts;
  804. unsigned max_gs_threads;
  805. unsigned sx_max_export_size;
  806. unsigned sx_max_export_pos_size;
  807. unsigned sx_max_export_smx_size;
  808. unsigned sq_num_cf_insts;
  809. unsigned sx_num_of_sets;
  810. unsigned sc_prim_fifo_size;
  811. unsigned sc_hiz_tile_fifo_size;
  812. unsigned sc_earlyz_tile_fifo_size;
  813. unsigned tiling_nbanks;
  814. unsigned tiling_npipes;
  815. unsigned tiling_group_size;
  816. };
  817. union radeon_asic_config {
  818. struct r300_asic r300;
  819. struct r100_asic r100;
  820. struct r600_asic r600;
  821. struct rv770_asic rv770;
  822. struct evergreen_asic evergreen;
  823. };
  824. /*
  825. * asic initizalization from radeon_asic.c
  826. */
  827. void radeon_agp_disable(struct radeon_device *rdev);
  828. int radeon_asic_init(struct radeon_device *rdev);
  829. /*
  830. * IOCTL.
  831. */
  832. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  833. struct drm_file *filp);
  834. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  835. struct drm_file *filp);
  836. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  837. struct drm_file *file_priv);
  838. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  839. struct drm_file *file_priv);
  840. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  841. struct drm_file *file_priv);
  842. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  843. struct drm_file *file_priv);
  844. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  845. struct drm_file *filp);
  846. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  847. struct drm_file *filp);
  848. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  849. struct drm_file *filp);
  850. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  851. struct drm_file *filp);
  852. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  853. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  854. struct drm_file *filp);
  855. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  856. struct drm_file *filp);
  857. /*
  858. * Core structure, functions and helpers.
  859. */
  860. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  861. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  862. struct radeon_device {
  863. struct device *dev;
  864. struct drm_device *ddev;
  865. struct pci_dev *pdev;
  866. /* ASIC */
  867. union radeon_asic_config config;
  868. enum radeon_family family;
  869. unsigned long flags;
  870. int usec_timeout;
  871. enum radeon_pll_errata pll_errata;
  872. int num_gb_pipes;
  873. int num_z_pipes;
  874. int disp_priority;
  875. /* BIOS */
  876. uint8_t *bios;
  877. bool is_atom_bios;
  878. uint16_t bios_header_start;
  879. struct radeon_bo *stollen_vga_memory;
  880. /* Register mmio */
  881. resource_size_t rmmio_base;
  882. resource_size_t rmmio_size;
  883. void *rmmio;
  884. radeon_rreg_t mc_rreg;
  885. radeon_wreg_t mc_wreg;
  886. radeon_rreg_t pll_rreg;
  887. radeon_wreg_t pll_wreg;
  888. uint32_t pcie_reg_mask;
  889. radeon_rreg_t pciep_rreg;
  890. radeon_wreg_t pciep_wreg;
  891. struct radeon_clock clock;
  892. struct radeon_mc mc;
  893. struct radeon_gart gart;
  894. struct radeon_mode_info mode_info;
  895. struct radeon_scratch scratch;
  896. struct radeon_mman mman;
  897. struct radeon_fence_driver fence_drv;
  898. struct radeon_cp cp;
  899. struct radeon_ib_pool ib_pool;
  900. struct radeon_irq irq;
  901. struct radeon_asic *asic;
  902. struct radeon_gem gem;
  903. struct radeon_pm pm;
  904. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  905. struct mutex cs_mutex;
  906. struct radeon_wb wb;
  907. struct radeon_dummy_page dummy_page;
  908. bool gpu_lockup;
  909. bool shutdown;
  910. bool suspend;
  911. bool need_dma32;
  912. bool accel_working;
  913. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  914. const struct firmware *me_fw; /* all family ME firmware */
  915. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  916. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  917. struct r600_blit r600_blit;
  918. int msi_enabled; /* msi enabled */
  919. struct r600_ih ih; /* r6/700 interrupt ring */
  920. struct workqueue_struct *wq;
  921. struct work_struct hotplug_work;
  922. int num_crtc; /* number of crtcs */
  923. struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
  924. /* audio stuff */
  925. struct timer_list audio_timer;
  926. int audio_channels;
  927. int audio_rate;
  928. int audio_bits_per_sample;
  929. uint8_t audio_status_bits;
  930. uint8_t audio_category_code;
  931. bool powered_down;
  932. };
  933. int radeon_device_init(struct radeon_device *rdev,
  934. struct drm_device *ddev,
  935. struct pci_dev *pdev,
  936. uint32_t flags);
  937. void radeon_device_fini(struct radeon_device *rdev);
  938. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  939. /* r600 blit */
  940. int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
  941. void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
  942. void r600_kms_blit_copy(struct radeon_device *rdev,
  943. u64 src_gpu_addr, u64 dst_gpu_addr,
  944. int size_bytes);
  945. static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  946. {
  947. if (reg < rdev->rmmio_size)
  948. return readl(((void __iomem *)rdev->rmmio) + reg);
  949. else {
  950. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  951. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  952. }
  953. }
  954. static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  955. {
  956. if (reg < rdev->rmmio_size)
  957. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  958. else {
  959. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  960. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  961. }
  962. }
  963. /*
  964. * Cast helper
  965. */
  966. #define to_radeon_fence(p) ((struct radeon_fence *)(p))
  967. /*
  968. * Registers read & write functions.
  969. */
  970. #define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
  971. #define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
  972. #define RREG32(reg) r100_mm_rreg(rdev, (reg))
  973. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
  974. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
  975. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  976. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  977. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  978. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  979. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  980. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  981. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  982. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  983. #define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
  984. #define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
  985. #define WREG32_P(reg, val, mask) \
  986. do { \
  987. uint32_t tmp_ = RREG32(reg); \
  988. tmp_ &= (mask); \
  989. tmp_ |= ((val) & ~(mask)); \
  990. WREG32(reg, tmp_); \
  991. } while (0)
  992. #define WREG32_PLL_P(reg, val, mask) \
  993. do { \
  994. uint32_t tmp_ = RREG32_PLL(reg); \
  995. tmp_ &= (mask); \
  996. tmp_ |= ((val) & ~(mask)); \
  997. WREG32_PLL(reg, tmp_); \
  998. } while (0)
  999. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
  1000. /*
  1001. * Indirect registers accessor
  1002. */
  1003. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  1004. {
  1005. uint32_t r;
  1006. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1007. r = RREG32(RADEON_PCIE_DATA);
  1008. return r;
  1009. }
  1010. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1011. {
  1012. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1013. WREG32(RADEON_PCIE_DATA, (v));
  1014. }
  1015. void r100_pll_errata_after_index(struct radeon_device *rdev);
  1016. /*
  1017. * ASICs helpers.
  1018. */
  1019. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  1020. (rdev->pdev->device == 0x5969))
  1021. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  1022. (rdev->family == CHIP_RV200) || \
  1023. (rdev->family == CHIP_RS100) || \
  1024. (rdev->family == CHIP_RS200) || \
  1025. (rdev->family == CHIP_RV250) || \
  1026. (rdev->family == CHIP_RV280) || \
  1027. (rdev->family == CHIP_RS300))
  1028. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  1029. (rdev->family == CHIP_RV350) || \
  1030. (rdev->family == CHIP_R350) || \
  1031. (rdev->family == CHIP_RV380) || \
  1032. (rdev->family == CHIP_R420) || \
  1033. (rdev->family == CHIP_R423) || \
  1034. (rdev->family == CHIP_RV410) || \
  1035. (rdev->family == CHIP_RS400) || \
  1036. (rdev->family == CHIP_RS480))
  1037. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  1038. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  1039. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  1040. #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
  1041. /*
  1042. * BIOS helpers.
  1043. */
  1044. #define RBIOS8(i) (rdev->bios[i])
  1045. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1046. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1047. int radeon_combios_init(struct radeon_device *rdev);
  1048. void radeon_combios_fini(struct radeon_device *rdev);
  1049. int radeon_atombios_init(struct radeon_device *rdev);
  1050. void radeon_atombios_fini(struct radeon_device *rdev);
  1051. /*
  1052. * RING helpers.
  1053. */
  1054. static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
  1055. {
  1056. #if DRM_DEBUG_CODE
  1057. if (rdev->cp.count_dw <= 0) {
  1058. DRM_ERROR("radeon: writting more dword to ring than expected !\n");
  1059. }
  1060. #endif
  1061. rdev->cp.ring[rdev->cp.wptr++] = v;
  1062. rdev->cp.wptr &= rdev->cp.ptr_mask;
  1063. rdev->cp.count_dw--;
  1064. rdev->cp.ring_free_dw--;
  1065. }
  1066. /*
  1067. * ASICs macro.
  1068. */
  1069. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  1070. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  1071. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  1072. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  1073. #define radeon_cs_parse(p) rdev->asic->cs_parse((p))
  1074. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  1075. #define radeon_gpu_is_lockup(rdev) (rdev)->asic->gpu_is_lockup((rdev))
  1076. #define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
  1077. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
  1078. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
  1079. #define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
  1080. #define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
  1081. #define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
  1082. #define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
  1083. #define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
  1084. #define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
  1085. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
  1086. #define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
  1087. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
  1088. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
  1089. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
  1090. #define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
  1091. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
  1092. #define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
  1093. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
  1094. #define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
  1095. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
  1096. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
  1097. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
  1098. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
  1099. #define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
  1100. #define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
  1101. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
  1102. #define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
  1103. #define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
  1104. #define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
  1105. #define radeon_get_power_state(rdev, a) (rdev)->asic->get_power_state((rdev), (a))
  1106. #define radeon_set_power_state(rdev) (rdev)->asic->set_power_state((rdev))
  1107. /* Common functions */
  1108. /* AGP */
  1109. extern int radeon_gpu_reset(struct radeon_device *rdev);
  1110. extern void radeon_agp_disable(struct radeon_device *rdev);
  1111. extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  1112. extern void radeon_gart_restore(struct radeon_device *rdev);
  1113. extern int radeon_modeset_init(struct radeon_device *rdev);
  1114. extern void radeon_modeset_fini(struct radeon_device *rdev);
  1115. extern bool radeon_card_posted(struct radeon_device *rdev);
  1116. extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
  1117. extern void radeon_update_display_priority(struct radeon_device *rdev);
  1118. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  1119. extern int radeon_clocks_init(struct radeon_device *rdev);
  1120. extern void radeon_clocks_fini(struct radeon_device *rdev);
  1121. extern void radeon_scratch_init(struct radeon_device *rdev);
  1122. extern void radeon_surface_init(struct radeon_device *rdev);
  1123. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  1124. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  1125. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  1126. extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
  1127. extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
  1128. extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
  1129. extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  1130. extern int radeon_resume_kms(struct drm_device *dev);
  1131. extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
  1132. /* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
  1133. extern void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
  1134. extern bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
  1135. /* rv200,rv250,rv280 */
  1136. extern void r200_set_safe_registers(struct radeon_device *rdev);
  1137. /* r300,r350,rv350,rv370,rv380 */
  1138. extern void r300_set_reg_safe(struct radeon_device *rdev);
  1139. extern void r300_mc_program(struct radeon_device *rdev);
  1140. extern void r300_mc_init(struct radeon_device *rdev);
  1141. extern void r300_clock_startup(struct radeon_device *rdev);
  1142. extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
  1143. extern int rv370_pcie_gart_init(struct radeon_device *rdev);
  1144. extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
  1145. extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
  1146. extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
  1147. /* r420,r423,rv410 */
  1148. extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
  1149. extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  1150. extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
  1151. extern void r420_pipes_init(struct radeon_device *rdev);
  1152. /* rv515 */
  1153. struct rv515_mc_save {
  1154. u32 d1vga_control;
  1155. u32 d2vga_control;
  1156. u32 vga_render_control;
  1157. u32 vga_hdp_control;
  1158. u32 d1crtc_control;
  1159. u32 d2crtc_control;
  1160. };
  1161. extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
  1162. extern void rv515_vga_render_disable(struct radeon_device *rdev);
  1163. extern void rv515_set_safe_registers(struct radeon_device *rdev);
  1164. extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
  1165. extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
  1166. extern void rv515_clock_startup(struct radeon_device *rdev);
  1167. extern void rv515_debugfs(struct radeon_device *rdev);
  1168. extern int rv515_suspend(struct radeon_device *rdev);
  1169. /* rs400 */
  1170. extern int rs400_gart_init(struct radeon_device *rdev);
  1171. extern int rs400_gart_enable(struct radeon_device *rdev);
  1172. extern void rs400_gart_adjust_size(struct radeon_device *rdev);
  1173. extern void rs400_gart_disable(struct radeon_device *rdev);
  1174. extern void rs400_gart_fini(struct radeon_device *rdev);
  1175. /* rs600 */
  1176. extern void rs600_set_safe_registers(struct radeon_device *rdev);
  1177. extern int rs600_irq_set(struct radeon_device *rdev);
  1178. extern void rs600_irq_disable(struct radeon_device *rdev);
  1179. /* rs690, rs740 */
  1180. extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
  1181. struct drm_display_mode *mode1,
  1182. struct drm_display_mode *mode2);
  1183. /* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
  1184. extern void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  1185. extern bool r600_card_posted(struct radeon_device *rdev);
  1186. extern void r600_cp_stop(struct radeon_device *rdev);
  1187. extern int r600_cp_start(struct radeon_device *rdev);
  1188. extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1189. extern int r600_cp_resume(struct radeon_device *rdev);
  1190. extern void r600_cp_fini(struct radeon_device *rdev);
  1191. extern int r600_count_pipe_bits(uint32_t val);
  1192. extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
  1193. extern int r600_pcie_gart_init(struct radeon_device *rdev);
  1194. extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
  1195. extern int r600_ib_test(struct radeon_device *rdev);
  1196. extern int r600_ring_test(struct radeon_device *rdev);
  1197. extern void r600_wb_fini(struct radeon_device *rdev);
  1198. extern int r600_wb_enable(struct radeon_device *rdev);
  1199. extern void r600_wb_disable(struct radeon_device *rdev);
  1200. extern void r600_scratch_init(struct radeon_device *rdev);
  1201. extern int r600_blit_init(struct radeon_device *rdev);
  1202. extern void r600_blit_fini(struct radeon_device *rdev);
  1203. extern int r600_init_microcode(struct radeon_device *rdev);
  1204. extern int r600_asic_reset(struct radeon_device *rdev);
  1205. /* r600 irq */
  1206. extern int r600_irq_init(struct radeon_device *rdev);
  1207. extern void r600_irq_fini(struct radeon_device *rdev);
  1208. extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1209. extern int r600_irq_set(struct radeon_device *rdev);
  1210. extern void r600_irq_suspend(struct radeon_device *rdev);
  1211. extern void r600_disable_interrupts(struct radeon_device *rdev);
  1212. extern void r600_rlc_stop(struct radeon_device *rdev);
  1213. /* r600 audio */
  1214. extern int r600_audio_init(struct radeon_device *rdev);
  1215. extern int r600_audio_tmds_index(struct drm_encoder *encoder);
  1216. extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
  1217. extern int r600_audio_channels(struct radeon_device *rdev);
  1218. extern int r600_audio_bits_per_sample(struct radeon_device *rdev);
  1219. extern int r600_audio_rate(struct radeon_device *rdev);
  1220. extern uint8_t r600_audio_status_bits(struct radeon_device *rdev);
  1221. extern uint8_t r600_audio_category_code(struct radeon_device *rdev);
  1222. extern void r600_audio_schedule_polling(struct radeon_device *rdev);
  1223. extern void r600_audio_enable_polling(struct drm_encoder *encoder);
  1224. extern void r600_audio_disable_polling(struct drm_encoder *encoder);
  1225. extern void r600_audio_fini(struct radeon_device *rdev);
  1226. extern void r600_hdmi_init(struct drm_encoder *encoder);
  1227. extern void r600_hdmi_enable(struct drm_encoder *encoder);
  1228. extern void r600_hdmi_disable(struct drm_encoder *encoder);
  1229. extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
  1230. extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
  1231. extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder);
  1232. extern void r700_cp_stop(struct radeon_device *rdev);
  1233. extern void r700_cp_fini(struct radeon_device *rdev);
  1234. extern void evergreen_disable_interrupt_state(struct radeon_device *rdev);
  1235. extern int evergreen_irq_set(struct radeon_device *rdev);
  1236. /* evergreen */
  1237. struct evergreen_mc_save {
  1238. u32 vga_control[6];
  1239. u32 vga_render_control;
  1240. u32 vga_hdp_control;
  1241. u32 crtc_control[6];
  1242. };
  1243. #include "radeon_object.h"
  1244. #endif