emulate.c 115 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Operand types
  30. */
  31. #define OpNone 0ull
  32. #define OpImplicit 1ull /* No generic decode */
  33. #define OpReg 2ull /* Register */
  34. #define OpMem 3ull /* Memory */
  35. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  36. #define OpDI 5ull /* ES:DI/EDI/RDI */
  37. #define OpMem64 6ull /* Memory, 64-bit */
  38. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  39. #define OpDX 8ull /* DX register */
  40. #define OpCL 9ull /* CL register (for shifts) */
  41. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  42. #define OpOne 11ull /* Implied 1 */
  43. #define OpImm 12ull /* Sign extended immediate */
  44. #define OpMem16 13ull /* Memory operand (16-bit). */
  45. #define OpMem32 14ull /* Memory operand (32-bit). */
  46. #define OpImmU 15ull /* Immediate operand, zero extended */
  47. #define OpSI 16ull /* SI/ESI/RSI */
  48. #define OpImmFAddr 17ull /* Immediate far address */
  49. #define OpMemFAddr 18ull /* Far address in memory */
  50. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  51. #define OpES 20ull /* ES */
  52. #define OpCS 21ull /* CS */
  53. #define OpSS 22ull /* SS */
  54. #define OpDS 23ull /* DS */
  55. #define OpFS 24ull /* FS */
  56. #define OpGS 25ull /* GS */
  57. #define OpMem8 26ull /* 8-bit zero extended memory operand */
  58. #define OpBits 5 /* Width of operand field */
  59. #define OpMask ((1ull << OpBits) - 1)
  60. /*
  61. * Opcode effective-address decode tables.
  62. * Note that we only emulate instructions that have at least one memory
  63. * operand (excluding implicit stack references). We assume that stack
  64. * references and instruction fetches will never occur in special memory
  65. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  66. * not be handled.
  67. */
  68. /* Operand sizes: 8-bit operands or specified/overridden size. */
  69. #define ByteOp (1<<0) /* 8-bit operands. */
  70. /* Destination operand type. */
  71. #define DstShift 1
  72. #define ImplicitOps (OpImplicit << DstShift)
  73. #define DstReg (OpReg << DstShift)
  74. #define DstMem (OpMem << DstShift)
  75. #define DstAcc (OpAcc << DstShift)
  76. #define DstDI (OpDI << DstShift)
  77. #define DstMem64 (OpMem64 << DstShift)
  78. #define DstImmUByte (OpImmUByte << DstShift)
  79. #define DstDX (OpDX << DstShift)
  80. #define DstMask (OpMask << DstShift)
  81. /* Source operand type. */
  82. #define SrcShift 6
  83. #define SrcNone (OpNone << SrcShift)
  84. #define SrcReg (OpReg << SrcShift)
  85. #define SrcMem (OpMem << SrcShift)
  86. #define SrcMem16 (OpMem16 << SrcShift)
  87. #define SrcMem32 (OpMem32 << SrcShift)
  88. #define SrcImm (OpImm << SrcShift)
  89. #define SrcImmByte (OpImmByte << SrcShift)
  90. #define SrcOne (OpOne << SrcShift)
  91. #define SrcImmUByte (OpImmUByte << SrcShift)
  92. #define SrcImmU (OpImmU << SrcShift)
  93. #define SrcSI (OpSI << SrcShift)
  94. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  95. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  96. #define SrcAcc (OpAcc << SrcShift)
  97. #define SrcImmU16 (OpImmU16 << SrcShift)
  98. #define SrcDX (OpDX << SrcShift)
  99. #define SrcMem8 (OpMem8 << SrcShift)
  100. #define SrcMask (OpMask << SrcShift)
  101. #define BitOp (1<<11)
  102. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  103. #define String (1<<13) /* String instruction (rep capable) */
  104. #define Stack (1<<14) /* Stack instruction (push/pop) */
  105. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  106. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  107. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  108. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  109. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  110. #define Sse (1<<18) /* SSE Vector instruction */
  111. /* Generic ModRM decode. */
  112. #define ModRM (1<<19)
  113. /* Destination is only written; never read. */
  114. #define Mov (1<<20)
  115. /* Misc flags */
  116. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  117. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  118. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  119. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  120. #define Undefined (1<<25) /* No Such Instruction */
  121. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  122. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  123. #define No64 (1<<28)
  124. #define PageTable (1 << 29) /* instruction used to write page table */
  125. /* Source 2 operand type */
  126. #define Src2Shift (30)
  127. #define Src2None (OpNone << Src2Shift)
  128. #define Src2CL (OpCL << Src2Shift)
  129. #define Src2ImmByte (OpImmByte << Src2Shift)
  130. #define Src2One (OpOne << Src2Shift)
  131. #define Src2Imm (OpImm << Src2Shift)
  132. #define Src2ES (OpES << Src2Shift)
  133. #define Src2CS (OpCS << Src2Shift)
  134. #define Src2SS (OpSS << Src2Shift)
  135. #define Src2DS (OpDS << Src2Shift)
  136. #define Src2FS (OpFS << Src2Shift)
  137. #define Src2GS (OpGS << Src2Shift)
  138. #define Src2Mask (OpMask << Src2Shift)
  139. #define Mmx ((u64)1 << 40) /* MMX Vector instruction */
  140. #define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
  141. #define Unaligned ((u64)1 << 42) /* Explicitly unaligned (e.g. MOVDQU) */
  142. #define Avx ((u64)1 << 43) /* Advanced Vector Extensions */
  143. #define X2(x...) x, x
  144. #define X3(x...) X2(x), x
  145. #define X4(x...) X2(x), X2(x)
  146. #define X5(x...) X4(x), x
  147. #define X6(x...) X4(x), X2(x)
  148. #define X7(x...) X4(x), X3(x)
  149. #define X8(x...) X4(x), X4(x)
  150. #define X16(x...) X8(x), X8(x)
  151. struct opcode {
  152. u64 flags : 56;
  153. u64 intercept : 8;
  154. union {
  155. int (*execute)(struct x86_emulate_ctxt *ctxt);
  156. struct opcode *group;
  157. struct group_dual *gdual;
  158. struct gprefix *gprefix;
  159. } u;
  160. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  161. };
  162. struct group_dual {
  163. struct opcode mod012[8];
  164. struct opcode mod3[8];
  165. };
  166. struct gprefix {
  167. struct opcode pfx_no;
  168. struct opcode pfx_66;
  169. struct opcode pfx_f2;
  170. struct opcode pfx_f3;
  171. };
  172. /* EFLAGS bit definitions. */
  173. #define EFLG_ID (1<<21)
  174. #define EFLG_VIP (1<<20)
  175. #define EFLG_VIF (1<<19)
  176. #define EFLG_AC (1<<18)
  177. #define EFLG_VM (1<<17)
  178. #define EFLG_RF (1<<16)
  179. #define EFLG_IOPL (3<<12)
  180. #define EFLG_NT (1<<14)
  181. #define EFLG_OF (1<<11)
  182. #define EFLG_DF (1<<10)
  183. #define EFLG_IF (1<<9)
  184. #define EFLG_TF (1<<8)
  185. #define EFLG_SF (1<<7)
  186. #define EFLG_ZF (1<<6)
  187. #define EFLG_AF (1<<4)
  188. #define EFLG_PF (1<<2)
  189. #define EFLG_CF (1<<0)
  190. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  191. #define EFLG_RESERVED_ONE_MASK 2
  192. /*
  193. * Instruction emulation:
  194. * Most instructions are emulated directly via a fragment of inline assembly
  195. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  196. * any modified flags.
  197. */
  198. #if defined(CONFIG_X86_64)
  199. #define _LO32 "k" /* force 32-bit operand */
  200. #define _STK "%%rsp" /* stack pointer */
  201. #elif defined(__i386__)
  202. #define _LO32 "" /* force 32-bit operand */
  203. #define _STK "%%esp" /* stack pointer */
  204. #endif
  205. /*
  206. * These EFLAGS bits are restored from saved value during emulation, and
  207. * any changes are written back to the saved value after emulation.
  208. */
  209. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  210. /* Before executing instruction: restore necessary bits in EFLAGS. */
  211. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  212. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  213. "movl %"_sav",%"_LO32 _tmp"; " \
  214. "push %"_tmp"; " \
  215. "push %"_tmp"; " \
  216. "movl %"_msk",%"_LO32 _tmp"; " \
  217. "andl %"_LO32 _tmp",("_STK"); " \
  218. "pushf; " \
  219. "notl %"_LO32 _tmp"; " \
  220. "andl %"_LO32 _tmp",("_STK"); " \
  221. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  222. "pop %"_tmp"; " \
  223. "orl %"_LO32 _tmp",("_STK"); " \
  224. "popf; " \
  225. "pop %"_sav"; "
  226. /* After executing instruction: write-back necessary bits in EFLAGS. */
  227. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  228. /* _sav |= EFLAGS & _msk; */ \
  229. "pushf; " \
  230. "pop %"_tmp"; " \
  231. "andl %"_msk",%"_LO32 _tmp"; " \
  232. "orl %"_LO32 _tmp",%"_sav"; "
  233. #ifdef CONFIG_X86_64
  234. #define ON64(x) x
  235. #else
  236. #define ON64(x)
  237. #endif
  238. #define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype) \
  239. do { \
  240. __asm__ __volatile__ ( \
  241. _PRE_EFLAGS("0", "4", "2") \
  242. _op _suffix " %"_x"3,%1; " \
  243. _POST_EFLAGS("0", "4", "2") \
  244. : "=m" ((ctxt)->eflags), \
  245. "+q" (*(_dsttype*)&(ctxt)->dst.val), \
  246. "=&r" (_tmp) \
  247. : _y ((ctxt)->src.val), "i" (EFLAGS_MASK)); \
  248. } while (0)
  249. /* Raw emulation: instruction has two explicit operands. */
  250. #define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy) \
  251. do { \
  252. unsigned long _tmp; \
  253. \
  254. switch ((ctxt)->dst.bytes) { \
  255. case 2: \
  256. ____emulate_2op(ctxt,_op,_wx,_wy,"w",u16); \
  257. break; \
  258. case 4: \
  259. ____emulate_2op(ctxt,_op,_lx,_ly,"l",u32); \
  260. break; \
  261. case 8: \
  262. ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
  263. break; \
  264. } \
  265. } while (0)
  266. #define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  267. do { \
  268. unsigned long _tmp; \
  269. switch ((ctxt)->dst.bytes) { \
  270. case 1: \
  271. ____emulate_2op(ctxt,_op,_bx,_by,"b",u8); \
  272. break; \
  273. default: \
  274. __emulate_2op_nobyte(ctxt, _op, \
  275. _wx, _wy, _lx, _ly, _qx, _qy); \
  276. break; \
  277. } \
  278. } while (0)
  279. /* Source operand is byte-sized and may be restricted to just %cl. */
  280. #define emulate_2op_SrcB(ctxt, _op) \
  281. __emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
  282. /* Source operand is byte, word, long or quad sized. */
  283. #define emulate_2op_SrcV(ctxt, _op) \
  284. __emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
  285. /* Source operand is word, long or quad sized. */
  286. #define emulate_2op_SrcV_nobyte(ctxt, _op) \
  287. __emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
  288. /* Instruction has three operands and one operand is stored in ECX register */
  289. #define __emulate_2op_cl(ctxt, _op, _suffix, _type) \
  290. do { \
  291. unsigned long _tmp; \
  292. _type _clv = (ctxt)->src2.val; \
  293. _type _srcv = (ctxt)->src.val; \
  294. _type _dstv = (ctxt)->dst.val; \
  295. \
  296. __asm__ __volatile__ ( \
  297. _PRE_EFLAGS("0", "5", "2") \
  298. _op _suffix " %4,%1 \n" \
  299. _POST_EFLAGS("0", "5", "2") \
  300. : "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
  301. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  302. ); \
  303. \
  304. (ctxt)->src2.val = (unsigned long) _clv; \
  305. (ctxt)->src2.val = (unsigned long) _srcv; \
  306. (ctxt)->dst.val = (unsigned long) _dstv; \
  307. } while (0)
  308. #define emulate_2op_cl(ctxt, _op) \
  309. do { \
  310. switch ((ctxt)->dst.bytes) { \
  311. case 2: \
  312. __emulate_2op_cl(ctxt, _op, "w", u16); \
  313. break; \
  314. case 4: \
  315. __emulate_2op_cl(ctxt, _op, "l", u32); \
  316. break; \
  317. case 8: \
  318. ON64(__emulate_2op_cl(ctxt, _op, "q", ulong)); \
  319. break; \
  320. } \
  321. } while (0)
  322. #define __emulate_1op(ctxt, _op, _suffix) \
  323. do { \
  324. unsigned long _tmp; \
  325. \
  326. __asm__ __volatile__ ( \
  327. _PRE_EFLAGS("0", "3", "2") \
  328. _op _suffix " %1; " \
  329. _POST_EFLAGS("0", "3", "2") \
  330. : "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
  331. "=&r" (_tmp) \
  332. : "i" (EFLAGS_MASK)); \
  333. } while (0)
  334. /* Instruction has only one explicit operand (no source operand). */
  335. #define emulate_1op(ctxt, _op) \
  336. do { \
  337. switch ((ctxt)->dst.bytes) { \
  338. case 1: __emulate_1op(ctxt, _op, "b"); break; \
  339. case 2: __emulate_1op(ctxt, _op, "w"); break; \
  340. case 4: __emulate_1op(ctxt, _op, "l"); break; \
  341. case 8: ON64(__emulate_1op(ctxt, _op, "q")); break; \
  342. } \
  343. } while (0)
  344. #define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex) \
  345. do { \
  346. unsigned long _tmp; \
  347. ulong *rax = &(ctxt)->regs[VCPU_REGS_RAX]; \
  348. ulong *rdx = &(ctxt)->regs[VCPU_REGS_RDX]; \
  349. \
  350. __asm__ __volatile__ ( \
  351. _PRE_EFLAGS("0", "5", "1") \
  352. "1: \n\t" \
  353. _op _suffix " %6; " \
  354. "2: \n\t" \
  355. _POST_EFLAGS("0", "5", "1") \
  356. ".pushsection .fixup,\"ax\" \n\t" \
  357. "3: movb $1, %4 \n\t" \
  358. "jmp 2b \n\t" \
  359. ".popsection \n\t" \
  360. _ASM_EXTABLE(1b, 3b) \
  361. : "=m" ((ctxt)->eflags), "=&r" (_tmp), \
  362. "+a" (*rax), "+d" (*rdx), "+qm"(_ex) \
  363. : "i" (EFLAGS_MASK), "m" ((ctxt)->src.val), \
  364. "a" (*rax), "d" (*rdx)); \
  365. } while (0)
  366. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  367. #define emulate_1op_rax_rdx(ctxt, _op, _ex) \
  368. do { \
  369. switch((ctxt)->src.bytes) { \
  370. case 1: \
  371. __emulate_1op_rax_rdx(ctxt, _op, "b", _ex); \
  372. break; \
  373. case 2: \
  374. __emulate_1op_rax_rdx(ctxt, _op, "w", _ex); \
  375. break; \
  376. case 4: \
  377. __emulate_1op_rax_rdx(ctxt, _op, "l", _ex); \
  378. break; \
  379. case 8: ON64( \
  380. __emulate_1op_rax_rdx(ctxt, _op, "q", _ex)); \
  381. break; \
  382. } \
  383. } while (0)
  384. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  385. enum x86_intercept intercept,
  386. enum x86_intercept_stage stage)
  387. {
  388. struct x86_instruction_info info = {
  389. .intercept = intercept,
  390. .rep_prefix = ctxt->rep_prefix,
  391. .modrm_mod = ctxt->modrm_mod,
  392. .modrm_reg = ctxt->modrm_reg,
  393. .modrm_rm = ctxt->modrm_rm,
  394. .src_val = ctxt->src.val64,
  395. .src_bytes = ctxt->src.bytes,
  396. .dst_bytes = ctxt->dst.bytes,
  397. .ad_bytes = ctxt->ad_bytes,
  398. .next_rip = ctxt->eip,
  399. };
  400. return ctxt->ops->intercept(ctxt, &info, stage);
  401. }
  402. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  403. {
  404. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  405. }
  406. /* Access/update address held in a register, based on addressing mode. */
  407. static inline unsigned long
  408. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  409. {
  410. if (ctxt->ad_bytes == sizeof(unsigned long))
  411. return reg;
  412. else
  413. return reg & ad_mask(ctxt);
  414. }
  415. static inline unsigned long
  416. register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  417. {
  418. return address_mask(ctxt, reg);
  419. }
  420. static inline void
  421. register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
  422. {
  423. if (ctxt->ad_bytes == sizeof(unsigned long))
  424. *reg += inc;
  425. else
  426. *reg = (*reg & ~ad_mask(ctxt)) | ((*reg + inc) & ad_mask(ctxt));
  427. }
  428. static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  429. {
  430. register_address_increment(ctxt, &ctxt->_eip, rel);
  431. }
  432. static u32 desc_limit_scaled(struct desc_struct *desc)
  433. {
  434. u32 limit = get_desc_limit(desc);
  435. return desc->g ? (limit << 12) | 0xfff : limit;
  436. }
  437. static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
  438. {
  439. ctxt->has_seg_override = true;
  440. ctxt->seg_override = seg;
  441. }
  442. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  443. {
  444. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  445. return 0;
  446. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  447. }
  448. static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
  449. {
  450. if (!ctxt->has_seg_override)
  451. return 0;
  452. return ctxt->seg_override;
  453. }
  454. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  455. u32 error, bool valid)
  456. {
  457. ctxt->exception.vector = vec;
  458. ctxt->exception.error_code = error;
  459. ctxt->exception.error_code_valid = valid;
  460. return X86EMUL_PROPAGATE_FAULT;
  461. }
  462. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  463. {
  464. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  465. }
  466. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  467. {
  468. return emulate_exception(ctxt, GP_VECTOR, err, true);
  469. }
  470. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  471. {
  472. return emulate_exception(ctxt, SS_VECTOR, err, true);
  473. }
  474. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  475. {
  476. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  477. }
  478. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  479. {
  480. return emulate_exception(ctxt, TS_VECTOR, err, true);
  481. }
  482. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  483. {
  484. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  485. }
  486. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  487. {
  488. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  489. }
  490. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  491. {
  492. u16 selector;
  493. struct desc_struct desc;
  494. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  495. return selector;
  496. }
  497. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  498. unsigned seg)
  499. {
  500. u16 dummy;
  501. u32 base3;
  502. struct desc_struct desc;
  503. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  504. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  505. }
  506. /*
  507. * x86 defines three classes of vector instructions: explicitly
  508. * aligned, explicitly unaligned, and the rest, which change behaviour
  509. * depending on whether they're AVX encoded or not.
  510. *
  511. * Also included is CMPXCHG16B which is not a vector instruction, yet it is
  512. * subject to the same check.
  513. */
  514. static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
  515. {
  516. if (likely(size < 16))
  517. return false;
  518. if (ctxt->d & Aligned)
  519. return true;
  520. else if (ctxt->d & Unaligned)
  521. return false;
  522. else if (ctxt->d & Avx)
  523. return false;
  524. else
  525. return true;
  526. }
  527. static int __linearize(struct x86_emulate_ctxt *ctxt,
  528. struct segmented_address addr,
  529. unsigned size, bool write, bool fetch,
  530. ulong *linear)
  531. {
  532. struct desc_struct desc;
  533. bool usable;
  534. ulong la;
  535. u32 lim;
  536. u16 sel;
  537. unsigned cpl, rpl;
  538. la = seg_base(ctxt, addr.seg) + addr.ea;
  539. switch (ctxt->mode) {
  540. case X86EMUL_MODE_REAL:
  541. break;
  542. case X86EMUL_MODE_PROT64:
  543. if (((signed long)la << 16) >> 16 != la)
  544. return emulate_gp(ctxt, 0);
  545. break;
  546. default:
  547. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  548. addr.seg);
  549. if (!usable)
  550. goto bad;
  551. /* code segment or read-only data segment */
  552. if (((desc.type & 8) || !(desc.type & 2)) && write)
  553. goto bad;
  554. /* unreadable code segment */
  555. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  556. goto bad;
  557. lim = desc_limit_scaled(&desc);
  558. if ((desc.type & 8) || !(desc.type & 4)) {
  559. /* expand-up segment */
  560. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  561. goto bad;
  562. } else {
  563. /* exapand-down segment */
  564. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  565. goto bad;
  566. lim = desc.d ? 0xffffffff : 0xffff;
  567. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  568. goto bad;
  569. }
  570. cpl = ctxt->ops->cpl(ctxt);
  571. rpl = sel & 3;
  572. cpl = max(cpl, rpl);
  573. if (!(desc.type & 8)) {
  574. /* data segment */
  575. if (cpl > desc.dpl)
  576. goto bad;
  577. } else if ((desc.type & 8) && !(desc.type & 4)) {
  578. /* nonconforming code segment */
  579. if (cpl != desc.dpl)
  580. goto bad;
  581. } else if ((desc.type & 8) && (desc.type & 4)) {
  582. /* conforming code segment */
  583. if (cpl < desc.dpl)
  584. goto bad;
  585. }
  586. break;
  587. }
  588. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
  589. la &= (u32)-1;
  590. if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
  591. return emulate_gp(ctxt, 0);
  592. *linear = la;
  593. return X86EMUL_CONTINUE;
  594. bad:
  595. if (addr.seg == VCPU_SREG_SS)
  596. return emulate_ss(ctxt, addr.seg);
  597. else
  598. return emulate_gp(ctxt, addr.seg);
  599. }
  600. static int linearize(struct x86_emulate_ctxt *ctxt,
  601. struct segmented_address addr,
  602. unsigned size, bool write,
  603. ulong *linear)
  604. {
  605. return __linearize(ctxt, addr, size, write, false, linear);
  606. }
  607. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  608. struct segmented_address addr,
  609. void *data,
  610. unsigned size)
  611. {
  612. int rc;
  613. ulong linear;
  614. rc = linearize(ctxt, addr, size, false, &linear);
  615. if (rc != X86EMUL_CONTINUE)
  616. return rc;
  617. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  618. }
  619. /*
  620. * Fetch the next byte of the instruction being emulated which is pointed to
  621. * by ctxt->_eip, then increment ctxt->_eip.
  622. *
  623. * Also prefetch the remaining bytes of the instruction without crossing page
  624. * boundary if they are not in fetch_cache yet.
  625. */
  626. static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
  627. {
  628. struct fetch_cache *fc = &ctxt->fetch;
  629. int rc;
  630. int size, cur_size;
  631. if (ctxt->_eip == fc->end) {
  632. unsigned long linear;
  633. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  634. .ea = ctxt->_eip };
  635. cur_size = fc->end - fc->start;
  636. size = min(15UL - cur_size,
  637. PAGE_SIZE - offset_in_page(ctxt->_eip));
  638. rc = __linearize(ctxt, addr, size, false, true, &linear);
  639. if (unlikely(rc != X86EMUL_CONTINUE))
  640. return rc;
  641. rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
  642. size, &ctxt->exception);
  643. if (unlikely(rc != X86EMUL_CONTINUE))
  644. return rc;
  645. fc->end += size;
  646. }
  647. *dest = fc->data[ctxt->_eip - fc->start];
  648. ctxt->_eip++;
  649. return X86EMUL_CONTINUE;
  650. }
  651. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  652. void *dest, unsigned size)
  653. {
  654. int rc;
  655. /* x86 instructions are limited to 15 bytes. */
  656. if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
  657. return X86EMUL_UNHANDLEABLE;
  658. while (size--) {
  659. rc = do_insn_fetch_byte(ctxt, dest++);
  660. if (rc != X86EMUL_CONTINUE)
  661. return rc;
  662. }
  663. return X86EMUL_CONTINUE;
  664. }
  665. /* Fetch next part of the instruction being emulated. */
  666. #define insn_fetch(_type, _ctxt) \
  667. ({ unsigned long _x; \
  668. rc = do_insn_fetch(_ctxt, &_x, sizeof(_type)); \
  669. if (rc != X86EMUL_CONTINUE) \
  670. goto done; \
  671. (_type)_x; \
  672. })
  673. #define insn_fetch_arr(_arr, _size, _ctxt) \
  674. ({ rc = do_insn_fetch(_ctxt, _arr, (_size)); \
  675. if (rc != X86EMUL_CONTINUE) \
  676. goto done; \
  677. })
  678. /*
  679. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  680. * pointer into the block that addresses the relevant register.
  681. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  682. */
  683. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  684. int highbyte_regs)
  685. {
  686. void *p;
  687. p = &regs[modrm_reg];
  688. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  689. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  690. return p;
  691. }
  692. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  693. struct segmented_address addr,
  694. u16 *size, unsigned long *address, int op_bytes)
  695. {
  696. int rc;
  697. if (op_bytes == 2)
  698. op_bytes = 3;
  699. *address = 0;
  700. rc = segmented_read_std(ctxt, addr, size, 2);
  701. if (rc != X86EMUL_CONTINUE)
  702. return rc;
  703. addr.ea += 2;
  704. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  705. return rc;
  706. }
  707. static int test_cc(unsigned int condition, unsigned int flags)
  708. {
  709. int rc = 0;
  710. switch ((condition & 15) >> 1) {
  711. case 0: /* o */
  712. rc |= (flags & EFLG_OF);
  713. break;
  714. case 1: /* b/c/nae */
  715. rc |= (flags & EFLG_CF);
  716. break;
  717. case 2: /* z/e */
  718. rc |= (flags & EFLG_ZF);
  719. break;
  720. case 3: /* be/na */
  721. rc |= (flags & (EFLG_CF|EFLG_ZF));
  722. break;
  723. case 4: /* s */
  724. rc |= (flags & EFLG_SF);
  725. break;
  726. case 5: /* p/pe */
  727. rc |= (flags & EFLG_PF);
  728. break;
  729. case 7: /* le/ng */
  730. rc |= (flags & EFLG_ZF);
  731. /* fall through */
  732. case 6: /* l/nge */
  733. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  734. break;
  735. }
  736. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  737. return (!!rc ^ (condition & 1));
  738. }
  739. static void fetch_register_operand(struct operand *op)
  740. {
  741. switch (op->bytes) {
  742. case 1:
  743. op->val = *(u8 *)op->addr.reg;
  744. break;
  745. case 2:
  746. op->val = *(u16 *)op->addr.reg;
  747. break;
  748. case 4:
  749. op->val = *(u32 *)op->addr.reg;
  750. break;
  751. case 8:
  752. op->val = *(u64 *)op->addr.reg;
  753. break;
  754. }
  755. }
  756. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  757. {
  758. ctxt->ops->get_fpu(ctxt);
  759. switch (reg) {
  760. case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
  761. case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
  762. case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
  763. case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
  764. case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
  765. case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
  766. case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
  767. case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
  768. #ifdef CONFIG_X86_64
  769. case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
  770. case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
  771. case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
  772. case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
  773. case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
  774. case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
  775. case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
  776. case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
  777. #endif
  778. default: BUG();
  779. }
  780. ctxt->ops->put_fpu(ctxt);
  781. }
  782. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  783. int reg)
  784. {
  785. ctxt->ops->get_fpu(ctxt);
  786. switch (reg) {
  787. case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
  788. case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
  789. case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
  790. case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
  791. case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
  792. case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
  793. case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
  794. case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
  795. #ifdef CONFIG_X86_64
  796. case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
  797. case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
  798. case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
  799. case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
  800. case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
  801. case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
  802. case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
  803. case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
  804. #endif
  805. default: BUG();
  806. }
  807. ctxt->ops->put_fpu(ctxt);
  808. }
  809. static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  810. {
  811. ctxt->ops->get_fpu(ctxt);
  812. switch (reg) {
  813. case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
  814. case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
  815. case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
  816. case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
  817. case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
  818. case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
  819. case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
  820. case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
  821. default: BUG();
  822. }
  823. ctxt->ops->put_fpu(ctxt);
  824. }
  825. static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  826. {
  827. ctxt->ops->get_fpu(ctxt);
  828. switch (reg) {
  829. case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
  830. case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
  831. case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
  832. case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
  833. case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
  834. case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
  835. case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
  836. case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
  837. default: BUG();
  838. }
  839. ctxt->ops->put_fpu(ctxt);
  840. }
  841. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  842. struct operand *op)
  843. {
  844. unsigned reg = ctxt->modrm_reg;
  845. int highbyte_regs = ctxt->rex_prefix == 0;
  846. if (!(ctxt->d & ModRM))
  847. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  848. if (ctxt->d & Sse) {
  849. op->type = OP_XMM;
  850. op->bytes = 16;
  851. op->addr.xmm = reg;
  852. read_sse_reg(ctxt, &op->vec_val, reg);
  853. return;
  854. }
  855. if (ctxt->d & Mmx) {
  856. reg &= 7;
  857. op->type = OP_MM;
  858. op->bytes = 8;
  859. op->addr.mm = reg;
  860. return;
  861. }
  862. op->type = OP_REG;
  863. if (ctxt->d & ByteOp) {
  864. op->addr.reg = decode_register(reg, ctxt->regs, highbyte_regs);
  865. op->bytes = 1;
  866. } else {
  867. op->addr.reg = decode_register(reg, ctxt->regs, 0);
  868. op->bytes = ctxt->op_bytes;
  869. }
  870. fetch_register_operand(op);
  871. op->orig_val = op->val;
  872. }
  873. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  874. struct operand *op)
  875. {
  876. u8 sib;
  877. int index_reg = 0, base_reg = 0, scale;
  878. int rc = X86EMUL_CONTINUE;
  879. ulong modrm_ea = 0;
  880. if (ctxt->rex_prefix) {
  881. ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1; /* REX.R */
  882. index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
  883. ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
  884. }
  885. ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
  886. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  887. ctxt->modrm_rm |= (ctxt->modrm & 0x07);
  888. ctxt->modrm_seg = VCPU_SREG_DS;
  889. if (ctxt->modrm_mod == 3) {
  890. op->type = OP_REG;
  891. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  892. op->addr.reg = decode_register(ctxt->modrm_rm,
  893. ctxt->regs, ctxt->d & ByteOp);
  894. if (ctxt->d & Sse) {
  895. op->type = OP_XMM;
  896. op->bytes = 16;
  897. op->addr.xmm = ctxt->modrm_rm;
  898. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  899. return rc;
  900. }
  901. if (ctxt->d & Mmx) {
  902. op->type = OP_MM;
  903. op->bytes = 8;
  904. op->addr.xmm = ctxt->modrm_rm & 7;
  905. return rc;
  906. }
  907. fetch_register_operand(op);
  908. return rc;
  909. }
  910. op->type = OP_MEM;
  911. if (ctxt->ad_bytes == 2) {
  912. unsigned bx = ctxt->regs[VCPU_REGS_RBX];
  913. unsigned bp = ctxt->regs[VCPU_REGS_RBP];
  914. unsigned si = ctxt->regs[VCPU_REGS_RSI];
  915. unsigned di = ctxt->regs[VCPU_REGS_RDI];
  916. /* 16-bit ModR/M decode. */
  917. switch (ctxt->modrm_mod) {
  918. case 0:
  919. if (ctxt->modrm_rm == 6)
  920. modrm_ea += insn_fetch(u16, ctxt);
  921. break;
  922. case 1:
  923. modrm_ea += insn_fetch(s8, ctxt);
  924. break;
  925. case 2:
  926. modrm_ea += insn_fetch(u16, ctxt);
  927. break;
  928. }
  929. switch (ctxt->modrm_rm) {
  930. case 0:
  931. modrm_ea += bx + si;
  932. break;
  933. case 1:
  934. modrm_ea += bx + di;
  935. break;
  936. case 2:
  937. modrm_ea += bp + si;
  938. break;
  939. case 3:
  940. modrm_ea += bp + di;
  941. break;
  942. case 4:
  943. modrm_ea += si;
  944. break;
  945. case 5:
  946. modrm_ea += di;
  947. break;
  948. case 6:
  949. if (ctxt->modrm_mod != 0)
  950. modrm_ea += bp;
  951. break;
  952. case 7:
  953. modrm_ea += bx;
  954. break;
  955. }
  956. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  957. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  958. ctxt->modrm_seg = VCPU_SREG_SS;
  959. modrm_ea = (u16)modrm_ea;
  960. } else {
  961. /* 32/64-bit ModR/M decode. */
  962. if ((ctxt->modrm_rm & 7) == 4) {
  963. sib = insn_fetch(u8, ctxt);
  964. index_reg |= (sib >> 3) & 7;
  965. base_reg |= sib & 7;
  966. scale = sib >> 6;
  967. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  968. modrm_ea += insn_fetch(s32, ctxt);
  969. else
  970. modrm_ea += ctxt->regs[base_reg];
  971. if (index_reg != 4)
  972. modrm_ea += ctxt->regs[index_reg] << scale;
  973. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  974. if (ctxt->mode == X86EMUL_MODE_PROT64)
  975. ctxt->rip_relative = 1;
  976. } else
  977. modrm_ea += ctxt->regs[ctxt->modrm_rm];
  978. switch (ctxt->modrm_mod) {
  979. case 0:
  980. if (ctxt->modrm_rm == 5)
  981. modrm_ea += insn_fetch(s32, ctxt);
  982. break;
  983. case 1:
  984. modrm_ea += insn_fetch(s8, ctxt);
  985. break;
  986. case 2:
  987. modrm_ea += insn_fetch(s32, ctxt);
  988. break;
  989. }
  990. }
  991. op->addr.mem.ea = modrm_ea;
  992. done:
  993. return rc;
  994. }
  995. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  996. struct operand *op)
  997. {
  998. int rc = X86EMUL_CONTINUE;
  999. op->type = OP_MEM;
  1000. switch (ctxt->ad_bytes) {
  1001. case 2:
  1002. op->addr.mem.ea = insn_fetch(u16, ctxt);
  1003. break;
  1004. case 4:
  1005. op->addr.mem.ea = insn_fetch(u32, ctxt);
  1006. break;
  1007. case 8:
  1008. op->addr.mem.ea = insn_fetch(u64, ctxt);
  1009. break;
  1010. }
  1011. done:
  1012. return rc;
  1013. }
  1014. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  1015. {
  1016. long sv = 0, mask;
  1017. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  1018. mask = ~(ctxt->dst.bytes * 8 - 1);
  1019. if (ctxt->src.bytes == 2)
  1020. sv = (s16)ctxt->src.val & (s16)mask;
  1021. else if (ctxt->src.bytes == 4)
  1022. sv = (s32)ctxt->src.val & (s32)mask;
  1023. ctxt->dst.addr.mem.ea += (sv >> 3);
  1024. }
  1025. /* only subword offset */
  1026. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  1027. }
  1028. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1029. unsigned long addr, void *dest, unsigned size)
  1030. {
  1031. int rc;
  1032. struct read_cache *mc = &ctxt->mem_read;
  1033. while (size) {
  1034. int n = min(size, 8u);
  1035. size -= n;
  1036. if (mc->pos < mc->end)
  1037. goto read_cached;
  1038. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, n,
  1039. &ctxt->exception);
  1040. if (rc != X86EMUL_CONTINUE)
  1041. return rc;
  1042. mc->end += n;
  1043. read_cached:
  1044. memcpy(dest, mc->data + mc->pos, n);
  1045. mc->pos += n;
  1046. dest += n;
  1047. addr += n;
  1048. }
  1049. return X86EMUL_CONTINUE;
  1050. }
  1051. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  1052. struct segmented_address addr,
  1053. void *data,
  1054. unsigned size)
  1055. {
  1056. int rc;
  1057. ulong linear;
  1058. rc = linearize(ctxt, addr, size, false, &linear);
  1059. if (rc != X86EMUL_CONTINUE)
  1060. return rc;
  1061. return read_emulated(ctxt, linear, data, size);
  1062. }
  1063. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  1064. struct segmented_address addr,
  1065. const void *data,
  1066. unsigned size)
  1067. {
  1068. int rc;
  1069. ulong linear;
  1070. rc = linearize(ctxt, addr, size, true, &linear);
  1071. if (rc != X86EMUL_CONTINUE)
  1072. return rc;
  1073. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1074. &ctxt->exception);
  1075. }
  1076. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1077. struct segmented_address addr,
  1078. const void *orig_data, const void *data,
  1079. unsigned size)
  1080. {
  1081. int rc;
  1082. ulong linear;
  1083. rc = linearize(ctxt, addr, size, true, &linear);
  1084. if (rc != X86EMUL_CONTINUE)
  1085. return rc;
  1086. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1087. size, &ctxt->exception);
  1088. }
  1089. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1090. unsigned int size, unsigned short port,
  1091. void *dest)
  1092. {
  1093. struct read_cache *rc = &ctxt->io_read;
  1094. if (rc->pos == rc->end) { /* refill pio read ahead */
  1095. unsigned int in_page, n;
  1096. unsigned int count = ctxt->rep_prefix ?
  1097. address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) : 1;
  1098. in_page = (ctxt->eflags & EFLG_DF) ?
  1099. offset_in_page(ctxt->regs[VCPU_REGS_RDI]) :
  1100. PAGE_SIZE - offset_in_page(ctxt->regs[VCPU_REGS_RDI]);
  1101. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1102. count);
  1103. if (n == 0)
  1104. n = 1;
  1105. rc->pos = rc->end = 0;
  1106. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1107. return 0;
  1108. rc->end = n * size;
  1109. }
  1110. memcpy(dest, rc->data + rc->pos, size);
  1111. rc->pos += size;
  1112. return 1;
  1113. }
  1114. static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
  1115. u16 index, struct desc_struct *desc)
  1116. {
  1117. struct desc_ptr dt;
  1118. ulong addr;
  1119. ctxt->ops->get_idt(ctxt, &dt);
  1120. if (dt.size < index * 8 + 7)
  1121. return emulate_gp(ctxt, index << 3 | 0x2);
  1122. addr = dt.address + index * 8;
  1123. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1124. &ctxt->exception);
  1125. }
  1126. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1127. u16 selector, struct desc_ptr *dt)
  1128. {
  1129. struct x86_emulate_ops *ops = ctxt->ops;
  1130. if (selector & 1 << 2) {
  1131. struct desc_struct desc;
  1132. u16 sel;
  1133. memset (dt, 0, sizeof *dt);
  1134. if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
  1135. return;
  1136. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1137. dt->address = get_desc_base(&desc);
  1138. } else
  1139. ops->get_gdt(ctxt, dt);
  1140. }
  1141. /* allowed just for 8 bytes segments */
  1142. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1143. u16 selector, struct desc_struct *desc)
  1144. {
  1145. struct desc_ptr dt;
  1146. u16 index = selector >> 3;
  1147. ulong addr;
  1148. get_descriptor_table_ptr(ctxt, selector, &dt);
  1149. if (dt.size < index * 8 + 7)
  1150. return emulate_gp(ctxt, selector & 0xfffc);
  1151. addr = dt.address + index * 8;
  1152. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1153. &ctxt->exception);
  1154. }
  1155. /* allowed just for 8 bytes segments */
  1156. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1157. u16 selector, struct desc_struct *desc)
  1158. {
  1159. struct desc_ptr dt;
  1160. u16 index = selector >> 3;
  1161. ulong addr;
  1162. get_descriptor_table_ptr(ctxt, selector, &dt);
  1163. if (dt.size < index * 8 + 7)
  1164. return emulate_gp(ctxt, selector & 0xfffc);
  1165. addr = dt.address + index * 8;
  1166. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1167. &ctxt->exception);
  1168. }
  1169. /* Does not support long mode */
  1170. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1171. u16 selector, int seg)
  1172. {
  1173. struct desc_struct seg_desc;
  1174. u8 dpl, rpl, cpl;
  1175. unsigned err_vec = GP_VECTOR;
  1176. u32 err_code = 0;
  1177. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1178. int ret;
  1179. memset(&seg_desc, 0, sizeof seg_desc);
  1180. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1181. || ctxt->mode == X86EMUL_MODE_REAL) {
  1182. /* set real mode segment descriptor */
  1183. set_desc_base(&seg_desc, selector << 4);
  1184. set_desc_limit(&seg_desc, 0xffff);
  1185. seg_desc.type = 3;
  1186. seg_desc.p = 1;
  1187. seg_desc.s = 1;
  1188. if (ctxt->mode == X86EMUL_MODE_VM86)
  1189. seg_desc.dpl = 3;
  1190. goto load;
  1191. }
  1192. rpl = selector & 3;
  1193. cpl = ctxt->ops->cpl(ctxt);
  1194. /* NULL selector is not valid for TR, CS and SS (except for long mode) */
  1195. if ((seg == VCPU_SREG_CS
  1196. || (seg == VCPU_SREG_SS
  1197. && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
  1198. || seg == VCPU_SREG_TR)
  1199. && null_selector)
  1200. goto exception;
  1201. /* TR should be in GDT only */
  1202. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1203. goto exception;
  1204. if (null_selector) /* for NULL selector skip all following checks */
  1205. goto load;
  1206. ret = read_segment_descriptor(ctxt, selector, &seg_desc);
  1207. if (ret != X86EMUL_CONTINUE)
  1208. return ret;
  1209. err_code = selector & 0xfffc;
  1210. err_vec = GP_VECTOR;
  1211. /* can't load system descriptor into segment selecor */
  1212. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1213. goto exception;
  1214. if (!seg_desc.p) {
  1215. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1216. goto exception;
  1217. }
  1218. dpl = seg_desc.dpl;
  1219. switch (seg) {
  1220. case VCPU_SREG_SS:
  1221. /*
  1222. * segment is not a writable data segment or segment
  1223. * selector's RPL != CPL or segment selector's RPL != CPL
  1224. */
  1225. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1226. goto exception;
  1227. break;
  1228. case VCPU_SREG_CS:
  1229. if (!(seg_desc.type & 8))
  1230. goto exception;
  1231. if (seg_desc.type & 4) {
  1232. /* conforming */
  1233. if (dpl > cpl)
  1234. goto exception;
  1235. } else {
  1236. /* nonconforming */
  1237. if (rpl > cpl || dpl != cpl)
  1238. goto exception;
  1239. }
  1240. /* CS(RPL) <- CPL */
  1241. selector = (selector & 0xfffc) | cpl;
  1242. break;
  1243. case VCPU_SREG_TR:
  1244. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1245. goto exception;
  1246. break;
  1247. case VCPU_SREG_LDTR:
  1248. if (seg_desc.s || seg_desc.type != 2)
  1249. goto exception;
  1250. break;
  1251. default: /* DS, ES, FS, or GS */
  1252. /*
  1253. * segment is not a data or readable code segment or
  1254. * ((segment is a data or nonconforming code segment)
  1255. * and (both RPL and CPL > DPL))
  1256. */
  1257. if ((seg_desc.type & 0xa) == 0x8 ||
  1258. (((seg_desc.type & 0xc) != 0xc) &&
  1259. (rpl > dpl && cpl > dpl)))
  1260. goto exception;
  1261. break;
  1262. }
  1263. if (seg_desc.s) {
  1264. /* mark segment as accessed */
  1265. seg_desc.type |= 1;
  1266. ret = write_segment_descriptor(ctxt, selector, &seg_desc);
  1267. if (ret != X86EMUL_CONTINUE)
  1268. return ret;
  1269. }
  1270. load:
  1271. ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
  1272. return X86EMUL_CONTINUE;
  1273. exception:
  1274. emulate_exception(ctxt, err_vec, err_code, true);
  1275. return X86EMUL_PROPAGATE_FAULT;
  1276. }
  1277. static void write_register_operand(struct operand *op)
  1278. {
  1279. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1280. switch (op->bytes) {
  1281. case 1:
  1282. *(u8 *)op->addr.reg = (u8)op->val;
  1283. break;
  1284. case 2:
  1285. *(u16 *)op->addr.reg = (u16)op->val;
  1286. break;
  1287. case 4:
  1288. *op->addr.reg = (u32)op->val;
  1289. break; /* 64b: zero-extend */
  1290. case 8:
  1291. *op->addr.reg = op->val;
  1292. break;
  1293. }
  1294. }
  1295. static int writeback(struct x86_emulate_ctxt *ctxt)
  1296. {
  1297. int rc;
  1298. switch (ctxt->dst.type) {
  1299. case OP_REG:
  1300. write_register_operand(&ctxt->dst);
  1301. break;
  1302. case OP_MEM:
  1303. if (ctxt->lock_prefix)
  1304. rc = segmented_cmpxchg(ctxt,
  1305. ctxt->dst.addr.mem,
  1306. &ctxt->dst.orig_val,
  1307. &ctxt->dst.val,
  1308. ctxt->dst.bytes);
  1309. else
  1310. rc = segmented_write(ctxt,
  1311. ctxt->dst.addr.mem,
  1312. &ctxt->dst.val,
  1313. ctxt->dst.bytes);
  1314. if (rc != X86EMUL_CONTINUE)
  1315. return rc;
  1316. break;
  1317. case OP_XMM:
  1318. write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
  1319. break;
  1320. case OP_MM:
  1321. write_mmx_reg(ctxt, &ctxt->dst.mm_val, ctxt->dst.addr.mm);
  1322. break;
  1323. case OP_NONE:
  1324. /* no writeback */
  1325. break;
  1326. default:
  1327. break;
  1328. }
  1329. return X86EMUL_CONTINUE;
  1330. }
  1331. static int em_push(struct x86_emulate_ctxt *ctxt)
  1332. {
  1333. struct segmented_address addr;
  1334. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], -ctxt->op_bytes);
  1335. addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
  1336. addr.seg = VCPU_SREG_SS;
  1337. /* Disable writeback. */
  1338. ctxt->dst.type = OP_NONE;
  1339. return segmented_write(ctxt, addr, &ctxt->src.val, ctxt->op_bytes);
  1340. }
  1341. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1342. void *dest, int len)
  1343. {
  1344. int rc;
  1345. struct segmented_address addr;
  1346. addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
  1347. addr.seg = VCPU_SREG_SS;
  1348. rc = segmented_read(ctxt, addr, dest, len);
  1349. if (rc != X86EMUL_CONTINUE)
  1350. return rc;
  1351. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], len);
  1352. return rc;
  1353. }
  1354. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1355. {
  1356. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1357. }
  1358. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1359. void *dest, int len)
  1360. {
  1361. int rc;
  1362. unsigned long val, change_mask;
  1363. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1364. int cpl = ctxt->ops->cpl(ctxt);
  1365. rc = emulate_pop(ctxt, &val, len);
  1366. if (rc != X86EMUL_CONTINUE)
  1367. return rc;
  1368. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1369. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1370. switch(ctxt->mode) {
  1371. case X86EMUL_MODE_PROT64:
  1372. case X86EMUL_MODE_PROT32:
  1373. case X86EMUL_MODE_PROT16:
  1374. if (cpl == 0)
  1375. change_mask |= EFLG_IOPL;
  1376. if (cpl <= iopl)
  1377. change_mask |= EFLG_IF;
  1378. break;
  1379. case X86EMUL_MODE_VM86:
  1380. if (iopl < 3)
  1381. return emulate_gp(ctxt, 0);
  1382. change_mask |= EFLG_IF;
  1383. break;
  1384. default: /* real mode */
  1385. change_mask |= (EFLG_IOPL | EFLG_IF);
  1386. break;
  1387. }
  1388. *(unsigned long *)dest =
  1389. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1390. return rc;
  1391. }
  1392. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1393. {
  1394. ctxt->dst.type = OP_REG;
  1395. ctxt->dst.addr.reg = &ctxt->eflags;
  1396. ctxt->dst.bytes = ctxt->op_bytes;
  1397. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1398. }
  1399. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1400. {
  1401. int seg = ctxt->src2.val;
  1402. ctxt->src.val = get_segment_selector(ctxt, seg);
  1403. return em_push(ctxt);
  1404. }
  1405. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1406. {
  1407. int seg = ctxt->src2.val;
  1408. unsigned long selector;
  1409. int rc;
  1410. rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
  1411. if (rc != X86EMUL_CONTINUE)
  1412. return rc;
  1413. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1414. return rc;
  1415. }
  1416. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1417. {
  1418. unsigned long old_esp = ctxt->regs[VCPU_REGS_RSP];
  1419. int rc = X86EMUL_CONTINUE;
  1420. int reg = VCPU_REGS_RAX;
  1421. while (reg <= VCPU_REGS_RDI) {
  1422. (reg == VCPU_REGS_RSP) ?
  1423. (ctxt->src.val = old_esp) : (ctxt->src.val = ctxt->regs[reg]);
  1424. rc = em_push(ctxt);
  1425. if (rc != X86EMUL_CONTINUE)
  1426. return rc;
  1427. ++reg;
  1428. }
  1429. return rc;
  1430. }
  1431. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1432. {
  1433. ctxt->src.val = (unsigned long)ctxt->eflags;
  1434. return em_push(ctxt);
  1435. }
  1436. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1437. {
  1438. int rc = X86EMUL_CONTINUE;
  1439. int reg = VCPU_REGS_RDI;
  1440. while (reg >= VCPU_REGS_RAX) {
  1441. if (reg == VCPU_REGS_RSP) {
  1442. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP],
  1443. ctxt->op_bytes);
  1444. --reg;
  1445. }
  1446. rc = emulate_pop(ctxt, &ctxt->regs[reg], ctxt->op_bytes);
  1447. if (rc != X86EMUL_CONTINUE)
  1448. break;
  1449. --reg;
  1450. }
  1451. return rc;
  1452. }
  1453. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1454. {
  1455. struct x86_emulate_ops *ops = ctxt->ops;
  1456. int rc;
  1457. struct desc_ptr dt;
  1458. gva_t cs_addr;
  1459. gva_t eip_addr;
  1460. u16 cs, eip;
  1461. /* TODO: Add limit checks */
  1462. ctxt->src.val = ctxt->eflags;
  1463. rc = em_push(ctxt);
  1464. if (rc != X86EMUL_CONTINUE)
  1465. return rc;
  1466. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1467. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1468. rc = em_push(ctxt);
  1469. if (rc != X86EMUL_CONTINUE)
  1470. return rc;
  1471. ctxt->src.val = ctxt->_eip;
  1472. rc = em_push(ctxt);
  1473. if (rc != X86EMUL_CONTINUE)
  1474. return rc;
  1475. ops->get_idt(ctxt, &dt);
  1476. eip_addr = dt.address + (irq << 2);
  1477. cs_addr = dt.address + (irq << 2) + 2;
  1478. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1479. if (rc != X86EMUL_CONTINUE)
  1480. return rc;
  1481. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1482. if (rc != X86EMUL_CONTINUE)
  1483. return rc;
  1484. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1485. if (rc != X86EMUL_CONTINUE)
  1486. return rc;
  1487. ctxt->_eip = eip;
  1488. return rc;
  1489. }
  1490. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1491. {
  1492. switch(ctxt->mode) {
  1493. case X86EMUL_MODE_REAL:
  1494. return emulate_int_real(ctxt, irq);
  1495. case X86EMUL_MODE_VM86:
  1496. case X86EMUL_MODE_PROT16:
  1497. case X86EMUL_MODE_PROT32:
  1498. case X86EMUL_MODE_PROT64:
  1499. default:
  1500. /* Protected mode interrupts unimplemented yet */
  1501. return X86EMUL_UNHANDLEABLE;
  1502. }
  1503. }
  1504. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1505. {
  1506. int rc = X86EMUL_CONTINUE;
  1507. unsigned long temp_eip = 0;
  1508. unsigned long temp_eflags = 0;
  1509. unsigned long cs = 0;
  1510. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1511. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1512. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1513. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1514. /* TODO: Add stack limit check */
  1515. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1516. if (rc != X86EMUL_CONTINUE)
  1517. return rc;
  1518. if (temp_eip & ~0xffff)
  1519. return emulate_gp(ctxt, 0);
  1520. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1521. if (rc != X86EMUL_CONTINUE)
  1522. return rc;
  1523. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1524. if (rc != X86EMUL_CONTINUE)
  1525. return rc;
  1526. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1527. if (rc != X86EMUL_CONTINUE)
  1528. return rc;
  1529. ctxt->_eip = temp_eip;
  1530. if (ctxt->op_bytes == 4)
  1531. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1532. else if (ctxt->op_bytes == 2) {
  1533. ctxt->eflags &= ~0xffff;
  1534. ctxt->eflags |= temp_eflags;
  1535. }
  1536. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1537. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1538. return rc;
  1539. }
  1540. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1541. {
  1542. switch(ctxt->mode) {
  1543. case X86EMUL_MODE_REAL:
  1544. return emulate_iret_real(ctxt);
  1545. case X86EMUL_MODE_VM86:
  1546. case X86EMUL_MODE_PROT16:
  1547. case X86EMUL_MODE_PROT32:
  1548. case X86EMUL_MODE_PROT64:
  1549. default:
  1550. /* iret from protected mode unimplemented yet */
  1551. return X86EMUL_UNHANDLEABLE;
  1552. }
  1553. }
  1554. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1555. {
  1556. int rc;
  1557. unsigned short sel;
  1558. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1559. rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
  1560. if (rc != X86EMUL_CONTINUE)
  1561. return rc;
  1562. ctxt->_eip = 0;
  1563. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  1564. return X86EMUL_CONTINUE;
  1565. }
  1566. static int em_grp2(struct x86_emulate_ctxt *ctxt)
  1567. {
  1568. switch (ctxt->modrm_reg) {
  1569. case 0: /* rol */
  1570. emulate_2op_SrcB(ctxt, "rol");
  1571. break;
  1572. case 1: /* ror */
  1573. emulate_2op_SrcB(ctxt, "ror");
  1574. break;
  1575. case 2: /* rcl */
  1576. emulate_2op_SrcB(ctxt, "rcl");
  1577. break;
  1578. case 3: /* rcr */
  1579. emulate_2op_SrcB(ctxt, "rcr");
  1580. break;
  1581. case 4: /* sal/shl */
  1582. case 6: /* sal/shl */
  1583. emulate_2op_SrcB(ctxt, "sal");
  1584. break;
  1585. case 5: /* shr */
  1586. emulate_2op_SrcB(ctxt, "shr");
  1587. break;
  1588. case 7: /* sar */
  1589. emulate_2op_SrcB(ctxt, "sar");
  1590. break;
  1591. }
  1592. return X86EMUL_CONTINUE;
  1593. }
  1594. static int em_not(struct x86_emulate_ctxt *ctxt)
  1595. {
  1596. ctxt->dst.val = ~ctxt->dst.val;
  1597. return X86EMUL_CONTINUE;
  1598. }
  1599. static int em_neg(struct x86_emulate_ctxt *ctxt)
  1600. {
  1601. emulate_1op(ctxt, "neg");
  1602. return X86EMUL_CONTINUE;
  1603. }
  1604. static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
  1605. {
  1606. u8 ex = 0;
  1607. emulate_1op_rax_rdx(ctxt, "mul", ex);
  1608. return X86EMUL_CONTINUE;
  1609. }
  1610. static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
  1611. {
  1612. u8 ex = 0;
  1613. emulate_1op_rax_rdx(ctxt, "imul", ex);
  1614. return X86EMUL_CONTINUE;
  1615. }
  1616. static int em_div_ex(struct x86_emulate_ctxt *ctxt)
  1617. {
  1618. u8 de = 0;
  1619. emulate_1op_rax_rdx(ctxt, "div", de);
  1620. if (de)
  1621. return emulate_de(ctxt);
  1622. return X86EMUL_CONTINUE;
  1623. }
  1624. static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
  1625. {
  1626. u8 de = 0;
  1627. emulate_1op_rax_rdx(ctxt, "idiv", de);
  1628. if (de)
  1629. return emulate_de(ctxt);
  1630. return X86EMUL_CONTINUE;
  1631. }
  1632. static int em_grp45(struct x86_emulate_ctxt *ctxt)
  1633. {
  1634. int rc = X86EMUL_CONTINUE;
  1635. switch (ctxt->modrm_reg) {
  1636. case 0: /* inc */
  1637. emulate_1op(ctxt, "inc");
  1638. break;
  1639. case 1: /* dec */
  1640. emulate_1op(ctxt, "dec");
  1641. break;
  1642. case 2: /* call near abs */ {
  1643. long int old_eip;
  1644. old_eip = ctxt->_eip;
  1645. ctxt->_eip = ctxt->src.val;
  1646. ctxt->src.val = old_eip;
  1647. rc = em_push(ctxt);
  1648. break;
  1649. }
  1650. case 4: /* jmp abs */
  1651. ctxt->_eip = ctxt->src.val;
  1652. break;
  1653. case 5: /* jmp far */
  1654. rc = em_jmp_far(ctxt);
  1655. break;
  1656. case 6: /* push */
  1657. rc = em_push(ctxt);
  1658. break;
  1659. }
  1660. return rc;
  1661. }
  1662. static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
  1663. {
  1664. u64 old = ctxt->dst.orig_val64;
  1665. if (((u32) (old >> 0) != (u32) ctxt->regs[VCPU_REGS_RAX]) ||
  1666. ((u32) (old >> 32) != (u32) ctxt->regs[VCPU_REGS_RDX])) {
  1667. ctxt->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1668. ctxt->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1669. ctxt->eflags &= ~EFLG_ZF;
  1670. } else {
  1671. ctxt->dst.val64 = ((u64)ctxt->regs[VCPU_REGS_RCX] << 32) |
  1672. (u32) ctxt->regs[VCPU_REGS_RBX];
  1673. ctxt->eflags |= EFLG_ZF;
  1674. }
  1675. return X86EMUL_CONTINUE;
  1676. }
  1677. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1678. {
  1679. ctxt->dst.type = OP_REG;
  1680. ctxt->dst.addr.reg = &ctxt->_eip;
  1681. ctxt->dst.bytes = ctxt->op_bytes;
  1682. return em_pop(ctxt);
  1683. }
  1684. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1685. {
  1686. int rc;
  1687. unsigned long cs;
  1688. rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
  1689. if (rc != X86EMUL_CONTINUE)
  1690. return rc;
  1691. if (ctxt->op_bytes == 4)
  1692. ctxt->_eip = (u32)ctxt->_eip;
  1693. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1694. if (rc != X86EMUL_CONTINUE)
  1695. return rc;
  1696. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1697. return rc;
  1698. }
  1699. static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
  1700. {
  1701. /* Save real source value, then compare EAX against destination. */
  1702. ctxt->src.orig_val = ctxt->src.val;
  1703. ctxt->src.val = ctxt->regs[VCPU_REGS_RAX];
  1704. emulate_2op_SrcV(ctxt, "cmp");
  1705. if (ctxt->eflags & EFLG_ZF) {
  1706. /* Success: write back to memory. */
  1707. ctxt->dst.val = ctxt->src.orig_val;
  1708. } else {
  1709. /* Failure: write the value we saw to EAX. */
  1710. ctxt->dst.type = OP_REG;
  1711. ctxt->dst.addr.reg = (unsigned long *)&ctxt->regs[VCPU_REGS_RAX];
  1712. }
  1713. return X86EMUL_CONTINUE;
  1714. }
  1715. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  1716. {
  1717. int seg = ctxt->src2.val;
  1718. unsigned short sel;
  1719. int rc;
  1720. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1721. rc = load_segment_descriptor(ctxt, sel, seg);
  1722. if (rc != X86EMUL_CONTINUE)
  1723. return rc;
  1724. ctxt->dst.val = ctxt->src.val;
  1725. return rc;
  1726. }
  1727. static void
  1728. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1729. struct desc_struct *cs, struct desc_struct *ss)
  1730. {
  1731. u16 selector;
  1732. memset(cs, 0, sizeof(struct desc_struct));
  1733. ctxt->ops->get_segment(ctxt, &selector, cs, NULL, VCPU_SREG_CS);
  1734. memset(ss, 0, sizeof(struct desc_struct));
  1735. cs->l = 0; /* will be adjusted later */
  1736. set_desc_base(cs, 0); /* flat segment */
  1737. cs->g = 1; /* 4kb granularity */
  1738. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1739. cs->type = 0x0b; /* Read, Execute, Accessed */
  1740. cs->s = 1;
  1741. cs->dpl = 0; /* will be adjusted later */
  1742. cs->p = 1;
  1743. cs->d = 1;
  1744. set_desc_base(ss, 0); /* flat segment */
  1745. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1746. ss->g = 1; /* 4kb granularity */
  1747. ss->s = 1;
  1748. ss->type = 0x03; /* Read/Write, Accessed */
  1749. ss->d = 1; /* 32bit stack segment */
  1750. ss->dpl = 0;
  1751. ss->p = 1;
  1752. }
  1753. static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
  1754. {
  1755. u32 eax, ebx, ecx, edx;
  1756. eax = ecx = 0;
  1757. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1758. return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
  1759. && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
  1760. && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
  1761. }
  1762. static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
  1763. {
  1764. struct x86_emulate_ops *ops = ctxt->ops;
  1765. u32 eax, ebx, ecx, edx;
  1766. /*
  1767. * syscall should always be enabled in longmode - so only become
  1768. * vendor specific (cpuid) if other modes are active...
  1769. */
  1770. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1771. return true;
  1772. eax = 0x00000000;
  1773. ecx = 0x00000000;
  1774. ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1775. /*
  1776. * Intel ("GenuineIntel")
  1777. * remark: Intel CPUs only support "syscall" in 64bit
  1778. * longmode. Also an 64bit guest with a
  1779. * 32bit compat-app running will #UD !! While this
  1780. * behaviour can be fixed (by emulating) into AMD
  1781. * response - CPUs of AMD can't behave like Intel.
  1782. */
  1783. if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
  1784. ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
  1785. edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
  1786. return false;
  1787. /* AMD ("AuthenticAMD") */
  1788. if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
  1789. ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
  1790. edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
  1791. return true;
  1792. /* AMD ("AMDisbetter!") */
  1793. if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
  1794. ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
  1795. edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
  1796. return true;
  1797. /* default: (not Intel, not AMD), apply Intel's stricter rules... */
  1798. return false;
  1799. }
  1800. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  1801. {
  1802. struct x86_emulate_ops *ops = ctxt->ops;
  1803. struct desc_struct cs, ss;
  1804. u64 msr_data;
  1805. u16 cs_sel, ss_sel;
  1806. u64 efer = 0;
  1807. /* syscall is not available in real mode */
  1808. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1809. ctxt->mode == X86EMUL_MODE_VM86)
  1810. return emulate_ud(ctxt);
  1811. if (!(em_syscall_is_enabled(ctxt)))
  1812. return emulate_ud(ctxt);
  1813. ops->get_msr(ctxt, MSR_EFER, &efer);
  1814. setup_syscalls_segments(ctxt, &cs, &ss);
  1815. if (!(efer & EFER_SCE))
  1816. return emulate_ud(ctxt);
  1817. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1818. msr_data >>= 32;
  1819. cs_sel = (u16)(msr_data & 0xfffc);
  1820. ss_sel = (u16)(msr_data + 8);
  1821. if (efer & EFER_LMA) {
  1822. cs.d = 0;
  1823. cs.l = 1;
  1824. }
  1825. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1826. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1827. ctxt->regs[VCPU_REGS_RCX] = ctxt->_eip;
  1828. if (efer & EFER_LMA) {
  1829. #ifdef CONFIG_X86_64
  1830. ctxt->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1831. ops->get_msr(ctxt,
  1832. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1833. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1834. ctxt->_eip = msr_data;
  1835. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  1836. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1837. #endif
  1838. } else {
  1839. /* legacy mode */
  1840. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1841. ctxt->_eip = (u32)msr_data;
  1842. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1843. }
  1844. return X86EMUL_CONTINUE;
  1845. }
  1846. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  1847. {
  1848. struct x86_emulate_ops *ops = ctxt->ops;
  1849. struct desc_struct cs, ss;
  1850. u64 msr_data;
  1851. u16 cs_sel, ss_sel;
  1852. u64 efer = 0;
  1853. ops->get_msr(ctxt, MSR_EFER, &efer);
  1854. /* inject #GP if in real mode */
  1855. if (ctxt->mode == X86EMUL_MODE_REAL)
  1856. return emulate_gp(ctxt, 0);
  1857. /*
  1858. * Not recognized on AMD in compat mode (but is recognized in legacy
  1859. * mode).
  1860. */
  1861. if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
  1862. && !vendor_intel(ctxt))
  1863. return emulate_ud(ctxt);
  1864. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1865. * Therefore, we inject an #UD.
  1866. */
  1867. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1868. return emulate_ud(ctxt);
  1869. setup_syscalls_segments(ctxt, &cs, &ss);
  1870. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1871. switch (ctxt->mode) {
  1872. case X86EMUL_MODE_PROT32:
  1873. if ((msr_data & 0xfffc) == 0x0)
  1874. return emulate_gp(ctxt, 0);
  1875. break;
  1876. case X86EMUL_MODE_PROT64:
  1877. if (msr_data == 0x0)
  1878. return emulate_gp(ctxt, 0);
  1879. break;
  1880. }
  1881. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1882. cs_sel = (u16)msr_data;
  1883. cs_sel &= ~SELECTOR_RPL_MASK;
  1884. ss_sel = cs_sel + 8;
  1885. ss_sel &= ~SELECTOR_RPL_MASK;
  1886. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  1887. cs.d = 0;
  1888. cs.l = 1;
  1889. }
  1890. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1891. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1892. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  1893. ctxt->_eip = msr_data;
  1894. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  1895. ctxt->regs[VCPU_REGS_RSP] = msr_data;
  1896. return X86EMUL_CONTINUE;
  1897. }
  1898. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  1899. {
  1900. struct x86_emulate_ops *ops = ctxt->ops;
  1901. struct desc_struct cs, ss;
  1902. u64 msr_data;
  1903. int usermode;
  1904. u16 cs_sel = 0, ss_sel = 0;
  1905. /* inject #GP if in real mode or Virtual 8086 mode */
  1906. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1907. ctxt->mode == X86EMUL_MODE_VM86)
  1908. return emulate_gp(ctxt, 0);
  1909. setup_syscalls_segments(ctxt, &cs, &ss);
  1910. if ((ctxt->rex_prefix & 0x8) != 0x0)
  1911. usermode = X86EMUL_MODE_PROT64;
  1912. else
  1913. usermode = X86EMUL_MODE_PROT32;
  1914. cs.dpl = 3;
  1915. ss.dpl = 3;
  1916. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1917. switch (usermode) {
  1918. case X86EMUL_MODE_PROT32:
  1919. cs_sel = (u16)(msr_data + 16);
  1920. if ((msr_data & 0xfffc) == 0x0)
  1921. return emulate_gp(ctxt, 0);
  1922. ss_sel = (u16)(msr_data + 24);
  1923. break;
  1924. case X86EMUL_MODE_PROT64:
  1925. cs_sel = (u16)(msr_data + 32);
  1926. if (msr_data == 0x0)
  1927. return emulate_gp(ctxt, 0);
  1928. ss_sel = cs_sel + 8;
  1929. cs.d = 0;
  1930. cs.l = 1;
  1931. break;
  1932. }
  1933. cs_sel |= SELECTOR_RPL_MASK;
  1934. ss_sel |= SELECTOR_RPL_MASK;
  1935. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1936. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1937. ctxt->_eip = ctxt->regs[VCPU_REGS_RDX];
  1938. ctxt->regs[VCPU_REGS_RSP] = ctxt->regs[VCPU_REGS_RCX];
  1939. return X86EMUL_CONTINUE;
  1940. }
  1941. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  1942. {
  1943. int iopl;
  1944. if (ctxt->mode == X86EMUL_MODE_REAL)
  1945. return false;
  1946. if (ctxt->mode == X86EMUL_MODE_VM86)
  1947. return true;
  1948. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1949. return ctxt->ops->cpl(ctxt) > iopl;
  1950. }
  1951. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1952. u16 port, u16 len)
  1953. {
  1954. struct x86_emulate_ops *ops = ctxt->ops;
  1955. struct desc_struct tr_seg;
  1956. u32 base3;
  1957. int r;
  1958. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  1959. unsigned mask = (1 << len) - 1;
  1960. unsigned long base;
  1961. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  1962. if (!tr_seg.p)
  1963. return false;
  1964. if (desc_limit_scaled(&tr_seg) < 103)
  1965. return false;
  1966. base = get_desc_base(&tr_seg);
  1967. #ifdef CONFIG_X86_64
  1968. base |= ((u64)base3) << 32;
  1969. #endif
  1970. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  1971. if (r != X86EMUL_CONTINUE)
  1972. return false;
  1973. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1974. return false;
  1975. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  1976. if (r != X86EMUL_CONTINUE)
  1977. return false;
  1978. if ((perm >> bit_idx) & mask)
  1979. return false;
  1980. return true;
  1981. }
  1982. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1983. u16 port, u16 len)
  1984. {
  1985. if (ctxt->perm_ok)
  1986. return true;
  1987. if (emulator_bad_iopl(ctxt))
  1988. if (!emulator_io_port_access_allowed(ctxt, port, len))
  1989. return false;
  1990. ctxt->perm_ok = true;
  1991. return true;
  1992. }
  1993. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1994. struct tss_segment_16 *tss)
  1995. {
  1996. tss->ip = ctxt->_eip;
  1997. tss->flag = ctxt->eflags;
  1998. tss->ax = ctxt->regs[VCPU_REGS_RAX];
  1999. tss->cx = ctxt->regs[VCPU_REGS_RCX];
  2000. tss->dx = ctxt->regs[VCPU_REGS_RDX];
  2001. tss->bx = ctxt->regs[VCPU_REGS_RBX];
  2002. tss->sp = ctxt->regs[VCPU_REGS_RSP];
  2003. tss->bp = ctxt->regs[VCPU_REGS_RBP];
  2004. tss->si = ctxt->regs[VCPU_REGS_RSI];
  2005. tss->di = ctxt->regs[VCPU_REGS_RDI];
  2006. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2007. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2008. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2009. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2010. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2011. }
  2012. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  2013. struct tss_segment_16 *tss)
  2014. {
  2015. int ret;
  2016. ctxt->_eip = tss->ip;
  2017. ctxt->eflags = tss->flag | 2;
  2018. ctxt->regs[VCPU_REGS_RAX] = tss->ax;
  2019. ctxt->regs[VCPU_REGS_RCX] = tss->cx;
  2020. ctxt->regs[VCPU_REGS_RDX] = tss->dx;
  2021. ctxt->regs[VCPU_REGS_RBX] = tss->bx;
  2022. ctxt->regs[VCPU_REGS_RSP] = tss->sp;
  2023. ctxt->regs[VCPU_REGS_RBP] = tss->bp;
  2024. ctxt->regs[VCPU_REGS_RSI] = tss->si;
  2025. ctxt->regs[VCPU_REGS_RDI] = tss->di;
  2026. /*
  2027. * SDM says that segment selectors are loaded before segment
  2028. * descriptors
  2029. */
  2030. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2031. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2032. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2033. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2034. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2035. /*
  2036. * Now load segment descriptors. If fault happenes at this stage
  2037. * it is handled in a context of new task
  2038. */
  2039. ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2040. if (ret != X86EMUL_CONTINUE)
  2041. return ret;
  2042. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2043. if (ret != X86EMUL_CONTINUE)
  2044. return ret;
  2045. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2046. if (ret != X86EMUL_CONTINUE)
  2047. return ret;
  2048. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2049. if (ret != X86EMUL_CONTINUE)
  2050. return ret;
  2051. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2052. if (ret != X86EMUL_CONTINUE)
  2053. return ret;
  2054. return X86EMUL_CONTINUE;
  2055. }
  2056. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2057. u16 tss_selector, u16 old_tss_sel,
  2058. ulong old_tss_base, struct desc_struct *new_desc)
  2059. {
  2060. struct x86_emulate_ops *ops = ctxt->ops;
  2061. struct tss_segment_16 tss_seg;
  2062. int ret;
  2063. u32 new_tss_base = get_desc_base(new_desc);
  2064. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2065. &ctxt->exception);
  2066. if (ret != X86EMUL_CONTINUE)
  2067. /* FIXME: need to provide precise fault address */
  2068. return ret;
  2069. save_state_to_tss16(ctxt, &tss_seg);
  2070. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2071. &ctxt->exception);
  2072. if (ret != X86EMUL_CONTINUE)
  2073. /* FIXME: need to provide precise fault address */
  2074. return ret;
  2075. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2076. &ctxt->exception);
  2077. if (ret != X86EMUL_CONTINUE)
  2078. /* FIXME: need to provide precise fault address */
  2079. return ret;
  2080. if (old_tss_sel != 0xffff) {
  2081. tss_seg.prev_task_link = old_tss_sel;
  2082. ret = ops->write_std(ctxt, new_tss_base,
  2083. &tss_seg.prev_task_link,
  2084. sizeof tss_seg.prev_task_link,
  2085. &ctxt->exception);
  2086. if (ret != X86EMUL_CONTINUE)
  2087. /* FIXME: need to provide precise fault address */
  2088. return ret;
  2089. }
  2090. return load_state_from_tss16(ctxt, &tss_seg);
  2091. }
  2092. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2093. struct tss_segment_32 *tss)
  2094. {
  2095. tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
  2096. tss->eip = ctxt->_eip;
  2097. tss->eflags = ctxt->eflags;
  2098. tss->eax = ctxt->regs[VCPU_REGS_RAX];
  2099. tss->ecx = ctxt->regs[VCPU_REGS_RCX];
  2100. tss->edx = ctxt->regs[VCPU_REGS_RDX];
  2101. tss->ebx = ctxt->regs[VCPU_REGS_RBX];
  2102. tss->esp = ctxt->regs[VCPU_REGS_RSP];
  2103. tss->ebp = ctxt->regs[VCPU_REGS_RBP];
  2104. tss->esi = ctxt->regs[VCPU_REGS_RSI];
  2105. tss->edi = ctxt->regs[VCPU_REGS_RDI];
  2106. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2107. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2108. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2109. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2110. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  2111. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  2112. tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2113. }
  2114. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2115. struct tss_segment_32 *tss)
  2116. {
  2117. int ret;
  2118. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  2119. return emulate_gp(ctxt, 0);
  2120. ctxt->_eip = tss->eip;
  2121. ctxt->eflags = tss->eflags | 2;
  2122. /* General purpose registers */
  2123. ctxt->regs[VCPU_REGS_RAX] = tss->eax;
  2124. ctxt->regs[VCPU_REGS_RCX] = tss->ecx;
  2125. ctxt->regs[VCPU_REGS_RDX] = tss->edx;
  2126. ctxt->regs[VCPU_REGS_RBX] = tss->ebx;
  2127. ctxt->regs[VCPU_REGS_RSP] = tss->esp;
  2128. ctxt->regs[VCPU_REGS_RBP] = tss->ebp;
  2129. ctxt->regs[VCPU_REGS_RSI] = tss->esi;
  2130. ctxt->regs[VCPU_REGS_RDI] = tss->edi;
  2131. /*
  2132. * SDM says that segment selectors are loaded before segment
  2133. * descriptors
  2134. */
  2135. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2136. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2137. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2138. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2139. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2140. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  2141. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  2142. /*
  2143. * If we're switching between Protected Mode and VM86, we need to make
  2144. * sure to update the mode before loading the segment descriptors so
  2145. * that the selectors are interpreted correctly.
  2146. *
  2147. * Need to get rflags to the vcpu struct immediately because it
  2148. * influences the CPL which is checked at least when loading the segment
  2149. * descriptors and when pushing an error code to the new kernel stack.
  2150. *
  2151. * TODO Introduce a separate ctxt->ops->set_cpl callback
  2152. */
  2153. if (ctxt->eflags & X86_EFLAGS_VM)
  2154. ctxt->mode = X86EMUL_MODE_VM86;
  2155. else
  2156. ctxt->mode = X86EMUL_MODE_PROT32;
  2157. ctxt->ops->set_rflags(ctxt, ctxt->eflags);
  2158. /*
  2159. * Now load segment descriptors. If fault happenes at this stage
  2160. * it is handled in a context of new task
  2161. */
  2162. ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2163. if (ret != X86EMUL_CONTINUE)
  2164. return ret;
  2165. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2166. if (ret != X86EMUL_CONTINUE)
  2167. return ret;
  2168. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2169. if (ret != X86EMUL_CONTINUE)
  2170. return ret;
  2171. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2172. if (ret != X86EMUL_CONTINUE)
  2173. return ret;
  2174. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2175. if (ret != X86EMUL_CONTINUE)
  2176. return ret;
  2177. ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
  2178. if (ret != X86EMUL_CONTINUE)
  2179. return ret;
  2180. ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
  2181. if (ret != X86EMUL_CONTINUE)
  2182. return ret;
  2183. return X86EMUL_CONTINUE;
  2184. }
  2185. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2186. u16 tss_selector, u16 old_tss_sel,
  2187. ulong old_tss_base, struct desc_struct *new_desc)
  2188. {
  2189. struct x86_emulate_ops *ops = ctxt->ops;
  2190. struct tss_segment_32 tss_seg;
  2191. int ret;
  2192. u32 new_tss_base = get_desc_base(new_desc);
  2193. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2194. &ctxt->exception);
  2195. if (ret != X86EMUL_CONTINUE)
  2196. /* FIXME: need to provide precise fault address */
  2197. return ret;
  2198. save_state_to_tss32(ctxt, &tss_seg);
  2199. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2200. &ctxt->exception);
  2201. if (ret != X86EMUL_CONTINUE)
  2202. /* FIXME: need to provide precise fault address */
  2203. return ret;
  2204. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2205. &ctxt->exception);
  2206. if (ret != X86EMUL_CONTINUE)
  2207. /* FIXME: need to provide precise fault address */
  2208. return ret;
  2209. if (old_tss_sel != 0xffff) {
  2210. tss_seg.prev_task_link = old_tss_sel;
  2211. ret = ops->write_std(ctxt, new_tss_base,
  2212. &tss_seg.prev_task_link,
  2213. sizeof tss_seg.prev_task_link,
  2214. &ctxt->exception);
  2215. if (ret != X86EMUL_CONTINUE)
  2216. /* FIXME: need to provide precise fault address */
  2217. return ret;
  2218. }
  2219. return load_state_from_tss32(ctxt, &tss_seg);
  2220. }
  2221. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2222. u16 tss_selector, int idt_index, int reason,
  2223. bool has_error_code, u32 error_code)
  2224. {
  2225. struct x86_emulate_ops *ops = ctxt->ops;
  2226. struct desc_struct curr_tss_desc, next_tss_desc;
  2227. int ret;
  2228. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2229. ulong old_tss_base =
  2230. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2231. u32 desc_limit;
  2232. /* FIXME: old_tss_base == ~0 ? */
  2233. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2234. if (ret != X86EMUL_CONTINUE)
  2235. return ret;
  2236. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2237. if (ret != X86EMUL_CONTINUE)
  2238. return ret;
  2239. /* FIXME: check that next_tss_desc is tss */
  2240. /*
  2241. * Check privileges. The three cases are task switch caused by...
  2242. *
  2243. * 1. jmp/call/int to task gate: Check against DPL of the task gate
  2244. * 2. Exception/IRQ/iret: No check is performed
  2245. * 3. jmp/call to TSS: Check agains DPL of the TSS
  2246. */
  2247. if (reason == TASK_SWITCH_GATE) {
  2248. if (idt_index != -1) {
  2249. /* Software interrupts */
  2250. struct desc_struct task_gate_desc;
  2251. int dpl;
  2252. ret = read_interrupt_descriptor(ctxt, idt_index,
  2253. &task_gate_desc);
  2254. if (ret != X86EMUL_CONTINUE)
  2255. return ret;
  2256. dpl = task_gate_desc.dpl;
  2257. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2258. return emulate_gp(ctxt, (idt_index << 3) | 0x2);
  2259. }
  2260. } else if (reason != TASK_SWITCH_IRET) {
  2261. int dpl = next_tss_desc.dpl;
  2262. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2263. return emulate_gp(ctxt, tss_selector);
  2264. }
  2265. desc_limit = desc_limit_scaled(&next_tss_desc);
  2266. if (!next_tss_desc.p ||
  2267. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2268. desc_limit < 0x2b)) {
  2269. emulate_ts(ctxt, tss_selector & 0xfffc);
  2270. return X86EMUL_PROPAGATE_FAULT;
  2271. }
  2272. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2273. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2274. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2275. }
  2276. if (reason == TASK_SWITCH_IRET)
  2277. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2278. /* set back link to prev task only if NT bit is set in eflags
  2279. note that old_tss_sel is not used afetr this point */
  2280. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2281. old_tss_sel = 0xffff;
  2282. if (next_tss_desc.type & 8)
  2283. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2284. old_tss_base, &next_tss_desc);
  2285. else
  2286. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2287. old_tss_base, &next_tss_desc);
  2288. if (ret != X86EMUL_CONTINUE)
  2289. return ret;
  2290. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2291. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2292. if (reason != TASK_SWITCH_IRET) {
  2293. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2294. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2295. }
  2296. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2297. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2298. if (has_error_code) {
  2299. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2300. ctxt->lock_prefix = 0;
  2301. ctxt->src.val = (unsigned long) error_code;
  2302. ret = em_push(ctxt);
  2303. }
  2304. return ret;
  2305. }
  2306. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2307. u16 tss_selector, int idt_index, int reason,
  2308. bool has_error_code, u32 error_code)
  2309. {
  2310. int rc;
  2311. ctxt->_eip = ctxt->eip;
  2312. ctxt->dst.type = OP_NONE;
  2313. rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
  2314. has_error_code, error_code);
  2315. if (rc == X86EMUL_CONTINUE)
  2316. ctxt->eip = ctxt->_eip;
  2317. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2318. }
  2319. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  2320. int reg, struct operand *op)
  2321. {
  2322. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2323. register_address_increment(ctxt, &ctxt->regs[reg], df * op->bytes);
  2324. op->addr.mem.ea = register_address(ctxt, ctxt->regs[reg]);
  2325. op->addr.mem.seg = seg;
  2326. }
  2327. static int em_das(struct x86_emulate_ctxt *ctxt)
  2328. {
  2329. u8 al, old_al;
  2330. bool af, cf, old_cf;
  2331. cf = ctxt->eflags & X86_EFLAGS_CF;
  2332. al = ctxt->dst.val;
  2333. old_al = al;
  2334. old_cf = cf;
  2335. cf = false;
  2336. af = ctxt->eflags & X86_EFLAGS_AF;
  2337. if ((al & 0x0f) > 9 || af) {
  2338. al -= 6;
  2339. cf = old_cf | (al >= 250);
  2340. af = true;
  2341. } else {
  2342. af = false;
  2343. }
  2344. if (old_al > 0x99 || old_cf) {
  2345. al -= 0x60;
  2346. cf = true;
  2347. }
  2348. ctxt->dst.val = al;
  2349. /* Set PF, ZF, SF */
  2350. ctxt->src.type = OP_IMM;
  2351. ctxt->src.val = 0;
  2352. ctxt->src.bytes = 1;
  2353. emulate_2op_SrcV(ctxt, "or");
  2354. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2355. if (cf)
  2356. ctxt->eflags |= X86_EFLAGS_CF;
  2357. if (af)
  2358. ctxt->eflags |= X86_EFLAGS_AF;
  2359. return X86EMUL_CONTINUE;
  2360. }
  2361. static int em_call(struct x86_emulate_ctxt *ctxt)
  2362. {
  2363. long rel = ctxt->src.val;
  2364. ctxt->src.val = (unsigned long)ctxt->_eip;
  2365. jmp_rel(ctxt, rel);
  2366. return em_push(ctxt);
  2367. }
  2368. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2369. {
  2370. u16 sel, old_cs;
  2371. ulong old_eip;
  2372. int rc;
  2373. old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2374. old_eip = ctxt->_eip;
  2375. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2376. if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
  2377. return X86EMUL_CONTINUE;
  2378. ctxt->_eip = 0;
  2379. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  2380. ctxt->src.val = old_cs;
  2381. rc = em_push(ctxt);
  2382. if (rc != X86EMUL_CONTINUE)
  2383. return rc;
  2384. ctxt->src.val = old_eip;
  2385. return em_push(ctxt);
  2386. }
  2387. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2388. {
  2389. int rc;
  2390. ctxt->dst.type = OP_REG;
  2391. ctxt->dst.addr.reg = &ctxt->_eip;
  2392. ctxt->dst.bytes = ctxt->op_bytes;
  2393. rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  2394. if (rc != X86EMUL_CONTINUE)
  2395. return rc;
  2396. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], ctxt->src.val);
  2397. return X86EMUL_CONTINUE;
  2398. }
  2399. static int em_add(struct x86_emulate_ctxt *ctxt)
  2400. {
  2401. emulate_2op_SrcV(ctxt, "add");
  2402. return X86EMUL_CONTINUE;
  2403. }
  2404. static int em_or(struct x86_emulate_ctxt *ctxt)
  2405. {
  2406. emulate_2op_SrcV(ctxt, "or");
  2407. return X86EMUL_CONTINUE;
  2408. }
  2409. static int em_adc(struct x86_emulate_ctxt *ctxt)
  2410. {
  2411. emulate_2op_SrcV(ctxt, "adc");
  2412. return X86EMUL_CONTINUE;
  2413. }
  2414. static int em_sbb(struct x86_emulate_ctxt *ctxt)
  2415. {
  2416. emulate_2op_SrcV(ctxt, "sbb");
  2417. return X86EMUL_CONTINUE;
  2418. }
  2419. static int em_and(struct x86_emulate_ctxt *ctxt)
  2420. {
  2421. emulate_2op_SrcV(ctxt, "and");
  2422. return X86EMUL_CONTINUE;
  2423. }
  2424. static int em_sub(struct x86_emulate_ctxt *ctxt)
  2425. {
  2426. emulate_2op_SrcV(ctxt, "sub");
  2427. return X86EMUL_CONTINUE;
  2428. }
  2429. static int em_xor(struct x86_emulate_ctxt *ctxt)
  2430. {
  2431. emulate_2op_SrcV(ctxt, "xor");
  2432. return X86EMUL_CONTINUE;
  2433. }
  2434. static int em_cmp(struct x86_emulate_ctxt *ctxt)
  2435. {
  2436. emulate_2op_SrcV(ctxt, "cmp");
  2437. /* Disable writeback. */
  2438. ctxt->dst.type = OP_NONE;
  2439. return X86EMUL_CONTINUE;
  2440. }
  2441. static int em_test(struct x86_emulate_ctxt *ctxt)
  2442. {
  2443. emulate_2op_SrcV(ctxt, "test");
  2444. /* Disable writeback. */
  2445. ctxt->dst.type = OP_NONE;
  2446. return X86EMUL_CONTINUE;
  2447. }
  2448. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2449. {
  2450. /* Write back the register source. */
  2451. ctxt->src.val = ctxt->dst.val;
  2452. write_register_operand(&ctxt->src);
  2453. /* Write back the memory destination with implicit LOCK prefix. */
  2454. ctxt->dst.val = ctxt->src.orig_val;
  2455. ctxt->lock_prefix = 1;
  2456. return X86EMUL_CONTINUE;
  2457. }
  2458. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2459. {
  2460. emulate_2op_SrcV_nobyte(ctxt, "imul");
  2461. return X86EMUL_CONTINUE;
  2462. }
  2463. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2464. {
  2465. ctxt->dst.val = ctxt->src2.val;
  2466. return em_imul(ctxt);
  2467. }
  2468. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2469. {
  2470. ctxt->dst.type = OP_REG;
  2471. ctxt->dst.bytes = ctxt->src.bytes;
  2472. ctxt->dst.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  2473. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2474. return X86EMUL_CONTINUE;
  2475. }
  2476. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2477. {
  2478. u64 tsc = 0;
  2479. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2480. ctxt->regs[VCPU_REGS_RAX] = (u32)tsc;
  2481. ctxt->regs[VCPU_REGS_RDX] = tsc >> 32;
  2482. return X86EMUL_CONTINUE;
  2483. }
  2484. static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
  2485. {
  2486. u64 pmc;
  2487. if (ctxt->ops->read_pmc(ctxt, ctxt->regs[VCPU_REGS_RCX], &pmc))
  2488. return emulate_gp(ctxt, 0);
  2489. ctxt->regs[VCPU_REGS_RAX] = (u32)pmc;
  2490. ctxt->regs[VCPU_REGS_RDX] = pmc >> 32;
  2491. return X86EMUL_CONTINUE;
  2492. }
  2493. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2494. {
  2495. memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
  2496. return X86EMUL_CONTINUE;
  2497. }
  2498. static int em_cr_write(struct x86_emulate_ctxt *ctxt)
  2499. {
  2500. if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
  2501. return emulate_gp(ctxt, 0);
  2502. /* Disable writeback. */
  2503. ctxt->dst.type = OP_NONE;
  2504. return X86EMUL_CONTINUE;
  2505. }
  2506. static int em_dr_write(struct x86_emulate_ctxt *ctxt)
  2507. {
  2508. unsigned long val;
  2509. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2510. val = ctxt->src.val & ~0ULL;
  2511. else
  2512. val = ctxt->src.val & ~0U;
  2513. /* #UD condition is already handled. */
  2514. if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
  2515. return emulate_gp(ctxt, 0);
  2516. /* Disable writeback. */
  2517. ctxt->dst.type = OP_NONE;
  2518. return X86EMUL_CONTINUE;
  2519. }
  2520. static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
  2521. {
  2522. u64 msr_data;
  2523. msr_data = (u32)ctxt->regs[VCPU_REGS_RAX]
  2524. | ((u64)ctxt->regs[VCPU_REGS_RDX] << 32);
  2525. if (ctxt->ops->set_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], msr_data))
  2526. return emulate_gp(ctxt, 0);
  2527. return X86EMUL_CONTINUE;
  2528. }
  2529. static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
  2530. {
  2531. u64 msr_data;
  2532. if (ctxt->ops->get_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], &msr_data))
  2533. return emulate_gp(ctxt, 0);
  2534. ctxt->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2535. ctxt->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2536. return X86EMUL_CONTINUE;
  2537. }
  2538. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  2539. {
  2540. if (ctxt->modrm_reg > VCPU_SREG_GS)
  2541. return emulate_ud(ctxt);
  2542. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  2543. return X86EMUL_CONTINUE;
  2544. }
  2545. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  2546. {
  2547. u16 sel = ctxt->src.val;
  2548. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  2549. return emulate_ud(ctxt);
  2550. if (ctxt->modrm_reg == VCPU_SREG_SS)
  2551. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2552. /* Disable writeback. */
  2553. ctxt->dst.type = OP_NONE;
  2554. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  2555. }
  2556. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2557. {
  2558. int rc;
  2559. ulong linear;
  2560. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  2561. if (rc == X86EMUL_CONTINUE)
  2562. ctxt->ops->invlpg(ctxt, linear);
  2563. /* Disable writeback. */
  2564. ctxt->dst.type = OP_NONE;
  2565. return X86EMUL_CONTINUE;
  2566. }
  2567. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2568. {
  2569. ulong cr0;
  2570. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2571. cr0 &= ~X86_CR0_TS;
  2572. ctxt->ops->set_cr(ctxt, 0, cr0);
  2573. return X86EMUL_CONTINUE;
  2574. }
  2575. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2576. {
  2577. int rc;
  2578. if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
  2579. return X86EMUL_UNHANDLEABLE;
  2580. rc = ctxt->ops->fix_hypercall(ctxt);
  2581. if (rc != X86EMUL_CONTINUE)
  2582. return rc;
  2583. /* Let the processor re-execute the fixed hypercall */
  2584. ctxt->_eip = ctxt->eip;
  2585. /* Disable writeback. */
  2586. ctxt->dst.type = OP_NONE;
  2587. return X86EMUL_CONTINUE;
  2588. }
  2589. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2590. {
  2591. struct desc_ptr desc_ptr;
  2592. int rc;
  2593. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2594. &desc_ptr.size, &desc_ptr.address,
  2595. ctxt->op_bytes);
  2596. if (rc != X86EMUL_CONTINUE)
  2597. return rc;
  2598. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2599. /* Disable writeback. */
  2600. ctxt->dst.type = OP_NONE;
  2601. return X86EMUL_CONTINUE;
  2602. }
  2603. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2604. {
  2605. int rc;
  2606. rc = ctxt->ops->fix_hypercall(ctxt);
  2607. /* Disable writeback. */
  2608. ctxt->dst.type = OP_NONE;
  2609. return rc;
  2610. }
  2611. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2612. {
  2613. struct desc_ptr desc_ptr;
  2614. int rc;
  2615. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2616. &desc_ptr.size, &desc_ptr.address,
  2617. ctxt->op_bytes);
  2618. if (rc != X86EMUL_CONTINUE)
  2619. return rc;
  2620. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2621. /* Disable writeback. */
  2622. ctxt->dst.type = OP_NONE;
  2623. return X86EMUL_CONTINUE;
  2624. }
  2625. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2626. {
  2627. ctxt->dst.bytes = 2;
  2628. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2629. return X86EMUL_CONTINUE;
  2630. }
  2631. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2632. {
  2633. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2634. | (ctxt->src.val & 0x0f));
  2635. ctxt->dst.type = OP_NONE;
  2636. return X86EMUL_CONTINUE;
  2637. }
  2638. static int em_loop(struct x86_emulate_ctxt *ctxt)
  2639. {
  2640. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  2641. if ((address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) != 0) &&
  2642. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  2643. jmp_rel(ctxt, ctxt->src.val);
  2644. return X86EMUL_CONTINUE;
  2645. }
  2646. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  2647. {
  2648. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0)
  2649. jmp_rel(ctxt, ctxt->src.val);
  2650. return X86EMUL_CONTINUE;
  2651. }
  2652. static int em_in(struct x86_emulate_ctxt *ctxt)
  2653. {
  2654. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  2655. &ctxt->dst.val))
  2656. return X86EMUL_IO_NEEDED;
  2657. return X86EMUL_CONTINUE;
  2658. }
  2659. static int em_out(struct x86_emulate_ctxt *ctxt)
  2660. {
  2661. ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  2662. &ctxt->src.val, 1);
  2663. /* Disable writeback. */
  2664. ctxt->dst.type = OP_NONE;
  2665. return X86EMUL_CONTINUE;
  2666. }
  2667. static int em_cli(struct x86_emulate_ctxt *ctxt)
  2668. {
  2669. if (emulator_bad_iopl(ctxt))
  2670. return emulate_gp(ctxt, 0);
  2671. ctxt->eflags &= ~X86_EFLAGS_IF;
  2672. return X86EMUL_CONTINUE;
  2673. }
  2674. static int em_sti(struct x86_emulate_ctxt *ctxt)
  2675. {
  2676. if (emulator_bad_iopl(ctxt))
  2677. return emulate_gp(ctxt, 0);
  2678. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2679. ctxt->eflags |= X86_EFLAGS_IF;
  2680. return X86EMUL_CONTINUE;
  2681. }
  2682. static int em_bt(struct x86_emulate_ctxt *ctxt)
  2683. {
  2684. /* Disable writeback. */
  2685. ctxt->dst.type = OP_NONE;
  2686. /* only subword offset */
  2687. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  2688. emulate_2op_SrcV_nobyte(ctxt, "bt");
  2689. return X86EMUL_CONTINUE;
  2690. }
  2691. static int em_bts(struct x86_emulate_ctxt *ctxt)
  2692. {
  2693. emulate_2op_SrcV_nobyte(ctxt, "bts");
  2694. return X86EMUL_CONTINUE;
  2695. }
  2696. static int em_btr(struct x86_emulate_ctxt *ctxt)
  2697. {
  2698. emulate_2op_SrcV_nobyte(ctxt, "btr");
  2699. return X86EMUL_CONTINUE;
  2700. }
  2701. static int em_btc(struct x86_emulate_ctxt *ctxt)
  2702. {
  2703. emulate_2op_SrcV_nobyte(ctxt, "btc");
  2704. return X86EMUL_CONTINUE;
  2705. }
  2706. static int em_bsf(struct x86_emulate_ctxt *ctxt)
  2707. {
  2708. emulate_2op_SrcV_nobyte(ctxt, "bsf");
  2709. return X86EMUL_CONTINUE;
  2710. }
  2711. static int em_bsr(struct x86_emulate_ctxt *ctxt)
  2712. {
  2713. emulate_2op_SrcV_nobyte(ctxt, "bsr");
  2714. return X86EMUL_CONTINUE;
  2715. }
  2716. static int em_cpuid(struct x86_emulate_ctxt *ctxt)
  2717. {
  2718. u32 eax, ebx, ecx, edx;
  2719. eax = ctxt->regs[VCPU_REGS_RAX];
  2720. ecx = ctxt->regs[VCPU_REGS_RCX];
  2721. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2722. ctxt->regs[VCPU_REGS_RAX] = eax;
  2723. ctxt->regs[VCPU_REGS_RBX] = ebx;
  2724. ctxt->regs[VCPU_REGS_RCX] = ecx;
  2725. ctxt->regs[VCPU_REGS_RDX] = edx;
  2726. return X86EMUL_CONTINUE;
  2727. }
  2728. static bool valid_cr(int nr)
  2729. {
  2730. switch (nr) {
  2731. case 0:
  2732. case 2 ... 4:
  2733. case 8:
  2734. return true;
  2735. default:
  2736. return false;
  2737. }
  2738. }
  2739. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2740. {
  2741. if (!valid_cr(ctxt->modrm_reg))
  2742. return emulate_ud(ctxt);
  2743. return X86EMUL_CONTINUE;
  2744. }
  2745. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2746. {
  2747. u64 new_val = ctxt->src.val64;
  2748. int cr = ctxt->modrm_reg;
  2749. u64 efer = 0;
  2750. static u64 cr_reserved_bits[] = {
  2751. 0xffffffff00000000ULL,
  2752. 0, 0, 0, /* CR3 checked later */
  2753. CR4_RESERVED_BITS,
  2754. 0, 0, 0,
  2755. CR8_RESERVED_BITS,
  2756. };
  2757. if (!valid_cr(cr))
  2758. return emulate_ud(ctxt);
  2759. if (new_val & cr_reserved_bits[cr])
  2760. return emulate_gp(ctxt, 0);
  2761. switch (cr) {
  2762. case 0: {
  2763. u64 cr4;
  2764. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  2765. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  2766. return emulate_gp(ctxt, 0);
  2767. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2768. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2769. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  2770. !(cr4 & X86_CR4_PAE))
  2771. return emulate_gp(ctxt, 0);
  2772. break;
  2773. }
  2774. case 3: {
  2775. u64 rsvd = 0;
  2776. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2777. if (efer & EFER_LMA)
  2778. rsvd = CR3_L_MODE_RESERVED_BITS;
  2779. else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
  2780. rsvd = CR3_PAE_RESERVED_BITS;
  2781. else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
  2782. rsvd = CR3_NONPAE_RESERVED_BITS;
  2783. if (new_val & rsvd)
  2784. return emulate_gp(ctxt, 0);
  2785. break;
  2786. }
  2787. case 4: {
  2788. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2789. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  2790. return emulate_gp(ctxt, 0);
  2791. break;
  2792. }
  2793. }
  2794. return X86EMUL_CONTINUE;
  2795. }
  2796. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  2797. {
  2798. unsigned long dr7;
  2799. ctxt->ops->get_dr(ctxt, 7, &dr7);
  2800. /* Check if DR7.Global_Enable is set */
  2801. return dr7 & (1 << 13);
  2802. }
  2803. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  2804. {
  2805. int dr = ctxt->modrm_reg;
  2806. u64 cr4;
  2807. if (dr > 7)
  2808. return emulate_ud(ctxt);
  2809. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2810. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  2811. return emulate_ud(ctxt);
  2812. if (check_dr7_gd(ctxt))
  2813. return emulate_db(ctxt);
  2814. return X86EMUL_CONTINUE;
  2815. }
  2816. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  2817. {
  2818. u64 new_val = ctxt->src.val64;
  2819. int dr = ctxt->modrm_reg;
  2820. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  2821. return emulate_gp(ctxt, 0);
  2822. return check_dr_read(ctxt);
  2823. }
  2824. static int check_svme(struct x86_emulate_ctxt *ctxt)
  2825. {
  2826. u64 efer;
  2827. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2828. if (!(efer & EFER_SVME))
  2829. return emulate_ud(ctxt);
  2830. return X86EMUL_CONTINUE;
  2831. }
  2832. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  2833. {
  2834. u64 rax = ctxt->regs[VCPU_REGS_RAX];
  2835. /* Valid physical address? */
  2836. if (rax & 0xffff000000000000ULL)
  2837. return emulate_gp(ctxt, 0);
  2838. return check_svme(ctxt);
  2839. }
  2840. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  2841. {
  2842. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2843. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  2844. return emulate_ud(ctxt);
  2845. return X86EMUL_CONTINUE;
  2846. }
  2847. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  2848. {
  2849. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2850. u64 rcx = ctxt->regs[VCPU_REGS_RCX];
  2851. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  2852. (rcx > 3))
  2853. return emulate_gp(ctxt, 0);
  2854. return X86EMUL_CONTINUE;
  2855. }
  2856. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  2857. {
  2858. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  2859. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  2860. return emulate_gp(ctxt, 0);
  2861. return X86EMUL_CONTINUE;
  2862. }
  2863. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  2864. {
  2865. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  2866. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  2867. return emulate_gp(ctxt, 0);
  2868. return X86EMUL_CONTINUE;
  2869. }
  2870. #define D(_y) { .flags = (_y) }
  2871. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  2872. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  2873. .check_perm = (_p) }
  2874. #define N D(0)
  2875. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  2876. #define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
  2877. #define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
  2878. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2879. #define II(_f, _e, _i) \
  2880. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  2881. #define IIP(_f, _e, _i, _p) \
  2882. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  2883. .check_perm = (_p) }
  2884. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  2885. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2886. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  2887. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2888. #define I2bvIP(_f, _e, _i, _p) \
  2889. IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
  2890. #define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  2891. I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  2892. I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  2893. static struct opcode group7_rm1[] = {
  2894. DI(SrcNone | Priv, monitor),
  2895. DI(SrcNone | Priv, mwait),
  2896. N, N, N, N, N, N,
  2897. };
  2898. static struct opcode group7_rm3[] = {
  2899. DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
  2900. II(SrcNone | Prot | VendorSpecific, em_vmmcall, vmmcall),
  2901. DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
  2902. DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
  2903. DIP(SrcNone | Prot | Priv, stgi, check_svme),
  2904. DIP(SrcNone | Prot | Priv, clgi, check_svme),
  2905. DIP(SrcNone | Prot | Priv, skinit, check_svme),
  2906. DIP(SrcNone | Prot | Priv, invlpga, check_svme),
  2907. };
  2908. static struct opcode group7_rm7[] = {
  2909. N,
  2910. DIP(SrcNone, rdtscp, check_rdtsc),
  2911. N, N, N, N, N, N,
  2912. };
  2913. static struct opcode group1[] = {
  2914. I(Lock, em_add),
  2915. I(Lock | PageTable, em_or),
  2916. I(Lock, em_adc),
  2917. I(Lock, em_sbb),
  2918. I(Lock | PageTable, em_and),
  2919. I(Lock, em_sub),
  2920. I(Lock, em_xor),
  2921. I(0, em_cmp),
  2922. };
  2923. static struct opcode group1A[] = {
  2924. I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
  2925. };
  2926. static struct opcode group3[] = {
  2927. I(DstMem | SrcImm, em_test),
  2928. I(DstMem | SrcImm, em_test),
  2929. I(DstMem | SrcNone | Lock, em_not),
  2930. I(DstMem | SrcNone | Lock, em_neg),
  2931. I(SrcMem, em_mul_ex),
  2932. I(SrcMem, em_imul_ex),
  2933. I(SrcMem, em_div_ex),
  2934. I(SrcMem, em_idiv_ex),
  2935. };
  2936. static struct opcode group4[] = {
  2937. I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
  2938. I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
  2939. N, N, N, N, N, N,
  2940. };
  2941. static struct opcode group5[] = {
  2942. I(DstMem | SrcNone | Lock, em_grp45),
  2943. I(DstMem | SrcNone | Lock, em_grp45),
  2944. I(SrcMem | Stack, em_grp45),
  2945. I(SrcMemFAddr | ImplicitOps | Stack, em_call_far),
  2946. I(SrcMem | Stack, em_grp45),
  2947. I(SrcMemFAddr | ImplicitOps, em_grp45),
  2948. I(SrcMem | Stack, em_grp45), N,
  2949. };
  2950. static struct opcode group6[] = {
  2951. DI(Prot, sldt),
  2952. DI(Prot, str),
  2953. DI(Prot | Priv, lldt),
  2954. DI(Prot | Priv, ltr),
  2955. N, N, N, N,
  2956. };
  2957. static struct group_dual group7 = { {
  2958. DI(Mov | DstMem | Priv, sgdt),
  2959. DI(Mov | DstMem | Priv, sidt),
  2960. II(SrcMem | Priv, em_lgdt, lgdt),
  2961. II(SrcMem | Priv, em_lidt, lidt),
  2962. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  2963. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  2964. II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  2965. }, {
  2966. I(SrcNone | Priv | VendorSpecific, em_vmcall),
  2967. EXT(0, group7_rm1),
  2968. N, EXT(0, group7_rm3),
  2969. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  2970. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  2971. EXT(0, group7_rm7),
  2972. } };
  2973. static struct opcode group8[] = {
  2974. N, N, N, N,
  2975. I(DstMem | SrcImmByte, em_bt),
  2976. I(DstMem | SrcImmByte | Lock | PageTable, em_bts),
  2977. I(DstMem | SrcImmByte | Lock, em_btr),
  2978. I(DstMem | SrcImmByte | Lock | PageTable, em_btc),
  2979. };
  2980. static struct group_dual group9 = { {
  2981. N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
  2982. }, {
  2983. N, N, N, N, N, N, N, N,
  2984. } };
  2985. static struct opcode group11[] = {
  2986. I(DstMem | SrcImm | Mov | PageTable, em_mov),
  2987. X7(D(Undefined)),
  2988. };
  2989. static struct gprefix pfx_0f_6f_0f_7f = {
  2990. I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
  2991. };
  2992. static struct gprefix pfx_vmovntpx = {
  2993. I(0, em_mov), N, N, N,
  2994. };
  2995. static struct opcode opcode_table[256] = {
  2996. /* 0x00 - 0x07 */
  2997. I6ALU(Lock, em_add),
  2998. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  2999. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  3000. /* 0x08 - 0x0F */
  3001. I6ALU(Lock | PageTable, em_or),
  3002. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  3003. N,
  3004. /* 0x10 - 0x17 */
  3005. I6ALU(Lock, em_adc),
  3006. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  3007. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  3008. /* 0x18 - 0x1F */
  3009. I6ALU(Lock, em_sbb),
  3010. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  3011. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  3012. /* 0x20 - 0x27 */
  3013. I6ALU(Lock | PageTable, em_and), N, N,
  3014. /* 0x28 - 0x2F */
  3015. I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  3016. /* 0x30 - 0x37 */
  3017. I6ALU(Lock, em_xor), N, N,
  3018. /* 0x38 - 0x3F */
  3019. I6ALU(0, em_cmp), N, N,
  3020. /* 0x40 - 0x4F */
  3021. X16(D(DstReg)),
  3022. /* 0x50 - 0x57 */
  3023. X8(I(SrcReg | Stack, em_push)),
  3024. /* 0x58 - 0x5F */
  3025. X8(I(DstReg | Stack, em_pop)),
  3026. /* 0x60 - 0x67 */
  3027. I(ImplicitOps | Stack | No64, em_pusha),
  3028. I(ImplicitOps | Stack | No64, em_popa),
  3029. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  3030. N, N, N, N,
  3031. /* 0x68 - 0x6F */
  3032. I(SrcImm | Mov | Stack, em_push),
  3033. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  3034. I(SrcImmByte | Mov | Stack, em_push),
  3035. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  3036. I2bvIP(DstDI | SrcDX | Mov | String, em_in, ins, check_perm_in), /* insb, insw/insd */
  3037. I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
  3038. /* 0x70 - 0x7F */
  3039. X16(D(SrcImmByte)),
  3040. /* 0x80 - 0x87 */
  3041. G(ByteOp | DstMem | SrcImm, group1),
  3042. G(DstMem | SrcImm, group1),
  3043. G(ByteOp | DstMem | SrcImm | No64, group1),
  3044. G(DstMem | SrcImmByte, group1),
  3045. I2bv(DstMem | SrcReg | ModRM, em_test),
  3046. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
  3047. /* 0x88 - 0x8F */
  3048. I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
  3049. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  3050. I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
  3051. D(ModRM | SrcMem | NoAccess | DstReg),
  3052. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  3053. G(0, group1A),
  3054. /* 0x90 - 0x97 */
  3055. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  3056. /* 0x98 - 0x9F */
  3057. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  3058. I(SrcImmFAddr | No64, em_call_far), N,
  3059. II(ImplicitOps | Stack, em_pushf, pushf),
  3060. II(ImplicitOps | Stack, em_popf, popf), N, N,
  3061. /* 0xA0 - 0xA7 */
  3062. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  3063. I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
  3064. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  3065. I2bv(SrcSI | DstDI | String, em_cmp),
  3066. /* 0xA8 - 0xAF */
  3067. I2bv(DstAcc | SrcImm, em_test),
  3068. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  3069. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  3070. I2bv(SrcAcc | DstDI | String, em_cmp),
  3071. /* 0xB0 - 0xB7 */
  3072. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  3073. /* 0xB8 - 0xBF */
  3074. X8(I(DstReg | SrcImm | Mov, em_mov)),
  3075. /* 0xC0 - 0xC7 */
  3076. D2bv(DstMem | SrcImmByte | ModRM),
  3077. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  3078. I(ImplicitOps | Stack, em_ret),
  3079. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  3080. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  3081. G(ByteOp, group11), G(0, group11),
  3082. /* 0xC8 - 0xCF */
  3083. N, N, N, I(ImplicitOps | Stack, em_ret_far),
  3084. D(ImplicitOps), DI(SrcImmByte, intn),
  3085. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  3086. /* 0xD0 - 0xD7 */
  3087. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  3088. N, N, N, N,
  3089. /* 0xD8 - 0xDF */
  3090. N, N, N, N, N, N, N, N,
  3091. /* 0xE0 - 0xE7 */
  3092. X3(I(SrcImmByte, em_loop)),
  3093. I(SrcImmByte, em_jcxz),
  3094. I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
  3095. I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
  3096. /* 0xE8 - 0xEF */
  3097. I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
  3098. I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
  3099. I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
  3100. I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
  3101. /* 0xF0 - 0xF7 */
  3102. N, DI(ImplicitOps, icebp), N, N,
  3103. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  3104. G(ByteOp, group3), G(0, group3),
  3105. /* 0xF8 - 0xFF */
  3106. D(ImplicitOps), D(ImplicitOps),
  3107. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  3108. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  3109. };
  3110. static struct opcode twobyte_table[256] = {
  3111. /* 0x00 - 0x0F */
  3112. G(0, group6), GD(0, &group7), N, N,
  3113. N, I(ImplicitOps | VendorSpecific, em_syscall),
  3114. II(ImplicitOps | Priv, em_clts, clts), N,
  3115. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  3116. N, D(ImplicitOps | ModRM), N, N,
  3117. /* 0x10 - 0x1F */
  3118. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  3119. /* 0x20 - 0x2F */
  3120. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  3121. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  3122. IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
  3123. IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
  3124. N, N, N, N,
  3125. N, N, N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
  3126. N, N, N, N,
  3127. /* 0x30 - 0x3F */
  3128. II(ImplicitOps | Priv, em_wrmsr, wrmsr),
  3129. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  3130. II(ImplicitOps | Priv, em_rdmsr, rdmsr),
  3131. IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
  3132. I(ImplicitOps | VendorSpecific, em_sysenter),
  3133. I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
  3134. N, N,
  3135. N, N, N, N, N, N, N, N,
  3136. /* 0x40 - 0x4F */
  3137. X16(D(DstReg | SrcMem | ModRM | Mov)),
  3138. /* 0x50 - 0x5F */
  3139. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3140. /* 0x60 - 0x6F */
  3141. N, N, N, N,
  3142. N, N, N, N,
  3143. N, N, N, N,
  3144. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3145. /* 0x70 - 0x7F */
  3146. N, N, N, N,
  3147. N, N, N, N,
  3148. N, N, N, N,
  3149. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3150. /* 0x80 - 0x8F */
  3151. X16(D(SrcImm)),
  3152. /* 0x90 - 0x9F */
  3153. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  3154. /* 0xA0 - 0xA7 */
  3155. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  3156. II(ImplicitOps, em_cpuid, cpuid), I(DstMem | SrcReg | ModRM | BitOp, em_bt),
  3157. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  3158. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  3159. /* 0xA8 - 0xAF */
  3160. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  3161. DI(ImplicitOps, rsm),
  3162. I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
  3163. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  3164. D(DstMem | SrcReg | Src2CL | ModRM),
  3165. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  3166. /* 0xB0 - 0xB7 */
  3167. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
  3168. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  3169. I(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
  3170. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  3171. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  3172. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3173. /* 0xB8 - 0xBF */
  3174. N, N,
  3175. G(BitOp, group8),
  3176. I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
  3177. I(DstReg | SrcMem | ModRM, em_bsf), I(DstReg | SrcMem | ModRM, em_bsr),
  3178. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3179. /* 0xC0 - 0xCF */
  3180. D2bv(DstMem | SrcReg | ModRM | Lock),
  3181. N, D(DstMem | SrcReg | ModRM | Mov),
  3182. N, N, N, GD(0, &group9),
  3183. N, N, N, N, N, N, N, N,
  3184. /* 0xD0 - 0xDF */
  3185. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3186. /* 0xE0 - 0xEF */
  3187. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3188. /* 0xF0 - 0xFF */
  3189. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  3190. };
  3191. #undef D
  3192. #undef N
  3193. #undef G
  3194. #undef GD
  3195. #undef I
  3196. #undef GP
  3197. #undef EXT
  3198. #undef D2bv
  3199. #undef D2bvIP
  3200. #undef I2bv
  3201. #undef I2bvIP
  3202. #undef I6ALU
  3203. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  3204. {
  3205. unsigned size;
  3206. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3207. if (size == 8)
  3208. size = 4;
  3209. return size;
  3210. }
  3211. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3212. unsigned size, bool sign_extension)
  3213. {
  3214. int rc = X86EMUL_CONTINUE;
  3215. op->type = OP_IMM;
  3216. op->bytes = size;
  3217. op->addr.mem.ea = ctxt->_eip;
  3218. /* NB. Immediates are sign-extended as necessary. */
  3219. switch (op->bytes) {
  3220. case 1:
  3221. op->val = insn_fetch(s8, ctxt);
  3222. break;
  3223. case 2:
  3224. op->val = insn_fetch(s16, ctxt);
  3225. break;
  3226. case 4:
  3227. op->val = insn_fetch(s32, ctxt);
  3228. break;
  3229. }
  3230. if (!sign_extension) {
  3231. switch (op->bytes) {
  3232. case 1:
  3233. op->val &= 0xff;
  3234. break;
  3235. case 2:
  3236. op->val &= 0xffff;
  3237. break;
  3238. case 4:
  3239. op->val &= 0xffffffff;
  3240. break;
  3241. }
  3242. }
  3243. done:
  3244. return rc;
  3245. }
  3246. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3247. unsigned d)
  3248. {
  3249. int rc = X86EMUL_CONTINUE;
  3250. switch (d) {
  3251. case OpReg:
  3252. decode_register_operand(ctxt, op);
  3253. break;
  3254. case OpImmUByte:
  3255. rc = decode_imm(ctxt, op, 1, false);
  3256. break;
  3257. case OpMem:
  3258. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3259. mem_common:
  3260. *op = ctxt->memop;
  3261. ctxt->memopp = op;
  3262. if ((ctxt->d & BitOp) && op == &ctxt->dst)
  3263. fetch_bit_operand(ctxt);
  3264. op->orig_val = op->val;
  3265. break;
  3266. case OpMem64:
  3267. ctxt->memop.bytes = 8;
  3268. goto mem_common;
  3269. case OpAcc:
  3270. op->type = OP_REG;
  3271. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3272. op->addr.reg = &ctxt->regs[VCPU_REGS_RAX];
  3273. fetch_register_operand(op);
  3274. op->orig_val = op->val;
  3275. break;
  3276. case OpDI:
  3277. op->type = OP_MEM;
  3278. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3279. op->addr.mem.ea =
  3280. register_address(ctxt, ctxt->regs[VCPU_REGS_RDI]);
  3281. op->addr.mem.seg = VCPU_SREG_ES;
  3282. op->val = 0;
  3283. break;
  3284. case OpDX:
  3285. op->type = OP_REG;
  3286. op->bytes = 2;
  3287. op->addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  3288. fetch_register_operand(op);
  3289. break;
  3290. case OpCL:
  3291. op->bytes = 1;
  3292. op->val = ctxt->regs[VCPU_REGS_RCX] & 0xff;
  3293. break;
  3294. case OpImmByte:
  3295. rc = decode_imm(ctxt, op, 1, true);
  3296. break;
  3297. case OpOne:
  3298. op->bytes = 1;
  3299. op->val = 1;
  3300. break;
  3301. case OpImm:
  3302. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  3303. break;
  3304. case OpMem8:
  3305. ctxt->memop.bytes = 1;
  3306. goto mem_common;
  3307. case OpMem16:
  3308. ctxt->memop.bytes = 2;
  3309. goto mem_common;
  3310. case OpMem32:
  3311. ctxt->memop.bytes = 4;
  3312. goto mem_common;
  3313. case OpImmU16:
  3314. rc = decode_imm(ctxt, op, 2, false);
  3315. break;
  3316. case OpImmU:
  3317. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  3318. break;
  3319. case OpSI:
  3320. op->type = OP_MEM;
  3321. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3322. op->addr.mem.ea =
  3323. register_address(ctxt, ctxt->regs[VCPU_REGS_RSI]);
  3324. op->addr.mem.seg = seg_override(ctxt);
  3325. op->val = 0;
  3326. break;
  3327. case OpImmFAddr:
  3328. op->type = OP_IMM;
  3329. op->addr.mem.ea = ctxt->_eip;
  3330. op->bytes = ctxt->op_bytes + 2;
  3331. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  3332. break;
  3333. case OpMemFAddr:
  3334. ctxt->memop.bytes = ctxt->op_bytes + 2;
  3335. goto mem_common;
  3336. case OpES:
  3337. op->val = VCPU_SREG_ES;
  3338. break;
  3339. case OpCS:
  3340. op->val = VCPU_SREG_CS;
  3341. break;
  3342. case OpSS:
  3343. op->val = VCPU_SREG_SS;
  3344. break;
  3345. case OpDS:
  3346. op->val = VCPU_SREG_DS;
  3347. break;
  3348. case OpFS:
  3349. op->val = VCPU_SREG_FS;
  3350. break;
  3351. case OpGS:
  3352. op->val = VCPU_SREG_GS;
  3353. break;
  3354. case OpImplicit:
  3355. /* Special instructions do their own operand decoding. */
  3356. default:
  3357. op->type = OP_NONE; /* Disable writeback. */
  3358. break;
  3359. }
  3360. done:
  3361. return rc;
  3362. }
  3363. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  3364. {
  3365. int rc = X86EMUL_CONTINUE;
  3366. int mode = ctxt->mode;
  3367. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  3368. bool op_prefix = false;
  3369. struct opcode opcode;
  3370. ctxt->memop.type = OP_NONE;
  3371. ctxt->memopp = NULL;
  3372. ctxt->_eip = ctxt->eip;
  3373. ctxt->fetch.start = ctxt->_eip;
  3374. ctxt->fetch.end = ctxt->fetch.start + insn_len;
  3375. if (insn_len > 0)
  3376. memcpy(ctxt->fetch.data, insn, insn_len);
  3377. switch (mode) {
  3378. case X86EMUL_MODE_REAL:
  3379. case X86EMUL_MODE_VM86:
  3380. case X86EMUL_MODE_PROT16:
  3381. def_op_bytes = def_ad_bytes = 2;
  3382. break;
  3383. case X86EMUL_MODE_PROT32:
  3384. def_op_bytes = def_ad_bytes = 4;
  3385. break;
  3386. #ifdef CONFIG_X86_64
  3387. case X86EMUL_MODE_PROT64:
  3388. def_op_bytes = 4;
  3389. def_ad_bytes = 8;
  3390. break;
  3391. #endif
  3392. default:
  3393. return EMULATION_FAILED;
  3394. }
  3395. ctxt->op_bytes = def_op_bytes;
  3396. ctxt->ad_bytes = def_ad_bytes;
  3397. /* Legacy prefixes. */
  3398. for (;;) {
  3399. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  3400. case 0x66: /* operand-size override */
  3401. op_prefix = true;
  3402. /* switch between 2/4 bytes */
  3403. ctxt->op_bytes = def_op_bytes ^ 6;
  3404. break;
  3405. case 0x67: /* address-size override */
  3406. if (mode == X86EMUL_MODE_PROT64)
  3407. /* switch between 4/8 bytes */
  3408. ctxt->ad_bytes = def_ad_bytes ^ 12;
  3409. else
  3410. /* switch between 2/4 bytes */
  3411. ctxt->ad_bytes = def_ad_bytes ^ 6;
  3412. break;
  3413. case 0x26: /* ES override */
  3414. case 0x2e: /* CS override */
  3415. case 0x36: /* SS override */
  3416. case 0x3e: /* DS override */
  3417. set_seg_override(ctxt, (ctxt->b >> 3) & 3);
  3418. break;
  3419. case 0x64: /* FS override */
  3420. case 0x65: /* GS override */
  3421. set_seg_override(ctxt, ctxt->b & 7);
  3422. break;
  3423. case 0x40 ... 0x4f: /* REX */
  3424. if (mode != X86EMUL_MODE_PROT64)
  3425. goto done_prefixes;
  3426. ctxt->rex_prefix = ctxt->b;
  3427. continue;
  3428. case 0xf0: /* LOCK */
  3429. ctxt->lock_prefix = 1;
  3430. break;
  3431. case 0xf2: /* REPNE/REPNZ */
  3432. case 0xf3: /* REP/REPE/REPZ */
  3433. ctxt->rep_prefix = ctxt->b;
  3434. break;
  3435. default:
  3436. goto done_prefixes;
  3437. }
  3438. /* Any legacy prefix after a REX prefix nullifies its effect. */
  3439. ctxt->rex_prefix = 0;
  3440. }
  3441. done_prefixes:
  3442. /* REX prefix. */
  3443. if (ctxt->rex_prefix & 8)
  3444. ctxt->op_bytes = 8; /* REX.W */
  3445. /* Opcode byte(s). */
  3446. opcode = opcode_table[ctxt->b];
  3447. /* Two-byte opcode? */
  3448. if (ctxt->b == 0x0f) {
  3449. ctxt->twobyte = 1;
  3450. ctxt->b = insn_fetch(u8, ctxt);
  3451. opcode = twobyte_table[ctxt->b];
  3452. }
  3453. ctxt->d = opcode.flags;
  3454. if (ctxt->d & ModRM)
  3455. ctxt->modrm = insn_fetch(u8, ctxt);
  3456. while (ctxt->d & GroupMask) {
  3457. switch (ctxt->d & GroupMask) {
  3458. case Group:
  3459. goffset = (ctxt->modrm >> 3) & 7;
  3460. opcode = opcode.u.group[goffset];
  3461. break;
  3462. case GroupDual:
  3463. goffset = (ctxt->modrm >> 3) & 7;
  3464. if ((ctxt->modrm >> 6) == 3)
  3465. opcode = opcode.u.gdual->mod3[goffset];
  3466. else
  3467. opcode = opcode.u.gdual->mod012[goffset];
  3468. break;
  3469. case RMExt:
  3470. goffset = ctxt->modrm & 7;
  3471. opcode = opcode.u.group[goffset];
  3472. break;
  3473. case Prefix:
  3474. if (ctxt->rep_prefix && op_prefix)
  3475. return EMULATION_FAILED;
  3476. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  3477. switch (simd_prefix) {
  3478. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3479. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3480. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3481. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3482. }
  3483. break;
  3484. default:
  3485. return EMULATION_FAILED;
  3486. }
  3487. ctxt->d &= ~(u64)GroupMask;
  3488. ctxt->d |= opcode.flags;
  3489. }
  3490. ctxt->execute = opcode.u.execute;
  3491. ctxt->check_perm = opcode.check_perm;
  3492. ctxt->intercept = opcode.intercept;
  3493. /* Unrecognised? */
  3494. if (ctxt->d == 0 || (ctxt->d & Undefined))
  3495. return EMULATION_FAILED;
  3496. if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  3497. return EMULATION_FAILED;
  3498. if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
  3499. ctxt->op_bytes = 8;
  3500. if (ctxt->d & Op3264) {
  3501. if (mode == X86EMUL_MODE_PROT64)
  3502. ctxt->op_bytes = 8;
  3503. else
  3504. ctxt->op_bytes = 4;
  3505. }
  3506. if (ctxt->d & Sse)
  3507. ctxt->op_bytes = 16;
  3508. else if (ctxt->d & Mmx)
  3509. ctxt->op_bytes = 8;
  3510. /* ModRM and SIB bytes. */
  3511. if (ctxt->d & ModRM) {
  3512. rc = decode_modrm(ctxt, &ctxt->memop);
  3513. if (!ctxt->has_seg_override)
  3514. set_seg_override(ctxt, ctxt->modrm_seg);
  3515. } else if (ctxt->d & MemAbs)
  3516. rc = decode_abs(ctxt, &ctxt->memop);
  3517. if (rc != X86EMUL_CONTINUE)
  3518. goto done;
  3519. if (!ctxt->has_seg_override)
  3520. set_seg_override(ctxt, VCPU_SREG_DS);
  3521. ctxt->memop.addr.mem.seg = seg_override(ctxt);
  3522. if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
  3523. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  3524. /*
  3525. * Decode and fetch the source operand: register, memory
  3526. * or immediate.
  3527. */
  3528. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  3529. if (rc != X86EMUL_CONTINUE)
  3530. goto done;
  3531. /*
  3532. * Decode and fetch the second source operand: register, memory
  3533. * or immediate.
  3534. */
  3535. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  3536. if (rc != X86EMUL_CONTINUE)
  3537. goto done;
  3538. /* Decode and fetch the destination operand: register or memory. */
  3539. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  3540. done:
  3541. if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
  3542. ctxt->memopp->addr.mem.ea += ctxt->_eip;
  3543. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  3544. }
  3545. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
  3546. {
  3547. return ctxt->d & PageTable;
  3548. }
  3549. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3550. {
  3551. /* The second termination condition only applies for REPE
  3552. * and REPNE. Test if the repeat string operation prefix is
  3553. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3554. * corresponding termination condition according to:
  3555. * - if REPE/REPZ and ZF = 0 then done
  3556. * - if REPNE/REPNZ and ZF = 1 then done
  3557. */
  3558. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  3559. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  3560. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  3561. ((ctxt->eflags & EFLG_ZF) == 0))
  3562. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  3563. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3564. return true;
  3565. return false;
  3566. }
  3567. static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
  3568. {
  3569. bool fault = false;
  3570. ctxt->ops->get_fpu(ctxt);
  3571. asm volatile("1: fwait \n\t"
  3572. "2: \n\t"
  3573. ".pushsection .fixup,\"ax\" \n\t"
  3574. "3: \n\t"
  3575. "movb $1, %[fault] \n\t"
  3576. "jmp 2b \n\t"
  3577. ".popsection \n\t"
  3578. _ASM_EXTABLE(1b, 3b)
  3579. : [fault]"+qm"(fault));
  3580. ctxt->ops->put_fpu(ctxt);
  3581. if (unlikely(fault))
  3582. return emulate_exception(ctxt, MF_VECTOR, 0, false);
  3583. return X86EMUL_CONTINUE;
  3584. }
  3585. static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
  3586. struct operand *op)
  3587. {
  3588. if (op->type == OP_MM)
  3589. read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  3590. }
  3591. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3592. {
  3593. struct x86_emulate_ops *ops = ctxt->ops;
  3594. int rc = X86EMUL_CONTINUE;
  3595. int saved_dst_type = ctxt->dst.type;
  3596. ctxt->mem_read.pos = 0;
  3597. if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
  3598. rc = emulate_ud(ctxt);
  3599. goto done;
  3600. }
  3601. /* LOCK prefix is allowed only with some instructions */
  3602. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  3603. rc = emulate_ud(ctxt);
  3604. goto done;
  3605. }
  3606. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  3607. rc = emulate_ud(ctxt);
  3608. goto done;
  3609. }
  3610. if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
  3611. || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3612. rc = emulate_ud(ctxt);
  3613. goto done;
  3614. }
  3615. if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3616. rc = emulate_nm(ctxt);
  3617. goto done;
  3618. }
  3619. if (ctxt->d & Mmx) {
  3620. rc = flush_pending_x87_faults(ctxt);
  3621. if (rc != X86EMUL_CONTINUE)
  3622. goto done;
  3623. /*
  3624. * Now that we know the fpu is exception safe, we can fetch
  3625. * operands from it.
  3626. */
  3627. fetch_possible_mmx_operand(ctxt, &ctxt->src);
  3628. fetch_possible_mmx_operand(ctxt, &ctxt->src2);
  3629. if (!(ctxt->d & Mov))
  3630. fetch_possible_mmx_operand(ctxt, &ctxt->dst);
  3631. }
  3632. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3633. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3634. X86_ICPT_PRE_EXCEPT);
  3635. if (rc != X86EMUL_CONTINUE)
  3636. goto done;
  3637. }
  3638. /* Privileged instruction can be executed only in CPL=0 */
  3639. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  3640. rc = emulate_gp(ctxt, 0);
  3641. goto done;
  3642. }
  3643. /* Instruction can only be executed in protected mode */
  3644. if ((ctxt->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
  3645. rc = emulate_ud(ctxt);
  3646. goto done;
  3647. }
  3648. /* Do instruction specific permission checks */
  3649. if (ctxt->check_perm) {
  3650. rc = ctxt->check_perm(ctxt);
  3651. if (rc != X86EMUL_CONTINUE)
  3652. goto done;
  3653. }
  3654. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3655. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3656. X86_ICPT_POST_EXCEPT);
  3657. if (rc != X86EMUL_CONTINUE)
  3658. goto done;
  3659. }
  3660. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3661. /* All REP prefixes have the same first termination condition */
  3662. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0) {
  3663. ctxt->eip = ctxt->_eip;
  3664. goto done;
  3665. }
  3666. }
  3667. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  3668. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  3669. ctxt->src.valptr, ctxt->src.bytes);
  3670. if (rc != X86EMUL_CONTINUE)
  3671. goto done;
  3672. ctxt->src.orig_val64 = ctxt->src.val64;
  3673. }
  3674. if (ctxt->src2.type == OP_MEM) {
  3675. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  3676. &ctxt->src2.val, ctxt->src2.bytes);
  3677. if (rc != X86EMUL_CONTINUE)
  3678. goto done;
  3679. }
  3680. if ((ctxt->d & DstMask) == ImplicitOps)
  3681. goto special_insn;
  3682. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  3683. /* optimisation - avoid slow emulated read if Mov */
  3684. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  3685. &ctxt->dst.val, ctxt->dst.bytes);
  3686. if (rc != X86EMUL_CONTINUE)
  3687. goto done;
  3688. }
  3689. ctxt->dst.orig_val = ctxt->dst.val;
  3690. special_insn:
  3691. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3692. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3693. X86_ICPT_POST_MEMACCESS);
  3694. if (rc != X86EMUL_CONTINUE)
  3695. goto done;
  3696. }
  3697. if (ctxt->execute) {
  3698. rc = ctxt->execute(ctxt);
  3699. if (rc != X86EMUL_CONTINUE)
  3700. goto done;
  3701. goto writeback;
  3702. }
  3703. if (ctxt->twobyte)
  3704. goto twobyte_insn;
  3705. switch (ctxt->b) {
  3706. case 0x40 ... 0x47: /* inc r16/r32 */
  3707. emulate_1op(ctxt, "inc");
  3708. break;
  3709. case 0x48 ... 0x4f: /* dec r16/r32 */
  3710. emulate_1op(ctxt, "dec");
  3711. break;
  3712. case 0x63: /* movsxd */
  3713. if (ctxt->mode != X86EMUL_MODE_PROT64)
  3714. goto cannot_emulate;
  3715. ctxt->dst.val = (s32) ctxt->src.val;
  3716. break;
  3717. case 0x70 ... 0x7f: /* jcc (short) */
  3718. if (test_cc(ctxt->b, ctxt->eflags))
  3719. jmp_rel(ctxt, ctxt->src.val);
  3720. break;
  3721. case 0x8d: /* lea r16/r32, m */
  3722. ctxt->dst.val = ctxt->src.addr.mem.ea;
  3723. break;
  3724. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  3725. if (ctxt->dst.addr.reg == &ctxt->regs[VCPU_REGS_RAX])
  3726. break;
  3727. rc = em_xchg(ctxt);
  3728. break;
  3729. case 0x98: /* cbw/cwde/cdqe */
  3730. switch (ctxt->op_bytes) {
  3731. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  3732. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  3733. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  3734. }
  3735. break;
  3736. case 0xc0 ... 0xc1:
  3737. rc = em_grp2(ctxt);
  3738. break;
  3739. case 0xcc: /* int3 */
  3740. rc = emulate_int(ctxt, 3);
  3741. break;
  3742. case 0xcd: /* int n */
  3743. rc = emulate_int(ctxt, ctxt->src.val);
  3744. break;
  3745. case 0xce: /* into */
  3746. if (ctxt->eflags & EFLG_OF)
  3747. rc = emulate_int(ctxt, 4);
  3748. break;
  3749. case 0xd0 ... 0xd1: /* Grp2 */
  3750. rc = em_grp2(ctxt);
  3751. break;
  3752. case 0xd2 ... 0xd3: /* Grp2 */
  3753. ctxt->src.val = ctxt->regs[VCPU_REGS_RCX];
  3754. rc = em_grp2(ctxt);
  3755. break;
  3756. case 0xe9: /* jmp rel */
  3757. case 0xeb: /* jmp rel short */
  3758. jmp_rel(ctxt, ctxt->src.val);
  3759. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3760. break;
  3761. case 0xf4: /* hlt */
  3762. ctxt->ops->halt(ctxt);
  3763. break;
  3764. case 0xf5: /* cmc */
  3765. /* complement carry flag from eflags reg */
  3766. ctxt->eflags ^= EFLG_CF;
  3767. break;
  3768. case 0xf8: /* clc */
  3769. ctxt->eflags &= ~EFLG_CF;
  3770. break;
  3771. case 0xf9: /* stc */
  3772. ctxt->eflags |= EFLG_CF;
  3773. break;
  3774. case 0xfc: /* cld */
  3775. ctxt->eflags &= ~EFLG_DF;
  3776. break;
  3777. case 0xfd: /* std */
  3778. ctxt->eflags |= EFLG_DF;
  3779. break;
  3780. default:
  3781. goto cannot_emulate;
  3782. }
  3783. if (rc != X86EMUL_CONTINUE)
  3784. goto done;
  3785. writeback:
  3786. rc = writeback(ctxt);
  3787. if (rc != X86EMUL_CONTINUE)
  3788. goto done;
  3789. /*
  3790. * restore dst type in case the decoding will be reused
  3791. * (happens for string instruction )
  3792. */
  3793. ctxt->dst.type = saved_dst_type;
  3794. if ((ctxt->d & SrcMask) == SrcSI)
  3795. string_addr_inc(ctxt, seg_override(ctxt),
  3796. VCPU_REGS_RSI, &ctxt->src);
  3797. if ((ctxt->d & DstMask) == DstDI)
  3798. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3799. &ctxt->dst);
  3800. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3801. struct read_cache *r = &ctxt->io_read;
  3802. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  3803. if (!string_insn_completed(ctxt)) {
  3804. /*
  3805. * Re-enter guest when pio read ahead buffer is empty
  3806. * or, if it is not used, after each 1024 iteration.
  3807. */
  3808. if ((r->end != 0 || ctxt->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3809. (r->end == 0 || r->end != r->pos)) {
  3810. /*
  3811. * Reset read cache. Usually happens before
  3812. * decode, but since instruction is restarted
  3813. * we have to do it here.
  3814. */
  3815. ctxt->mem_read.end = 0;
  3816. return EMULATION_RESTART;
  3817. }
  3818. goto done; /* skip rip writeback */
  3819. }
  3820. }
  3821. ctxt->eip = ctxt->_eip;
  3822. done:
  3823. if (rc == X86EMUL_PROPAGATE_FAULT)
  3824. ctxt->have_exception = true;
  3825. if (rc == X86EMUL_INTERCEPTED)
  3826. return EMULATION_INTERCEPTED;
  3827. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3828. twobyte_insn:
  3829. switch (ctxt->b) {
  3830. case 0x09: /* wbinvd */
  3831. (ctxt->ops->wbinvd)(ctxt);
  3832. break;
  3833. case 0x08: /* invd */
  3834. case 0x0d: /* GrpP (prefetch) */
  3835. case 0x18: /* Grp16 (prefetch/nop) */
  3836. break;
  3837. case 0x20: /* mov cr, reg */
  3838. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  3839. break;
  3840. case 0x21: /* mov from dr to reg */
  3841. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  3842. break;
  3843. case 0x40 ... 0x4f: /* cmov */
  3844. ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
  3845. if (!test_cc(ctxt->b, ctxt->eflags))
  3846. ctxt->dst.type = OP_NONE; /* no writeback */
  3847. break;
  3848. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3849. if (test_cc(ctxt->b, ctxt->eflags))
  3850. jmp_rel(ctxt, ctxt->src.val);
  3851. break;
  3852. case 0x90 ... 0x9f: /* setcc r/m8 */
  3853. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  3854. break;
  3855. case 0xa4: /* shld imm8, r, r/m */
  3856. case 0xa5: /* shld cl, r, r/m */
  3857. emulate_2op_cl(ctxt, "shld");
  3858. break;
  3859. case 0xac: /* shrd imm8, r, r/m */
  3860. case 0xad: /* shrd cl, r, r/m */
  3861. emulate_2op_cl(ctxt, "shrd");
  3862. break;
  3863. case 0xae: /* clflush */
  3864. break;
  3865. case 0xb6 ... 0xb7: /* movzx */
  3866. ctxt->dst.bytes = ctxt->op_bytes;
  3867. ctxt->dst.val = (ctxt->d & ByteOp) ? (u8) ctxt->src.val
  3868. : (u16) ctxt->src.val;
  3869. break;
  3870. case 0xbe ... 0xbf: /* movsx */
  3871. ctxt->dst.bytes = ctxt->op_bytes;
  3872. ctxt->dst.val = (ctxt->d & ByteOp) ? (s8) ctxt->src.val :
  3873. (s16) ctxt->src.val;
  3874. break;
  3875. case 0xc0 ... 0xc1: /* xadd */
  3876. emulate_2op_SrcV(ctxt, "add");
  3877. /* Write back the register source. */
  3878. ctxt->src.val = ctxt->dst.orig_val;
  3879. write_register_operand(&ctxt->src);
  3880. break;
  3881. case 0xc3: /* movnti */
  3882. ctxt->dst.bytes = ctxt->op_bytes;
  3883. ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
  3884. (u64) ctxt->src.val;
  3885. break;
  3886. default:
  3887. goto cannot_emulate;
  3888. }
  3889. if (rc != X86EMUL_CONTINUE)
  3890. goto done;
  3891. goto writeback;
  3892. cannot_emulate:
  3893. return EMULATION_FAILED;
  3894. }