tg3.c 428 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323143241432514326143271432814329143301433114332143331433414335143361433714338143391434014341143421434314344143451434614347143481434914350143511435214353143541435514356143571435814359143601436114362143631436414365143661436714368143691437014371143721437314374143751437614377143781437914380143811438214383143841438514386143871438814389143901439114392143931439414395143961439714398143991440014401144021440314404144051440614407144081440914410144111441214413144141441514416144171441814419144201442114422144231442414425144261442714428144291443014431144321443314434144351443614437144381443914440144411444214443144441444514446144471444814449144501445114452144531445414455144561445714458144591446014461144621446314464144651446614467144681446914470144711447214473144741447514476144771447814479144801448114482144831448414485144861448714488144891449014491144921449314494144951449614497144981449914500145011450214503145041450514506145071450814509145101451114512145131451414515145161451714518145191452014521145221452314524145251452614527145281452914530145311453214533145341453514536145371453814539145401454114542145431454414545145461454714548145491455014551145521455314554145551455614557145581455914560145611456214563145641456514566145671456814569145701457114572145731457414575145761457714578145791458014581145821458314584145851458614587145881458914590145911459214593145941459514596145971459814599146001460114602146031460414605146061460714608146091461014611146121461314614146151461614617146181461914620146211462214623146241462514626146271462814629146301463114632146331463414635146361463714638146391464014641146421464314644146451464614647146481464914650146511465214653146541465514656146571465814659146601466114662146631466414665146661466714668146691467014671146721467314674146751467614677146781467914680146811468214683146841468514686146871468814689146901469114692146931469414695146961469714698146991470014701147021470314704147051470614707147081470914710147111471214713147141471514716147171471814719147201472114722147231472414725147261472714728147291473014731147321473314734147351473614737147381473914740147411474214743147441474514746147471474814749147501475114752147531475414755147561475714758147591476014761147621476314764147651476614767147681476914770147711477214773147741477514776147771477814779147801478114782147831478414785147861478714788147891479014791147921479314794147951479614797147981479914800148011480214803148041480514806148071480814809148101481114812148131481414815148161481714818148191482014821148221482314824148251482614827148281482914830148311483214833148341483514836148371483814839148401484114842148431484414845148461484714848148491485014851148521485314854148551485614857148581485914860148611486214863148641486514866148671486814869148701487114872148731487414875148761487714878148791488014881148821488314884148851488614887148881488914890148911489214893148941489514896148971489814899149001490114902149031490414905149061490714908149091491014911149121491314914149151491614917149181491914920149211492214923149241492514926149271492814929149301493114932149331493414935149361493714938149391494014941149421494314944149451494614947149481494914950149511495214953149541495514956149571495814959149601496114962149631496414965149661496714968149691497014971149721497314974149751497614977149781497914980149811498214983149841498514986149871498814989149901499114992149931499414995149961499714998149991500015001150021500315004150051500615007150081500915010150111501215013150141501515016150171501815019150201502115022150231502415025150261502715028150291503015031150321503315034150351503615037150381503915040150411504215043150441504515046150471504815049150501505115052150531505415055150561505715058150591506015061150621506315064150651506615067150681506915070150711507215073150741507515076150771507815079150801508115082150831508415085150861508715088150891509015091150921509315094150951509615097150981509915100151011510215103151041510515106151071510815109151101511115112151131511415115151161511715118151191512015121151221512315124151251512615127151281512915130151311513215133151341513515136151371513815139151401514115142151431514415145151461514715148151491515015151151521515315154151551515615157151581515915160151611516215163151641516515166151671516815169151701517115172151731517415175151761517715178151791518015181151821518315184151851518615187151881518915190151911519215193151941519515196151971519815199152001520115202152031520415205152061520715208152091521015211152121521315214152151521615217152181521915220152211522215223152241522515226152271522815229152301523115232152331523415235152361523715238152391524015241152421524315244152451524615247152481524915250152511525215253152541525515256152571525815259152601526115262152631526415265152661526715268152691527015271152721527315274152751527615277152781527915280152811528215283152841528515286152871528815289152901529115292152931529415295152961529715298152991530015301153021530315304153051530615307153081530915310153111531215313153141531515316153171531815319153201532115322153231532415325153261532715328153291533015331153321533315334153351533615337153381533915340153411534215343153441534515346153471534815349153501535115352153531535415355153561535715358153591536015361153621536315364153651536615367153681536915370153711537215373153741537515376153771537815379153801538115382153831538415385153861538715388153891539015391153921539315394153951539615397153981539915400154011540215403154041540515406154071540815409154101541115412154131541415415154161541715418154191542015421154221542315424154251542615427154281542915430154311543215433154341543515436154371543815439154401544115442154431544415445154461544715448154491545015451154521545315454154551545615457154581545915460154611546215463154641546515466154671546815469154701547115472154731547415475154761547715478154791548015481154821548315484154851548615487154881548915490154911549215493154941549515496154971549815499155001550115502155031550415505155061550715508155091551015511155121551315514155151551615517155181551915520155211552215523155241552515526155271552815529155301553115532155331553415535155361553715538155391554015541155421554315544155451554615547155481554915550155511555215553155541555515556155571555815559155601556115562155631556415565155661556715568155691557015571155721557315574155751557615577155781557915580155811558215583155841558515586155871558815589155901559115592155931559415595155961559715598155991560015601156021560315604156051560615607156081560915610156111561215613156141561515616156171561815619156201562115622156231562415625156261562715628156291563015631156321563315634156351563615637156381563915640156411564215643156441564515646156471564815649156501565115652156531565415655156561565715658156591566015661156621566315664156651566615667156681566915670156711567215673156741567515676156771567815679156801568115682156831568415685156861568715688156891569015691156921569315694156951569615697156981569915700157011570215703157041570515706157071570815709157101571115712157131571415715157161571715718157191572015721157221572315724157251572615727157281572915730157311573215733157341573515736157371573815739157401574115742157431574415745157461574715748157491575015751157521575315754157551575615757157581575915760157611576215763157641576515766157671576815769157701577115772157731577415775157761577715778157791578015781157821578315784157851578615787157881578915790157911579215793157941579515796157971579815799158001580115802158031580415805158061580715808158091581015811158121581315814158151581615817158181581915820158211582215823158241582515826158271582815829158301583115832158331583415835158361583715838158391584015841158421584315844158451584615847158481584915850158511585215853158541585515856158571585815859158601586115862158631586415865158661586715868158691587015871158721587315874158751587615877158781587915880158811588215883158841588515886158871588815889158901589115892158931589415895158961589715898158991590015901159021590315904159051590615907159081590915910159111591215913159141591515916159171591815919159201592115922159231592415925159261592715928159291593015931159321593315934159351593615937159381593915940159411594215943159441594515946159471594815949159501595115952159531595415955159561595715958159591596015961159621596315964159651596615967159681596915970159711597215973159741597515976159771597815979159801598115982159831598415985159861598715988159891599015991159921599315994159951599615997159981599916000160011600216003160041600516006160071600816009160101601116012160131601416015160161601716018160191602016021160221602316024160251602616027160281602916030160311603216033160341603516036160371603816039160401604116042160431604416045160461604716048160491605016051160521605316054160551605616057160581605916060160611606216063160641606516066160671606816069160701607116072160731607416075160761607716078160791608016081160821608316084160851608616087160881608916090160911609216093160941609516096160971609816099161001610116102161031610416105161061610716108161091611016111161121611316114161151611616117161181611916120161211612216123161241612516126161271612816129161301613116132161331613416135161361613716138161391614016141161421614316144161451614616147161481614916150161511615216153161541615516156161571615816159161601616116162161631616416165161661616716168161691617016171161721617316174161751617616177161781617916180161811618216183161841618516186161871618816189161901619116192161931619416195161961619716198161991620016201162021620316204162051620616207162081620916210162111621216213162141621516216162171621816219162201622116222162231622416225162261622716228162291623016231162321623316234162351623616237162381623916240162411624216243162441624516246162471624816249162501625116252162531625416255162561625716258162591626016261162621626316264162651626616267162681626916270162711627216273162741627516276162771627816279162801628116282162831628416285162861628716288162891629016291162921629316294162951629616297162981629916300163011630216303163041630516306163071630816309163101631116312163131631416315163161631716318163191632016321163221632316324163251632616327163281632916330163311633216333163341633516336163371633816339163401634116342163431634416345163461634716348163491635016351163521635316354163551635616357163581635916360163611636216363163641636516366163671636816369163701637116372163731637416375163761637716378163791638016381163821638316384163851638616387163881638916390163911639216393163941639516396163971639816399164001640116402164031640416405164061640716408164091641016411164121641316414164151641616417164181641916420164211642216423164241642516426164271642816429164301643116432164331643416435164361643716438164391644016441164421644316444164451644616447164481644916450164511645216453164541645516456164571645816459164601646116462164631646416465164661646716468164691647016471164721647316474164751647616477164781647916480164811648216483164841648516486164871648816489164901649116492164931649416495164961649716498164991650016501165021650316504165051650616507165081650916510165111651216513165141651516516165171651816519165201652116522165231652416525165261652716528165291653016531165321653316534165351653616537165381653916540165411654216543165441654516546165471654816549165501655116552165531655416555165561655716558165591656016561165621656316564165651656616567165681656916570165711657216573165741657516576165771657816579165801658116582165831658416585165861658716588
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2012 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <linux/hwmon.h>
  46. #include <linux/hwmon-sysfs.h>
  47. #include <net/checksum.h>
  48. #include <net/ip.h>
  49. #include <linux/io.h>
  50. #include <asm/byteorder.h>
  51. #include <linux/uaccess.h>
  52. #ifdef CONFIG_SPARC
  53. #include <asm/idprom.h>
  54. #include <asm/prom.h>
  55. #endif
  56. #define BAR_0 0
  57. #define BAR_2 2
  58. #include "tg3.h"
  59. /* Functions & macros to verify TG3_FLAGS types */
  60. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  61. {
  62. return test_bit(flag, bits);
  63. }
  64. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  65. {
  66. set_bit(flag, bits);
  67. }
  68. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  69. {
  70. clear_bit(flag, bits);
  71. }
  72. #define tg3_flag(tp, flag) \
  73. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  74. #define tg3_flag_set(tp, flag) \
  75. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  76. #define tg3_flag_clear(tp, flag) \
  77. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  78. #define DRV_MODULE_NAME "tg3"
  79. #define TG3_MAJ_NUM 3
  80. #define TG3_MIN_NUM 125
  81. #define DRV_MODULE_VERSION \
  82. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  83. #define DRV_MODULE_RELDATE "September 26, 2012"
  84. #define RESET_KIND_SHUTDOWN 0
  85. #define RESET_KIND_INIT 1
  86. #define RESET_KIND_SUSPEND 2
  87. #define TG3_DEF_RX_MODE 0
  88. #define TG3_DEF_TX_MODE 0
  89. #define TG3_DEF_MSG_ENABLE \
  90. (NETIF_MSG_DRV | \
  91. NETIF_MSG_PROBE | \
  92. NETIF_MSG_LINK | \
  93. NETIF_MSG_TIMER | \
  94. NETIF_MSG_IFDOWN | \
  95. NETIF_MSG_IFUP | \
  96. NETIF_MSG_RX_ERR | \
  97. NETIF_MSG_TX_ERR)
  98. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  99. /* length of time before we decide the hardware is borked,
  100. * and dev->tx_timeout() should be called to fix the problem
  101. */
  102. #define TG3_TX_TIMEOUT (5 * HZ)
  103. /* hardware minimum and maximum for a single frame's data payload */
  104. #define TG3_MIN_MTU 60
  105. #define TG3_MAX_MTU(tp) \
  106. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  107. /* These numbers seem to be hard coded in the NIC firmware somehow.
  108. * You can't change the ring sizes, but you can change where you place
  109. * them in the NIC onboard memory.
  110. */
  111. #define TG3_RX_STD_RING_SIZE(tp) \
  112. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  113. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  114. #define TG3_DEF_RX_RING_PENDING 200
  115. #define TG3_RX_JMB_RING_SIZE(tp) \
  116. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  117. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  118. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  119. /* Do not place this n-ring entries value into the tp struct itself,
  120. * we really want to expose these constants to GCC so that modulo et
  121. * al. operations are done with shifts and masks instead of with
  122. * hw multiply/modulo instructions. Another solution would be to
  123. * replace things like '% foo' with '& (foo - 1)'.
  124. */
  125. #define TG3_TX_RING_SIZE 512
  126. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  127. #define TG3_RX_STD_RING_BYTES(tp) \
  128. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  129. #define TG3_RX_JMB_RING_BYTES(tp) \
  130. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  131. #define TG3_RX_RCB_RING_BYTES(tp) \
  132. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  133. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  134. TG3_TX_RING_SIZE)
  135. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  136. #define TG3_DMA_BYTE_ENAB 64
  137. #define TG3_RX_STD_DMA_SZ 1536
  138. #define TG3_RX_JMB_DMA_SZ 9046
  139. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  140. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  141. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  142. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  143. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  144. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  145. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  146. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  147. * that are at least dword aligned when used in PCIX mode. The driver
  148. * works around this bug by double copying the packet. This workaround
  149. * is built into the normal double copy length check for efficiency.
  150. *
  151. * However, the double copy is only necessary on those architectures
  152. * where unaligned memory accesses are inefficient. For those architectures
  153. * where unaligned memory accesses incur little penalty, we can reintegrate
  154. * the 5701 in the normal rx path. Doing so saves a device structure
  155. * dereference by hardcoding the double copy threshold in place.
  156. */
  157. #define TG3_RX_COPY_THRESHOLD 256
  158. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  159. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  160. #else
  161. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  162. #endif
  163. #if (NET_IP_ALIGN != 0)
  164. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  165. #else
  166. #define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
  167. #endif
  168. /* minimum number of free TX descriptors required to wake up TX process */
  169. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  170. #define TG3_TX_BD_DMA_MAX_2K 2048
  171. #define TG3_TX_BD_DMA_MAX_4K 4096
  172. #define TG3_RAW_IP_ALIGN 2
  173. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  174. #define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
  175. #define FIRMWARE_TG3 "tigon/tg3.bin"
  176. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  177. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  178. static char version[] __devinitdata =
  179. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  180. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  181. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  182. MODULE_LICENSE("GPL");
  183. MODULE_VERSION(DRV_MODULE_VERSION);
  184. MODULE_FIRMWARE(FIRMWARE_TG3);
  185. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  186. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  187. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  188. module_param(tg3_debug, int, 0);
  189. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  190. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  248. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
  266. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  267. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  268. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  269. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  270. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  271. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  272. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  273. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  274. {}
  275. };
  276. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  277. static const struct {
  278. const char string[ETH_GSTRING_LEN];
  279. } ethtool_stats_keys[] = {
  280. { "rx_octets" },
  281. { "rx_fragments" },
  282. { "rx_ucast_packets" },
  283. { "rx_mcast_packets" },
  284. { "rx_bcast_packets" },
  285. { "rx_fcs_errors" },
  286. { "rx_align_errors" },
  287. { "rx_xon_pause_rcvd" },
  288. { "rx_xoff_pause_rcvd" },
  289. { "rx_mac_ctrl_rcvd" },
  290. { "rx_xoff_entered" },
  291. { "rx_frame_too_long_errors" },
  292. { "rx_jabbers" },
  293. { "rx_undersize_packets" },
  294. { "rx_in_length_errors" },
  295. { "rx_out_length_errors" },
  296. { "rx_64_or_less_octet_packets" },
  297. { "rx_65_to_127_octet_packets" },
  298. { "rx_128_to_255_octet_packets" },
  299. { "rx_256_to_511_octet_packets" },
  300. { "rx_512_to_1023_octet_packets" },
  301. { "rx_1024_to_1522_octet_packets" },
  302. { "rx_1523_to_2047_octet_packets" },
  303. { "rx_2048_to_4095_octet_packets" },
  304. { "rx_4096_to_8191_octet_packets" },
  305. { "rx_8192_to_9022_octet_packets" },
  306. { "tx_octets" },
  307. { "tx_collisions" },
  308. { "tx_xon_sent" },
  309. { "tx_xoff_sent" },
  310. { "tx_flow_control" },
  311. { "tx_mac_errors" },
  312. { "tx_single_collisions" },
  313. { "tx_mult_collisions" },
  314. { "tx_deferred" },
  315. { "tx_excessive_collisions" },
  316. { "tx_late_collisions" },
  317. { "tx_collide_2times" },
  318. { "tx_collide_3times" },
  319. { "tx_collide_4times" },
  320. { "tx_collide_5times" },
  321. { "tx_collide_6times" },
  322. { "tx_collide_7times" },
  323. { "tx_collide_8times" },
  324. { "tx_collide_9times" },
  325. { "tx_collide_10times" },
  326. { "tx_collide_11times" },
  327. { "tx_collide_12times" },
  328. { "tx_collide_13times" },
  329. { "tx_collide_14times" },
  330. { "tx_collide_15times" },
  331. { "tx_ucast_packets" },
  332. { "tx_mcast_packets" },
  333. { "tx_bcast_packets" },
  334. { "tx_carrier_sense_errors" },
  335. { "tx_discards" },
  336. { "tx_errors" },
  337. { "dma_writeq_full" },
  338. { "dma_write_prioq_full" },
  339. { "rxbds_empty" },
  340. { "rx_discards" },
  341. { "rx_errors" },
  342. { "rx_threshold_hit" },
  343. { "dma_readq_full" },
  344. { "dma_read_prioq_full" },
  345. { "tx_comp_queue_full" },
  346. { "ring_set_send_prod_index" },
  347. { "ring_status_update" },
  348. { "nic_irqs" },
  349. { "nic_avoided_irqs" },
  350. { "nic_tx_threshold_hit" },
  351. { "mbuf_lwm_thresh_hit" },
  352. };
  353. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  354. static const struct {
  355. const char string[ETH_GSTRING_LEN];
  356. } ethtool_test_keys[] = {
  357. { "nvram test (online) " },
  358. { "link test (online) " },
  359. { "register test (offline)" },
  360. { "memory test (offline)" },
  361. { "mac loopback test (offline)" },
  362. { "phy loopback test (offline)" },
  363. { "ext loopback test (offline)" },
  364. { "interrupt test (offline)" },
  365. };
  366. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  367. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  368. {
  369. writel(val, tp->regs + off);
  370. }
  371. static u32 tg3_read32(struct tg3 *tp, u32 off)
  372. {
  373. return readl(tp->regs + off);
  374. }
  375. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  376. {
  377. writel(val, tp->aperegs + off);
  378. }
  379. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  380. {
  381. return readl(tp->aperegs + off);
  382. }
  383. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  384. {
  385. unsigned long flags;
  386. spin_lock_irqsave(&tp->indirect_lock, flags);
  387. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  388. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  389. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  390. }
  391. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  392. {
  393. writel(val, tp->regs + off);
  394. readl(tp->regs + off);
  395. }
  396. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  397. {
  398. unsigned long flags;
  399. u32 val;
  400. spin_lock_irqsave(&tp->indirect_lock, flags);
  401. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  402. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  403. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  404. return val;
  405. }
  406. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  407. {
  408. unsigned long flags;
  409. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  410. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  411. TG3_64BIT_REG_LOW, val);
  412. return;
  413. }
  414. if (off == TG3_RX_STD_PROD_IDX_REG) {
  415. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  416. TG3_64BIT_REG_LOW, val);
  417. return;
  418. }
  419. spin_lock_irqsave(&tp->indirect_lock, flags);
  420. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  421. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  422. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  423. /* In indirect mode when disabling interrupts, we also need
  424. * to clear the interrupt bit in the GRC local ctrl register.
  425. */
  426. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  427. (val == 0x1)) {
  428. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  429. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  430. }
  431. }
  432. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  433. {
  434. unsigned long flags;
  435. u32 val;
  436. spin_lock_irqsave(&tp->indirect_lock, flags);
  437. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  438. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  439. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  440. return val;
  441. }
  442. /* usec_wait specifies the wait time in usec when writing to certain registers
  443. * where it is unsafe to read back the register without some delay.
  444. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  445. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  446. */
  447. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  448. {
  449. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  450. /* Non-posted methods */
  451. tp->write32(tp, off, val);
  452. else {
  453. /* Posted method */
  454. tg3_write32(tp, off, val);
  455. if (usec_wait)
  456. udelay(usec_wait);
  457. tp->read32(tp, off);
  458. }
  459. /* Wait again after the read for the posted method to guarantee that
  460. * the wait time is met.
  461. */
  462. if (usec_wait)
  463. udelay(usec_wait);
  464. }
  465. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  466. {
  467. tp->write32_mbox(tp, off, val);
  468. if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
  469. tp->read32_mbox(tp, off);
  470. }
  471. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  472. {
  473. void __iomem *mbox = tp->regs + off;
  474. writel(val, mbox);
  475. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  476. writel(val, mbox);
  477. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  478. readl(mbox);
  479. }
  480. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  481. {
  482. return readl(tp->regs + off + GRCMBOX_BASE);
  483. }
  484. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  485. {
  486. writel(val, tp->regs + off + GRCMBOX_BASE);
  487. }
  488. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  489. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  490. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  491. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  492. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  493. #define tw32(reg, val) tp->write32(tp, reg, val)
  494. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  495. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  496. #define tr32(reg) tp->read32(tp, reg)
  497. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  498. {
  499. unsigned long flags;
  500. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  501. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  502. return;
  503. spin_lock_irqsave(&tp->indirect_lock, flags);
  504. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  505. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  506. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  507. /* Always leave this as zero. */
  508. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  509. } else {
  510. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  511. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  512. /* Always leave this as zero. */
  513. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  514. }
  515. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  516. }
  517. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  518. {
  519. unsigned long flags;
  520. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  521. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  522. *val = 0;
  523. return;
  524. }
  525. spin_lock_irqsave(&tp->indirect_lock, flags);
  526. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  527. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  528. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  529. /* Always leave this as zero. */
  530. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  531. } else {
  532. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  533. *val = tr32(TG3PCI_MEM_WIN_DATA);
  534. /* Always leave this as zero. */
  535. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  536. }
  537. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  538. }
  539. static void tg3_ape_lock_init(struct tg3 *tp)
  540. {
  541. int i;
  542. u32 regbase, bit;
  543. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  544. regbase = TG3_APE_LOCK_GRANT;
  545. else
  546. regbase = TG3_APE_PER_LOCK_GRANT;
  547. /* Make sure the driver hasn't any stale locks. */
  548. for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
  549. switch (i) {
  550. case TG3_APE_LOCK_PHY0:
  551. case TG3_APE_LOCK_PHY1:
  552. case TG3_APE_LOCK_PHY2:
  553. case TG3_APE_LOCK_PHY3:
  554. bit = APE_LOCK_GRANT_DRIVER;
  555. break;
  556. default:
  557. if (!tp->pci_fn)
  558. bit = APE_LOCK_GRANT_DRIVER;
  559. else
  560. bit = 1 << tp->pci_fn;
  561. }
  562. tg3_ape_write32(tp, regbase + 4 * i, bit);
  563. }
  564. }
  565. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  566. {
  567. int i, off;
  568. int ret = 0;
  569. u32 status, req, gnt, bit;
  570. if (!tg3_flag(tp, ENABLE_APE))
  571. return 0;
  572. switch (locknum) {
  573. case TG3_APE_LOCK_GPIO:
  574. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  575. return 0;
  576. case TG3_APE_LOCK_GRC:
  577. case TG3_APE_LOCK_MEM:
  578. if (!tp->pci_fn)
  579. bit = APE_LOCK_REQ_DRIVER;
  580. else
  581. bit = 1 << tp->pci_fn;
  582. break;
  583. case TG3_APE_LOCK_PHY0:
  584. case TG3_APE_LOCK_PHY1:
  585. case TG3_APE_LOCK_PHY2:
  586. case TG3_APE_LOCK_PHY3:
  587. bit = APE_LOCK_REQ_DRIVER;
  588. break;
  589. default:
  590. return -EINVAL;
  591. }
  592. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  593. req = TG3_APE_LOCK_REQ;
  594. gnt = TG3_APE_LOCK_GRANT;
  595. } else {
  596. req = TG3_APE_PER_LOCK_REQ;
  597. gnt = TG3_APE_PER_LOCK_GRANT;
  598. }
  599. off = 4 * locknum;
  600. tg3_ape_write32(tp, req + off, bit);
  601. /* Wait for up to 1 millisecond to acquire lock. */
  602. for (i = 0; i < 100; i++) {
  603. status = tg3_ape_read32(tp, gnt + off);
  604. if (status == bit)
  605. break;
  606. udelay(10);
  607. }
  608. if (status != bit) {
  609. /* Revoke the lock request. */
  610. tg3_ape_write32(tp, gnt + off, bit);
  611. ret = -EBUSY;
  612. }
  613. return ret;
  614. }
  615. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  616. {
  617. u32 gnt, bit;
  618. if (!tg3_flag(tp, ENABLE_APE))
  619. return;
  620. switch (locknum) {
  621. case TG3_APE_LOCK_GPIO:
  622. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  623. return;
  624. case TG3_APE_LOCK_GRC:
  625. case TG3_APE_LOCK_MEM:
  626. if (!tp->pci_fn)
  627. bit = APE_LOCK_GRANT_DRIVER;
  628. else
  629. bit = 1 << tp->pci_fn;
  630. break;
  631. case TG3_APE_LOCK_PHY0:
  632. case TG3_APE_LOCK_PHY1:
  633. case TG3_APE_LOCK_PHY2:
  634. case TG3_APE_LOCK_PHY3:
  635. bit = APE_LOCK_GRANT_DRIVER;
  636. break;
  637. default:
  638. return;
  639. }
  640. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  641. gnt = TG3_APE_LOCK_GRANT;
  642. else
  643. gnt = TG3_APE_PER_LOCK_GRANT;
  644. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  645. }
  646. static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
  647. {
  648. u32 apedata;
  649. while (timeout_us) {
  650. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  651. return -EBUSY;
  652. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  653. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  654. break;
  655. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  656. udelay(10);
  657. timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
  658. }
  659. return timeout_us ? 0 : -EBUSY;
  660. }
  661. static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
  662. {
  663. u32 i, apedata;
  664. for (i = 0; i < timeout_us / 10; i++) {
  665. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  666. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  667. break;
  668. udelay(10);
  669. }
  670. return i == timeout_us / 10;
  671. }
  672. static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
  673. u32 len)
  674. {
  675. int err;
  676. u32 i, bufoff, msgoff, maxlen, apedata;
  677. if (!tg3_flag(tp, APE_HAS_NCSI))
  678. return 0;
  679. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  680. if (apedata != APE_SEG_SIG_MAGIC)
  681. return -ENODEV;
  682. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  683. if (!(apedata & APE_FW_STATUS_READY))
  684. return -EAGAIN;
  685. bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
  686. TG3_APE_SHMEM_BASE;
  687. msgoff = bufoff + 2 * sizeof(u32);
  688. maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
  689. while (len) {
  690. u32 length;
  691. /* Cap xfer sizes to scratchpad limits. */
  692. length = (len > maxlen) ? maxlen : len;
  693. len -= length;
  694. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  695. if (!(apedata & APE_FW_STATUS_READY))
  696. return -EAGAIN;
  697. /* Wait for up to 1 msec for APE to service previous event. */
  698. err = tg3_ape_event_lock(tp, 1000);
  699. if (err)
  700. return err;
  701. apedata = APE_EVENT_STATUS_DRIVER_EVNT |
  702. APE_EVENT_STATUS_SCRTCHPD_READ |
  703. APE_EVENT_STATUS_EVENT_PENDING;
  704. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
  705. tg3_ape_write32(tp, bufoff, base_off);
  706. tg3_ape_write32(tp, bufoff + sizeof(u32), length);
  707. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  708. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  709. base_off += length;
  710. if (tg3_ape_wait_for_event(tp, 30000))
  711. return -EAGAIN;
  712. for (i = 0; length; i += 4, length -= 4) {
  713. u32 val = tg3_ape_read32(tp, msgoff + i);
  714. memcpy(data, &val, sizeof(u32));
  715. data++;
  716. }
  717. }
  718. return 0;
  719. }
  720. static int tg3_ape_send_event(struct tg3 *tp, u32 event)
  721. {
  722. int err;
  723. u32 apedata;
  724. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  725. if (apedata != APE_SEG_SIG_MAGIC)
  726. return -EAGAIN;
  727. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  728. if (!(apedata & APE_FW_STATUS_READY))
  729. return -EAGAIN;
  730. /* Wait for up to 1 millisecond for APE to service previous event. */
  731. err = tg3_ape_event_lock(tp, 1000);
  732. if (err)
  733. return err;
  734. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  735. event | APE_EVENT_STATUS_EVENT_PENDING);
  736. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  737. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  738. return 0;
  739. }
  740. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  741. {
  742. u32 event;
  743. u32 apedata;
  744. if (!tg3_flag(tp, ENABLE_APE))
  745. return;
  746. switch (kind) {
  747. case RESET_KIND_INIT:
  748. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  749. APE_HOST_SEG_SIG_MAGIC);
  750. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  751. APE_HOST_SEG_LEN_MAGIC);
  752. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  753. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  754. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  755. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  756. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  757. APE_HOST_BEHAV_NO_PHYLOCK);
  758. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  759. TG3_APE_HOST_DRVR_STATE_START);
  760. event = APE_EVENT_STATUS_STATE_START;
  761. break;
  762. case RESET_KIND_SHUTDOWN:
  763. /* With the interface we are currently using,
  764. * APE does not track driver state. Wiping
  765. * out the HOST SEGMENT SIGNATURE forces
  766. * the APE to assume OS absent status.
  767. */
  768. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  769. if (device_may_wakeup(&tp->pdev->dev) &&
  770. tg3_flag(tp, WOL_ENABLE)) {
  771. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  772. TG3_APE_HOST_WOL_SPEED_AUTO);
  773. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  774. } else
  775. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  776. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  777. event = APE_EVENT_STATUS_STATE_UNLOAD;
  778. break;
  779. case RESET_KIND_SUSPEND:
  780. event = APE_EVENT_STATUS_STATE_SUSPEND;
  781. break;
  782. default:
  783. return;
  784. }
  785. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  786. tg3_ape_send_event(tp, event);
  787. }
  788. static void tg3_disable_ints(struct tg3 *tp)
  789. {
  790. int i;
  791. tw32(TG3PCI_MISC_HOST_CTRL,
  792. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  793. for (i = 0; i < tp->irq_max; i++)
  794. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  795. }
  796. static void tg3_enable_ints(struct tg3 *tp)
  797. {
  798. int i;
  799. tp->irq_sync = 0;
  800. wmb();
  801. tw32(TG3PCI_MISC_HOST_CTRL,
  802. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  803. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  804. for (i = 0; i < tp->irq_cnt; i++) {
  805. struct tg3_napi *tnapi = &tp->napi[i];
  806. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  807. if (tg3_flag(tp, 1SHOT_MSI))
  808. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  809. tp->coal_now |= tnapi->coal_now;
  810. }
  811. /* Force an initial interrupt */
  812. if (!tg3_flag(tp, TAGGED_STATUS) &&
  813. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  814. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  815. else
  816. tw32(HOSTCC_MODE, tp->coal_now);
  817. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  818. }
  819. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  820. {
  821. struct tg3 *tp = tnapi->tp;
  822. struct tg3_hw_status *sblk = tnapi->hw_status;
  823. unsigned int work_exists = 0;
  824. /* check for phy events */
  825. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  826. if (sblk->status & SD_STATUS_LINK_CHG)
  827. work_exists = 1;
  828. }
  829. /* check for TX work to do */
  830. if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
  831. work_exists = 1;
  832. /* check for RX work to do */
  833. if (tnapi->rx_rcb_prod_idx &&
  834. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  835. work_exists = 1;
  836. return work_exists;
  837. }
  838. /* tg3_int_reenable
  839. * similar to tg3_enable_ints, but it accurately determines whether there
  840. * is new work pending and can return without flushing the PIO write
  841. * which reenables interrupts
  842. */
  843. static void tg3_int_reenable(struct tg3_napi *tnapi)
  844. {
  845. struct tg3 *tp = tnapi->tp;
  846. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  847. mmiowb();
  848. /* When doing tagged status, this work check is unnecessary.
  849. * The last_tag we write above tells the chip which piece of
  850. * work we've completed.
  851. */
  852. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  853. tw32(HOSTCC_MODE, tp->coalesce_mode |
  854. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  855. }
  856. static void tg3_switch_clocks(struct tg3 *tp)
  857. {
  858. u32 clock_ctrl;
  859. u32 orig_clock_ctrl;
  860. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  861. return;
  862. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  863. orig_clock_ctrl = clock_ctrl;
  864. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  865. CLOCK_CTRL_CLKRUN_OENABLE |
  866. 0x1f);
  867. tp->pci_clock_ctrl = clock_ctrl;
  868. if (tg3_flag(tp, 5705_PLUS)) {
  869. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  870. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  871. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  872. }
  873. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  874. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  875. clock_ctrl |
  876. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  877. 40);
  878. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  879. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  880. 40);
  881. }
  882. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  883. }
  884. #define PHY_BUSY_LOOPS 5000
  885. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  886. {
  887. u32 frame_val;
  888. unsigned int loops;
  889. int ret;
  890. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  891. tw32_f(MAC_MI_MODE,
  892. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  893. udelay(80);
  894. }
  895. tg3_ape_lock(tp, tp->phy_ape_lock);
  896. *val = 0x0;
  897. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  898. MI_COM_PHY_ADDR_MASK);
  899. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  900. MI_COM_REG_ADDR_MASK);
  901. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  902. tw32_f(MAC_MI_COM, frame_val);
  903. loops = PHY_BUSY_LOOPS;
  904. while (loops != 0) {
  905. udelay(10);
  906. frame_val = tr32(MAC_MI_COM);
  907. if ((frame_val & MI_COM_BUSY) == 0) {
  908. udelay(5);
  909. frame_val = tr32(MAC_MI_COM);
  910. break;
  911. }
  912. loops -= 1;
  913. }
  914. ret = -EBUSY;
  915. if (loops != 0) {
  916. *val = frame_val & MI_COM_DATA_MASK;
  917. ret = 0;
  918. }
  919. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  920. tw32_f(MAC_MI_MODE, tp->mi_mode);
  921. udelay(80);
  922. }
  923. tg3_ape_unlock(tp, tp->phy_ape_lock);
  924. return ret;
  925. }
  926. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  927. {
  928. u32 frame_val;
  929. unsigned int loops;
  930. int ret;
  931. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  932. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  933. return 0;
  934. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  935. tw32_f(MAC_MI_MODE,
  936. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  937. udelay(80);
  938. }
  939. tg3_ape_lock(tp, tp->phy_ape_lock);
  940. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  941. MI_COM_PHY_ADDR_MASK);
  942. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  943. MI_COM_REG_ADDR_MASK);
  944. frame_val |= (val & MI_COM_DATA_MASK);
  945. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  946. tw32_f(MAC_MI_COM, frame_val);
  947. loops = PHY_BUSY_LOOPS;
  948. while (loops != 0) {
  949. udelay(10);
  950. frame_val = tr32(MAC_MI_COM);
  951. if ((frame_val & MI_COM_BUSY) == 0) {
  952. udelay(5);
  953. frame_val = tr32(MAC_MI_COM);
  954. break;
  955. }
  956. loops -= 1;
  957. }
  958. ret = -EBUSY;
  959. if (loops != 0)
  960. ret = 0;
  961. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  962. tw32_f(MAC_MI_MODE, tp->mi_mode);
  963. udelay(80);
  964. }
  965. tg3_ape_unlock(tp, tp->phy_ape_lock);
  966. return ret;
  967. }
  968. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  969. {
  970. int err;
  971. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  972. if (err)
  973. goto done;
  974. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  975. if (err)
  976. goto done;
  977. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  978. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  979. if (err)
  980. goto done;
  981. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  982. done:
  983. return err;
  984. }
  985. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  986. {
  987. int err;
  988. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  989. if (err)
  990. goto done;
  991. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  992. if (err)
  993. goto done;
  994. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  995. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  996. if (err)
  997. goto done;
  998. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  999. done:
  1000. return err;
  1001. }
  1002. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1003. {
  1004. int err;
  1005. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1006. if (!err)
  1007. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1008. return err;
  1009. }
  1010. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1011. {
  1012. int err;
  1013. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1014. if (!err)
  1015. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1016. return err;
  1017. }
  1018. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  1019. {
  1020. int err;
  1021. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1022. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  1023. MII_TG3_AUXCTL_SHDWSEL_MISC);
  1024. if (!err)
  1025. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  1026. return err;
  1027. }
  1028. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  1029. {
  1030. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  1031. set |= MII_TG3_AUXCTL_MISC_WREN;
  1032. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  1033. }
  1034. #define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
  1035. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  1036. MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
  1037. MII_TG3_AUXCTL_ACTL_TX_6DB)
  1038. #define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
  1039. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  1040. MII_TG3_AUXCTL_ACTL_TX_6DB);
  1041. static int tg3_bmcr_reset(struct tg3 *tp)
  1042. {
  1043. u32 phy_control;
  1044. int limit, err;
  1045. /* OK, reset it, and poll the BMCR_RESET bit until it
  1046. * clears or we time out.
  1047. */
  1048. phy_control = BMCR_RESET;
  1049. err = tg3_writephy(tp, MII_BMCR, phy_control);
  1050. if (err != 0)
  1051. return -EBUSY;
  1052. limit = 5000;
  1053. while (limit--) {
  1054. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  1055. if (err != 0)
  1056. return -EBUSY;
  1057. if ((phy_control & BMCR_RESET) == 0) {
  1058. udelay(40);
  1059. break;
  1060. }
  1061. udelay(10);
  1062. }
  1063. if (limit < 0)
  1064. return -EBUSY;
  1065. return 0;
  1066. }
  1067. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  1068. {
  1069. struct tg3 *tp = bp->priv;
  1070. u32 val;
  1071. spin_lock_bh(&tp->lock);
  1072. if (tg3_readphy(tp, reg, &val))
  1073. val = -EIO;
  1074. spin_unlock_bh(&tp->lock);
  1075. return val;
  1076. }
  1077. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  1078. {
  1079. struct tg3 *tp = bp->priv;
  1080. u32 ret = 0;
  1081. spin_lock_bh(&tp->lock);
  1082. if (tg3_writephy(tp, reg, val))
  1083. ret = -EIO;
  1084. spin_unlock_bh(&tp->lock);
  1085. return ret;
  1086. }
  1087. static int tg3_mdio_reset(struct mii_bus *bp)
  1088. {
  1089. return 0;
  1090. }
  1091. static void tg3_mdio_config_5785(struct tg3 *tp)
  1092. {
  1093. u32 val;
  1094. struct phy_device *phydev;
  1095. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1096. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1097. case PHY_ID_BCM50610:
  1098. case PHY_ID_BCM50610M:
  1099. val = MAC_PHYCFG2_50610_LED_MODES;
  1100. break;
  1101. case PHY_ID_BCMAC131:
  1102. val = MAC_PHYCFG2_AC131_LED_MODES;
  1103. break;
  1104. case PHY_ID_RTL8211C:
  1105. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1106. break;
  1107. case PHY_ID_RTL8201E:
  1108. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1109. break;
  1110. default:
  1111. return;
  1112. }
  1113. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1114. tw32(MAC_PHYCFG2, val);
  1115. val = tr32(MAC_PHYCFG1);
  1116. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1117. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1118. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1119. tw32(MAC_PHYCFG1, val);
  1120. return;
  1121. }
  1122. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1123. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1124. MAC_PHYCFG2_FMODE_MASK_MASK |
  1125. MAC_PHYCFG2_GMODE_MASK_MASK |
  1126. MAC_PHYCFG2_ACT_MASK_MASK |
  1127. MAC_PHYCFG2_QUAL_MASK_MASK |
  1128. MAC_PHYCFG2_INBAND_ENABLE;
  1129. tw32(MAC_PHYCFG2, val);
  1130. val = tr32(MAC_PHYCFG1);
  1131. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1132. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1133. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1134. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1135. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1136. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1137. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1138. }
  1139. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1140. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1141. tw32(MAC_PHYCFG1, val);
  1142. val = tr32(MAC_EXT_RGMII_MODE);
  1143. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1144. MAC_RGMII_MODE_RX_QUALITY |
  1145. MAC_RGMII_MODE_RX_ACTIVITY |
  1146. MAC_RGMII_MODE_RX_ENG_DET |
  1147. MAC_RGMII_MODE_TX_ENABLE |
  1148. MAC_RGMII_MODE_TX_LOWPWR |
  1149. MAC_RGMII_MODE_TX_RESET);
  1150. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1151. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1152. val |= MAC_RGMII_MODE_RX_INT_B |
  1153. MAC_RGMII_MODE_RX_QUALITY |
  1154. MAC_RGMII_MODE_RX_ACTIVITY |
  1155. MAC_RGMII_MODE_RX_ENG_DET;
  1156. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1157. val |= MAC_RGMII_MODE_TX_ENABLE |
  1158. MAC_RGMII_MODE_TX_LOWPWR |
  1159. MAC_RGMII_MODE_TX_RESET;
  1160. }
  1161. tw32(MAC_EXT_RGMII_MODE, val);
  1162. }
  1163. static void tg3_mdio_start(struct tg3 *tp)
  1164. {
  1165. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1166. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1167. udelay(80);
  1168. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1169. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1170. tg3_mdio_config_5785(tp);
  1171. }
  1172. static int tg3_mdio_init(struct tg3 *tp)
  1173. {
  1174. int i;
  1175. u32 reg;
  1176. struct phy_device *phydev;
  1177. if (tg3_flag(tp, 5717_PLUS)) {
  1178. u32 is_serdes;
  1179. tp->phy_addr = tp->pci_fn + 1;
  1180. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  1181. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1182. else
  1183. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1184. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1185. if (is_serdes)
  1186. tp->phy_addr += 7;
  1187. } else
  1188. tp->phy_addr = TG3_PHY_MII_ADDR;
  1189. tg3_mdio_start(tp);
  1190. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1191. return 0;
  1192. tp->mdio_bus = mdiobus_alloc();
  1193. if (tp->mdio_bus == NULL)
  1194. return -ENOMEM;
  1195. tp->mdio_bus->name = "tg3 mdio bus";
  1196. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1197. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1198. tp->mdio_bus->priv = tp;
  1199. tp->mdio_bus->parent = &tp->pdev->dev;
  1200. tp->mdio_bus->read = &tg3_mdio_read;
  1201. tp->mdio_bus->write = &tg3_mdio_write;
  1202. tp->mdio_bus->reset = &tg3_mdio_reset;
  1203. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1204. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1205. for (i = 0; i < PHY_MAX_ADDR; i++)
  1206. tp->mdio_bus->irq[i] = PHY_POLL;
  1207. /* The bus registration will look for all the PHYs on the mdio bus.
  1208. * Unfortunately, it does not ensure the PHY is powered up before
  1209. * accessing the PHY ID registers. A chip reset is the
  1210. * quickest way to bring the device back to an operational state..
  1211. */
  1212. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1213. tg3_bmcr_reset(tp);
  1214. i = mdiobus_register(tp->mdio_bus);
  1215. if (i) {
  1216. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1217. mdiobus_free(tp->mdio_bus);
  1218. return i;
  1219. }
  1220. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1221. if (!phydev || !phydev->drv) {
  1222. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1223. mdiobus_unregister(tp->mdio_bus);
  1224. mdiobus_free(tp->mdio_bus);
  1225. return -ENODEV;
  1226. }
  1227. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1228. case PHY_ID_BCM57780:
  1229. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1230. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1231. break;
  1232. case PHY_ID_BCM50610:
  1233. case PHY_ID_BCM50610M:
  1234. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1235. PHY_BRCM_RX_REFCLK_UNUSED |
  1236. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1237. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1238. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1239. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1240. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1241. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1242. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1243. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1244. /* fallthru */
  1245. case PHY_ID_RTL8211C:
  1246. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1247. break;
  1248. case PHY_ID_RTL8201E:
  1249. case PHY_ID_BCMAC131:
  1250. phydev->interface = PHY_INTERFACE_MODE_MII;
  1251. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1252. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1253. break;
  1254. }
  1255. tg3_flag_set(tp, MDIOBUS_INITED);
  1256. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1257. tg3_mdio_config_5785(tp);
  1258. return 0;
  1259. }
  1260. static void tg3_mdio_fini(struct tg3 *tp)
  1261. {
  1262. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1263. tg3_flag_clear(tp, MDIOBUS_INITED);
  1264. mdiobus_unregister(tp->mdio_bus);
  1265. mdiobus_free(tp->mdio_bus);
  1266. }
  1267. }
  1268. /* tp->lock is held. */
  1269. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1270. {
  1271. u32 val;
  1272. val = tr32(GRC_RX_CPU_EVENT);
  1273. val |= GRC_RX_CPU_DRIVER_EVENT;
  1274. tw32_f(GRC_RX_CPU_EVENT, val);
  1275. tp->last_event_jiffies = jiffies;
  1276. }
  1277. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1278. /* tp->lock is held. */
  1279. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1280. {
  1281. int i;
  1282. unsigned int delay_cnt;
  1283. long time_remain;
  1284. /* If enough time has passed, no wait is necessary. */
  1285. time_remain = (long)(tp->last_event_jiffies + 1 +
  1286. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1287. (long)jiffies;
  1288. if (time_remain < 0)
  1289. return;
  1290. /* Check if we can shorten the wait time. */
  1291. delay_cnt = jiffies_to_usecs(time_remain);
  1292. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1293. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1294. delay_cnt = (delay_cnt >> 3) + 1;
  1295. for (i = 0; i < delay_cnt; i++) {
  1296. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1297. break;
  1298. udelay(8);
  1299. }
  1300. }
  1301. /* tp->lock is held. */
  1302. static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
  1303. {
  1304. u32 reg, val;
  1305. val = 0;
  1306. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1307. val = reg << 16;
  1308. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1309. val |= (reg & 0xffff);
  1310. *data++ = val;
  1311. val = 0;
  1312. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1313. val = reg << 16;
  1314. if (!tg3_readphy(tp, MII_LPA, &reg))
  1315. val |= (reg & 0xffff);
  1316. *data++ = val;
  1317. val = 0;
  1318. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1319. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1320. val = reg << 16;
  1321. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1322. val |= (reg & 0xffff);
  1323. }
  1324. *data++ = val;
  1325. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1326. val = reg << 16;
  1327. else
  1328. val = 0;
  1329. *data++ = val;
  1330. }
  1331. /* tp->lock is held. */
  1332. static void tg3_ump_link_report(struct tg3 *tp)
  1333. {
  1334. u32 data[4];
  1335. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1336. return;
  1337. tg3_phy_gather_ump_data(tp, data);
  1338. tg3_wait_for_event_ack(tp);
  1339. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1340. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1341. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
  1342. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
  1343. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
  1344. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
  1345. tg3_generate_fw_event(tp);
  1346. }
  1347. /* tp->lock is held. */
  1348. static void tg3_stop_fw(struct tg3 *tp)
  1349. {
  1350. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1351. /* Wait for RX cpu to ACK the previous event. */
  1352. tg3_wait_for_event_ack(tp);
  1353. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1354. tg3_generate_fw_event(tp);
  1355. /* Wait for RX cpu to ACK this event. */
  1356. tg3_wait_for_event_ack(tp);
  1357. }
  1358. }
  1359. /* tp->lock is held. */
  1360. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1361. {
  1362. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1363. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1364. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1365. switch (kind) {
  1366. case RESET_KIND_INIT:
  1367. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1368. DRV_STATE_START);
  1369. break;
  1370. case RESET_KIND_SHUTDOWN:
  1371. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1372. DRV_STATE_UNLOAD);
  1373. break;
  1374. case RESET_KIND_SUSPEND:
  1375. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1376. DRV_STATE_SUSPEND);
  1377. break;
  1378. default:
  1379. break;
  1380. }
  1381. }
  1382. if (kind == RESET_KIND_INIT ||
  1383. kind == RESET_KIND_SUSPEND)
  1384. tg3_ape_driver_state_change(tp, kind);
  1385. }
  1386. /* tp->lock is held. */
  1387. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1388. {
  1389. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1390. switch (kind) {
  1391. case RESET_KIND_INIT:
  1392. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1393. DRV_STATE_START_DONE);
  1394. break;
  1395. case RESET_KIND_SHUTDOWN:
  1396. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1397. DRV_STATE_UNLOAD_DONE);
  1398. break;
  1399. default:
  1400. break;
  1401. }
  1402. }
  1403. if (kind == RESET_KIND_SHUTDOWN)
  1404. tg3_ape_driver_state_change(tp, kind);
  1405. }
  1406. /* tp->lock is held. */
  1407. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1408. {
  1409. if (tg3_flag(tp, ENABLE_ASF)) {
  1410. switch (kind) {
  1411. case RESET_KIND_INIT:
  1412. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1413. DRV_STATE_START);
  1414. break;
  1415. case RESET_KIND_SHUTDOWN:
  1416. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1417. DRV_STATE_UNLOAD);
  1418. break;
  1419. case RESET_KIND_SUSPEND:
  1420. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1421. DRV_STATE_SUSPEND);
  1422. break;
  1423. default:
  1424. break;
  1425. }
  1426. }
  1427. }
  1428. static int tg3_poll_fw(struct tg3 *tp)
  1429. {
  1430. int i;
  1431. u32 val;
  1432. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1433. /* Wait up to 20ms for init done. */
  1434. for (i = 0; i < 200; i++) {
  1435. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1436. return 0;
  1437. udelay(100);
  1438. }
  1439. return -ENODEV;
  1440. }
  1441. /* Wait for firmware initialization to complete. */
  1442. for (i = 0; i < 100000; i++) {
  1443. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1444. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1445. break;
  1446. udelay(10);
  1447. }
  1448. /* Chip might not be fitted with firmware. Some Sun onboard
  1449. * parts are configured like that. So don't signal the timeout
  1450. * of the above loop as an error, but do report the lack of
  1451. * running firmware once.
  1452. */
  1453. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1454. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1455. netdev_info(tp->dev, "No firmware running\n");
  1456. }
  1457. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  1458. /* The 57765 A0 needs a little more
  1459. * time to do some important work.
  1460. */
  1461. mdelay(10);
  1462. }
  1463. return 0;
  1464. }
  1465. static void tg3_link_report(struct tg3 *tp)
  1466. {
  1467. if (!netif_carrier_ok(tp->dev)) {
  1468. netif_info(tp, link, tp->dev, "Link is down\n");
  1469. tg3_ump_link_report(tp);
  1470. } else if (netif_msg_link(tp)) {
  1471. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1472. (tp->link_config.active_speed == SPEED_1000 ?
  1473. 1000 :
  1474. (tp->link_config.active_speed == SPEED_100 ?
  1475. 100 : 10)),
  1476. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1477. "full" : "half"));
  1478. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1479. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1480. "on" : "off",
  1481. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1482. "on" : "off");
  1483. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1484. netdev_info(tp->dev, "EEE is %s\n",
  1485. tp->setlpicnt ? "enabled" : "disabled");
  1486. tg3_ump_link_report(tp);
  1487. }
  1488. }
  1489. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1490. {
  1491. u16 miireg;
  1492. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1493. miireg = ADVERTISE_1000XPAUSE;
  1494. else if (flow_ctrl & FLOW_CTRL_TX)
  1495. miireg = ADVERTISE_1000XPSE_ASYM;
  1496. else if (flow_ctrl & FLOW_CTRL_RX)
  1497. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1498. else
  1499. miireg = 0;
  1500. return miireg;
  1501. }
  1502. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1503. {
  1504. u8 cap = 0;
  1505. if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
  1506. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1507. } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
  1508. if (lcladv & ADVERTISE_1000XPAUSE)
  1509. cap = FLOW_CTRL_RX;
  1510. if (rmtadv & ADVERTISE_1000XPAUSE)
  1511. cap = FLOW_CTRL_TX;
  1512. }
  1513. return cap;
  1514. }
  1515. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1516. {
  1517. u8 autoneg;
  1518. u8 flowctrl = 0;
  1519. u32 old_rx_mode = tp->rx_mode;
  1520. u32 old_tx_mode = tp->tx_mode;
  1521. if (tg3_flag(tp, USE_PHYLIB))
  1522. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1523. else
  1524. autoneg = tp->link_config.autoneg;
  1525. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1526. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1527. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1528. else
  1529. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1530. } else
  1531. flowctrl = tp->link_config.flowctrl;
  1532. tp->link_config.active_flowctrl = flowctrl;
  1533. if (flowctrl & FLOW_CTRL_RX)
  1534. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1535. else
  1536. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1537. if (old_rx_mode != tp->rx_mode)
  1538. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1539. if (flowctrl & FLOW_CTRL_TX)
  1540. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1541. else
  1542. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1543. if (old_tx_mode != tp->tx_mode)
  1544. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1545. }
  1546. static void tg3_adjust_link(struct net_device *dev)
  1547. {
  1548. u8 oldflowctrl, linkmesg = 0;
  1549. u32 mac_mode, lcl_adv, rmt_adv;
  1550. struct tg3 *tp = netdev_priv(dev);
  1551. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1552. spin_lock_bh(&tp->lock);
  1553. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1554. MAC_MODE_HALF_DUPLEX);
  1555. oldflowctrl = tp->link_config.active_flowctrl;
  1556. if (phydev->link) {
  1557. lcl_adv = 0;
  1558. rmt_adv = 0;
  1559. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1560. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1561. else if (phydev->speed == SPEED_1000 ||
  1562. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1563. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1564. else
  1565. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1566. if (phydev->duplex == DUPLEX_HALF)
  1567. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1568. else {
  1569. lcl_adv = mii_advertise_flowctrl(
  1570. tp->link_config.flowctrl);
  1571. if (phydev->pause)
  1572. rmt_adv = LPA_PAUSE_CAP;
  1573. if (phydev->asym_pause)
  1574. rmt_adv |= LPA_PAUSE_ASYM;
  1575. }
  1576. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1577. } else
  1578. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1579. if (mac_mode != tp->mac_mode) {
  1580. tp->mac_mode = mac_mode;
  1581. tw32_f(MAC_MODE, tp->mac_mode);
  1582. udelay(40);
  1583. }
  1584. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1585. if (phydev->speed == SPEED_10)
  1586. tw32(MAC_MI_STAT,
  1587. MAC_MI_STAT_10MBPS_MODE |
  1588. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1589. else
  1590. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1591. }
  1592. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1593. tw32(MAC_TX_LENGTHS,
  1594. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1595. (6 << TX_LENGTHS_IPG_SHIFT) |
  1596. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1597. else
  1598. tw32(MAC_TX_LENGTHS,
  1599. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1600. (6 << TX_LENGTHS_IPG_SHIFT) |
  1601. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1602. if (phydev->link != tp->old_link ||
  1603. phydev->speed != tp->link_config.active_speed ||
  1604. phydev->duplex != tp->link_config.active_duplex ||
  1605. oldflowctrl != tp->link_config.active_flowctrl)
  1606. linkmesg = 1;
  1607. tp->old_link = phydev->link;
  1608. tp->link_config.active_speed = phydev->speed;
  1609. tp->link_config.active_duplex = phydev->duplex;
  1610. spin_unlock_bh(&tp->lock);
  1611. if (linkmesg)
  1612. tg3_link_report(tp);
  1613. }
  1614. static int tg3_phy_init(struct tg3 *tp)
  1615. {
  1616. struct phy_device *phydev;
  1617. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1618. return 0;
  1619. /* Bring the PHY back to a known state. */
  1620. tg3_bmcr_reset(tp);
  1621. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1622. /* Attach the MAC to the PHY. */
  1623. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1624. phydev->dev_flags, phydev->interface);
  1625. if (IS_ERR(phydev)) {
  1626. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1627. return PTR_ERR(phydev);
  1628. }
  1629. /* Mask with MAC supported features. */
  1630. switch (phydev->interface) {
  1631. case PHY_INTERFACE_MODE_GMII:
  1632. case PHY_INTERFACE_MODE_RGMII:
  1633. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1634. phydev->supported &= (PHY_GBIT_FEATURES |
  1635. SUPPORTED_Pause |
  1636. SUPPORTED_Asym_Pause);
  1637. break;
  1638. }
  1639. /* fallthru */
  1640. case PHY_INTERFACE_MODE_MII:
  1641. phydev->supported &= (PHY_BASIC_FEATURES |
  1642. SUPPORTED_Pause |
  1643. SUPPORTED_Asym_Pause);
  1644. break;
  1645. default:
  1646. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1647. return -EINVAL;
  1648. }
  1649. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1650. phydev->advertising = phydev->supported;
  1651. return 0;
  1652. }
  1653. static void tg3_phy_start(struct tg3 *tp)
  1654. {
  1655. struct phy_device *phydev;
  1656. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1657. return;
  1658. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1659. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1660. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1661. phydev->speed = tp->link_config.speed;
  1662. phydev->duplex = tp->link_config.duplex;
  1663. phydev->autoneg = tp->link_config.autoneg;
  1664. phydev->advertising = tp->link_config.advertising;
  1665. }
  1666. phy_start(phydev);
  1667. phy_start_aneg(phydev);
  1668. }
  1669. static void tg3_phy_stop(struct tg3 *tp)
  1670. {
  1671. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1672. return;
  1673. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1674. }
  1675. static void tg3_phy_fini(struct tg3 *tp)
  1676. {
  1677. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1678. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1679. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1680. }
  1681. }
  1682. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1683. {
  1684. int err;
  1685. u32 val;
  1686. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1687. return 0;
  1688. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1689. /* Cannot do read-modify-write on 5401 */
  1690. err = tg3_phy_auxctl_write(tp,
  1691. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1692. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1693. 0x4c20);
  1694. goto done;
  1695. }
  1696. err = tg3_phy_auxctl_read(tp,
  1697. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1698. if (err)
  1699. return err;
  1700. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1701. err = tg3_phy_auxctl_write(tp,
  1702. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1703. done:
  1704. return err;
  1705. }
  1706. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1707. {
  1708. u32 phytest;
  1709. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1710. u32 phy;
  1711. tg3_writephy(tp, MII_TG3_FET_TEST,
  1712. phytest | MII_TG3_FET_SHADOW_EN);
  1713. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1714. if (enable)
  1715. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1716. else
  1717. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1718. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1719. }
  1720. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1721. }
  1722. }
  1723. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1724. {
  1725. u32 reg;
  1726. if (!tg3_flag(tp, 5705_PLUS) ||
  1727. (tg3_flag(tp, 5717_PLUS) &&
  1728. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1729. return;
  1730. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1731. tg3_phy_fet_toggle_apd(tp, enable);
  1732. return;
  1733. }
  1734. reg = MII_TG3_MISC_SHDW_WREN |
  1735. MII_TG3_MISC_SHDW_SCR5_SEL |
  1736. MII_TG3_MISC_SHDW_SCR5_LPED |
  1737. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1738. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1739. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1740. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1741. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1742. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1743. reg = MII_TG3_MISC_SHDW_WREN |
  1744. MII_TG3_MISC_SHDW_APD_SEL |
  1745. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1746. if (enable)
  1747. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1748. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1749. }
  1750. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1751. {
  1752. u32 phy;
  1753. if (!tg3_flag(tp, 5705_PLUS) ||
  1754. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1755. return;
  1756. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1757. u32 ephy;
  1758. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1759. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1760. tg3_writephy(tp, MII_TG3_FET_TEST,
  1761. ephy | MII_TG3_FET_SHADOW_EN);
  1762. if (!tg3_readphy(tp, reg, &phy)) {
  1763. if (enable)
  1764. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1765. else
  1766. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1767. tg3_writephy(tp, reg, phy);
  1768. }
  1769. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1770. }
  1771. } else {
  1772. int ret;
  1773. ret = tg3_phy_auxctl_read(tp,
  1774. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1775. if (!ret) {
  1776. if (enable)
  1777. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1778. else
  1779. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1780. tg3_phy_auxctl_write(tp,
  1781. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1782. }
  1783. }
  1784. }
  1785. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1786. {
  1787. int ret;
  1788. u32 val;
  1789. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1790. return;
  1791. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1792. if (!ret)
  1793. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1794. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1795. }
  1796. static void tg3_phy_apply_otp(struct tg3 *tp)
  1797. {
  1798. u32 otp, phy;
  1799. if (!tp->phy_otp)
  1800. return;
  1801. otp = tp->phy_otp;
  1802. if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
  1803. return;
  1804. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1805. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1806. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1807. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1808. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1809. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1810. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1811. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1812. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1813. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1814. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1815. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1816. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1817. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1818. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1819. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1820. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1821. }
  1822. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1823. {
  1824. u32 val;
  1825. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1826. return;
  1827. tp->setlpicnt = 0;
  1828. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1829. current_link_up == 1 &&
  1830. tp->link_config.active_duplex == DUPLEX_FULL &&
  1831. (tp->link_config.active_speed == SPEED_100 ||
  1832. tp->link_config.active_speed == SPEED_1000)) {
  1833. u32 eeectl;
  1834. if (tp->link_config.active_speed == SPEED_1000)
  1835. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1836. else
  1837. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1838. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1839. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1840. TG3_CL45_D7_EEERES_STAT, &val);
  1841. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1842. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1843. tp->setlpicnt = 2;
  1844. }
  1845. if (!tp->setlpicnt) {
  1846. if (current_link_up == 1 &&
  1847. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1848. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1849. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1850. }
  1851. val = tr32(TG3_CPMU_EEE_MODE);
  1852. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1853. }
  1854. }
  1855. static void tg3_phy_eee_enable(struct tg3 *tp)
  1856. {
  1857. u32 val;
  1858. if (tp->link_config.active_speed == SPEED_1000 &&
  1859. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1860. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1861. tg3_flag(tp, 57765_CLASS)) &&
  1862. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1863. val = MII_TG3_DSP_TAP26_ALNOKO |
  1864. MII_TG3_DSP_TAP26_RMRXSTO;
  1865. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  1866. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1867. }
  1868. val = tr32(TG3_CPMU_EEE_MODE);
  1869. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1870. }
  1871. static int tg3_wait_macro_done(struct tg3 *tp)
  1872. {
  1873. int limit = 100;
  1874. while (limit--) {
  1875. u32 tmp32;
  1876. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1877. if ((tmp32 & 0x1000) == 0)
  1878. break;
  1879. }
  1880. }
  1881. if (limit < 0)
  1882. return -EBUSY;
  1883. return 0;
  1884. }
  1885. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1886. {
  1887. static const u32 test_pat[4][6] = {
  1888. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1889. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1890. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1891. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1892. };
  1893. int chan;
  1894. for (chan = 0; chan < 4; chan++) {
  1895. int i;
  1896. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1897. (chan * 0x2000) | 0x0200);
  1898. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1899. for (i = 0; i < 6; i++)
  1900. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1901. test_pat[chan][i]);
  1902. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1903. if (tg3_wait_macro_done(tp)) {
  1904. *resetp = 1;
  1905. return -EBUSY;
  1906. }
  1907. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1908. (chan * 0x2000) | 0x0200);
  1909. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1910. if (tg3_wait_macro_done(tp)) {
  1911. *resetp = 1;
  1912. return -EBUSY;
  1913. }
  1914. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1915. if (tg3_wait_macro_done(tp)) {
  1916. *resetp = 1;
  1917. return -EBUSY;
  1918. }
  1919. for (i = 0; i < 6; i += 2) {
  1920. u32 low, high;
  1921. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1922. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1923. tg3_wait_macro_done(tp)) {
  1924. *resetp = 1;
  1925. return -EBUSY;
  1926. }
  1927. low &= 0x7fff;
  1928. high &= 0x000f;
  1929. if (low != test_pat[chan][i] ||
  1930. high != test_pat[chan][i+1]) {
  1931. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1932. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1933. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1934. return -EBUSY;
  1935. }
  1936. }
  1937. }
  1938. return 0;
  1939. }
  1940. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1941. {
  1942. int chan;
  1943. for (chan = 0; chan < 4; chan++) {
  1944. int i;
  1945. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1946. (chan * 0x2000) | 0x0200);
  1947. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1948. for (i = 0; i < 6; i++)
  1949. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1950. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1951. if (tg3_wait_macro_done(tp))
  1952. return -EBUSY;
  1953. }
  1954. return 0;
  1955. }
  1956. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1957. {
  1958. u32 reg32, phy9_orig;
  1959. int retries, do_phy_reset, err;
  1960. retries = 10;
  1961. do_phy_reset = 1;
  1962. do {
  1963. if (do_phy_reset) {
  1964. err = tg3_bmcr_reset(tp);
  1965. if (err)
  1966. return err;
  1967. do_phy_reset = 0;
  1968. }
  1969. /* Disable transmitter and interrupt. */
  1970. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1971. continue;
  1972. reg32 |= 0x3000;
  1973. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1974. /* Set full-duplex, 1000 mbps. */
  1975. tg3_writephy(tp, MII_BMCR,
  1976. BMCR_FULLDPLX | BMCR_SPEED1000);
  1977. /* Set to master mode. */
  1978. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  1979. continue;
  1980. tg3_writephy(tp, MII_CTRL1000,
  1981. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  1982. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  1983. if (err)
  1984. return err;
  1985. /* Block the PHY control access. */
  1986. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1987. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1988. if (!err)
  1989. break;
  1990. } while (--retries);
  1991. err = tg3_phy_reset_chanpat(tp);
  1992. if (err)
  1993. return err;
  1994. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1995. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1996. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1997. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1998. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  1999. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  2000. reg32 &= ~0x3000;
  2001. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2002. } else if (!err)
  2003. err = -EBUSY;
  2004. return err;
  2005. }
  2006. /* This will reset the tigon3 PHY if there is no valid
  2007. * link unless the FORCE argument is non-zero.
  2008. */
  2009. static int tg3_phy_reset(struct tg3 *tp)
  2010. {
  2011. u32 val, cpmuctrl;
  2012. int err;
  2013. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2014. val = tr32(GRC_MISC_CFG);
  2015. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  2016. udelay(40);
  2017. }
  2018. err = tg3_readphy(tp, MII_BMSR, &val);
  2019. err |= tg3_readphy(tp, MII_BMSR, &val);
  2020. if (err != 0)
  2021. return -EBUSY;
  2022. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  2023. netif_carrier_off(tp->dev);
  2024. tg3_link_report(tp);
  2025. }
  2026. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2027. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2028. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  2029. err = tg3_phy_reset_5703_4_5(tp);
  2030. if (err)
  2031. return err;
  2032. goto out;
  2033. }
  2034. cpmuctrl = 0;
  2035. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  2036. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  2037. cpmuctrl = tr32(TG3_CPMU_CTRL);
  2038. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  2039. tw32(TG3_CPMU_CTRL,
  2040. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  2041. }
  2042. err = tg3_bmcr_reset(tp);
  2043. if (err)
  2044. return err;
  2045. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  2046. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  2047. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  2048. tw32(TG3_CPMU_CTRL, cpmuctrl);
  2049. }
  2050. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2051. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2052. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2053. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  2054. CPMU_LSPD_1000MB_MACCLK_12_5) {
  2055. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2056. udelay(40);
  2057. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2058. }
  2059. }
  2060. if (tg3_flag(tp, 5717_PLUS) &&
  2061. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  2062. return 0;
  2063. tg3_phy_apply_otp(tp);
  2064. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  2065. tg3_phy_toggle_apd(tp, true);
  2066. else
  2067. tg3_phy_toggle_apd(tp, false);
  2068. out:
  2069. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  2070. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2071. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  2072. tg3_phydsp_write(tp, 0x000a, 0x0323);
  2073. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2074. }
  2075. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  2076. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2077. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2078. }
  2079. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  2080. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2081. tg3_phydsp_write(tp, 0x000a, 0x310b);
  2082. tg3_phydsp_write(tp, 0x201f, 0x9506);
  2083. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  2084. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2085. }
  2086. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  2087. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2088. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2089. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2090. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2091. tg3_writephy(tp, MII_TG3_TEST1,
  2092. MII_TG3_TEST1_TRIM_EN | 0x4);
  2093. } else
  2094. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2095. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2096. }
  2097. }
  2098. /* Set Extended packet length bit (bit 14) on all chips that */
  2099. /* support jumbo frames */
  2100. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2101. /* Cannot do read-modify-write on 5401 */
  2102. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2103. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2104. /* Set bit 14 with read-modify-write to preserve other bits */
  2105. err = tg3_phy_auxctl_read(tp,
  2106. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2107. if (!err)
  2108. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2109. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2110. }
  2111. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2112. * jumbo frames transmission.
  2113. */
  2114. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2115. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2116. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2117. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2118. }
  2119. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2120. /* adjust output voltage */
  2121. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2122. }
  2123. tg3_phy_toggle_automdix(tp, 1);
  2124. tg3_phy_set_wirespeed(tp);
  2125. return 0;
  2126. }
  2127. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2128. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2129. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2130. TG3_GPIO_MSG_NEED_VAUX)
  2131. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2132. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2133. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2134. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2135. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2136. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2137. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2138. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2139. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2140. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2141. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2142. {
  2143. u32 status, shift;
  2144. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2145. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2146. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2147. else
  2148. status = tr32(TG3_CPMU_DRV_STATUS);
  2149. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2150. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2151. status |= (newstat << shift);
  2152. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2153. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2154. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2155. else
  2156. tw32(TG3_CPMU_DRV_STATUS, status);
  2157. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2158. }
  2159. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2160. {
  2161. if (!tg3_flag(tp, IS_NIC))
  2162. return 0;
  2163. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2164. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2165. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2166. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2167. return -EIO;
  2168. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2169. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2170. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2171. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2172. } else {
  2173. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2174. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2175. }
  2176. return 0;
  2177. }
  2178. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2179. {
  2180. u32 grc_local_ctrl;
  2181. if (!tg3_flag(tp, IS_NIC) ||
  2182. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2183. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
  2184. return;
  2185. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2186. tw32_wait_f(GRC_LOCAL_CTRL,
  2187. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2188. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2189. tw32_wait_f(GRC_LOCAL_CTRL,
  2190. grc_local_ctrl,
  2191. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2192. tw32_wait_f(GRC_LOCAL_CTRL,
  2193. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2194. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2195. }
  2196. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2197. {
  2198. if (!tg3_flag(tp, IS_NIC))
  2199. return;
  2200. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2201. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2202. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2203. (GRC_LCLCTRL_GPIO_OE0 |
  2204. GRC_LCLCTRL_GPIO_OE1 |
  2205. GRC_LCLCTRL_GPIO_OE2 |
  2206. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2207. GRC_LCLCTRL_GPIO_OUTPUT1),
  2208. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2209. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2210. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2211. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2212. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2213. GRC_LCLCTRL_GPIO_OE1 |
  2214. GRC_LCLCTRL_GPIO_OE2 |
  2215. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2216. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2217. tp->grc_local_ctrl;
  2218. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2219. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2220. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2221. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2222. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2223. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2224. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2225. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2226. } else {
  2227. u32 no_gpio2;
  2228. u32 grc_local_ctrl = 0;
  2229. /* Workaround to prevent overdrawing Amps. */
  2230. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2231. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2232. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2233. grc_local_ctrl,
  2234. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2235. }
  2236. /* On 5753 and variants, GPIO2 cannot be used. */
  2237. no_gpio2 = tp->nic_sram_data_cfg &
  2238. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2239. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2240. GRC_LCLCTRL_GPIO_OE1 |
  2241. GRC_LCLCTRL_GPIO_OE2 |
  2242. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2243. GRC_LCLCTRL_GPIO_OUTPUT2;
  2244. if (no_gpio2) {
  2245. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2246. GRC_LCLCTRL_GPIO_OUTPUT2);
  2247. }
  2248. tw32_wait_f(GRC_LOCAL_CTRL,
  2249. tp->grc_local_ctrl | grc_local_ctrl,
  2250. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2251. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2252. tw32_wait_f(GRC_LOCAL_CTRL,
  2253. tp->grc_local_ctrl | grc_local_ctrl,
  2254. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2255. if (!no_gpio2) {
  2256. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2257. tw32_wait_f(GRC_LOCAL_CTRL,
  2258. tp->grc_local_ctrl | grc_local_ctrl,
  2259. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2260. }
  2261. }
  2262. }
  2263. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2264. {
  2265. u32 msg = 0;
  2266. /* Serialize power state transitions */
  2267. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2268. return;
  2269. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2270. msg = TG3_GPIO_MSG_NEED_VAUX;
  2271. msg = tg3_set_function_status(tp, msg);
  2272. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2273. goto done;
  2274. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2275. tg3_pwrsrc_switch_to_vaux(tp);
  2276. else
  2277. tg3_pwrsrc_die_with_vmain(tp);
  2278. done:
  2279. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2280. }
  2281. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2282. {
  2283. bool need_vaux = false;
  2284. /* The GPIOs do something completely different on 57765. */
  2285. if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
  2286. return;
  2287. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2288. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2289. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2290. tg3_frob_aux_power_5717(tp, include_wol ?
  2291. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2292. return;
  2293. }
  2294. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2295. struct net_device *dev_peer;
  2296. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2297. /* remove_one() may have been run on the peer. */
  2298. if (dev_peer) {
  2299. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2300. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2301. return;
  2302. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2303. tg3_flag(tp_peer, ENABLE_ASF))
  2304. need_vaux = true;
  2305. }
  2306. }
  2307. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2308. tg3_flag(tp, ENABLE_ASF))
  2309. need_vaux = true;
  2310. if (need_vaux)
  2311. tg3_pwrsrc_switch_to_vaux(tp);
  2312. else
  2313. tg3_pwrsrc_die_with_vmain(tp);
  2314. }
  2315. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2316. {
  2317. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2318. return 1;
  2319. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2320. if (speed != SPEED_10)
  2321. return 1;
  2322. } else if (speed == SPEED_10)
  2323. return 1;
  2324. return 0;
  2325. }
  2326. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2327. {
  2328. u32 val;
  2329. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2330. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2331. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2332. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2333. sg_dig_ctrl |=
  2334. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2335. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2336. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2337. }
  2338. return;
  2339. }
  2340. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2341. tg3_bmcr_reset(tp);
  2342. val = tr32(GRC_MISC_CFG);
  2343. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2344. udelay(40);
  2345. return;
  2346. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2347. u32 phytest;
  2348. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2349. u32 phy;
  2350. tg3_writephy(tp, MII_ADVERTISE, 0);
  2351. tg3_writephy(tp, MII_BMCR,
  2352. BMCR_ANENABLE | BMCR_ANRESTART);
  2353. tg3_writephy(tp, MII_TG3_FET_TEST,
  2354. phytest | MII_TG3_FET_SHADOW_EN);
  2355. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2356. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2357. tg3_writephy(tp,
  2358. MII_TG3_FET_SHDW_AUXMODE4,
  2359. phy);
  2360. }
  2361. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2362. }
  2363. return;
  2364. } else if (do_low_power) {
  2365. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2366. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2367. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2368. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2369. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2370. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2371. }
  2372. /* The PHY should not be powered down on some chips because
  2373. * of bugs.
  2374. */
  2375. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2376. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2377. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  2378. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)) ||
  2379. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  2380. !tp->pci_fn))
  2381. return;
  2382. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2383. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2384. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2385. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2386. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2387. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2388. }
  2389. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2390. }
  2391. /* tp->lock is held. */
  2392. static int tg3_nvram_lock(struct tg3 *tp)
  2393. {
  2394. if (tg3_flag(tp, NVRAM)) {
  2395. int i;
  2396. if (tp->nvram_lock_cnt == 0) {
  2397. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2398. for (i = 0; i < 8000; i++) {
  2399. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2400. break;
  2401. udelay(20);
  2402. }
  2403. if (i == 8000) {
  2404. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2405. return -ENODEV;
  2406. }
  2407. }
  2408. tp->nvram_lock_cnt++;
  2409. }
  2410. return 0;
  2411. }
  2412. /* tp->lock is held. */
  2413. static void tg3_nvram_unlock(struct tg3 *tp)
  2414. {
  2415. if (tg3_flag(tp, NVRAM)) {
  2416. if (tp->nvram_lock_cnt > 0)
  2417. tp->nvram_lock_cnt--;
  2418. if (tp->nvram_lock_cnt == 0)
  2419. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2420. }
  2421. }
  2422. /* tp->lock is held. */
  2423. static void tg3_enable_nvram_access(struct tg3 *tp)
  2424. {
  2425. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2426. u32 nvaccess = tr32(NVRAM_ACCESS);
  2427. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2428. }
  2429. }
  2430. /* tp->lock is held. */
  2431. static void tg3_disable_nvram_access(struct tg3 *tp)
  2432. {
  2433. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2434. u32 nvaccess = tr32(NVRAM_ACCESS);
  2435. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2436. }
  2437. }
  2438. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2439. u32 offset, u32 *val)
  2440. {
  2441. u32 tmp;
  2442. int i;
  2443. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2444. return -EINVAL;
  2445. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2446. EEPROM_ADDR_DEVID_MASK |
  2447. EEPROM_ADDR_READ);
  2448. tw32(GRC_EEPROM_ADDR,
  2449. tmp |
  2450. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2451. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2452. EEPROM_ADDR_ADDR_MASK) |
  2453. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2454. for (i = 0; i < 1000; i++) {
  2455. tmp = tr32(GRC_EEPROM_ADDR);
  2456. if (tmp & EEPROM_ADDR_COMPLETE)
  2457. break;
  2458. msleep(1);
  2459. }
  2460. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2461. return -EBUSY;
  2462. tmp = tr32(GRC_EEPROM_DATA);
  2463. /*
  2464. * The data will always be opposite the native endian
  2465. * format. Perform a blind byteswap to compensate.
  2466. */
  2467. *val = swab32(tmp);
  2468. return 0;
  2469. }
  2470. #define NVRAM_CMD_TIMEOUT 10000
  2471. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2472. {
  2473. int i;
  2474. tw32(NVRAM_CMD, nvram_cmd);
  2475. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2476. udelay(10);
  2477. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2478. udelay(10);
  2479. break;
  2480. }
  2481. }
  2482. if (i == NVRAM_CMD_TIMEOUT)
  2483. return -EBUSY;
  2484. return 0;
  2485. }
  2486. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2487. {
  2488. if (tg3_flag(tp, NVRAM) &&
  2489. tg3_flag(tp, NVRAM_BUFFERED) &&
  2490. tg3_flag(tp, FLASH) &&
  2491. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2492. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2493. addr = ((addr / tp->nvram_pagesize) <<
  2494. ATMEL_AT45DB0X1B_PAGE_POS) +
  2495. (addr % tp->nvram_pagesize);
  2496. return addr;
  2497. }
  2498. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2499. {
  2500. if (tg3_flag(tp, NVRAM) &&
  2501. tg3_flag(tp, NVRAM_BUFFERED) &&
  2502. tg3_flag(tp, FLASH) &&
  2503. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2504. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2505. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2506. tp->nvram_pagesize) +
  2507. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2508. return addr;
  2509. }
  2510. /* NOTE: Data read in from NVRAM is byteswapped according to
  2511. * the byteswapping settings for all other register accesses.
  2512. * tg3 devices are BE devices, so on a BE machine, the data
  2513. * returned will be exactly as it is seen in NVRAM. On a LE
  2514. * machine, the 32-bit value will be byteswapped.
  2515. */
  2516. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2517. {
  2518. int ret;
  2519. if (!tg3_flag(tp, NVRAM))
  2520. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2521. offset = tg3_nvram_phys_addr(tp, offset);
  2522. if (offset > NVRAM_ADDR_MSK)
  2523. return -EINVAL;
  2524. ret = tg3_nvram_lock(tp);
  2525. if (ret)
  2526. return ret;
  2527. tg3_enable_nvram_access(tp);
  2528. tw32(NVRAM_ADDR, offset);
  2529. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2530. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2531. if (ret == 0)
  2532. *val = tr32(NVRAM_RDDATA);
  2533. tg3_disable_nvram_access(tp);
  2534. tg3_nvram_unlock(tp);
  2535. return ret;
  2536. }
  2537. /* Ensures NVRAM data is in bytestream format. */
  2538. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2539. {
  2540. u32 v;
  2541. int res = tg3_nvram_read(tp, offset, &v);
  2542. if (!res)
  2543. *val = cpu_to_be32(v);
  2544. return res;
  2545. }
  2546. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  2547. u32 offset, u32 len, u8 *buf)
  2548. {
  2549. int i, j, rc = 0;
  2550. u32 val;
  2551. for (i = 0; i < len; i += 4) {
  2552. u32 addr;
  2553. __be32 data;
  2554. addr = offset + i;
  2555. memcpy(&data, buf + i, 4);
  2556. /*
  2557. * The SEEPROM interface expects the data to always be opposite
  2558. * the native endian format. We accomplish this by reversing
  2559. * all the operations that would have been performed on the
  2560. * data from a call to tg3_nvram_read_be32().
  2561. */
  2562. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  2563. val = tr32(GRC_EEPROM_ADDR);
  2564. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  2565. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  2566. EEPROM_ADDR_READ);
  2567. tw32(GRC_EEPROM_ADDR, val |
  2568. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2569. (addr & EEPROM_ADDR_ADDR_MASK) |
  2570. EEPROM_ADDR_START |
  2571. EEPROM_ADDR_WRITE);
  2572. for (j = 0; j < 1000; j++) {
  2573. val = tr32(GRC_EEPROM_ADDR);
  2574. if (val & EEPROM_ADDR_COMPLETE)
  2575. break;
  2576. msleep(1);
  2577. }
  2578. if (!(val & EEPROM_ADDR_COMPLETE)) {
  2579. rc = -EBUSY;
  2580. break;
  2581. }
  2582. }
  2583. return rc;
  2584. }
  2585. /* offset and length are dword aligned */
  2586. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  2587. u8 *buf)
  2588. {
  2589. int ret = 0;
  2590. u32 pagesize = tp->nvram_pagesize;
  2591. u32 pagemask = pagesize - 1;
  2592. u32 nvram_cmd;
  2593. u8 *tmp;
  2594. tmp = kmalloc(pagesize, GFP_KERNEL);
  2595. if (tmp == NULL)
  2596. return -ENOMEM;
  2597. while (len) {
  2598. int j;
  2599. u32 phy_addr, page_off, size;
  2600. phy_addr = offset & ~pagemask;
  2601. for (j = 0; j < pagesize; j += 4) {
  2602. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  2603. (__be32 *) (tmp + j));
  2604. if (ret)
  2605. break;
  2606. }
  2607. if (ret)
  2608. break;
  2609. page_off = offset & pagemask;
  2610. size = pagesize;
  2611. if (len < size)
  2612. size = len;
  2613. len -= size;
  2614. memcpy(tmp + page_off, buf, size);
  2615. offset = offset + (pagesize - page_off);
  2616. tg3_enable_nvram_access(tp);
  2617. /*
  2618. * Before we can erase the flash page, we need
  2619. * to issue a special "write enable" command.
  2620. */
  2621. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2622. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2623. break;
  2624. /* Erase the target page */
  2625. tw32(NVRAM_ADDR, phy_addr);
  2626. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  2627. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  2628. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2629. break;
  2630. /* Issue another write enable to start the write. */
  2631. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2632. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2633. break;
  2634. for (j = 0; j < pagesize; j += 4) {
  2635. __be32 data;
  2636. data = *((__be32 *) (tmp + j));
  2637. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2638. tw32(NVRAM_ADDR, phy_addr + j);
  2639. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  2640. NVRAM_CMD_WR;
  2641. if (j == 0)
  2642. nvram_cmd |= NVRAM_CMD_FIRST;
  2643. else if (j == (pagesize - 4))
  2644. nvram_cmd |= NVRAM_CMD_LAST;
  2645. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2646. if (ret)
  2647. break;
  2648. }
  2649. if (ret)
  2650. break;
  2651. }
  2652. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2653. tg3_nvram_exec_cmd(tp, nvram_cmd);
  2654. kfree(tmp);
  2655. return ret;
  2656. }
  2657. /* offset and length are dword aligned */
  2658. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  2659. u8 *buf)
  2660. {
  2661. int i, ret = 0;
  2662. for (i = 0; i < len; i += 4, offset += 4) {
  2663. u32 page_off, phy_addr, nvram_cmd;
  2664. __be32 data;
  2665. memcpy(&data, buf + i, 4);
  2666. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2667. page_off = offset % tp->nvram_pagesize;
  2668. phy_addr = tg3_nvram_phys_addr(tp, offset);
  2669. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  2670. if (page_off == 0 || i == 0)
  2671. nvram_cmd |= NVRAM_CMD_FIRST;
  2672. if (page_off == (tp->nvram_pagesize - 4))
  2673. nvram_cmd |= NVRAM_CMD_LAST;
  2674. if (i == (len - 4))
  2675. nvram_cmd |= NVRAM_CMD_LAST;
  2676. if ((nvram_cmd & NVRAM_CMD_FIRST) ||
  2677. !tg3_flag(tp, FLASH) ||
  2678. !tg3_flag(tp, 57765_PLUS))
  2679. tw32(NVRAM_ADDR, phy_addr);
  2680. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  2681. !tg3_flag(tp, 5755_PLUS) &&
  2682. (tp->nvram_jedecnum == JEDEC_ST) &&
  2683. (nvram_cmd & NVRAM_CMD_FIRST)) {
  2684. u32 cmd;
  2685. cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2686. ret = tg3_nvram_exec_cmd(tp, cmd);
  2687. if (ret)
  2688. break;
  2689. }
  2690. if (!tg3_flag(tp, FLASH)) {
  2691. /* We always do complete word writes to eeprom. */
  2692. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  2693. }
  2694. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2695. if (ret)
  2696. break;
  2697. }
  2698. return ret;
  2699. }
  2700. /* offset and length are dword aligned */
  2701. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  2702. {
  2703. int ret;
  2704. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2705. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  2706. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  2707. udelay(40);
  2708. }
  2709. if (!tg3_flag(tp, NVRAM)) {
  2710. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  2711. } else {
  2712. u32 grc_mode;
  2713. ret = tg3_nvram_lock(tp);
  2714. if (ret)
  2715. return ret;
  2716. tg3_enable_nvram_access(tp);
  2717. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  2718. tw32(NVRAM_WRITE1, 0x406);
  2719. grc_mode = tr32(GRC_MODE);
  2720. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  2721. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  2722. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  2723. buf);
  2724. } else {
  2725. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  2726. buf);
  2727. }
  2728. grc_mode = tr32(GRC_MODE);
  2729. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  2730. tg3_disable_nvram_access(tp);
  2731. tg3_nvram_unlock(tp);
  2732. }
  2733. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2734. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  2735. udelay(40);
  2736. }
  2737. return ret;
  2738. }
  2739. #define RX_CPU_SCRATCH_BASE 0x30000
  2740. #define RX_CPU_SCRATCH_SIZE 0x04000
  2741. #define TX_CPU_SCRATCH_BASE 0x34000
  2742. #define TX_CPU_SCRATCH_SIZE 0x04000
  2743. /* tp->lock is held. */
  2744. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  2745. {
  2746. int i;
  2747. BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2748. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2749. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2750. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2751. return 0;
  2752. }
  2753. if (offset == RX_CPU_BASE) {
  2754. for (i = 0; i < 10000; i++) {
  2755. tw32(offset + CPU_STATE, 0xffffffff);
  2756. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2757. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2758. break;
  2759. }
  2760. tw32(offset + CPU_STATE, 0xffffffff);
  2761. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  2762. udelay(10);
  2763. } else {
  2764. for (i = 0; i < 10000; i++) {
  2765. tw32(offset + CPU_STATE, 0xffffffff);
  2766. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2767. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2768. break;
  2769. }
  2770. }
  2771. if (i >= 10000) {
  2772. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2773. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  2774. return -ENODEV;
  2775. }
  2776. /* Clear firmware's nvram arbitration. */
  2777. if (tg3_flag(tp, NVRAM))
  2778. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  2779. return 0;
  2780. }
  2781. struct fw_info {
  2782. unsigned int fw_base;
  2783. unsigned int fw_len;
  2784. const __be32 *fw_data;
  2785. };
  2786. /* tp->lock is held. */
  2787. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  2788. u32 cpu_scratch_base, int cpu_scratch_size,
  2789. struct fw_info *info)
  2790. {
  2791. int err, lock_err, i;
  2792. void (*write_op)(struct tg3 *, u32, u32);
  2793. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  2794. netdev_err(tp->dev,
  2795. "%s: Trying to load TX cpu firmware which is 5705\n",
  2796. __func__);
  2797. return -EINVAL;
  2798. }
  2799. if (tg3_flag(tp, 5705_PLUS))
  2800. write_op = tg3_write_mem;
  2801. else
  2802. write_op = tg3_write_indirect_reg32;
  2803. /* It is possible that bootcode is still loading at this point.
  2804. * Get the nvram lock first before halting the cpu.
  2805. */
  2806. lock_err = tg3_nvram_lock(tp);
  2807. err = tg3_halt_cpu(tp, cpu_base);
  2808. if (!lock_err)
  2809. tg3_nvram_unlock(tp);
  2810. if (err)
  2811. goto out;
  2812. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  2813. write_op(tp, cpu_scratch_base + i, 0);
  2814. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2815. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  2816. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  2817. write_op(tp, (cpu_scratch_base +
  2818. (info->fw_base & 0xffff) +
  2819. (i * sizeof(u32))),
  2820. be32_to_cpu(info->fw_data[i]));
  2821. err = 0;
  2822. out:
  2823. return err;
  2824. }
  2825. /* tp->lock is held. */
  2826. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  2827. {
  2828. struct fw_info info;
  2829. const __be32 *fw_data;
  2830. int err, i;
  2831. fw_data = (void *)tp->fw->data;
  2832. /* Firmware blob starts with version numbers, followed by
  2833. start address and length. We are setting complete length.
  2834. length = end_address_of_bss - start_address_of_text.
  2835. Remainder is the blob to be loaded contiguously
  2836. from start address. */
  2837. info.fw_base = be32_to_cpu(fw_data[1]);
  2838. info.fw_len = tp->fw->size - 12;
  2839. info.fw_data = &fw_data[3];
  2840. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  2841. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  2842. &info);
  2843. if (err)
  2844. return err;
  2845. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  2846. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  2847. &info);
  2848. if (err)
  2849. return err;
  2850. /* Now startup only the RX cpu. */
  2851. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2852. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2853. for (i = 0; i < 5; i++) {
  2854. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  2855. break;
  2856. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2857. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2858. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2859. udelay(1000);
  2860. }
  2861. if (i >= 5) {
  2862. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  2863. "should be %08x\n", __func__,
  2864. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  2865. return -ENODEV;
  2866. }
  2867. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2868. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  2869. return 0;
  2870. }
  2871. /* tp->lock is held. */
  2872. static int tg3_load_tso_firmware(struct tg3 *tp)
  2873. {
  2874. struct fw_info info;
  2875. const __be32 *fw_data;
  2876. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  2877. int err, i;
  2878. if (tg3_flag(tp, HW_TSO_1) ||
  2879. tg3_flag(tp, HW_TSO_2) ||
  2880. tg3_flag(tp, HW_TSO_3))
  2881. return 0;
  2882. fw_data = (void *)tp->fw->data;
  2883. /* Firmware blob starts with version numbers, followed by
  2884. start address and length. We are setting complete length.
  2885. length = end_address_of_bss - start_address_of_text.
  2886. Remainder is the blob to be loaded contiguously
  2887. from start address. */
  2888. info.fw_base = be32_to_cpu(fw_data[1]);
  2889. cpu_scratch_size = tp->fw_len;
  2890. info.fw_len = tp->fw->size - 12;
  2891. info.fw_data = &fw_data[3];
  2892. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  2893. cpu_base = RX_CPU_BASE;
  2894. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  2895. } else {
  2896. cpu_base = TX_CPU_BASE;
  2897. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  2898. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  2899. }
  2900. err = tg3_load_firmware_cpu(tp, cpu_base,
  2901. cpu_scratch_base, cpu_scratch_size,
  2902. &info);
  2903. if (err)
  2904. return err;
  2905. /* Now startup the cpu. */
  2906. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2907. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2908. for (i = 0; i < 5; i++) {
  2909. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  2910. break;
  2911. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2912. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2913. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2914. udelay(1000);
  2915. }
  2916. if (i >= 5) {
  2917. netdev_err(tp->dev,
  2918. "%s fails to set CPU PC, is %08x should be %08x\n",
  2919. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  2920. return -ENODEV;
  2921. }
  2922. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2923. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  2924. return 0;
  2925. }
  2926. /* tp->lock is held. */
  2927. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2928. {
  2929. u32 addr_high, addr_low;
  2930. int i;
  2931. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2932. tp->dev->dev_addr[1]);
  2933. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2934. (tp->dev->dev_addr[3] << 16) |
  2935. (tp->dev->dev_addr[4] << 8) |
  2936. (tp->dev->dev_addr[5] << 0));
  2937. for (i = 0; i < 4; i++) {
  2938. if (i == 1 && skip_mac_1)
  2939. continue;
  2940. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2941. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2942. }
  2943. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2944. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2945. for (i = 0; i < 12; i++) {
  2946. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2947. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2948. }
  2949. }
  2950. addr_high = (tp->dev->dev_addr[0] +
  2951. tp->dev->dev_addr[1] +
  2952. tp->dev->dev_addr[2] +
  2953. tp->dev->dev_addr[3] +
  2954. tp->dev->dev_addr[4] +
  2955. tp->dev->dev_addr[5]) &
  2956. TX_BACKOFF_SEED_MASK;
  2957. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2958. }
  2959. static void tg3_enable_register_access(struct tg3 *tp)
  2960. {
  2961. /*
  2962. * Make sure register accesses (indirect or otherwise) will function
  2963. * correctly.
  2964. */
  2965. pci_write_config_dword(tp->pdev,
  2966. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  2967. }
  2968. static int tg3_power_up(struct tg3 *tp)
  2969. {
  2970. int err;
  2971. tg3_enable_register_access(tp);
  2972. err = pci_set_power_state(tp->pdev, PCI_D0);
  2973. if (!err) {
  2974. /* Switch out of Vaux if it is a NIC */
  2975. tg3_pwrsrc_switch_to_vmain(tp);
  2976. } else {
  2977. netdev_err(tp->dev, "Transition to D0 failed\n");
  2978. }
  2979. return err;
  2980. }
  2981. static int tg3_setup_phy(struct tg3 *, int);
  2982. static int tg3_power_down_prepare(struct tg3 *tp)
  2983. {
  2984. u32 misc_host_ctrl;
  2985. bool device_should_wake, do_low_power;
  2986. tg3_enable_register_access(tp);
  2987. /* Restore the CLKREQ setting. */
  2988. if (tg3_flag(tp, CLKREQ_BUG))
  2989. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  2990. PCI_EXP_LNKCTL_CLKREQ_EN);
  2991. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2992. tw32(TG3PCI_MISC_HOST_CTRL,
  2993. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2994. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  2995. tg3_flag(tp, WOL_ENABLE);
  2996. if (tg3_flag(tp, USE_PHYLIB)) {
  2997. do_low_power = false;
  2998. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2999. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3000. struct phy_device *phydev;
  3001. u32 phyid, advertising;
  3002. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  3003. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3004. tp->link_config.speed = phydev->speed;
  3005. tp->link_config.duplex = phydev->duplex;
  3006. tp->link_config.autoneg = phydev->autoneg;
  3007. tp->link_config.advertising = phydev->advertising;
  3008. advertising = ADVERTISED_TP |
  3009. ADVERTISED_Pause |
  3010. ADVERTISED_Autoneg |
  3011. ADVERTISED_10baseT_Half;
  3012. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  3013. if (tg3_flag(tp, WOL_SPEED_100MB))
  3014. advertising |=
  3015. ADVERTISED_100baseT_Half |
  3016. ADVERTISED_100baseT_Full |
  3017. ADVERTISED_10baseT_Full;
  3018. else
  3019. advertising |= ADVERTISED_10baseT_Full;
  3020. }
  3021. phydev->advertising = advertising;
  3022. phy_start_aneg(phydev);
  3023. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  3024. if (phyid != PHY_ID_BCMAC131) {
  3025. phyid &= PHY_BCM_OUI_MASK;
  3026. if (phyid == PHY_BCM_OUI_1 ||
  3027. phyid == PHY_BCM_OUI_2 ||
  3028. phyid == PHY_BCM_OUI_3)
  3029. do_low_power = true;
  3030. }
  3031. }
  3032. } else {
  3033. do_low_power = true;
  3034. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
  3035. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3036. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  3037. tg3_setup_phy(tp, 0);
  3038. }
  3039. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  3040. u32 val;
  3041. val = tr32(GRC_VCPU_EXT_CTRL);
  3042. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  3043. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  3044. int i;
  3045. u32 val;
  3046. for (i = 0; i < 200; i++) {
  3047. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  3048. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3049. break;
  3050. msleep(1);
  3051. }
  3052. }
  3053. if (tg3_flag(tp, WOL_CAP))
  3054. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  3055. WOL_DRV_STATE_SHUTDOWN |
  3056. WOL_DRV_WOL |
  3057. WOL_SET_MAGIC_PKT);
  3058. if (device_should_wake) {
  3059. u32 mac_mode;
  3060. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  3061. if (do_low_power &&
  3062. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  3063. tg3_phy_auxctl_write(tp,
  3064. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  3065. MII_TG3_AUXCTL_PCTL_WOL_EN |
  3066. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  3067. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  3068. udelay(40);
  3069. }
  3070. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3071. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3072. else
  3073. mac_mode = MAC_MODE_PORT_MODE_MII;
  3074. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  3075. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3076. ASIC_REV_5700) {
  3077. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  3078. SPEED_100 : SPEED_10;
  3079. if (tg3_5700_link_polarity(tp, speed))
  3080. mac_mode |= MAC_MODE_LINK_POLARITY;
  3081. else
  3082. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3083. }
  3084. } else {
  3085. mac_mode = MAC_MODE_PORT_MODE_TBI;
  3086. }
  3087. if (!tg3_flag(tp, 5750_PLUS))
  3088. tw32(MAC_LED_CTRL, tp->led_ctrl);
  3089. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  3090. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  3091. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  3092. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  3093. if (tg3_flag(tp, ENABLE_APE))
  3094. mac_mode |= MAC_MODE_APE_TX_EN |
  3095. MAC_MODE_APE_RX_EN |
  3096. MAC_MODE_TDE_ENABLE;
  3097. tw32_f(MAC_MODE, mac_mode);
  3098. udelay(100);
  3099. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  3100. udelay(10);
  3101. }
  3102. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  3103. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3104. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  3105. u32 base_val;
  3106. base_val = tp->pci_clock_ctrl;
  3107. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  3108. CLOCK_CTRL_TXCLK_DISABLE);
  3109. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  3110. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  3111. } else if (tg3_flag(tp, 5780_CLASS) ||
  3112. tg3_flag(tp, CPMU_PRESENT) ||
  3113. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  3114. /* do nothing */
  3115. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  3116. u32 newbits1, newbits2;
  3117. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3118. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3119. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  3120. CLOCK_CTRL_TXCLK_DISABLE |
  3121. CLOCK_CTRL_ALTCLK);
  3122. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3123. } else if (tg3_flag(tp, 5705_PLUS)) {
  3124. newbits1 = CLOCK_CTRL_625_CORE;
  3125. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  3126. } else {
  3127. newbits1 = CLOCK_CTRL_ALTCLK;
  3128. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3129. }
  3130. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  3131. 40);
  3132. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  3133. 40);
  3134. if (!tg3_flag(tp, 5705_PLUS)) {
  3135. u32 newbits3;
  3136. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3137. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3138. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  3139. CLOCK_CTRL_TXCLK_DISABLE |
  3140. CLOCK_CTRL_44MHZ_CORE);
  3141. } else {
  3142. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  3143. }
  3144. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  3145. tp->pci_clock_ctrl | newbits3, 40);
  3146. }
  3147. }
  3148. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  3149. tg3_power_down_phy(tp, do_low_power);
  3150. tg3_frob_aux_power(tp, true);
  3151. /* Workaround for unstable PLL clock */
  3152. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  3153. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  3154. u32 val = tr32(0x7d00);
  3155. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  3156. tw32(0x7d00, val);
  3157. if (!tg3_flag(tp, ENABLE_ASF)) {
  3158. int err;
  3159. err = tg3_nvram_lock(tp);
  3160. tg3_halt_cpu(tp, RX_CPU_BASE);
  3161. if (!err)
  3162. tg3_nvram_unlock(tp);
  3163. }
  3164. }
  3165. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  3166. return 0;
  3167. }
  3168. static void tg3_power_down(struct tg3 *tp)
  3169. {
  3170. tg3_power_down_prepare(tp);
  3171. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  3172. pci_set_power_state(tp->pdev, PCI_D3hot);
  3173. }
  3174. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  3175. {
  3176. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  3177. case MII_TG3_AUX_STAT_10HALF:
  3178. *speed = SPEED_10;
  3179. *duplex = DUPLEX_HALF;
  3180. break;
  3181. case MII_TG3_AUX_STAT_10FULL:
  3182. *speed = SPEED_10;
  3183. *duplex = DUPLEX_FULL;
  3184. break;
  3185. case MII_TG3_AUX_STAT_100HALF:
  3186. *speed = SPEED_100;
  3187. *duplex = DUPLEX_HALF;
  3188. break;
  3189. case MII_TG3_AUX_STAT_100FULL:
  3190. *speed = SPEED_100;
  3191. *duplex = DUPLEX_FULL;
  3192. break;
  3193. case MII_TG3_AUX_STAT_1000HALF:
  3194. *speed = SPEED_1000;
  3195. *duplex = DUPLEX_HALF;
  3196. break;
  3197. case MII_TG3_AUX_STAT_1000FULL:
  3198. *speed = SPEED_1000;
  3199. *duplex = DUPLEX_FULL;
  3200. break;
  3201. default:
  3202. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3203. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  3204. SPEED_10;
  3205. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  3206. DUPLEX_HALF;
  3207. break;
  3208. }
  3209. *speed = SPEED_UNKNOWN;
  3210. *duplex = DUPLEX_UNKNOWN;
  3211. break;
  3212. }
  3213. }
  3214. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  3215. {
  3216. int err = 0;
  3217. u32 val, new_adv;
  3218. new_adv = ADVERTISE_CSMA;
  3219. new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
  3220. new_adv |= mii_advertise_flowctrl(flowctrl);
  3221. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3222. if (err)
  3223. goto done;
  3224. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3225. new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
  3226. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3227. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  3228. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3229. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  3230. if (err)
  3231. goto done;
  3232. }
  3233. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3234. goto done;
  3235. tw32(TG3_CPMU_EEE_MODE,
  3236. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  3237. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  3238. if (!err) {
  3239. u32 err2;
  3240. val = 0;
  3241. /* Advertise 100-BaseTX EEE ability */
  3242. if (advertise & ADVERTISED_100baseT_Full)
  3243. val |= MDIO_AN_EEE_ADV_100TX;
  3244. /* Advertise 1000-BaseT EEE ability */
  3245. if (advertise & ADVERTISED_1000baseT_Full)
  3246. val |= MDIO_AN_EEE_ADV_1000T;
  3247. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  3248. if (err)
  3249. val = 0;
  3250. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  3251. case ASIC_REV_5717:
  3252. case ASIC_REV_57765:
  3253. case ASIC_REV_57766:
  3254. case ASIC_REV_5719:
  3255. /* If we advertised any eee advertisements above... */
  3256. if (val)
  3257. val = MII_TG3_DSP_TAP26_ALNOKO |
  3258. MII_TG3_DSP_TAP26_RMRXSTO |
  3259. MII_TG3_DSP_TAP26_OPCSINPT;
  3260. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3261. /* Fall through */
  3262. case ASIC_REV_5720:
  3263. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3264. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3265. MII_TG3_DSP_CH34TP2_HIBW01);
  3266. }
  3267. err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  3268. if (!err)
  3269. err = err2;
  3270. }
  3271. done:
  3272. return err;
  3273. }
  3274. static void tg3_phy_copper_begin(struct tg3 *tp)
  3275. {
  3276. if (tp->link_config.autoneg == AUTONEG_ENABLE ||
  3277. (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3278. u32 adv, fc;
  3279. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  3280. adv = ADVERTISED_10baseT_Half |
  3281. ADVERTISED_10baseT_Full;
  3282. if (tg3_flag(tp, WOL_SPEED_100MB))
  3283. adv |= ADVERTISED_100baseT_Half |
  3284. ADVERTISED_100baseT_Full;
  3285. fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
  3286. } else {
  3287. adv = tp->link_config.advertising;
  3288. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3289. adv &= ~(ADVERTISED_1000baseT_Half |
  3290. ADVERTISED_1000baseT_Full);
  3291. fc = tp->link_config.flowctrl;
  3292. }
  3293. tg3_phy_autoneg_cfg(tp, adv, fc);
  3294. tg3_writephy(tp, MII_BMCR,
  3295. BMCR_ANENABLE | BMCR_ANRESTART);
  3296. } else {
  3297. int i;
  3298. u32 bmcr, orig_bmcr;
  3299. tp->link_config.active_speed = tp->link_config.speed;
  3300. tp->link_config.active_duplex = tp->link_config.duplex;
  3301. bmcr = 0;
  3302. switch (tp->link_config.speed) {
  3303. default:
  3304. case SPEED_10:
  3305. break;
  3306. case SPEED_100:
  3307. bmcr |= BMCR_SPEED100;
  3308. break;
  3309. case SPEED_1000:
  3310. bmcr |= BMCR_SPEED1000;
  3311. break;
  3312. }
  3313. if (tp->link_config.duplex == DUPLEX_FULL)
  3314. bmcr |= BMCR_FULLDPLX;
  3315. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3316. (bmcr != orig_bmcr)) {
  3317. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3318. for (i = 0; i < 1500; i++) {
  3319. u32 tmp;
  3320. udelay(10);
  3321. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3322. tg3_readphy(tp, MII_BMSR, &tmp))
  3323. continue;
  3324. if (!(tmp & BMSR_LSTATUS)) {
  3325. udelay(40);
  3326. break;
  3327. }
  3328. }
  3329. tg3_writephy(tp, MII_BMCR, bmcr);
  3330. udelay(40);
  3331. }
  3332. }
  3333. }
  3334. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3335. {
  3336. int err;
  3337. /* Turn off tap power management. */
  3338. /* Set Extended packet length bit */
  3339. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3340. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3341. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3342. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3343. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3344. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3345. udelay(40);
  3346. return err;
  3347. }
  3348. static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
  3349. {
  3350. u32 advmsk, tgtadv, advertising;
  3351. advertising = tp->link_config.advertising;
  3352. tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
  3353. advmsk = ADVERTISE_ALL;
  3354. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3355. tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
  3356. advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3357. }
  3358. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3359. return false;
  3360. if ((*lcladv & advmsk) != tgtadv)
  3361. return false;
  3362. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3363. u32 tg3_ctrl;
  3364. tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
  3365. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3366. return false;
  3367. if (tgtadv &&
  3368. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3369. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)) {
  3370. tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3371. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
  3372. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  3373. } else {
  3374. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3375. }
  3376. if (tg3_ctrl != tgtadv)
  3377. return false;
  3378. }
  3379. return true;
  3380. }
  3381. static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
  3382. {
  3383. u32 lpeth = 0;
  3384. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3385. u32 val;
  3386. if (tg3_readphy(tp, MII_STAT1000, &val))
  3387. return false;
  3388. lpeth = mii_stat1000_to_ethtool_lpa_t(val);
  3389. }
  3390. if (tg3_readphy(tp, MII_LPA, rmtadv))
  3391. return false;
  3392. lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
  3393. tp->link_config.rmt_adv = lpeth;
  3394. return true;
  3395. }
  3396. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  3397. {
  3398. int current_link_up;
  3399. u32 bmsr, val;
  3400. u32 lcl_adv, rmt_adv;
  3401. u16 current_speed;
  3402. u8 current_duplex;
  3403. int i, err;
  3404. tw32(MAC_EVENT, 0);
  3405. tw32_f(MAC_STATUS,
  3406. (MAC_STATUS_SYNC_CHANGED |
  3407. MAC_STATUS_CFG_CHANGED |
  3408. MAC_STATUS_MI_COMPLETION |
  3409. MAC_STATUS_LNKSTATE_CHANGED));
  3410. udelay(40);
  3411. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3412. tw32_f(MAC_MI_MODE,
  3413. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3414. udelay(80);
  3415. }
  3416. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3417. /* Some third-party PHYs need to be reset on link going
  3418. * down.
  3419. */
  3420. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  3421. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  3422. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  3423. netif_carrier_ok(tp->dev)) {
  3424. tg3_readphy(tp, MII_BMSR, &bmsr);
  3425. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3426. !(bmsr & BMSR_LSTATUS))
  3427. force_reset = 1;
  3428. }
  3429. if (force_reset)
  3430. tg3_phy_reset(tp);
  3431. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3432. tg3_readphy(tp, MII_BMSR, &bmsr);
  3433. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3434. !tg3_flag(tp, INIT_COMPLETE))
  3435. bmsr = 0;
  3436. if (!(bmsr & BMSR_LSTATUS)) {
  3437. err = tg3_init_5401phy_dsp(tp);
  3438. if (err)
  3439. return err;
  3440. tg3_readphy(tp, MII_BMSR, &bmsr);
  3441. for (i = 0; i < 1000; i++) {
  3442. udelay(10);
  3443. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3444. (bmsr & BMSR_LSTATUS)) {
  3445. udelay(40);
  3446. break;
  3447. }
  3448. }
  3449. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3450. TG3_PHY_REV_BCM5401_B0 &&
  3451. !(bmsr & BMSR_LSTATUS) &&
  3452. tp->link_config.active_speed == SPEED_1000) {
  3453. err = tg3_phy_reset(tp);
  3454. if (!err)
  3455. err = tg3_init_5401phy_dsp(tp);
  3456. if (err)
  3457. return err;
  3458. }
  3459. }
  3460. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3461. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  3462. /* 5701 {A0,B0} CRC bug workaround */
  3463. tg3_writephy(tp, 0x15, 0x0a75);
  3464. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3465. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3466. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3467. }
  3468. /* Clear pending interrupts... */
  3469. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3470. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3471. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3472. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3473. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3474. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3475. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3476. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3477. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3478. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3479. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3480. else
  3481. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3482. }
  3483. current_link_up = 0;
  3484. current_speed = SPEED_UNKNOWN;
  3485. current_duplex = DUPLEX_UNKNOWN;
  3486. tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
  3487. tp->link_config.rmt_adv = 0;
  3488. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3489. err = tg3_phy_auxctl_read(tp,
  3490. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3491. &val);
  3492. if (!err && !(val & (1 << 10))) {
  3493. tg3_phy_auxctl_write(tp,
  3494. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3495. val | (1 << 10));
  3496. goto relink;
  3497. }
  3498. }
  3499. bmsr = 0;
  3500. for (i = 0; i < 100; i++) {
  3501. tg3_readphy(tp, MII_BMSR, &bmsr);
  3502. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3503. (bmsr & BMSR_LSTATUS))
  3504. break;
  3505. udelay(40);
  3506. }
  3507. if (bmsr & BMSR_LSTATUS) {
  3508. u32 aux_stat, bmcr;
  3509. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3510. for (i = 0; i < 2000; i++) {
  3511. udelay(10);
  3512. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  3513. aux_stat)
  3514. break;
  3515. }
  3516. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  3517. &current_speed,
  3518. &current_duplex);
  3519. bmcr = 0;
  3520. for (i = 0; i < 200; i++) {
  3521. tg3_readphy(tp, MII_BMCR, &bmcr);
  3522. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  3523. continue;
  3524. if (bmcr && bmcr != 0x7fff)
  3525. break;
  3526. udelay(10);
  3527. }
  3528. lcl_adv = 0;
  3529. rmt_adv = 0;
  3530. tp->link_config.active_speed = current_speed;
  3531. tp->link_config.active_duplex = current_duplex;
  3532. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3533. if ((bmcr & BMCR_ANENABLE) &&
  3534. tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
  3535. tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
  3536. current_link_up = 1;
  3537. } else {
  3538. if (!(bmcr & BMCR_ANENABLE) &&
  3539. tp->link_config.speed == current_speed &&
  3540. tp->link_config.duplex == current_duplex &&
  3541. tp->link_config.flowctrl ==
  3542. tp->link_config.active_flowctrl) {
  3543. current_link_up = 1;
  3544. }
  3545. }
  3546. if (current_link_up == 1 &&
  3547. tp->link_config.active_duplex == DUPLEX_FULL) {
  3548. u32 reg, bit;
  3549. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3550. reg = MII_TG3_FET_GEN_STAT;
  3551. bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
  3552. } else {
  3553. reg = MII_TG3_EXT_STAT;
  3554. bit = MII_TG3_EXT_STAT_MDIX;
  3555. }
  3556. if (!tg3_readphy(tp, reg, &val) && (val & bit))
  3557. tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
  3558. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  3559. }
  3560. }
  3561. relink:
  3562. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3563. tg3_phy_copper_begin(tp);
  3564. tg3_readphy(tp, MII_BMSR, &bmsr);
  3565. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  3566. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  3567. current_link_up = 1;
  3568. }
  3569. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  3570. if (current_link_up == 1) {
  3571. if (tp->link_config.active_speed == SPEED_100 ||
  3572. tp->link_config.active_speed == SPEED_10)
  3573. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3574. else
  3575. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3576. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  3577. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3578. else
  3579. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3580. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3581. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3582. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3583. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  3584. if (current_link_up == 1 &&
  3585. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  3586. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  3587. else
  3588. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3589. }
  3590. /* ??? Without this setting Netgear GA302T PHY does not
  3591. * ??? send/receive packets...
  3592. */
  3593. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  3594. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  3595. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  3596. tw32_f(MAC_MI_MODE, tp->mi_mode);
  3597. udelay(80);
  3598. }
  3599. tw32_f(MAC_MODE, tp->mac_mode);
  3600. udelay(40);
  3601. tg3_phy_eee_adjust(tp, current_link_up);
  3602. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  3603. /* Polled via timer. */
  3604. tw32_f(MAC_EVENT, 0);
  3605. } else {
  3606. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3607. }
  3608. udelay(40);
  3609. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  3610. current_link_up == 1 &&
  3611. tp->link_config.active_speed == SPEED_1000 &&
  3612. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  3613. udelay(120);
  3614. tw32_f(MAC_STATUS,
  3615. (MAC_STATUS_SYNC_CHANGED |
  3616. MAC_STATUS_CFG_CHANGED));
  3617. udelay(40);
  3618. tg3_write_mem(tp,
  3619. NIC_SRAM_FIRMWARE_MBOX,
  3620. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  3621. }
  3622. /* Prevent send BD corruption. */
  3623. if (tg3_flag(tp, CLKREQ_BUG)) {
  3624. if (tp->link_config.active_speed == SPEED_100 ||
  3625. tp->link_config.active_speed == SPEED_10)
  3626. pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
  3627. PCI_EXP_LNKCTL_CLKREQ_EN);
  3628. else
  3629. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  3630. PCI_EXP_LNKCTL_CLKREQ_EN);
  3631. }
  3632. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3633. if (current_link_up)
  3634. netif_carrier_on(tp->dev);
  3635. else
  3636. netif_carrier_off(tp->dev);
  3637. tg3_link_report(tp);
  3638. }
  3639. return 0;
  3640. }
  3641. struct tg3_fiber_aneginfo {
  3642. int state;
  3643. #define ANEG_STATE_UNKNOWN 0
  3644. #define ANEG_STATE_AN_ENABLE 1
  3645. #define ANEG_STATE_RESTART_INIT 2
  3646. #define ANEG_STATE_RESTART 3
  3647. #define ANEG_STATE_DISABLE_LINK_OK 4
  3648. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  3649. #define ANEG_STATE_ABILITY_DETECT 6
  3650. #define ANEG_STATE_ACK_DETECT_INIT 7
  3651. #define ANEG_STATE_ACK_DETECT 8
  3652. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  3653. #define ANEG_STATE_COMPLETE_ACK 10
  3654. #define ANEG_STATE_IDLE_DETECT_INIT 11
  3655. #define ANEG_STATE_IDLE_DETECT 12
  3656. #define ANEG_STATE_LINK_OK 13
  3657. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  3658. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  3659. u32 flags;
  3660. #define MR_AN_ENABLE 0x00000001
  3661. #define MR_RESTART_AN 0x00000002
  3662. #define MR_AN_COMPLETE 0x00000004
  3663. #define MR_PAGE_RX 0x00000008
  3664. #define MR_NP_LOADED 0x00000010
  3665. #define MR_TOGGLE_TX 0x00000020
  3666. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  3667. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  3668. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  3669. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  3670. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  3671. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  3672. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  3673. #define MR_TOGGLE_RX 0x00002000
  3674. #define MR_NP_RX 0x00004000
  3675. #define MR_LINK_OK 0x80000000
  3676. unsigned long link_time, cur_time;
  3677. u32 ability_match_cfg;
  3678. int ability_match_count;
  3679. char ability_match, idle_match, ack_match;
  3680. u32 txconfig, rxconfig;
  3681. #define ANEG_CFG_NP 0x00000080
  3682. #define ANEG_CFG_ACK 0x00000040
  3683. #define ANEG_CFG_RF2 0x00000020
  3684. #define ANEG_CFG_RF1 0x00000010
  3685. #define ANEG_CFG_PS2 0x00000001
  3686. #define ANEG_CFG_PS1 0x00008000
  3687. #define ANEG_CFG_HD 0x00004000
  3688. #define ANEG_CFG_FD 0x00002000
  3689. #define ANEG_CFG_INVAL 0x00001f06
  3690. };
  3691. #define ANEG_OK 0
  3692. #define ANEG_DONE 1
  3693. #define ANEG_TIMER_ENAB 2
  3694. #define ANEG_FAILED -1
  3695. #define ANEG_STATE_SETTLE_TIME 10000
  3696. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  3697. struct tg3_fiber_aneginfo *ap)
  3698. {
  3699. u16 flowctrl;
  3700. unsigned long delta;
  3701. u32 rx_cfg_reg;
  3702. int ret;
  3703. if (ap->state == ANEG_STATE_UNKNOWN) {
  3704. ap->rxconfig = 0;
  3705. ap->link_time = 0;
  3706. ap->cur_time = 0;
  3707. ap->ability_match_cfg = 0;
  3708. ap->ability_match_count = 0;
  3709. ap->ability_match = 0;
  3710. ap->idle_match = 0;
  3711. ap->ack_match = 0;
  3712. }
  3713. ap->cur_time++;
  3714. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  3715. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  3716. if (rx_cfg_reg != ap->ability_match_cfg) {
  3717. ap->ability_match_cfg = rx_cfg_reg;
  3718. ap->ability_match = 0;
  3719. ap->ability_match_count = 0;
  3720. } else {
  3721. if (++ap->ability_match_count > 1) {
  3722. ap->ability_match = 1;
  3723. ap->ability_match_cfg = rx_cfg_reg;
  3724. }
  3725. }
  3726. if (rx_cfg_reg & ANEG_CFG_ACK)
  3727. ap->ack_match = 1;
  3728. else
  3729. ap->ack_match = 0;
  3730. ap->idle_match = 0;
  3731. } else {
  3732. ap->idle_match = 1;
  3733. ap->ability_match_cfg = 0;
  3734. ap->ability_match_count = 0;
  3735. ap->ability_match = 0;
  3736. ap->ack_match = 0;
  3737. rx_cfg_reg = 0;
  3738. }
  3739. ap->rxconfig = rx_cfg_reg;
  3740. ret = ANEG_OK;
  3741. switch (ap->state) {
  3742. case ANEG_STATE_UNKNOWN:
  3743. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  3744. ap->state = ANEG_STATE_AN_ENABLE;
  3745. /* fallthru */
  3746. case ANEG_STATE_AN_ENABLE:
  3747. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  3748. if (ap->flags & MR_AN_ENABLE) {
  3749. ap->link_time = 0;
  3750. ap->cur_time = 0;
  3751. ap->ability_match_cfg = 0;
  3752. ap->ability_match_count = 0;
  3753. ap->ability_match = 0;
  3754. ap->idle_match = 0;
  3755. ap->ack_match = 0;
  3756. ap->state = ANEG_STATE_RESTART_INIT;
  3757. } else {
  3758. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  3759. }
  3760. break;
  3761. case ANEG_STATE_RESTART_INIT:
  3762. ap->link_time = ap->cur_time;
  3763. ap->flags &= ~(MR_NP_LOADED);
  3764. ap->txconfig = 0;
  3765. tw32(MAC_TX_AUTO_NEG, 0);
  3766. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3767. tw32_f(MAC_MODE, tp->mac_mode);
  3768. udelay(40);
  3769. ret = ANEG_TIMER_ENAB;
  3770. ap->state = ANEG_STATE_RESTART;
  3771. /* fallthru */
  3772. case ANEG_STATE_RESTART:
  3773. delta = ap->cur_time - ap->link_time;
  3774. if (delta > ANEG_STATE_SETTLE_TIME)
  3775. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3776. else
  3777. ret = ANEG_TIMER_ENAB;
  3778. break;
  3779. case ANEG_STATE_DISABLE_LINK_OK:
  3780. ret = ANEG_DONE;
  3781. break;
  3782. case ANEG_STATE_ABILITY_DETECT_INIT:
  3783. ap->flags &= ~(MR_TOGGLE_TX);
  3784. ap->txconfig = ANEG_CFG_FD;
  3785. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3786. if (flowctrl & ADVERTISE_1000XPAUSE)
  3787. ap->txconfig |= ANEG_CFG_PS1;
  3788. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3789. ap->txconfig |= ANEG_CFG_PS2;
  3790. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3791. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3792. tw32_f(MAC_MODE, tp->mac_mode);
  3793. udelay(40);
  3794. ap->state = ANEG_STATE_ABILITY_DETECT;
  3795. break;
  3796. case ANEG_STATE_ABILITY_DETECT:
  3797. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3798. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3799. break;
  3800. case ANEG_STATE_ACK_DETECT_INIT:
  3801. ap->txconfig |= ANEG_CFG_ACK;
  3802. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3803. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3804. tw32_f(MAC_MODE, tp->mac_mode);
  3805. udelay(40);
  3806. ap->state = ANEG_STATE_ACK_DETECT;
  3807. /* fallthru */
  3808. case ANEG_STATE_ACK_DETECT:
  3809. if (ap->ack_match != 0) {
  3810. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3811. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3812. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3813. } else {
  3814. ap->state = ANEG_STATE_AN_ENABLE;
  3815. }
  3816. } else if (ap->ability_match != 0 &&
  3817. ap->rxconfig == 0) {
  3818. ap->state = ANEG_STATE_AN_ENABLE;
  3819. }
  3820. break;
  3821. case ANEG_STATE_COMPLETE_ACK_INIT:
  3822. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3823. ret = ANEG_FAILED;
  3824. break;
  3825. }
  3826. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3827. MR_LP_ADV_HALF_DUPLEX |
  3828. MR_LP_ADV_SYM_PAUSE |
  3829. MR_LP_ADV_ASYM_PAUSE |
  3830. MR_LP_ADV_REMOTE_FAULT1 |
  3831. MR_LP_ADV_REMOTE_FAULT2 |
  3832. MR_LP_ADV_NEXT_PAGE |
  3833. MR_TOGGLE_RX |
  3834. MR_NP_RX);
  3835. if (ap->rxconfig & ANEG_CFG_FD)
  3836. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3837. if (ap->rxconfig & ANEG_CFG_HD)
  3838. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3839. if (ap->rxconfig & ANEG_CFG_PS1)
  3840. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3841. if (ap->rxconfig & ANEG_CFG_PS2)
  3842. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3843. if (ap->rxconfig & ANEG_CFG_RF1)
  3844. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3845. if (ap->rxconfig & ANEG_CFG_RF2)
  3846. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3847. if (ap->rxconfig & ANEG_CFG_NP)
  3848. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3849. ap->link_time = ap->cur_time;
  3850. ap->flags ^= (MR_TOGGLE_TX);
  3851. if (ap->rxconfig & 0x0008)
  3852. ap->flags |= MR_TOGGLE_RX;
  3853. if (ap->rxconfig & ANEG_CFG_NP)
  3854. ap->flags |= MR_NP_RX;
  3855. ap->flags |= MR_PAGE_RX;
  3856. ap->state = ANEG_STATE_COMPLETE_ACK;
  3857. ret = ANEG_TIMER_ENAB;
  3858. break;
  3859. case ANEG_STATE_COMPLETE_ACK:
  3860. if (ap->ability_match != 0 &&
  3861. ap->rxconfig == 0) {
  3862. ap->state = ANEG_STATE_AN_ENABLE;
  3863. break;
  3864. }
  3865. delta = ap->cur_time - ap->link_time;
  3866. if (delta > ANEG_STATE_SETTLE_TIME) {
  3867. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3868. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3869. } else {
  3870. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3871. !(ap->flags & MR_NP_RX)) {
  3872. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3873. } else {
  3874. ret = ANEG_FAILED;
  3875. }
  3876. }
  3877. }
  3878. break;
  3879. case ANEG_STATE_IDLE_DETECT_INIT:
  3880. ap->link_time = ap->cur_time;
  3881. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3882. tw32_f(MAC_MODE, tp->mac_mode);
  3883. udelay(40);
  3884. ap->state = ANEG_STATE_IDLE_DETECT;
  3885. ret = ANEG_TIMER_ENAB;
  3886. break;
  3887. case ANEG_STATE_IDLE_DETECT:
  3888. if (ap->ability_match != 0 &&
  3889. ap->rxconfig == 0) {
  3890. ap->state = ANEG_STATE_AN_ENABLE;
  3891. break;
  3892. }
  3893. delta = ap->cur_time - ap->link_time;
  3894. if (delta > ANEG_STATE_SETTLE_TIME) {
  3895. /* XXX another gem from the Broadcom driver :( */
  3896. ap->state = ANEG_STATE_LINK_OK;
  3897. }
  3898. break;
  3899. case ANEG_STATE_LINK_OK:
  3900. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3901. ret = ANEG_DONE;
  3902. break;
  3903. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3904. /* ??? unimplemented */
  3905. break;
  3906. case ANEG_STATE_NEXT_PAGE_WAIT:
  3907. /* ??? unimplemented */
  3908. break;
  3909. default:
  3910. ret = ANEG_FAILED;
  3911. break;
  3912. }
  3913. return ret;
  3914. }
  3915. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3916. {
  3917. int res = 0;
  3918. struct tg3_fiber_aneginfo aninfo;
  3919. int status = ANEG_FAILED;
  3920. unsigned int tick;
  3921. u32 tmp;
  3922. tw32_f(MAC_TX_AUTO_NEG, 0);
  3923. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3924. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3925. udelay(40);
  3926. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3927. udelay(40);
  3928. memset(&aninfo, 0, sizeof(aninfo));
  3929. aninfo.flags |= MR_AN_ENABLE;
  3930. aninfo.state = ANEG_STATE_UNKNOWN;
  3931. aninfo.cur_time = 0;
  3932. tick = 0;
  3933. while (++tick < 195000) {
  3934. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3935. if (status == ANEG_DONE || status == ANEG_FAILED)
  3936. break;
  3937. udelay(1);
  3938. }
  3939. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3940. tw32_f(MAC_MODE, tp->mac_mode);
  3941. udelay(40);
  3942. *txflags = aninfo.txconfig;
  3943. *rxflags = aninfo.flags;
  3944. if (status == ANEG_DONE &&
  3945. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3946. MR_LP_ADV_FULL_DUPLEX)))
  3947. res = 1;
  3948. return res;
  3949. }
  3950. static void tg3_init_bcm8002(struct tg3 *tp)
  3951. {
  3952. u32 mac_status = tr32(MAC_STATUS);
  3953. int i;
  3954. /* Reset when initting first time or we have a link. */
  3955. if (tg3_flag(tp, INIT_COMPLETE) &&
  3956. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3957. return;
  3958. /* Set PLL lock range. */
  3959. tg3_writephy(tp, 0x16, 0x8007);
  3960. /* SW reset */
  3961. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3962. /* Wait for reset to complete. */
  3963. /* XXX schedule_timeout() ... */
  3964. for (i = 0; i < 500; i++)
  3965. udelay(10);
  3966. /* Config mode; select PMA/Ch 1 regs. */
  3967. tg3_writephy(tp, 0x10, 0x8411);
  3968. /* Enable auto-lock and comdet, select txclk for tx. */
  3969. tg3_writephy(tp, 0x11, 0x0a10);
  3970. tg3_writephy(tp, 0x18, 0x00a0);
  3971. tg3_writephy(tp, 0x16, 0x41ff);
  3972. /* Assert and deassert POR. */
  3973. tg3_writephy(tp, 0x13, 0x0400);
  3974. udelay(40);
  3975. tg3_writephy(tp, 0x13, 0x0000);
  3976. tg3_writephy(tp, 0x11, 0x0a50);
  3977. udelay(40);
  3978. tg3_writephy(tp, 0x11, 0x0a10);
  3979. /* Wait for signal to stabilize */
  3980. /* XXX schedule_timeout() ... */
  3981. for (i = 0; i < 15000; i++)
  3982. udelay(10);
  3983. /* Deselect the channel register so we can read the PHYID
  3984. * later.
  3985. */
  3986. tg3_writephy(tp, 0x10, 0x8011);
  3987. }
  3988. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3989. {
  3990. u16 flowctrl;
  3991. u32 sg_dig_ctrl, sg_dig_status;
  3992. u32 serdes_cfg, expected_sg_dig_ctrl;
  3993. int workaround, port_a;
  3994. int current_link_up;
  3995. serdes_cfg = 0;
  3996. expected_sg_dig_ctrl = 0;
  3997. workaround = 0;
  3998. port_a = 1;
  3999. current_link_up = 0;
  4000. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  4001. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  4002. workaround = 1;
  4003. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  4004. port_a = 0;
  4005. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  4006. /* preserve bits 20-23 for voltage regulator */
  4007. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  4008. }
  4009. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  4010. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  4011. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  4012. if (workaround) {
  4013. u32 val = serdes_cfg;
  4014. if (port_a)
  4015. val |= 0xc010000;
  4016. else
  4017. val |= 0x4010000;
  4018. tw32_f(MAC_SERDES_CFG, val);
  4019. }
  4020. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4021. }
  4022. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  4023. tg3_setup_flow_control(tp, 0, 0);
  4024. current_link_up = 1;
  4025. }
  4026. goto out;
  4027. }
  4028. /* Want auto-negotiation. */
  4029. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  4030. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4031. if (flowctrl & ADVERTISE_1000XPAUSE)
  4032. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  4033. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4034. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  4035. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  4036. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  4037. tp->serdes_counter &&
  4038. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  4039. MAC_STATUS_RCVD_CFG)) ==
  4040. MAC_STATUS_PCS_SYNCED)) {
  4041. tp->serdes_counter--;
  4042. current_link_up = 1;
  4043. goto out;
  4044. }
  4045. restart_autoneg:
  4046. if (workaround)
  4047. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  4048. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  4049. udelay(5);
  4050. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  4051. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4052. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4053. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  4054. MAC_STATUS_SIGNAL_DET)) {
  4055. sg_dig_status = tr32(SG_DIG_STATUS);
  4056. mac_status = tr32(MAC_STATUS);
  4057. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  4058. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  4059. u32 local_adv = 0, remote_adv = 0;
  4060. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  4061. local_adv |= ADVERTISE_1000XPAUSE;
  4062. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  4063. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4064. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  4065. remote_adv |= LPA_1000XPAUSE;
  4066. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  4067. remote_adv |= LPA_1000XPAUSE_ASYM;
  4068. tp->link_config.rmt_adv =
  4069. mii_adv_to_ethtool_adv_x(remote_adv);
  4070. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4071. current_link_up = 1;
  4072. tp->serdes_counter = 0;
  4073. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4074. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  4075. if (tp->serdes_counter)
  4076. tp->serdes_counter--;
  4077. else {
  4078. if (workaround) {
  4079. u32 val = serdes_cfg;
  4080. if (port_a)
  4081. val |= 0xc010000;
  4082. else
  4083. val |= 0x4010000;
  4084. tw32_f(MAC_SERDES_CFG, val);
  4085. }
  4086. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4087. udelay(40);
  4088. /* Link parallel detection - link is up */
  4089. /* only if we have PCS_SYNC and not */
  4090. /* receiving config code words */
  4091. mac_status = tr32(MAC_STATUS);
  4092. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  4093. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  4094. tg3_setup_flow_control(tp, 0, 0);
  4095. current_link_up = 1;
  4096. tp->phy_flags |=
  4097. TG3_PHYFLG_PARALLEL_DETECT;
  4098. tp->serdes_counter =
  4099. SERDES_PARALLEL_DET_TIMEOUT;
  4100. } else
  4101. goto restart_autoneg;
  4102. }
  4103. }
  4104. } else {
  4105. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4106. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4107. }
  4108. out:
  4109. return current_link_up;
  4110. }
  4111. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  4112. {
  4113. int current_link_up = 0;
  4114. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  4115. goto out;
  4116. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4117. u32 txflags, rxflags;
  4118. int i;
  4119. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  4120. u32 local_adv = 0, remote_adv = 0;
  4121. if (txflags & ANEG_CFG_PS1)
  4122. local_adv |= ADVERTISE_1000XPAUSE;
  4123. if (txflags & ANEG_CFG_PS2)
  4124. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4125. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  4126. remote_adv |= LPA_1000XPAUSE;
  4127. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  4128. remote_adv |= LPA_1000XPAUSE_ASYM;
  4129. tp->link_config.rmt_adv =
  4130. mii_adv_to_ethtool_adv_x(remote_adv);
  4131. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4132. current_link_up = 1;
  4133. }
  4134. for (i = 0; i < 30; i++) {
  4135. udelay(20);
  4136. tw32_f(MAC_STATUS,
  4137. (MAC_STATUS_SYNC_CHANGED |
  4138. MAC_STATUS_CFG_CHANGED));
  4139. udelay(40);
  4140. if ((tr32(MAC_STATUS) &
  4141. (MAC_STATUS_SYNC_CHANGED |
  4142. MAC_STATUS_CFG_CHANGED)) == 0)
  4143. break;
  4144. }
  4145. mac_status = tr32(MAC_STATUS);
  4146. if (current_link_up == 0 &&
  4147. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  4148. !(mac_status & MAC_STATUS_RCVD_CFG))
  4149. current_link_up = 1;
  4150. } else {
  4151. tg3_setup_flow_control(tp, 0, 0);
  4152. /* Forcing 1000FD link up. */
  4153. current_link_up = 1;
  4154. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  4155. udelay(40);
  4156. tw32_f(MAC_MODE, tp->mac_mode);
  4157. udelay(40);
  4158. }
  4159. out:
  4160. return current_link_up;
  4161. }
  4162. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  4163. {
  4164. u32 orig_pause_cfg;
  4165. u16 orig_active_speed;
  4166. u8 orig_active_duplex;
  4167. u32 mac_status;
  4168. int current_link_up;
  4169. int i;
  4170. orig_pause_cfg = tp->link_config.active_flowctrl;
  4171. orig_active_speed = tp->link_config.active_speed;
  4172. orig_active_duplex = tp->link_config.active_duplex;
  4173. if (!tg3_flag(tp, HW_AUTONEG) &&
  4174. netif_carrier_ok(tp->dev) &&
  4175. tg3_flag(tp, INIT_COMPLETE)) {
  4176. mac_status = tr32(MAC_STATUS);
  4177. mac_status &= (MAC_STATUS_PCS_SYNCED |
  4178. MAC_STATUS_SIGNAL_DET |
  4179. MAC_STATUS_CFG_CHANGED |
  4180. MAC_STATUS_RCVD_CFG);
  4181. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  4182. MAC_STATUS_SIGNAL_DET)) {
  4183. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4184. MAC_STATUS_CFG_CHANGED));
  4185. return 0;
  4186. }
  4187. }
  4188. tw32_f(MAC_TX_AUTO_NEG, 0);
  4189. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  4190. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  4191. tw32_f(MAC_MODE, tp->mac_mode);
  4192. udelay(40);
  4193. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  4194. tg3_init_bcm8002(tp);
  4195. /* Enable link change event even when serdes polling. */
  4196. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4197. udelay(40);
  4198. current_link_up = 0;
  4199. tp->link_config.rmt_adv = 0;
  4200. mac_status = tr32(MAC_STATUS);
  4201. if (tg3_flag(tp, HW_AUTONEG))
  4202. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  4203. else
  4204. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  4205. tp->napi[0].hw_status->status =
  4206. (SD_STATUS_UPDATED |
  4207. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  4208. for (i = 0; i < 100; i++) {
  4209. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4210. MAC_STATUS_CFG_CHANGED));
  4211. udelay(5);
  4212. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  4213. MAC_STATUS_CFG_CHANGED |
  4214. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  4215. break;
  4216. }
  4217. mac_status = tr32(MAC_STATUS);
  4218. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  4219. current_link_up = 0;
  4220. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  4221. tp->serdes_counter == 0) {
  4222. tw32_f(MAC_MODE, (tp->mac_mode |
  4223. MAC_MODE_SEND_CONFIGS));
  4224. udelay(1);
  4225. tw32_f(MAC_MODE, tp->mac_mode);
  4226. }
  4227. }
  4228. if (current_link_up == 1) {
  4229. tp->link_config.active_speed = SPEED_1000;
  4230. tp->link_config.active_duplex = DUPLEX_FULL;
  4231. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4232. LED_CTRL_LNKLED_OVERRIDE |
  4233. LED_CTRL_1000MBPS_ON));
  4234. } else {
  4235. tp->link_config.active_speed = SPEED_UNKNOWN;
  4236. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  4237. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4238. LED_CTRL_LNKLED_OVERRIDE |
  4239. LED_CTRL_TRAFFIC_OVERRIDE));
  4240. }
  4241. if (current_link_up != netif_carrier_ok(tp->dev)) {
  4242. if (current_link_up)
  4243. netif_carrier_on(tp->dev);
  4244. else
  4245. netif_carrier_off(tp->dev);
  4246. tg3_link_report(tp);
  4247. } else {
  4248. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4249. if (orig_pause_cfg != now_pause_cfg ||
  4250. orig_active_speed != tp->link_config.active_speed ||
  4251. orig_active_duplex != tp->link_config.active_duplex)
  4252. tg3_link_report(tp);
  4253. }
  4254. return 0;
  4255. }
  4256. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  4257. {
  4258. int current_link_up, err = 0;
  4259. u32 bmsr, bmcr;
  4260. u16 current_speed;
  4261. u8 current_duplex;
  4262. u32 local_adv, remote_adv;
  4263. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4264. tw32_f(MAC_MODE, tp->mac_mode);
  4265. udelay(40);
  4266. tw32(MAC_EVENT, 0);
  4267. tw32_f(MAC_STATUS,
  4268. (MAC_STATUS_SYNC_CHANGED |
  4269. MAC_STATUS_CFG_CHANGED |
  4270. MAC_STATUS_MI_COMPLETION |
  4271. MAC_STATUS_LNKSTATE_CHANGED));
  4272. udelay(40);
  4273. if (force_reset)
  4274. tg3_phy_reset(tp);
  4275. current_link_up = 0;
  4276. current_speed = SPEED_UNKNOWN;
  4277. current_duplex = DUPLEX_UNKNOWN;
  4278. tp->link_config.rmt_adv = 0;
  4279. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4280. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4281. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  4282. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4283. bmsr |= BMSR_LSTATUS;
  4284. else
  4285. bmsr &= ~BMSR_LSTATUS;
  4286. }
  4287. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4288. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4289. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4290. /* do nothing, just check for link up at the end */
  4291. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4292. u32 adv, newadv;
  4293. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4294. newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4295. ADVERTISE_1000XPAUSE |
  4296. ADVERTISE_1000XPSE_ASYM |
  4297. ADVERTISE_SLCT);
  4298. newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4299. newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
  4300. if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4301. tg3_writephy(tp, MII_ADVERTISE, newadv);
  4302. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4303. tg3_writephy(tp, MII_BMCR, bmcr);
  4304. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4305. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4306. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4307. return err;
  4308. }
  4309. } else {
  4310. u32 new_bmcr;
  4311. bmcr &= ~BMCR_SPEED1000;
  4312. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4313. if (tp->link_config.duplex == DUPLEX_FULL)
  4314. new_bmcr |= BMCR_FULLDPLX;
  4315. if (new_bmcr != bmcr) {
  4316. /* BMCR_SPEED1000 is a reserved bit that needs
  4317. * to be set on write.
  4318. */
  4319. new_bmcr |= BMCR_SPEED1000;
  4320. /* Force a linkdown */
  4321. if (netif_carrier_ok(tp->dev)) {
  4322. u32 adv;
  4323. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4324. adv &= ~(ADVERTISE_1000XFULL |
  4325. ADVERTISE_1000XHALF |
  4326. ADVERTISE_SLCT);
  4327. tg3_writephy(tp, MII_ADVERTISE, adv);
  4328. tg3_writephy(tp, MII_BMCR, bmcr |
  4329. BMCR_ANRESTART |
  4330. BMCR_ANENABLE);
  4331. udelay(10);
  4332. netif_carrier_off(tp->dev);
  4333. }
  4334. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4335. bmcr = new_bmcr;
  4336. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4337. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4338. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  4339. ASIC_REV_5714) {
  4340. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4341. bmsr |= BMSR_LSTATUS;
  4342. else
  4343. bmsr &= ~BMSR_LSTATUS;
  4344. }
  4345. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4346. }
  4347. }
  4348. if (bmsr & BMSR_LSTATUS) {
  4349. current_speed = SPEED_1000;
  4350. current_link_up = 1;
  4351. if (bmcr & BMCR_FULLDPLX)
  4352. current_duplex = DUPLEX_FULL;
  4353. else
  4354. current_duplex = DUPLEX_HALF;
  4355. local_adv = 0;
  4356. remote_adv = 0;
  4357. if (bmcr & BMCR_ANENABLE) {
  4358. u32 common;
  4359. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4360. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4361. common = local_adv & remote_adv;
  4362. if (common & (ADVERTISE_1000XHALF |
  4363. ADVERTISE_1000XFULL)) {
  4364. if (common & ADVERTISE_1000XFULL)
  4365. current_duplex = DUPLEX_FULL;
  4366. else
  4367. current_duplex = DUPLEX_HALF;
  4368. tp->link_config.rmt_adv =
  4369. mii_adv_to_ethtool_adv_x(remote_adv);
  4370. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4371. /* Link is up via parallel detect */
  4372. } else {
  4373. current_link_up = 0;
  4374. }
  4375. }
  4376. }
  4377. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  4378. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4379. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4380. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4381. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4382. tw32_f(MAC_MODE, tp->mac_mode);
  4383. udelay(40);
  4384. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4385. tp->link_config.active_speed = current_speed;
  4386. tp->link_config.active_duplex = current_duplex;
  4387. if (current_link_up != netif_carrier_ok(tp->dev)) {
  4388. if (current_link_up)
  4389. netif_carrier_on(tp->dev);
  4390. else {
  4391. netif_carrier_off(tp->dev);
  4392. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4393. }
  4394. tg3_link_report(tp);
  4395. }
  4396. return err;
  4397. }
  4398. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4399. {
  4400. if (tp->serdes_counter) {
  4401. /* Give autoneg time to complete. */
  4402. tp->serdes_counter--;
  4403. return;
  4404. }
  4405. if (!netif_carrier_ok(tp->dev) &&
  4406. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4407. u32 bmcr;
  4408. tg3_readphy(tp, MII_BMCR, &bmcr);
  4409. if (bmcr & BMCR_ANENABLE) {
  4410. u32 phy1, phy2;
  4411. /* Select shadow register 0x1f */
  4412. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4413. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4414. /* Select expansion interrupt status register */
  4415. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4416. MII_TG3_DSP_EXP1_INT_STAT);
  4417. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4418. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4419. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4420. /* We have signal detect and not receiving
  4421. * config code words, link is up by parallel
  4422. * detection.
  4423. */
  4424. bmcr &= ~BMCR_ANENABLE;
  4425. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4426. tg3_writephy(tp, MII_BMCR, bmcr);
  4427. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4428. }
  4429. }
  4430. } else if (netif_carrier_ok(tp->dev) &&
  4431. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4432. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4433. u32 phy2;
  4434. /* Select expansion interrupt status register */
  4435. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4436. MII_TG3_DSP_EXP1_INT_STAT);
  4437. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4438. if (phy2 & 0x20) {
  4439. u32 bmcr;
  4440. /* Config code words received, turn on autoneg. */
  4441. tg3_readphy(tp, MII_BMCR, &bmcr);
  4442. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4443. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4444. }
  4445. }
  4446. }
  4447. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  4448. {
  4449. u32 val;
  4450. int err;
  4451. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4452. err = tg3_setup_fiber_phy(tp, force_reset);
  4453. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4454. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4455. else
  4456. err = tg3_setup_copper_phy(tp, force_reset);
  4457. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  4458. u32 scale;
  4459. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4460. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4461. scale = 65;
  4462. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4463. scale = 6;
  4464. else
  4465. scale = 12;
  4466. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4467. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4468. tw32(GRC_MISC_CFG, val);
  4469. }
  4470. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4471. (6 << TX_LENGTHS_IPG_SHIFT);
  4472. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  4473. val |= tr32(MAC_TX_LENGTHS) &
  4474. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  4475. TX_LENGTHS_CNT_DWN_VAL_MSK);
  4476. if (tp->link_config.active_speed == SPEED_1000 &&
  4477. tp->link_config.active_duplex == DUPLEX_HALF)
  4478. tw32(MAC_TX_LENGTHS, val |
  4479. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  4480. else
  4481. tw32(MAC_TX_LENGTHS, val |
  4482. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4483. if (!tg3_flag(tp, 5705_PLUS)) {
  4484. if (netif_carrier_ok(tp->dev)) {
  4485. tw32(HOSTCC_STAT_COAL_TICKS,
  4486. tp->coal.stats_block_coalesce_usecs);
  4487. } else {
  4488. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  4489. }
  4490. }
  4491. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  4492. val = tr32(PCIE_PWR_MGMT_THRESH);
  4493. if (!netif_carrier_ok(tp->dev))
  4494. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  4495. tp->pwrmgmt_thresh;
  4496. else
  4497. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  4498. tw32(PCIE_PWR_MGMT_THRESH, val);
  4499. }
  4500. return err;
  4501. }
  4502. static inline int tg3_irq_sync(struct tg3 *tp)
  4503. {
  4504. return tp->irq_sync;
  4505. }
  4506. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  4507. {
  4508. int i;
  4509. dst = (u32 *)((u8 *)dst + off);
  4510. for (i = 0; i < len; i += sizeof(u32))
  4511. *dst++ = tr32(off + i);
  4512. }
  4513. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  4514. {
  4515. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  4516. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  4517. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  4518. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  4519. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  4520. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  4521. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  4522. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  4523. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  4524. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  4525. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  4526. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  4527. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  4528. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  4529. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  4530. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  4531. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  4532. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  4533. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  4534. if (tg3_flag(tp, SUPPORT_MSIX))
  4535. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  4536. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  4537. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  4538. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  4539. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  4540. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  4541. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  4542. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  4543. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  4544. if (!tg3_flag(tp, 5705_PLUS)) {
  4545. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  4546. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  4547. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  4548. }
  4549. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  4550. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  4551. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  4552. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  4553. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  4554. if (tg3_flag(tp, NVRAM))
  4555. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  4556. }
  4557. static void tg3_dump_state(struct tg3 *tp)
  4558. {
  4559. int i;
  4560. u32 *regs;
  4561. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  4562. if (!regs) {
  4563. netdev_err(tp->dev, "Failed allocating register dump buffer\n");
  4564. return;
  4565. }
  4566. if (tg3_flag(tp, PCI_EXPRESS)) {
  4567. /* Read up to but not including private PCI registers */
  4568. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  4569. regs[i / sizeof(u32)] = tr32(i);
  4570. } else
  4571. tg3_dump_legacy_regs(tp, regs);
  4572. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  4573. if (!regs[i + 0] && !regs[i + 1] &&
  4574. !regs[i + 2] && !regs[i + 3])
  4575. continue;
  4576. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  4577. i * 4,
  4578. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  4579. }
  4580. kfree(regs);
  4581. for (i = 0; i < tp->irq_cnt; i++) {
  4582. struct tg3_napi *tnapi = &tp->napi[i];
  4583. /* SW status block */
  4584. netdev_err(tp->dev,
  4585. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  4586. i,
  4587. tnapi->hw_status->status,
  4588. tnapi->hw_status->status_tag,
  4589. tnapi->hw_status->rx_jumbo_consumer,
  4590. tnapi->hw_status->rx_consumer,
  4591. tnapi->hw_status->rx_mini_consumer,
  4592. tnapi->hw_status->idx[0].rx_producer,
  4593. tnapi->hw_status->idx[0].tx_consumer);
  4594. netdev_err(tp->dev,
  4595. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  4596. i,
  4597. tnapi->last_tag, tnapi->last_irq_tag,
  4598. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  4599. tnapi->rx_rcb_ptr,
  4600. tnapi->prodring.rx_std_prod_idx,
  4601. tnapi->prodring.rx_std_cons_idx,
  4602. tnapi->prodring.rx_jmb_prod_idx,
  4603. tnapi->prodring.rx_jmb_cons_idx);
  4604. }
  4605. }
  4606. /* This is called whenever we suspect that the system chipset is re-
  4607. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  4608. * is bogus tx completions. We try to recover by setting the
  4609. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  4610. * in the workqueue.
  4611. */
  4612. static void tg3_tx_recover(struct tg3 *tp)
  4613. {
  4614. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  4615. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  4616. netdev_warn(tp->dev,
  4617. "The system may be re-ordering memory-mapped I/O "
  4618. "cycles to the network device, attempting to recover. "
  4619. "Please report the problem to the driver maintainer "
  4620. "and include system chipset information.\n");
  4621. spin_lock(&tp->lock);
  4622. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  4623. spin_unlock(&tp->lock);
  4624. }
  4625. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  4626. {
  4627. /* Tell compiler to fetch tx indices from memory. */
  4628. barrier();
  4629. return tnapi->tx_pending -
  4630. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  4631. }
  4632. /* Tigon3 never reports partial packet sends. So we do not
  4633. * need special logic to handle SKBs that have not had all
  4634. * of their frags sent yet, like SunGEM does.
  4635. */
  4636. static void tg3_tx(struct tg3_napi *tnapi)
  4637. {
  4638. struct tg3 *tp = tnapi->tp;
  4639. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  4640. u32 sw_idx = tnapi->tx_cons;
  4641. struct netdev_queue *txq;
  4642. int index = tnapi - tp->napi;
  4643. unsigned int pkts_compl = 0, bytes_compl = 0;
  4644. if (tg3_flag(tp, ENABLE_TSS))
  4645. index--;
  4646. txq = netdev_get_tx_queue(tp->dev, index);
  4647. while (sw_idx != hw_idx) {
  4648. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  4649. struct sk_buff *skb = ri->skb;
  4650. int i, tx_bug = 0;
  4651. if (unlikely(skb == NULL)) {
  4652. tg3_tx_recover(tp);
  4653. return;
  4654. }
  4655. pci_unmap_single(tp->pdev,
  4656. dma_unmap_addr(ri, mapping),
  4657. skb_headlen(skb),
  4658. PCI_DMA_TODEVICE);
  4659. ri->skb = NULL;
  4660. while (ri->fragmented) {
  4661. ri->fragmented = false;
  4662. sw_idx = NEXT_TX(sw_idx);
  4663. ri = &tnapi->tx_buffers[sw_idx];
  4664. }
  4665. sw_idx = NEXT_TX(sw_idx);
  4666. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  4667. ri = &tnapi->tx_buffers[sw_idx];
  4668. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  4669. tx_bug = 1;
  4670. pci_unmap_page(tp->pdev,
  4671. dma_unmap_addr(ri, mapping),
  4672. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  4673. PCI_DMA_TODEVICE);
  4674. while (ri->fragmented) {
  4675. ri->fragmented = false;
  4676. sw_idx = NEXT_TX(sw_idx);
  4677. ri = &tnapi->tx_buffers[sw_idx];
  4678. }
  4679. sw_idx = NEXT_TX(sw_idx);
  4680. }
  4681. pkts_compl++;
  4682. bytes_compl += skb->len;
  4683. dev_kfree_skb(skb);
  4684. if (unlikely(tx_bug)) {
  4685. tg3_tx_recover(tp);
  4686. return;
  4687. }
  4688. }
  4689. netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
  4690. tnapi->tx_cons = sw_idx;
  4691. /* Need to make the tx_cons update visible to tg3_start_xmit()
  4692. * before checking for netif_queue_stopped(). Without the
  4693. * memory barrier, there is a small possibility that tg3_start_xmit()
  4694. * will miss it and cause the queue to be stopped forever.
  4695. */
  4696. smp_mb();
  4697. if (unlikely(netif_tx_queue_stopped(txq) &&
  4698. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  4699. __netif_tx_lock(txq, smp_processor_id());
  4700. if (netif_tx_queue_stopped(txq) &&
  4701. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  4702. netif_tx_wake_queue(txq);
  4703. __netif_tx_unlock(txq);
  4704. }
  4705. }
  4706. static void tg3_frag_free(bool is_frag, void *data)
  4707. {
  4708. if (is_frag)
  4709. put_page(virt_to_head_page(data));
  4710. else
  4711. kfree(data);
  4712. }
  4713. static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  4714. {
  4715. unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
  4716. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4717. if (!ri->data)
  4718. return;
  4719. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  4720. map_sz, PCI_DMA_FROMDEVICE);
  4721. tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
  4722. ri->data = NULL;
  4723. }
  4724. /* Returns size of skb allocated or < 0 on error.
  4725. *
  4726. * We only need to fill in the address because the other members
  4727. * of the RX descriptor are invariant, see tg3_init_rings.
  4728. *
  4729. * Note the purposeful assymetry of cpu vs. chip accesses. For
  4730. * posting buffers we only dirty the first cache line of the RX
  4731. * descriptor (containing the address). Whereas for the RX status
  4732. * buffers the cpu only reads the last cacheline of the RX descriptor
  4733. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  4734. */
  4735. static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  4736. u32 opaque_key, u32 dest_idx_unmasked,
  4737. unsigned int *frag_size)
  4738. {
  4739. struct tg3_rx_buffer_desc *desc;
  4740. struct ring_info *map;
  4741. u8 *data;
  4742. dma_addr_t mapping;
  4743. int skb_size, data_size, dest_idx;
  4744. switch (opaque_key) {
  4745. case RXD_OPAQUE_RING_STD:
  4746. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4747. desc = &tpr->rx_std[dest_idx];
  4748. map = &tpr->rx_std_buffers[dest_idx];
  4749. data_size = tp->rx_pkt_map_sz;
  4750. break;
  4751. case RXD_OPAQUE_RING_JUMBO:
  4752. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4753. desc = &tpr->rx_jmb[dest_idx].std;
  4754. map = &tpr->rx_jmb_buffers[dest_idx];
  4755. data_size = TG3_RX_JMB_MAP_SZ;
  4756. break;
  4757. default:
  4758. return -EINVAL;
  4759. }
  4760. /* Do not overwrite any of the map or rp information
  4761. * until we are sure we can commit to a new buffer.
  4762. *
  4763. * Callers depend upon this behavior and assume that
  4764. * we leave everything unchanged if we fail.
  4765. */
  4766. skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
  4767. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4768. if (skb_size <= PAGE_SIZE) {
  4769. data = netdev_alloc_frag(skb_size);
  4770. *frag_size = skb_size;
  4771. } else {
  4772. data = kmalloc(skb_size, GFP_ATOMIC);
  4773. *frag_size = 0;
  4774. }
  4775. if (!data)
  4776. return -ENOMEM;
  4777. mapping = pci_map_single(tp->pdev,
  4778. data + TG3_RX_OFFSET(tp),
  4779. data_size,
  4780. PCI_DMA_FROMDEVICE);
  4781. if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
  4782. tg3_frag_free(skb_size <= PAGE_SIZE, data);
  4783. return -EIO;
  4784. }
  4785. map->data = data;
  4786. dma_unmap_addr_set(map, mapping, mapping);
  4787. desc->addr_hi = ((u64)mapping >> 32);
  4788. desc->addr_lo = ((u64)mapping & 0xffffffff);
  4789. return data_size;
  4790. }
  4791. /* We only need to move over in the address because the other
  4792. * members of the RX descriptor are invariant. See notes above
  4793. * tg3_alloc_rx_data for full details.
  4794. */
  4795. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  4796. struct tg3_rx_prodring_set *dpr,
  4797. u32 opaque_key, int src_idx,
  4798. u32 dest_idx_unmasked)
  4799. {
  4800. struct tg3 *tp = tnapi->tp;
  4801. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  4802. struct ring_info *src_map, *dest_map;
  4803. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  4804. int dest_idx;
  4805. switch (opaque_key) {
  4806. case RXD_OPAQUE_RING_STD:
  4807. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4808. dest_desc = &dpr->rx_std[dest_idx];
  4809. dest_map = &dpr->rx_std_buffers[dest_idx];
  4810. src_desc = &spr->rx_std[src_idx];
  4811. src_map = &spr->rx_std_buffers[src_idx];
  4812. break;
  4813. case RXD_OPAQUE_RING_JUMBO:
  4814. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4815. dest_desc = &dpr->rx_jmb[dest_idx].std;
  4816. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  4817. src_desc = &spr->rx_jmb[src_idx].std;
  4818. src_map = &spr->rx_jmb_buffers[src_idx];
  4819. break;
  4820. default:
  4821. return;
  4822. }
  4823. dest_map->data = src_map->data;
  4824. dma_unmap_addr_set(dest_map, mapping,
  4825. dma_unmap_addr(src_map, mapping));
  4826. dest_desc->addr_hi = src_desc->addr_hi;
  4827. dest_desc->addr_lo = src_desc->addr_lo;
  4828. /* Ensure that the update to the skb happens after the physical
  4829. * addresses have been transferred to the new BD location.
  4830. */
  4831. smp_wmb();
  4832. src_map->data = NULL;
  4833. }
  4834. /* The RX ring scheme is composed of multiple rings which post fresh
  4835. * buffers to the chip, and one special ring the chip uses to report
  4836. * status back to the host.
  4837. *
  4838. * The special ring reports the status of received packets to the
  4839. * host. The chip does not write into the original descriptor the
  4840. * RX buffer was obtained from. The chip simply takes the original
  4841. * descriptor as provided by the host, updates the status and length
  4842. * field, then writes this into the next status ring entry.
  4843. *
  4844. * Each ring the host uses to post buffers to the chip is described
  4845. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  4846. * it is first placed into the on-chip ram. When the packet's length
  4847. * is known, it walks down the TG3_BDINFO entries to select the ring.
  4848. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  4849. * which is within the range of the new packet's length is chosen.
  4850. *
  4851. * The "separate ring for rx status" scheme may sound queer, but it makes
  4852. * sense from a cache coherency perspective. If only the host writes
  4853. * to the buffer post rings, and only the chip writes to the rx status
  4854. * rings, then cache lines never move beyond shared-modified state.
  4855. * If both the host and chip were to write into the same ring, cache line
  4856. * eviction could occur since both entities want it in an exclusive state.
  4857. */
  4858. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  4859. {
  4860. struct tg3 *tp = tnapi->tp;
  4861. u32 work_mask, rx_std_posted = 0;
  4862. u32 std_prod_idx, jmb_prod_idx;
  4863. u32 sw_idx = tnapi->rx_rcb_ptr;
  4864. u16 hw_idx;
  4865. int received;
  4866. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  4867. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4868. /*
  4869. * We need to order the read of hw_idx and the read of
  4870. * the opaque cookie.
  4871. */
  4872. rmb();
  4873. work_mask = 0;
  4874. received = 0;
  4875. std_prod_idx = tpr->rx_std_prod_idx;
  4876. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  4877. while (sw_idx != hw_idx && budget > 0) {
  4878. struct ring_info *ri;
  4879. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  4880. unsigned int len;
  4881. struct sk_buff *skb;
  4882. dma_addr_t dma_addr;
  4883. u32 opaque_key, desc_idx, *post_ptr;
  4884. u8 *data;
  4885. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  4886. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  4887. if (opaque_key == RXD_OPAQUE_RING_STD) {
  4888. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  4889. dma_addr = dma_unmap_addr(ri, mapping);
  4890. data = ri->data;
  4891. post_ptr = &std_prod_idx;
  4892. rx_std_posted++;
  4893. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  4894. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  4895. dma_addr = dma_unmap_addr(ri, mapping);
  4896. data = ri->data;
  4897. post_ptr = &jmb_prod_idx;
  4898. } else
  4899. goto next_pkt_nopost;
  4900. work_mask |= opaque_key;
  4901. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  4902. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  4903. drop_it:
  4904. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4905. desc_idx, *post_ptr);
  4906. drop_it_no_recycle:
  4907. /* Other statistics kept track of by card. */
  4908. tp->rx_dropped++;
  4909. goto next_pkt;
  4910. }
  4911. prefetch(data + TG3_RX_OFFSET(tp));
  4912. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  4913. ETH_FCS_LEN;
  4914. if (len > TG3_RX_COPY_THRESH(tp)) {
  4915. int skb_size;
  4916. unsigned int frag_size;
  4917. skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
  4918. *post_ptr, &frag_size);
  4919. if (skb_size < 0)
  4920. goto drop_it;
  4921. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  4922. PCI_DMA_FROMDEVICE);
  4923. skb = build_skb(data, frag_size);
  4924. if (!skb) {
  4925. tg3_frag_free(frag_size != 0, data);
  4926. goto drop_it_no_recycle;
  4927. }
  4928. skb_reserve(skb, TG3_RX_OFFSET(tp));
  4929. /* Ensure that the update to the data happens
  4930. * after the usage of the old DMA mapping.
  4931. */
  4932. smp_wmb();
  4933. ri->data = NULL;
  4934. } else {
  4935. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4936. desc_idx, *post_ptr);
  4937. skb = netdev_alloc_skb(tp->dev,
  4938. len + TG3_RAW_IP_ALIGN);
  4939. if (skb == NULL)
  4940. goto drop_it_no_recycle;
  4941. skb_reserve(skb, TG3_RAW_IP_ALIGN);
  4942. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4943. memcpy(skb->data,
  4944. data + TG3_RX_OFFSET(tp),
  4945. len);
  4946. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4947. }
  4948. skb_put(skb, len);
  4949. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  4950. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4951. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4952. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4953. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4954. else
  4955. skb_checksum_none_assert(skb);
  4956. skb->protocol = eth_type_trans(skb, tp->dev);
  4957. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4958. skb->protocol != htons(ETH_P_8021Q)) {
  4959. dev_kfree_skb(skb);
  4960. goto drop_it_no_recycle;
  4961. }
  4962. if (desc->type_flags & RXD_FLAG_VLAN &&
  4963. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  4964. __vlan_hwaccel_put_tag(skb,
  4965. desc->err_vlan & RXD_VLAN_MASK);
  4966. napi_gro_receive(&tnapi->napi, skb);
  4967. received++;
  4968. budget--;
  4969. next_pkt:
  4970. (*post_ptr)++;
  4971. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4972. tpr->rx_std_prod_idx = std_prod_idx &
  4973. tp->rx_std_ring_mask;
  4974. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4975. tpr->rx_std_prod_idx);
  4976. work_mask &= ~RXD_OPAQUE_RING_STD;
  4977. rx_std_posted = 0;
  4978. }
  4979. next_pkt_nopost:
  4980. sw_idx++;
  4981. sw_idx &= tp->rx_ret_ring_mask;
  4982. /* Refresh hw_idx to see if there is new work */
  4983. if (sw_idx == hw_idx) {
  4984. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4985. rmb();
  4986. }
  4987. }
  4988. /* ACK the status ring. */
  4989. tnapi->rx_rcb_ptr = sw_idx;
  4990. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4991. /* Refill RX ring(s). */
  4992. if (!tg3_flag(tp, ENABLE_RSS)) {
  4993. /* Sync BD data before updating mailbox */
  4994. wmb();
  4995. if (work_mask & RXD_OPAQUE_RING_STD) {
  4996. tpr->rx_std_prod_idx = std_prod_idx &
  4997. tp->rx_std_ring_mask;
  4998. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4999. tpr->rx_std_prod_idx);
  5000. }
  5001. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  5002. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  5003. tp->rx_jmb_ring_mask;
  5004. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5005. tpr->rx_jmb_prod_idx);
  5006. }
  5007. mmiowb();
  5008. } else if (work_mask) {
  5009. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  5010. * updated before the producer indices can be updated.
  5011. */
  5012. smp_wmb();
  5013. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  5014. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  5015. if (tnapi != &tp->napi[1]) {
  5016. tp->rx_refill = true;
  5017. napi_schedule(&tp->napi[1].napi);
  5018. }
  5019. }
  5020. return received;
  5021. }
  5022. static void tg3_poll_link(struct tg3 *tp)
  5023. {
  5024. /* handle link change and other phy events */
  5025. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  5026. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  5027. if (sblk->status & SD_STATUS_LINK_CHG) {
  5028. sblk->status = SD_STATUS_UPDATED |
  5029. (sblk->status & ~SD_STATUS_LINK_CHG);
  5030. spin_lock(&tp->lock);
  5031. if (tg3_flag(tp, USE_PHYLIB)) {
  5032. tw32_f(MAC_STATUS,
  5033. (MAC_STATUS_SYNC_CHANGED |
  5034. MAC_STATUS_CFG_CHANGED |
  5035. MAC_STATUS_MI_COMPLETION |
  5036. MAC_STATUS_LNKSTATE_CHANGED));
  5037. udelay(40);
  5038. } else
  5039. tg3_setup_phy(tp, 0);
  5040. spin_unlock(&tp->lock);
  5041. }
  5042. }
  5043. }
  5044. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  5045. struct tg3_rx_prodring_set *dpr,
  5046. struct tg3_rx_prodring_set *spr)
  5047. {
  5048. u32 si, di, cpycnt, src_prod_idx;
  5049. int i, err = 0;
  5050. while (1) {
  5051. src_prod_idx = spr->rx_std_prod_idx;
  5052. /* Make sure updates to the rx_std_buffers[] entries and the
  5053. * standard producer index are seen in the correct order.
  5054. */
  5055. smp_rmb();
  5056. if (spr->rx_std_cons_idx == src_prod_idx)
  5057. break;
  5058. if (spr->rx_std_cons_idx < src_prod_idx)
  5059. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  5060. else
  5061. cpycnt = tp->rx_std_ring_mask + 1 -
  5062. spr->rx_std_cons_idx;
  5063. cpycnt = min(cpycnt,
  5064. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  5065. si = spr->rx_std_cons_idx;
  5066. di = dpr->rx_std_prod_idx;
  5067. for (i = di; i < di + cpycnt; i++) {
  5068. if (dpr->rx_std_buffers[i].data) {
  5069. cpycnt = i - di;
  5070. err = -ENOSPC;
  5071. break;
  5072. }
  5073. }
  5074. if (!cpycnt)
  5075. break;
  5076. /* Ensure that updates to the rx_std_buffers ring and the
  5077. * shadowed hardware producer ring from tg3_recycle_skb() are
  5078. * ordered correctly WRT the skb check above.
  5079. */
  5080. smp_rmb();
  5081. memcpy(&dpr->rx_std_buffers[di],
  5082. &spr->rx_std_buffers[si],
  5083. cpycnt * sizeof(struct ring_info));
  5084. for (i = 0; i < cpycnt; i++, di++, si++) {
  5085. struct tg3_rx_buffer_desc *sbd, *dbd;
  5086. sbd = &spr->rx_std[si];
  5087. dbd = &dpr->rx_std[di];
  5088. dbd->addr_hi = sbd->addr_hi;
  5089. dbd->addr_lo = sbd->addr_lo;
  5090. }
  5091. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  5092. tp->rx_std_ring_mask;
  5093. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  5094. tp->rx_std_ring_mask;
  5095. }
  5096. while (1) {
  5097. src_prod_idx = spr->rx_jmb_prod_idx;
  5098. /* Make sure updates to the rx_jmb_buffers[] entries and
  5099. * the jumbo producer index are seen in the correct order.
  5100. */
  5101. smp_rmb();
  5102. if (spr->rx_jmb_cons_idx == src_prod_idx)
  5103. break;
  5104. if (spr->rx_jmb_cons_idx < src_prod_idx)
  5105. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  5106. else
  5107. cpycnt = tp->rx_jmb_ring_mask + 1 -
  5108. spr->rx_jmb_cons_idx;
  5109. cpycnt = min(cpycnt,
  5110. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  5111. si = spr->rx_jmb_cons_idx;
  5112. di = dpr->rx_jmb_prod_idx;
  5113. for (i = di; i < di + cpycnt; i++) {
  5114. if (dpr->rx_jmb_buffers[i].data) {
  5115. cpycnt = i - di;
  5116. err = -ENOSPC;
  5117. break;
  5118. }
  5119. }
  5120. if (!cpycnt)
  5121. break;
  5122. /* Ensure that updates to the rx_jmb_buffers ring and the
  5123. * shadowed hardware producer ring from tg3_recycle_skb() are
  5124. * ordered correctly WRT the skb check above.
  5125. */
  5126. smp_rmb();
  5127. memcpy(&dpr->rx_jmb_buffers[di],
  5128. &spr->rx_jmb_buffers[si],
  5129. cpycnt * sizeof(struct ring_info));
  5130. for (i = 0; i < cpycnt; i++, di++, si++) {
  5131. struct tg3_rx_buffer_desc *sbd, *dbd;
  5132. sbd = &spr->rx_jmb[si].std;
  5133. dbd = &dpr->rx_jmb[di].std;
  5134. dbd->addr_hi = sbd->addr_hi;
  5135. dbd->addr_lo = sbd->addr_lo;
  5136. }
  5137. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  5138. tp->rx_jmb_ring_mask;
  5139. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  5140. tp->rx_jmb_ring_mask;
  5141. }
  5142. return err;
  5143. }
  5144. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  5145. {
  5146. struct tg3 *tp = tnapi->tp;
  5147. /* run TX completion thread */
  5148. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  5149. tg3_tx(tnapi);
  5150. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5151. return work_done;
  5152. }
  5153. if (!tnapi->rx_rcb_prod_idx)
  5154. return work_done;
  5155. /* run RX thread, within the bounds set by NAPI.
  5156. * All RX "locking" is done by ensuring outside
  5157. * code synchronizes with tg3->napi.poll()
  5158. */
  5159. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  5160. work_done += tg3_rx(tnapi, budget - work_done);
  5161. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  5162. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  5163. int i, err = 0;
  5164. u32 std_prod_idx = dpr->rx_std_prod_idx;
  5165. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  5166. tp->rx_refill = false;
  5167. for (i = 1; i <= tp->rxq_cnt; i++)
  5168. err |= tg3_rx_prodring_xfer(tp, dpr,
  5169. &tp->napi[i].prodring);
  5170. wmb();
  5171. if (std_prod_idx != dpr->rx_std_prod_idx)
  5172. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5173. dpr->rx_std_prod_idx);
  5174. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  5175. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5176. dpr->rx_jmb_prod_idx);
  5177. mmiowb();
  5178. if (err)
  5179. tw32_f(HOSTCC_MODE, tp->coal_now);
  5180. }
  5181. return work_done;
  5182. }
  5183. static inline void tg3_reset_task_schedule(struct tg3 *tp)
  5184. {
  5185. if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
  5186. schedule_work(&tp->reset_task);
  5187. }
  5188. static inline void tg3_reset_task_cancel(struct tg3 *tp)
  5189. {
  5190. cancel_work_sync(&tp->reset_task);
  5191. tg3_flag_clear(tp, RESET_TASK_PENDING);
  5192. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5193. }
  5194. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  5195. {
  5196. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5197. struct tg3 *tp = tnapi->tp;
  5198. int work_done = 0;
  5199. struct tg3_hw_status *sblk = tnapi->hw_status;
  5200. while (1) {
  5201. work_done = tg3_poll_work(tnapi, work_done, budget);
  5202. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5203. goto tx_recovery;
  5204. if (unlikely(work_done >= budget))
  5205. break;
  5206. /* tp->last_tag is used in tg3_int_reenable() below
  5207. * to tell the hw how much work has been processed,
  5208. * so we must read it before checking for more work.
  5209. */
  5210. tnapi->last_tag = sblk->status_tag;
  5211. tnapi->last_irq_tag = tnapi->last_tag;
  5212. rmb();
  5213. /* check for RX/TX work to do */
  5214. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  5215. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  5216. /* This test here is not race free, but will reduce
  5217. * the number of interrupts by looping again.
  5218. */
  5219. if (tnapi == &tp->napi[1] && tp->rx_refill)
  5220. continue;
  5221. napi_complete(napi);
  5222. /* Reenable interrupts. */
  5223. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  5224. /* This test here is synchronized by napi_schedule()
  5225. * and napi_complete() to close the race condition.
  5226. */
  5227. if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
  5228. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5229. HOSTCC_MODE_ENABLE |
  5230. tnapi->coal_now);
  5231. }
  5232. mmiowb();
  5233. break;
  5234. }
  5235. }
  5236. return work_done;
  5237. tx_recovery:
  5238. /* work_done is guaranteed to be less than budget. */
  5239. napi_complete(napi);
  5240. tg3_reset_task_schedule(tp);
  5241. return work_done;
  5242. }
  5243. static void tg3_process_error(struct tg3 *tp)
  5244. {
  5245. u32 val;
  5246. bool real_error = false;
  5247. if (tg3_flag(tp, ERROR_PROCESSED))
  5248. return;
  5249. /* Check Flow Attention register */
  5250. val = tr32(HOSTCC_FLOW_ATTN);
  5251. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  5252. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  5253. real_error = true;
  5254. }
  5255. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  5256. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  5257. real_error = true;
  5258. }
  5259. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  5260. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  5261. real_error = true;
  5262. }
  5263. if (!real_error)
  5264. return;
  5265. tg3_dump_state(tp);
  5266. tg3_flag_set(tp, ERROR_PROCESSED);
  5267. tg3_reset_task_schedule(tp);
  5268. }
  5269. static int tg3_poll(struct napi_struct *napi, int budget)
  5270. {
  5271. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5272. struct tg3 *tp = tnapi->tp;
  5273. int work_done = 0;
  5274. struct tg3_hw_status *sblk = tnapi->hw_status;
  5275. while (1) {
  5276. if (sblk->status & SD_STATUS_ERROR)
  5277. tg3_process_error(tp);
  5278. tg3_poll_link(tp);
  5279. work_done = tg3_poll_work(tnapi, work_done, budget);
  5280. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5281. goto tx_recovery;
  5282. if (unlikely(work_done >= budget))
  5283. break;
  5284. if (tg3_flag(tp, TAGGED_STATUS)) {
  5285. /* tp->last_tag is used in tg3_int_reenable() below
  5286. * to tell the hw how much work has been processed,
  5287. * so we must read it before checking for more work.
  5288. */
  5289. tnapi->last_tag = sblk->status_tag;
  5290. tnapi->last_irq_tag = tnapi->last_tag;
  5291. rmb();
  5292. } else
  5293. sblk->status &= ~SD_STATUS_UPDATED;
  5294. if (likely(!tg3_has_work(tnapi))) {
  5295. napi_complete(napi);
  5296. tg3_int_reenable(tnapi);
  5297. break;
  5298. }
  5299. }
  5300. return work_done;
  5301. tx_recovery:
  5302. /* work_done is guaranteed to be less than budget. */
  5303. napi_complete(napi);
  5304. tg3_reset_task_schedule(tp);
  5305. return work_done;
  5306. }
  5307. static void tg3_napi_disable(struct tg3 *tp)
  5308. {
  5309. int i;
  5310. for (i = tp->irq_cnt - 1; i >= 0; i--)
  5311. napi_disable(&tp->napi[i].napi);
  5312. }
  5313. static void tg3_napi_enable(struct tg3 *tp)
  5314. {
  5315. int i;
  5316. for (i = 0; i < tp->irq_cnt; i++)
  5317. napi_enable(&tp->napi[i].napi);
  5318. }
  5319. static void tg3_napi_init(struct tg3 *tp)
  5320. {
  5321. int i;
  5322. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  5323. for (i = 1; i < tp->irq_cnt; i++)
  5324. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  5325. }
  5326. static void tg3_napi_fini(struct tg3 *tp)
  5327. {
  5328. int i;
  5329. for (i = 0; i < tp->irq_cnt; i++)
  5330. netif_napi_del(&tp->napi[i].napi);
  5331. }
  5332. static inline void tg3_netif_stop(struct tg3 *tp)
  5333. {
  5334. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  5335. tg3_napi_disable(tp);
  5336. netif_tx_disable(tp->dev);
  5337. }
  5338. static inline void tg3_netif_start(struct tg3 *tp)
  5339. {
  5340. /* NOTE: unconditional netif_tx_wake_all_queues is only
  5341. * appropriate so long as all callers are assured to
  5342. * have free tx slots (such as after tg3_init_hw)
  5343. */
  5344. netif_tx_wake_all_queues(tp->dev);
  5345. tg3_napi_enable(tp);
  5346. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  5347. tg3_enable_ints(tp);
  5348. }
  5349. static void tg3_irq_quiesce(struct tg3 *tp)
  5350. {
  5351. int i;
  5352. BUG_ON(tp->irq_sync);
  5353. tp->irq_sync = 1;
  5354. smp_mb();
  5355. for (i = 0; i < tp->irq_cnt; i++)
  5356. synchronize_irq(tp->napi[i].irq_vec);
  5357. }
  5358. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  5359. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  5360. * with as well. Most of the time, this is not necessary except when
  5361. * shutting down the device.
  5362. */
  5363. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  5364. {
  5365. spin_lock_bh(&tp->lock);
  5366. if (irq_sync)
  5367. tg3_irq_quiesce(tp);
  5368. }
  5369. static inline void tg3_full_unlock(struct tg3 *tp)
  5370. {
  5371. spin_unlock_bh(&tp->lock);
  5372. }
  5373. /* One-shot MSI handler - Chip automatically disables interrupt
  5374. * after sending MSI so driver doesn't have to do it.
  5375. */
  5376. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  5377. {
  5378. struct tg3_napi *tnapi = dev_id;
  5379. struct tg3 *tp = tnapi->tp;
  5380. prefetch(tnapi->hw_status);
  5381. if (tnapi->rx_rcb)
  5382. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5383. if (likely(!tg3_irq_sync(tp)))
  5384. napi_schedule(&tnapi->napi);
  5385. return IRQ_HANDLED;
  5386. }
  5387. /* MSI ISR - No need to check for interrupt sharing and no need to
  5388. * flush status block and interrupt mailbox. PCI ordering rules
  5389. * guarantee that MSI will arrive after the status block.
  5390. */
  5391. static irqreturn_t tg3_msi(int irq, void *dev_id)
  5392. {
  5393. struct tg3_napi *tnapi = dev_id;
  5394. struct tg3 *tp = tnapi->tp;
  5395. prefetch(tnapi->hw_status);
  5396. if (tnapi->rx_rcb)
  5397. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5398. /*
  5399. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5400. * chip-internal interrupt pending events.
  5401. * Writing non-zero to intr-mbox-0 additional tells the
  5402. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5403. * event coalescing.
  5404. */
  5405. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  5406. if (likely(!tg3_irq_sync(tp)))
  5407. napi_schedule(&tnapi->napi);
  5408. return IRQ_RETVAL(1);
  5409. }
  5410. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  5411. {
  5412. struct tg3_napi *tnapi = dev_id;
  5413. struct tg3 *tp = tnapi->tp;
  5414. struct tg3_hw_status *sblk = tnapi->hw_status;
  5415. unsigned int handled = 1;
  5416. /* In INTx mode, it is possible for the interrupt to arrive at
  5417. * the CPU before the status block posted prior to the interrupt.
  5418. * Reading the PCI State register will confirm whether the
  5419. * interrupt is ours and will flush the status block.
  5420. */
  5421. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  5422. if (tg3_flag(tp, CHIP_RESETTING) ||
  5423. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5424. handled = 0;
  5425. goto out;
  5426. }
  5427. }
  5428. /*
  5429. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5430. * chip-internal interrupt pending events.
  5431. * Writing non-zero to intr-mbox-0 additional tells the
  5432. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5433. * event coalescing.
  5434. *
  5435. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5436. * spurious interrupts. The flush impacts performance but
  5437. * excessive spurious interrupts can be worse in some cases.
  5438. */
  5439. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5440. if (tg3_irq_sync(tp))
  5441. goto out;
  5442. sblk->status &= ~SD_STATUS_UPDATED;
  5443. if (likely(tg3_has_work(tnapi))) {
  5444. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5445. napi_schedule(&tnapi->napi);
  5446. } else {
  5447. /* No work, shared interrupt perhaps? re-enable
  5448. * interrupts, and flush that PCI write
  5449. */
  5450. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  5451. 0x00000000);
  5452. }
  5453. out:
  5454. return IRQ_RETVAL(handled);
  5455. }
  5456. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  5457. {
  5458. struct tg3_napi *tnapi = dev_id;
  5459. struct tg3 *tp = tnapi->tp;
  5460. struct tg3_hw_status *sblk = tnapi->hw_status;
  5461. unsigned int handled = 1;
  5462. /* In INTx mode, it is possible for the interrupt to arrive at
  5463. * the CPU before the status block posted prior to the interrupt.
  5464. * Reading the PCI State register will confirm whether the
  5465. * interrupt is ours and will flush the status block.
  5466. */
  5467. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  5468. if (tg3_flag(tp, CHIP_RESETTING) ||
  5469. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5470. handled = 0;
  5471. goto out;
  5472. }
  5473. }
  5474. /*
  5475. * writing any value to intr-mbox-0 clears PCI INTA# and
  5476. * chip-internal interrupt pending events.
  5477. * writing non-zero to intr-mbox-0 additional tells the
  5478. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5479. * event coalescing.
  5480. *
  5481. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5482. * spurious interrupts. The flush impacts performance but
  5483. * excessive spurious interrupts can be worse in some cases.
  5484. */
  5485. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5486. /*
  5487. * In a shared interrupt configuration, sometimes other devices'
  5488. * interrupts will scream. We record the current status tag here
  5489. * so that the above check can report that the screaming interrupts
  5490. * are unhandled. Eventually they will be silenced.
  5491. */
  5492. tnapi->last_irq_tag = sblk->status_tag;
  5493. if (tg3_irq_sync(tp))
  5494. goto out;
  5495. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5496. napi_schedule(&tnapi->napi);
  5497. out:
  5498. return IRQ_RETVAL(handled);
  5499. }
  5500. /* ISR for interrupt test */
  5501. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  5502. {
  5503. struct tg3_napi *tnapi = dev_id;
  5504. struct tg3 *tp = tnapi->tp;
  5505. struct tg3_hw_status *sblk = tnapi->hw_status;
  5506. if ((sblk->status & SD_STATUS_UPDATED) ||
  5507. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5508. tg3_disable_ints(tp);
  5509. return IRQ_RETVAL(1);
  5510. }
  5511. return IRQ_RETVAL(0);
  5512. }
  5513. #ifdef CONFIG_NET_POLL_CONTROLLER
  5514. static void tg3_poll_controller(struct net_device *dev)
  5515. {
  5516. int i;
  5517. struct tg3 *tp = netdev_priv(dev);
  5518. for (i = 0; i < tp->irq_cnt; i++)
  5519. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  5520. }
  5521. #endif
  5522. static void tg3_tx_timeout(struct net_device *dev)
  5523. {
  5524. struct tg3 *tp = netdev_priv(dev);
  5525. if (netif_msg_tx_err(tp)) {
  5526. netdev_err(dev, "transmit timed out, resetting\n");
  5527. tg3_dump_state(tp);
  5528. }
  5529. tg3_reset_task_schedule(tp);
  5530. }
  5531. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  5532. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  5533. {
  5534. u32 base = (u32) mapping & 0xffffffff;
  5535. return (base > 0xffffdcc0) && (base + len + 8 < base);
  5536. }
  5537. /* Test for DMA addresses > 40-bit */
  5538. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  5539. int len)
  5540. {
  5541. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  5542. if (tg3_flag(tp, 40BIT_DMA_BUG))
  5543. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  5544. return 0;
  5545. #else
  5546. return 0;
  5547. #endif
  5548. }
  5549. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  5550. dma_addr_t mapping, u32 len, u32 flags,
  5551. u32 mss, u32 vlan)
  5552. {
  5553. txbd->addr_hi = ((u64) mapping >> 32);
  5554. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  5555. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  5556. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  5557. }
  5558. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  5559. dma_addr_t map, u32 len, u32 flags,
  5560. u32 mss, u32 vlan)
  5561. {
  5562. struct tg3 *tp = tnapi->tp;
  5563. bool hwbug = false;
  5564. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  5565. hwbug = true;
  5566. if (tg3_4g_overflow_test(map, len))
  5567. hwbug = true;
  5568. if (tg3_40bit_overflow_test(tp, map, len))
  5569. hwbug = true;
  5570. if (tp->dma_limit) {
  5571. u32 prvidx = *entry;
  5572. u32 tmp_flag = flags & ~TXD_FLAG_END;
  5573. while (len > tp->dma_limit && *budget) {
  5574. u32 frag_len = tp->dma_limit;
  5575. len -= tp->dma_limit;
  5576. /* Avoid the 8byte DMA problem */
  5577. if (len <= 8) {
  5578. len += tp->dma_limit / 2;
  5579. frag_len = tp->dma_limit / 2;
  5580. }
  5581. tnapi->tx_buffers[*entry].fragmented = true;
  5582. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5583. frag_len, tmp_flag, mss, vlan);
  5584. *budget -= 1;
  5585. prvidx = *entry;
  5586. *entry = NEXT_TX(*entry);
  5587. map += frag_len;
  5588. }
  5589. if (len) {
  5590. if (*budget) {
  5591. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5592. len, flags, mss, vlan);
  5593. *budget -= 1;
  5594. *entry = NEXT_TX(*entry);
  5595. } else {
  5596. hwbug = true;
  5597. tnapi->tx_buffers[prvidx].fragmented = false;
  5598. }
  5599. }
  5600. } else {
  5601. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5602. len, flags, mss, vlan);
  5603. *entry = NEXT_TX(*entry);
  5604. }
  5605. return hwbug;
  5606. }
  5607. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  5608. {
  5609. int i;
  5610. struct sk_buff *skb;
  5611. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  5612. skb = txb->skb;
  5613. txb->skb = NULL;
  5614. pci_unmap_single(tnapi->tp->pdev,
  5615. dma_unmap_addr(txb, mapping),
  5616. skb_headlen(skb),
  5617. PCI_DMA_TODEVICE);
  5618. while (txb->fragmented) {
  5619. txb->fragmented = false;
  5620. entry = NEXT_TX(entry);
  5621. txb = &tnapi->tx_buffers[entry];
  5622. }
  5623. for (i = 0; i <= last; i++) {
  5624. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5625. entry = NEXT_TX(entry);
  5626. txb = &tnapi->tx_buffers[entry];
  5627. pci_unmap_page(tnapi->tp->pdev,
  5628. dma_unmap_addr(txb, mapping),
  5629. skb_frag_size(frag), PCI_DMA_TODEVICE);
  5630. while (txb->fragmented) {
  5631. txb->fragmented = false;
  5632. entry = NEXT_TX(entry);
  5633. txb = &tnapi->tx_buffers[entry];
  5634. }
  5635. }
  5636. }
  5637. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  5638. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  5639. struct sk_buff **pskb,
  5640. u32 *entry, u32 *budget,
  5641. u32 base_flags, u32 mss, u32 vlan)
  5642. {
  5643. struct tg3 *tp = tnapi->tp;
  5644. struct sk_buff *new_skb, *skb = *pskb;
  5645. dma_addr_t new_addr = 0;
  5646. int ret = 0;
  5647. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  5648. new_skb = skb_copy(skb, GFP_ATOMIC);
  5649. else {
  5650. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  5651. new_skb = skb_copy_expand(skb,
  5652. skb_headroom(skb) + more_headroom,
  5653. skb_tailroom(skb), GFP_ATOMIC);
  5654. }
  5655. if (!new_skb) {
  5656. ret = -1;
  5657. } else {
  5658. /* New SKB is guaranteed to be linear. */
  5659. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  5660. PCI_DMA_TODEVICE);
  5661. /* Make sure the mapping succeeded */
  5662. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  5663. dev_kfree_skb(new_skb);
  5664. ret = -1;
  5665. } else {
  5666. u32 save_entry = *entry;
  5667. base_flags |= TXD_FLAG_END;
  5668. tnapi->tx_buffers[*entry].skb = new_skb;
  5669. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  5670. mapping, new_addr);
  5671. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  5672. new_skb->len, base_flags,
  5673. mss, vlan)) {
  5674. tg3_tx_skb_unmap(tnapi, save_entry, -1);
  5675. dev_kfree_skb(new_skb);
  5676. ret = -1;
  5677. }
  5678. }
  5679. }
  5680. dev_kfree_skb(skb);
  5681. *pskb = new_skb;
  5682. return ret;
  5683. }
  5684. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  5685. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  5686. * TSO header is greater than 80 bytes.
  5687. */
  5688. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  5689. {
  5690. struct sk_buff *segs, *nskb;
  5691. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  5692. /* Estimate the number of fragments in the worst case */
  5693. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  5694. netif_stop_queue(tp->dev);
  5695. /* netif_tx_stop_queue() must be done before checking
  5696. * checking tx index in tg3_tx_avail() below, because in
  5697. * tg3_tx(), we update tx index before checking for
  5698. * netif_tx_queue_stopped().
  5699. */
  5700. smp_mb();
  5701. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  5702. return NETDEV_TX_BUSY;
  5703. netif_wake_queue(tp->dev);
  5704. }
  5705. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  5706. if (IS_ERR(segs))
  5707. goto tg3_tso_bug_end;
  5708. do {
  5709. nskb = segs;
  5710. segs = segs->next;
  5711. nskb->next = NULL;
  5712. tg3_start_xmit(nskb, tp->dev);
  5713. } while (segs);
  5714. tg3_tso_bug_end:
  5715. dev_kfree_skb(skb);
  5716. return NETDEV_TX_OK;
  5717. }
  5718. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  5719. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  5720. */
  5721. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  5722. {
  5723. struct tg3 *tp = netdev_priv(dev);
  5724. u32 len, entry, base_flags, mss, vlan = 0;
  5725. u32 budget;
  5726. int i = -1, would_hit_hwbug;
  5727. dma_addr_t mapping;
  5728. struct tg3_napi *tnapi;
  5729. struct netdev_queue *txq;
  5730. unsigned int last;
  5731. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  5732. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  5733. if (tg3_flag(tp, ENABLE_TSS))
  5734. tnapi++;
  5735. budget = tg3_tx_avail(tnapi);
  5736. /* We are running in BH disabled context with netif_tx_lock
  5737. * and TX reclaim runs via tp->napi.poll inside of a software
  5738. * interrupt. Furthermore, IRQ processing runs lockless so we have
  5739. * no IRQ context deadlocks to worry about either. Rejoice!
  5740. */
  5741. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  5742. if (!netif_tx_queue_stopped(txq)) {
  5743. netif_tx_stop_queue(txq);
  5744. /* This is a hard error, log it. */
  5745. netdev_err(dev,
  5746. "BUG! Tx Ring full when queue awake!\n");
  5747. }
  5748. return NETDEV_TX_BUSY;
  5749. }
  5750. entry = tnapi->tx_prod;
  5751. base_flags = 0;
  5752. if (skb->ip_summed == CHECKSUM_PARTIAL)
  5753. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  5754. mss = skb_shinfo(skb)->gso_size;
  5755. if (mss) {
  5756. struct iphdr *iph;
  5757. u32 tcp_opt_len, hdr_len;
  5758. if (skb_header_cloned(skb) &&
  5759. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
  5760. goto drop;
  5761. iph = ip_hdr(skb);
  5762. tcp_opt_len = tcp_optlen(skb);
  5763. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
  5764. if (!skb_is_gso_v6(skb)) {
  5765. iph->check = 0;
  5766. iph->tot_len = htons(mss + hdr_len);
  5767. }
  5768. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  5769. tg3_flag(tp, TSO_BUG))
  5770. return tg3_tso_bug(tp, skb);
  5771. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  5772. TXD_FLAG_CPU_POST_DMA);
  5773. if (tg3_flag(tp, HW_TSO_1) ||
  5774. tg3_flag(tp, HW_TSO_2) ||
  5775. tg3_flag(tp, HW_TSO_3)) {
  5776. tcp_hdr(skb)->check = 0;
  5777. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  5778. } else
  5779. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  5780. iph->daddr, 0,
  5781. IPPROTO_TCP,
  5782. 0);
  5783. if (tg3_flag(tp, HW_TSO_3)) {
  5784. mss |= (hdr_len & 0xc) << 12;
  5785. if (hdr_len & 0x10)
  5786. base_flags |= 0x00000010;
  5787. base_flags |= (hdr_len & 0x3e0) << 5;
  5788. } else if (tg3_flag(tp, HW_TSO_2))
  5789. mss |= hdr_len << 9;
  5790. else if (tg3_flag(tp, HW_TSO_1) ||
  5791. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5792. if (tcp_opt_len || iph->ihl > 5) {
  5793. int tsflags;
  5794. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5795. mss |= (tsflags << 11);
  5796. }
  5797. } else {
  5798. if (tcp_opt_len || iph->ihl > 5) {
  5799. int tsflags;
  5800. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5801. base_flags |= tsflags << 12;
  5802. }
  5803. }
  5804. }
  5805. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  5806. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  5807. base_flags |= TXD_FLAG_JMB_PKT;
  5808. if (vlan_tx_tag_present(skb)) {
  5809. base_flags |= TXD_FLAG_VLAN;
  5810. vlan = vlan_tx_tag_get(skb);
  5811. }
  5812. len = skb_headlen(skb);
  5813. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  5814. if (pci_dma_mapping_error(tp->pdev, mapping))
  5815. goto drop;
  5816. tnapi->tx_buffers[entry].skb = skb;
  5817. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  5818. would_hit_hwbug = 0;
  5819. if (tg3_flag(tp, 5701_DMA_BUG))
  5820. would_hit_hwbug = 1;
  5821. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  5822. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  5823. mss, vlan)) {
  5824. would_hit_hwbug = 1;
  5825. } else if (skb_shinfo(skb)->nr_frags > 0) {
  5826. u32 tmp_mss = mss;
  5827. if (!tg3_flag(tp, HW_TSO_1) &&
  5828. !tg3_flag(tp, HW_TSO_2) &&
  5829. !tg3_flag(tp, HW_TSO_3))
  5830. tmp_mss = 0;
  5831. /* Now loop through additional data
  5832. * fragments, and queue them.
  5833. */
  5834. last = skb_shinfo(skb)->nr_frags - 1;
  5835. for (i = 0; i <= last; i++) {
  5836. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5837. len = skb_frag_size(frag);
  5838. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  5839. len, DMA_TO_DEVICE);
  5840. tnapi->tx_buffers[entry].skb = NULL;
  5841. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5842. mapping);
  5843. if (dma_mapping_error(&tp->pdev->dev, mapping))
  5844. goto dma_error;
  5845. if (!budget ||
  5846. tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  5847. len, base_flags |
  5848. ((i == last) ? TXD_FLAG_END : 0),
  5849. tmp_mss, vlan)) {
  5850. would_hit_hwbug = 1;
  5851. break;
  5852. }
  5853. }
  5854. }
  5855. if (would_hit_hwbug) {
  5856. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  5857. /* If the workaround fails due to memory/mapping
  5858. * failure, silently drop this packet.
  5859. */
  5860. entry = tnapi->tx_prod;
  5861. budget = tg3_tx_avail(tnapi);
  5862. if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
  5863. base_flags, mss, vlan))
  5864. goto drop_nofree;
  5865. }
  5866. skb_tx_timestamp(skb);
  5867. netdev_tx_sent_queue(txq, skb->len);
  5868. /* Sync BD data before updating mailbox */
  5869. wmb();
  5870. /* Packets are ready, update Tx producer idx local and on card. */
  5871. tw32_tx_mbox(tnapi->prodmbox, entry);
  5872. tnapi->tx_prod = entry;
  5873. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5874. netif_tx_stop_queue(txq);
  5875. /* netif_tx_stop_queue() must be done before checking
  5876. * checking tx index in tg3_tx_avail() below, because in
  5877. * tg3_tx(), we update tx index before checking for
  5878. * netif_tx_queue_stopped().
  5879. */
  5880. smp_mb();
  5881. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5882. netif_tx_wake_queue(txq);
  5883. }
  5884. mmiowb();
  5885. return NETDEV_TX_OK;
  5886. dma_error:
  5887. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
  5888. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  5889. drop:
  5890. dev_kfree_skb(skb);
  5891. drop_nofree:
  5892. tp->tx_dropped++;
  5893. return NETDEV_TX_OK;
  5894. }
  5895. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  5896. {
  5897. if (enable) {
  5898. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  5899. MAC_MODE_PORT_MODE_MASK);
  5900. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  5901. if (!tg3_flag(tp, 5705_PLUS))
  5902. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  5903. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  5904. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  5905. else
  5906. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  5907. } else {
  5908. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  5909. if (tg3_flag(tp, 5705_PLUS) ||
  5910. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  5911. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  5912. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  5913. }
  5914. tw32(MAC_MODE, tp->mac_mode);
  5915. udelay(40);
  5916. }
  5917. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  5918. {
  5919. u32 val, bmcr, mac_mode, ptest = 0;
  5920. tg3_phy_toggle_apd(tp, false);
  5921. tg3_phy_toggle_automdix(tp, 0);
  5922. if (extlpbk && tg3_phy_set_extloopbk(tp))
  5923. return -EIO;
  5924. bmcr = BMCR_FULLDPLX;
  5925. switch (speed) {
  5926. case SPEED_10:
  5927. break;
  5928. case SPEED_100:
  5929. bmcr |= BMCR_SPEED100;
  5930. break;
  5931. case SPEED_1000:
  5932. default:
  5933. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  5934. speed = SPEED_100;
  5935. bmcr |= BMCR_SPEED100;
  5936. } else {
  5937. speed = SPEED_1000;
  5938. bmcr |= BMCR_SPEED1000;
  5939. }
  5940. }
  5941. if (extlpbk) {
  5942. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  5943. tg3_readphy(tp, MII_CTRL1000, &val);
  5944. val |= CTL1000_AS_MASTER |
  5945. CTL1000_ENABLE_MASTER;
  5946. tg3_writephy(tp, MII_CTRL1000, val);
  5947. } else {
  5948. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  5949. MII_TG3_FET_PTEST_TRIM_2;
  5950. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  5951. }
  5952. } else
  5953. bmcr |= BMCR_LOOPBACK;
  5954. tg3_writephy(tp, MII_BMCR, bmcr);
  5955. /* The write needs to be flushed for the FETs */
  5956. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  5957. tg3_readphy(tp, MII_BMCR, &bmcr);
  5958. udelay(40);
  5959. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  5960. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  5961. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  5962. MII_TG3_FET_PTEST_FRC_TX_LINK |
  5963. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  5964. /* The write needs to be flushed for the AC131 */
  5965. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  5966. }
  5967. /* Reset to prevent losing 1st rx packet intermittently */
  5968. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  5969. tg3_flag(tp, 5780_CLASS)) {
  5970. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5971. udelay(10);
  5972. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5973. }
  5974. mac_mode = tp->mac_mode &
  5975. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  5976. if (speed == SPEED_1000)
  5977. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  5978. else
  5979. mac_mode |= MAC_MODE_PORT_MODE_MII;
  5980. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  5981. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  5982. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  5983. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  5984. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  5985. mac_mode |= MAC_MODE_LINK_POLARITY;
  5986. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  5987. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  5988. }
  5989. tw32(MAC_MODE, mac_mode);
  5990. udelay(40);
  5991. return 0;
  5992. }
  5993. static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
  5994. {
  5995. struct tg3 *tp = netdev_priv(dev);
  5996. if (features & NETIF_F_LOOPBACK) {
  5997. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  5998. return;
  5999. spin_lock_bh(&tp->lock);
  6000. tg3_mac_loopback(tp, true);
  6001. netif_carrier_on(tp->dev);
  6002. spin_unlock_bh(&tp->lock);
  6003. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  6004. } else {
  6005. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  6006. return;
  6007. spin_lock_bh(&tp->lock);
  6008. tg3_mac_loopback(tp, false);
  6009. /* Force link status check */
  6010. tg3_setup_phy(tp, 1);
  6011. spin_unlock_bh(&tp->lock);
  6012. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  6013. }
  6014. }
  6015. static netdev_features_t tg3_fix_features(struct net_device *dev,
  6016. netdev_features_t features)
  6017. {
  6018. struct tg3 *tp = netdev_priv(dev);
  6019. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  6020. features &= ~NETIF_F_ALL_TSO;
  6021. return features;
  6022. }
  6023. static int tg3_set_features(struct net_device *dev, netdev_features_t features)
  6024. {
  6025. netdev_features_t changed = dev->features ^ features;
  6026. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  6027. tg3_set_loopback(dev, features);
  6028. return 0;
  6029. }
  6030. static void tg3_rx_prodring_free(struct tg3 *tp,
  6031. struct tg3_rx_prodring_set *tpr)
  6032. {
  6033. int i;
  6034. if (tpr != &tp->napi[0].prodring) {
  6035. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  6036. i = (i + 1) & tp->rx_std_ring_mask)
  6037. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6038. tp->rx_pkt_map_sz);
  6039. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  6040. for (i = tpr->rx_jmb_cons_idx;
  6041. i != tpr->rx_jmb_prod_idx;
  6042. i = (i + 1) & tp->rx_jmb_ring_mask) {
  6043. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6044. TG3_RX_JMB_MAP_SZ);
  6045. }
  6046. }
  6047. return;
  6048. }
  6049. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  6050. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6051. tp->rx_pkt_map_sz);
  6052. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6053. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  6054. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6055. TG3_RX_JMB_MAP_SZ);
  6056. }
  6057. }
  6058. /* Initialize rx rings for packet processing.
  6059. *
  6060. * The chip has been shut down and the driver detached from
  6061. * the networking, so no interrupts or new tx packets will
  6062. * end up in the driver. tp->{tx,}lock are held and thus
  6063. * we may not sleep.
  6064. */
  6065. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  6066. struct tg3_rx_prodring_set *tpr)
  6067. {
  6068. u32 i, rx_pkt_dma_sz;
  6069. tpr->rx_std_cons_idx = 0;
  6070. tpr->rx_std_prod_idx = 0;
  6071. tpr->rx_jmb_cons_idx = 0;
  6072. tpr->rx_jmb_prod_idx = 0;
  6073. if (tpr != &tp->napi[0].prodring) {
  6074. memset(&tpr->rx_std_buffers[0], 0,
  6075. TG3_RX_STD_BUFF_RING_SIZE(tp));
  6076. if (tpr->rx_jmb_buffers)
  6077. memset(&tpr->rx_jmb_buffers[0], 0,
  6078. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  6079. goto done;
  6080. }
  6081. /* Zero out all descriptors. */
  6082. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  6083. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  6084. if (tg3_flag(tp, 5780_CLASS) &&
  6085. tp->dev->mtu > ETH_DATA_LEN)
  6086. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  6087. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  6088. /* Initialize invariants of the rings, we only set this
  6089. * stuff once. This works because the card does not
  6090. * write into the rx buffer posting rings.
  6091. */
  6092. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  6093. struct tg3_rx_buffer_desc *rxd;
  6094. rxd = &tpr->rx_std[i];
  6095. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  6096. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  6097. rxd->opaque = (RXD_OPAQUE_RING_STD |
  6098. (i << RXD_OPAQUE_INDEX_SHIFT));
  6099. }
  6100. /* Now allocate fresh SKBs for each rx ring. */
  6101. for (i = 0; i < tp->rx_pending; i++) {
  6102. unsigned int frag_size;
  6103. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
  6104. &frag_size) < 0) {
  6105. netdev_warn(tp->dev,
  6106. "Using a smaller RX standard ring. Only "
  6107. "%d out of %d buffers were allocated "
  6108. "successfully\n", i, tp->rx_pending);
  6109. if (i == 0)
  6110. goto initfail;
  6111. tp->rx_pending = i;
  6112. break;
  6113. }
  6114. }
  6115. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6116. goto done;
  6117. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  6118. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  6119. goto done;
  6120. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  6121. struct tg3_rx_buffer_desc *rxd;
  6122. rxd = &tpr->rx_jmb[i].std;
  6123. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  6124. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  6125. RXD_FLAG_JUMBO;
  6126. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  6127. (i << RXD_OPAQUE_INDEX_SHIFT));
  6128. }
  6129. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  6130. unsigned int frag_size;
  6131. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
  6132. &frag_size) < 0) {
  6133. netdev_warn(tp->dev,
  6134. "Using a smaller RX jumbo ring. Only %d "
  6135. "out of %d buffers were allocated "
  6136. "successfully\n", i, tp->rx_jumbo_pending);
  6137. if (i == 0)
  6138. goto initfail;
  6139. tp->rx_jumbo_pending = i;
  6140. break;
  6141. }
  6142. }
  6143. done:
  6144. return 0;
  6145. initfail:
  6146. tg3_rx_prodring_free(tp, tpr);
  6147. return -ENOMEM;
  6148. }
  6149. static void tg3_rx_prodring_fini(struct tg3 *tp,
  6150. struct tg3_rx_prodring_set *tpr)
  6151. {
  6152. kfree(tpr->rx_std_buffers);
  6153. tpr->rx_std_buffers = NULL;
  6154. kfree(tpr->rx_jmb_buffers);
  6155. tpr->rx_jmb_buffers = NULL;
  6156. if (tpr->rx_std) {
  6157. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  6158. tpr->rx_std, tpr->rx_std_mapping);
  6159. tpr->rx_std = NULL;
  6160. }
  6161. if (tpr->rx_jmb) {
  6162. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  6163. tpr->rx_jmb, tpr->rx_jmb_mapping);
  6164. tpr->rx_jmb = NULL;
  6165. }
  6166. }
  6167. static int tg3_rx_prodring_init(struct tg3 *tp,
  6168. struct tg3_rx_prodring_set *tpr)
  6169. {
  6170. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  6171. GFP_KERNEL);
  6172. if (!tpr->rx_std_buffers)
  6173. return -ENOMEM;
  6174. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  6175. TG3_RX_STD_RING_BYTES(tp),
  6176. &tpr->rx_std_mapping,
  6177. GFP_KERNEL);
  6178. if (!tpr->rx_std)
  6179. goto err_out;
  6180. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6181. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  6182. GFP_KERNEL);
  6183. if (!tpr->rx_jmb_buffers)
  6184. goto err_out;
  6185. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  6186. TG3_RX_JMB_RING_BYTES(tp),
  6187. &tpr->rx_jmb_mapping,
  6188. GFP_KERNEL);
  6189. if (!tpr->rx_jmb)
  6190. goto err_out;
  6191. }
  6192. return 0;
  6193. err_out:
  6194. tg3_rx_prodring_fini(tp, tpr);
  6195. return -ENOMEM;
  6196. }
  6197. /* Free up pending packets in all rx/tx rings.
  6198. *
  6199. * The chip has been shut down and the driver detached from
  6200. * the networking, so no interrupts or new tx packets will
  6201. * end up in the driver. tp->{tx,}lock is not held and we are not
  6202. * in an interrupt context and thus may sleep.
  6203. */
  6204. static void tg3_free_rings(struct tg3 *tp)
  6205. {
  6206. int i, j;
  6207. for (j = 0; j < tp->irq_cnt; j++) {
  6208. struct tg3_napi *tnapi = &tp->napi[j];
  6209. tg3_rx_prodring_free(tp, &tnapi->prodring);
  6210. if (!tnapi->tx_buffers)
  6211. continue;
  6212. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  6213. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  6214. if (!skb)
  6215. continue;
  6216. tg3_tx_skb_unmap(tnapi, i,
  6217. skb_shinfo(skb)->nr_frags - 1);
  6218. dev_kfree_skb_any(skb);
  6219. }
  6220. netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
  6221. }
  6222. }
  6223. /* Initialize tx/rx rings for packet processing.
  6224. *
  6225. * The chip has been shut down and the driver detached from
  6226. * the networking, so no interrupts or new tx packets will
  6227. * end up in the driver. tp->{tx,}lock are held and thus
  6228. * we may not sleep.
  6229. */
  6230. static int tg3_init_rings(struct tg3 *tp)
  6231. {
  6232. int i;
  6233. /* Free up all the SKBs. */
  6234. tg3_free_rings(tp);
  6235. for (i = 0; i < tp->irq_cnt; i++) {
  6236. struct tg3_napi *tnapi = &tp->napi[i];
  6237. tnapi->last_tag = 0;
  6238. tnapi->last_irq_tag = 0;
  6239. tnapi->hw_status->status = 0;
  6240. tnapi->hw_status->status_tag = 0;
  6241. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6242. tnapi->tx_prod = 0;
  6243. tnapi->tx_cons = 0;
  6244. if (tnapi->tx_ring)
  6245. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  6246. tnapi->rx_rcb_ptr = 0;
  6247. if (tnapi->rx_rcb)
  6248. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6249. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  6250. tg3_free_rings(tp);
  6251. return -ENOMEM;
  6252. }
  6253. }
  6254. return 0;
  6255. }
  6256. static void tg3_mem_tx_release(struct tg3 *tp)
  6257. {
  6258. int i;
  6259. for (i = 0; i < tp->irq_max; i++) {
  6260. struct tg3_napi *tnapi = &tp->napi[i];
  6261. if (tnapi->tx_ring) {
  6262. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  6263. tnapi->tx_ring, tnapi->tx_desc_mapping);
  6264. tnapi->tx_ring = NULL;
  6265. }
  6266. kfree(tnapi->tx_buffers);
  6267. tnapi->tx_buffers = NULL;
  6268. }
  6269. }
  6270. static int tg3_mem_tx_acquire(struct tg3 *tp)
  6271. {
  6272. int i;
  6273. struct tg3_napi *tnapi = &tp->napi[0];
  6274. /* If multivector TSS is enabled, vector 0 does not handle
  6275. * tx interrupts. Don't allocate any resources for it.
  6276. */
  6277. if (tg3_flag(tp, ENABLE_TSS))
  6278. tnapi++;
  6279. for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
  6280. tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
  6281. TG3_TX_RING_SIZE, GFP_KERNEL);
  6282. if (!tnapi->tx_buffers)
  6283. goto err_out;
  6284. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  6285. TG3_TX_RING_BYTES,
  6286. &tnapi->tx_desc_mapping,
  6287. GFP_KERNEL);
  6288. if (!tnapi->tx_ring)
  6289. goto err_out;
  6290. }
  6291. return 0;
  6292. err_out:
  6293. tg3_mem_tx_release(tp);
  6294. return -ENOMEM;
  6295. }
  6296. static void tg3_mem_rx_release(struct tg3 *tp)
  6297. {
  6298. int i;
  6299. for (i = 0; i < tp->irq_max; i++) {
  6300. struct tg3_napi *tnapi = &tp->napi[i];
  6301. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  6302. if (!tnapi->rx_rcb)
  6303. continue;
  6304. dma_free_coherent(&tp->pdev->dev,
  6305. TG3_RX_RCB_RING_BYTES(tp),
  6306. tnapi->rx_rcb,
  6307. tnapi->rx_rcb_mapping);
  6308. tnapi->rx_rcb = NULL;
  6309. }
  6310. }
  6311. static int tg3_mem_rx_acquire(struct tg3 *tp)
  6312. {
  6313. unsigned int i, limit;
  6314. limit = tp->rxq_cnt;
  6315. /* If RSS is enabled, we need a (dummy) producer ring
  6316. * set on vector zero. This is the true hw prodring.
  6317. */
  6318. if (tg3_flag(tp, ENABLE_RSS))
  6319. limit++;
  6320. for (i = 0; i < limit; i++) {
  6321. struct tg3_napi *tnapi = &tp->napi[i];
  6322. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  6323. goto err_out;
  6324. /* If multivector RSS is enabled, vector 0
  6325. * does not handle rx or tx interrupts.
  6326. * Don't allocate any resources for it.
  6327. */
  6328. if (!i && tg3_flag(tp, ENABLE_RSS))
  6329. continue;
  6330. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  6331. TG3_RX_RCB_RING_BYTES(tp),
  6332. &tnapi->rx_rcb_mapping,
  6333. GFP_KERNEL);
  6334. if (!tnapi->rx_rcb)
  6335. goto err_out;
  6336. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6337. }
  6338. return 0;
  6339. err_out:
  6340. tg3_mem_rx_release(tp);
  6341. return -ENOMEM;
  6342. }
  6343. /*
  6344. * Must not be invoked with interrupt sources disabled and
  6345. * the hardware shutdown down.
  6346. */
  6347. static void tg3_free_consistent(struct tg3 *tp)
  6348. {
  6349. int i;
  6350. for (i = 0; i < tp->irq_cnt; i++) {
  6351. struct tg3_napi *tnapi = &tp->napi[i];
  6352. if (tnapi->hw_status) {
  6353. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  6354. tnapi->hw_status,
  6355. tnapi->status_mapping);
  6356. tnapi->hw_status = NULL;
  6357. }
  6358. }
  6359. tg3_mem_rx_release(tp);
  6360. tg3_mem_tx_release(tp);
  6361. if (tp->hw_stats) {
  6362. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  6363. tp->hw_stats, tp->stats_mapping);
  6364. tp->hw_stats = NULL;
  6365. }
  6366. }
  6367. /*
  6368. * Must not be invoked with interrupt sources disabled and
  6369. * the hardware shutdown down. Can sleep.
  6370. */
  6371. static int tg3_alloc_consistent(struct tg3 *tp)
  6372. {
  6373. int i;
  6374. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  6375. sizeof(struct tg3_hw_stats),
  6376. &tp->stats_mapping,
  6377. GFP_KERNEL);
  6378. if (!tp->hw_stats)
  6379. goto err_out;
  6380. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6381. for (i = 0; i < tp->irq_cnt; i++) {
  6382. struct tg3_napi *tnapi = &tp->napi[i];
  6383. struct tg3_hw_status *sblk;
  6384. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  6385. TG3_HW_STATUS_SIZE,
  6386. &tnapi->status_mapping,
  6387. GFP_KERNEL);
  6388. if (!tnapi->hw_status)
  6389. goto err_out;
  6390. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6391. sblk = tnapi->hw_status;
  6392. if (tg3_flag(tp, ENABLE_RSS)) {
  6393. u16 *prodptr = NULL;
  6394. /*
  6395. * When RSS is enabled, the status block format changes
  6396. * slightly. The "rx_jumbo_consumer", "reserved",
  6397. * and "rx_mini_consumer" members get mapped to the
  6398. * other three rx return ring producer indexes.
  6399. */
  6400. switch (i) {
  6401. case 1:
  6402. prodptr = &sblk->idx[0].rx_producer;
  6403. break;
  6404. case 2:
  6405. prodptr = &sblk->rx_jumbo_consumer;
  6406. break;
  6407. case 3:
  6408. prodptr = &sblk->reserved;
  6409. break;
  6410. case 4:
  6411. prodptr = &sblk->rx_mini_consumer;
  6412. break;
  6413. }
  6414. tnapi->rx_rcb_prod_idx = prodptr;
  6415. } else {
  6416. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  6417. }
  6418. }
  6419. if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
  6420. goto err_out;
  6421. return 0;
  6422. err_out:
  6423. tg3_free_consistent(tp);
  6424. return -ENOMEM;
  6425. }
  6426. #define MAX_WAIT_CNT 1000
  6427. /* To stop a block, clear the enable bit and poll till it
  6428. * clears. tp->lock is held.
  6429. */
  6430. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  6431. {
  6432. unsigned int i;
  6433. u32 val;
  6434. if (tg3_flag(tp, 5705_PLUS)) {
  6435. switch (ofs) {
  6436. case RCVLSC_MODE:
  6437. case DMAC_MODE:
  6438. case MBFREE_MODE:
  6439. case BUFMGR_MODE:
  6440. case MEMARB_MODE:
  6441. /* We can't enable/disable these bits of the
  6442. * 5705/5750, just say success.
  6443. */
  6444. return 0;
  6445. default:
  6446. break;
  6447. }
  6448. }
  6449. val = tr32(ofs);
  6450. val &= ~enable_bit;
  6451. tw32_f(ofs, val);
  6452. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6453. udelay(100);
  6454. val = tr32(ofs);
  6455. if ((val & enable_bit) == 0)
  6456. break;
  6457. }
  6458. if (i == MAX_WAIT_CNT && !silent) {
  6459. dev_err(&tp->pdev->dev,
  6460. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  6461. ofs, enable_bit);
  6462. return -ENODEV;
  6463. }
  6464. return 0;
  6465. }
  6466. /* tp->lock is held. */
  6467. static int tg3_abort_hw(struct tg3 *tp, int silent)
  6468. {
  6469. int i, err;
  6470. tg3_disable_ints(tp);
  6471. tp->rx_mode &= ~RX_MODE_ENABLE;
  6472. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6473. udelay(10);
  6474. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  6475. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  6476. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  6477. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  6478. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  6479. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  6480. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  6481. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  6482. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  6483. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  6484. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  6485. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  6486. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  6487. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  6488. tw32_f(MAC_MODE, tp->mac_mode);
  6489. udelay(40);
  6490. tp->tx_mode &= ~TX_MODE_ENABLE;
  6491. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6492. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6493. udelay(100);
  6494. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  6495. break;
  6496. }
  6497. if (i >= MAX_WAIT_CNT) {
  6498. dev_err(&tp->pdev->dev,
  6499. "%s timed out, TX_MODE_ENABLE will not clear "
  6500. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  6501. err |= -ENODEV;
  6502. }
  6503. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  6504. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  6505. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  6506. tw32(FTQ_RESET, 0xffffffff);
  6507. tw32(FTQ_RESET, 0x00000000);
  6508. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  6509. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  6510. for (i = 0; i < tp->irq_cnt; i++) {
  6511. struct tg3_napi *tnapi = &tp->napi[i];
  6512. if (tnapi->hw_status)
  6513. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6514. }
  6515. return err;
  6516. }
  6517. /* Save PCI command register before chip reset */
  6518. static void tg3_save_pci_state(struct tg3 *tp)
  6519. {
  6520. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  6521. }
  6522. /* Restore PCI state after chip reset */
  6523. static void tg3_restore_pci_state(struct tg3 *tp)
  6524. {
  6525. u32 val;
  6526. /* Re-enable indirect register accesses. */
  6527. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  6528. tp->misc_host_ctrl);
  6529. /* Set MAX PCI retry to zero. */
  6530. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  6531. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6532. tg3_flag(tp, PCIX_MODE))
  6533. val |= PCISTATE_RETRY_SAME_DMA;
  6534. /* Allow reads and writes to the APE register and memory space. */
  6535. if (tg3_flag(tp, ENABLE_APE))
  6536. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6537. PCISTATE_ALLOW_APE_SHMEM_WR |
  6538. PCISTATE_ALLOW_APE_PSPACE_WR;
  6539. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  6540. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  6541. if (!tg3_flag(tp, PCI_EXPRESS)) {
  6542. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  6543. tp->pci_cacheline_sz);
  6544. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  6545. tp->pci_lat_timer);
  6546. }
  6547. /* Make sure PCI-X relaxed ordering bit is clear. */
  6548. if (tg3_flag(tp, PCIX_MODE)) {
  6549. u16 pcix_cmd;
  6550. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6551. &pcix_cmd);
  6552. pcix_cmd &= ~PCI_X_CMD_ERO;
  6553. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6554. pcix_cmd);
  6555. }
  6556. if (tg3_flag(tp, 5780_CLASS)) {
  6557. /* Chip reset on 5780 will reset MSI enable bit,
  6558. * so need to restore it.
  6559. */
  6560. if (tg3_flag(tp, USING_MSI)) {
  6561. u16 ctrl;
  6562. pci_read_config_word(tp->pdev,
  6563. tp->msi_cap + PCI_MSI_FLAGS,
  6564. &ctrl);
  6565. pci_write_config_word(tp->pdev,
  6566. tp->msi_cap + PCI_MSI_FLAGS,
  6567. ctrl | PCI_MSI_FLAGS_ENABLE);
  6568. val = tr32(MSGINT_MODE);
  6569. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  6570. }
  6571. }
  6572. }
  6573. /* tp->lock is held. */
  6574. static int tg3_chip_reset(struct tg3 *tp)
  6575. {
  6576. u32 val;
  6577. void (*write_op)(struct tg3 *, u32, u32);
  6578. int i, err;
  6579. tg3_nvram_lock(tp);
  6580. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  6581. /* No matching tg3_nvram_unlock() after this because
  6582. * chip reset below will undo the nvram lock.
  6583. */
  6584. tp->nvram_lock_cnt = 0;
  6585. /* GRC_MISC_CFG core clock reset will clear the memory
  6586. * enable bit in PCI register 4 and the MSI enable bit
  6587. * on some chips, so we save relevant registers here.
  6588. */
  6589. tg3_save_pci_state(tp);
  6590. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  6591. tg3_flag(tp, 5755_PLUS))
  6592. tw32(GRC_FASTBOOT_PC, 0);
  6593. /*
  6594. * We must avoid the readl() that normally takes place.
  6595. * It locks machines, causes machine checks, and other
  6596. * fun things. So, temporarily disable the 5701
  6597. * hardware workaround, while we do the reset.
  6598. */
  6599. write_op = tp->write32;
  6600. if (write_op == tg3_write_flush_reg32)
  6601. tp->write32 = tg3_write32;
  6602. /* Prevent the irq handler from reading or writing PCI registers
  6603. * during chip reset when the memory enable bit in the PCI command
  6604. * register may be cleared. The chip does not generate interrupt
  6605. * at this time, but the irq handler may still be called due to irq
  6606. * sharing or irqpoll.
  6607. */
  6608. tg3_flag_set(tp, CHIP_RESETTING);
  6609. for (i = 0; i < tp->irq_cnt; i++) {
  6610. struct tg3_napi *tnapi = &tp->napi[i];
  6611. if (tnapi->hw_status) {
  6612. tnapi->hw_status->status = 0;
  6613. tnapi->hw_status->status_tag = 0;
  6614. }
  6615. tnapi->last_tag = 0;
  6616. tnapi->last_irq_tag = 0;
  6617. }
  6618. smp_mb();
  6619. for (i = 0; i < tp->irq_cnt; i++)
  6620. synchronize_irq(tp->napi[i].irq_vec);
  6621. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6622. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6623. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6624. }
  6625. /* do the reset */
  6626. val = GRC_MISC_CFG_CORECLK_RESET;
  6627. if (tg3_flag(tp, PCI_EXPRESS)) {
  6628. /* Force PCIe 1.0a mode */
  6629. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6630. !tg3_flag(tp, 57765_PLUS) &&
  6631. tr32(TG3_PCIE_PHY_TSTCTL) ==
  6632. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  6633. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  6634. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  6635. tw32(GRC_MISC_CFG, (1 << 29));
  6636. val |= (1 << 29);
  6637. }
  6638. }
  6639. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6640. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  6641. tw32(GRC_VCPU_EXT_CTRL,
  6642. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  6643. }
  6644. /* Manage gphy power for all CPMU absent PCIe devices. */
  6645. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  6646. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  6647. tw32(GRC_MISC_CFG, val);
  6648. /* restore 5701 hardware bug workaround write method */
  6649. tp->write32 = write_op;
  6650. /* Unfortunately, we have to delay before the PCI read back.
  6651. * Some 575X chips even will not respond to a PCI cfg access
  6652. * when the reset command is given to the chip.
  6653. *
  6654. * How do these hardware designers expect things to work
  6655. * properly if the PCI write is posted for a long period
  6656. * of time? It is always necessary to have some method by
  6657. * which a register read back can occur to push the write
  6658. * out which does the reset.
  6659. *
  6660. * For most tg3 variants the trick below was working.
  6661. * Ho hum...
  6662. */
  6663. udelay(120);
  6664. /* Flush PCI posted writes. The normal MMIO registers
  6665. * are inaccessible at this time so this is the only
  6666. * way to make this reliably (actually, this is no longer
  6667. * the case, see above). I tried to use indirect
  6668. * register read/write but this upset some 5701 variants.
  6669. */
  6670. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  6671. udelay(120);
  6672. if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
  6673. u16 val16;
  6674. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  6675. int j;
  6676. u32 cfg_val;
  6677. /* Wait for link training to complete. */
  6678. for (j = 0; j < 5000; j++)
  6679. udelay(100);
  6680. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  6681. pci_write_config_dword(tp->pdev, 0xc4,
  6682. cfg_val | (1 << 15));
  6683. }
  6684. /* Clear the "no snoop" and "relaxed ordering" bits. */
  6685. val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
  6686. /*
  6687. * Older PCIe devices only support the 128 byte
  6688. * MPS setting. Enforce the restriction.
  6689. */
  6690. if (!tg3_flag(tp, CPMU_PRESENT))
  6691. val16 |= PCI_EXP_DEVCTL_PAYLOAD;
  6692. pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
  6693. /* Clear error status */
  6694. pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
  6695. PCI_EXP_DEVSTA_CED |
  6696. PCI_EXP_DEVSTA_NFED |
  6697. PCI_EXP_DEVSTA_FED |
  6698. PCI_EXP_DEVSTA_URD);
  6699. }
  6700. tg3_restore_pci_state(tp);
  6701. tg3_flag_clear(tp, CHIP_RESETTING);
  6702. tg3_flag_clear(tp, ERROR_PROCESSED);
  6703. val = 0;
  6704. if (tg3_flag(tp, 5780_CLASS))
  6705. val = tr32(MEMARB_MODE);
  6706. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  6707. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  6708. tg3_stop_fw(tp);
  6709. tw32(0x5000, 0x400);
  6710. }
  6711. tw32(GRC_MODE, tp->grc_mode);
  6712. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  6713. val = tr32(0xc4);
  6714. tw32(0xc4, val | (1 << 15));
  6715. }
  6716. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  6717. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6718. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  6719. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  6720. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  6721. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6722. }
  6723. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6724. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  6725. val = tp->mac_mode;
  6726. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6727. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  6728. val = tp->mac_mode;
  6729. } else
  6730. val = 0;
  6731. tw32_f(MAC_MODE, val);
  6732. udelay(40);
  6733. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6734. err = tg3_poll_fw(tp);
  6735. if (err)
  6736. return err;
  6737. tg3_mdio_start(tp);
  6738. if (tg3_flag(tp, PCI_EXPRESS) &&
  6739. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6740. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6741. !tg3_flag(tp, 57765_PLUS)) {
  6742. val = tr32(0x7c00);
  6743. tw32(0x7c00, val | (1 << 25));
  6744. }
  6745. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6746. val = tr32(TG3_CPMU_CLCK_ORIDE);
  6747. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  6748. }
  6749. /* Reprobe ASF enable state. */
  6750. tg3_flag_clear(tp, ENABLE_ASF);
  6751. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  6752. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6753. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6754. u32 nic_cfg;
  6755. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6756. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6757. tg3_flag_set(tp, ENABLE_ASF);
  6758. tp->last_event_jiffies = jiffies;
  6759. if (tg3_flag(tp, 5750_PLUS))
  6760. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  6761. }
  6762. }
  6763. return 0;
  6764. }
  6765. static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
  6766. static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
  6767. /* tp->lock is held. */
  6768. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6769. {
  6770. int err;
  6771. tg3_stop_fw(tp);
  6772. tg3_write_sig_pre_reset(tp, kind);
  6773. tg3_abort_hw(tp, silent);
  6774. err = tg3_chip_reset(tp);
  6775. __tg3_set_mac_addr(tp, 0);
  6776. tg3_write_sig_legacy(tp, kind);
  6777. tg3_write_sig_post_reset(tp, kind);
  6778. if (tp->hw_stats) {
  6779. /* Save the stats across chip resets... */
  6780. tg3_get_nstats(tp, &tp->net_stats_prev);
  6781. tg3_get_estats(tp, &tp->estats_prev);
  6782. /* And make sure the next sample is new data */
  6783. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6784. }
  6785. if (err)
  6786. return err;
  6787. return 0;
  6788. }
  6789. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6790. {
  6791. struct tg3 *tp = netdev_priv(dev);
  6792. struct sockaddr *addr = p;
  6793. int err = 0, skip_mac_1 = 0;
  6794. if (!is_valid_ether_addr(addr->sa_data))
  6795. return -EADDRNOTAVAIL;
  6796. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6797. if (!netif_running(dev))
  6798. return 0;
  6799. if (tg3_flag(tp, ENABLE_ASF)) {
  6800. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6801. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6802. addr0_low = tr32(MAC_ADDR_0_LOW);
  6803. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6804. addr1_low = tr32(MAC_ADDR_1_LOW);
  6805. /* Skip MAC addr 1 if ASF is using it. */
  6806. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6807. !(addr1_high == 0 && addr1_low == 0))
  6808. skip_mac_1 = 1;
  6809. }
  6810. spin_lock_bh(&tp->lock);
  6811. __tg3_set_mac_addr(tp, skip_mac_1);
  6812. spin_unlock_bh(&tp->lock);
  6813. return err;
  6814. }
  6815. /* tp->lock is held. */
  6816. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6817. dma_addr_t mapping, u32 maxlen_flags,
  6818. u32 nic_addr)
  6819. {
  6820. tg3_write_mem(tp,
  6821. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6822. ((u64) mapping >> 32));
  6823. tg3_write_mem(tp,
  6824. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6825. ((u64) mapping & 0xffffffff));
  6826. tg3_write_mem(tp,
  6827. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6828. maxlen_flags);
  6829. if (!tg3_flag(tp, 5705_PLUS))
  6830. tg3_write_mem(tp,
  6831. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6832. nic_addr);
  6833. }
  6834. static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  6835. {
  6836. int i = 0;
  6837. if (!tg3_flag(tp, ENABLE_TSS)) {
  6838. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6839. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6840. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6841. } else {
  6842. tw32(HOSTCC_TXCOL_TICKS, 0);
  6843. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6844. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6845. for (; i < tp->txq_cnt; i++) {
  6846. u32 reg;
  6847. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6848. tw32(reg, ec->tx_coalesce_usecs);
  6849. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6850. tw32(reg, ec->tx_max_coalesced_frames);
  6851. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6852. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6853. }
  6854. }
  6855. for (; i < tp->irq_max - 1; i++) {
  6856. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6857. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6858. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6859. }
  6860. }
  6861. static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  6862. {
  6863. int i = 0;
  6864. u32 limit = tp->rxq_cnt;
  6865. if (!tg3_flag(tp, ENABLE_RSS)) {
  6866. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6867. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6868. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6869. limit--;
  6870. } else {
  6871. tw32(HOSTCC_RXCOL_TICKS, 0);
  6872. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6873. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6874. }
  6875. for (; i < limit; i++) {
  6876. u32 reg;
  6877. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6878. tw32(reg, ec->rx_coalesce_usecs);
  6879. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6880. tw32(reg, ec->rx_max_coalesced_frames);
  6881. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6882. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6883. }
  6884. for (; i < tp->irq_max - 1; i++) {
  6885. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6886. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6887. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6888. }
  6889. }
  6890. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6891. {
  6892. tg3_coal_tx_init(tp, ec);
  6893. tg3_coal_rx_init(tp, ec);
  6894. if (!tg3_flag(tp, 5705_PLUS)) {
  6895. u32 val = ec->stats_block_coalesce_usecs;
  6896. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6897. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6898. if (!netif_carrier_ok(tp->dev))
  6899. val = 0;
  6900. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6901. }
  6902. }
  6903. /* tp->lock is held. */
  6904. static void tg3_rings_reset(struct tg3 *tp)
  6905. {
  6906. int i;
  6907. u32 stblk, txrcb, rxrcb, limit;
  6908. struct tg3_napi *tnapi = &tp->napi[0];
  6909. /* Disable all transmit rings but the first. */
  6910. if (!tg3_flag(tp, 5705_PLUS))
  6911. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6912. else if (tg3_flag(tp, 5717_PLUS))
  6913. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6914. else if (tg3_flag(tp, 57765_CLASS))
  6915. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6916. else
  6917. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6918. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6919. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6920. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6921. BDINFO_FLAGS_DISABLED);
  6922. /* Disable all receive return rings but the first. */
  6923. if (tg3_flag(tp, 5717_PLUS))
  6924. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6925. else if (!tg3_flag(tp, 5705_PLUS))
  6926. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6927. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6928. tg3_flag(tp, 57765_CLASS))
  6929. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6930. else
  6931. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6932. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6933. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6934. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6935. BDINFO_FLAGS_DISABLED);
  6936. /* Disable interrupts */
  6937. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6938. tp->napi[0].chk_msi_cnt = 0;
  6939. tp->napi[0].last_rx_cons = 0;
  6940. tp->napi[0].last_tx_cons = 0;
  6941. /* Zero mailbox registers. */
  6942. if (tg3_flag(tp, SUPPORT_MSIX)) {
  6943. for (i = 1; i < tp->irq_max; i++) {
  6944. tp->napi[i].tx_prod = 0;
  6945. tp->napi[i].tx_cons = 0;
  6946. if (tg3_flag(tp, ENABLE_TSS))
  6947. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6948. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6949. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6950. tp->napi[i].chk_msi_cnt = 0;
  6951. tp->napi[i].last_rx_cons = 0;
  6952. tp->napi[i].last_tx_cons = 0;
  6953. }
  6954. if (!tg3_flag(tp, ENABLE_TSS))
  6955. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6956. } else {
  6957. tp->napi[0].tx_prod = 0;
  6958. tp->napi[0].tx_cons = 0;
  6959. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6960. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6961. }
  6962. /* Make sure the NIC-based send BD rings are disabled. */
  6963. if (!tg3_flag(tp, 5705_PLUS)) {
  6964. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6965. for (i = 0; i < 16; i++)
  6966. tw32_tx_mbox(mbox + i * 8, 0);
  6967. }
  6968. txrcb = NIC_SRAM_SEND_RCB;
  6969. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6970. /* Clear status block in ram. */
  6971. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6972. /* Set status block DMA address */
  6973. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6974. ((u64) tnapi->status_mapping >> 32));
  6975. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6976. ((u64) tnapi->status_mapping & 0xffffffff));
  6977. if (tnapi->tx_ring) {
  6978. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6979. (TG3_TX_RING_SIZE <<
  6980. BDINFO_FLAGS_MAXLEN_SHIFT),
  6981. NIC_SRAM_TX_BUFFER_DESC);
  6982. txrcb += TG3_BDINFO_SIZE;
  6983. }
  6984. if (tnapi->rx_rcb) {
  6985. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6986. (tp->rx_ret_ring_mask + 1) <<
  6987. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6988. rxrcb += TG3_BDINFO_SIZE;
  6989. }
  6990. stblk = HOSTCC_STATBLCK_RING1;
  6991. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6992. u64 mapping = (u64)tnapi->status_mapping;
  6993. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6994. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6995. /* Clear status block in ram. */
  6996. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6997. if (tnapi->tx_ring) {
  6998. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6999. (TG3_TX_RING_SIZE <<
  7000. BDINFO_FLAGS_MAXLEN_SHIFT),
  7001. NIC_SRAM_TX_BUFFER_DESC);
  7002. txrcb += TG3_BDINFO_SIZE;
  7003. }
  7004. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7005. ((tp->rx_ret_ring_mask + 1) <<
  7006. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  7007. stblk += 8;
  7008. rxrcb += TG3_BDINFO_SIZE;
  7009. }
  7010. }
  7011. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  7012. {
  7013. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  7014. if (!tg3_flag(tp, 5750_PLUS) ||
  7015. tg3_flag(tp, 5780_CLASS) ||
  7016. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  7017. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  7018. tg3_flag(tp, 57765_PLUS))
  7019. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  7020. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7021. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  7022. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  7023. else
  7024. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  7025. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  7026. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  7027. val = min(nic_rep_thresh, host_rep_thresh);
  7028. tw32(RCVBDI_STD_THRESH, val);
  7029. if (tg3_flag(tp, 57765_PLUS))
  7030. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  7031. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  7032. return;
  7033. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  7034. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  7035. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  7036. tw32(RCVBDI_JUMBO_THRESH, val);
  7037. if (tg3_flag(tp, 57765_PLUS))
  7038. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  7039. }
  7040. static inline u32 calc_crc(unsigned char *buf, int len)
  7041. {
  7042. u32 reg;
  7043. u32 tmp;
  7044. int j, k;
  7045. reg = 0xffffffff;
  7046. for (j = 0; j < len; j++) {
  7047. reg ^= buf[j];
  7048. for (k = 0; k < 8; k++) {
  7049. tmp = reg & 0x01;
  7050. reg >>= 1;
  7051. if (tmp)
  7052. reg ^= 0xedb88320;
  7053. }
  7054. }
  7055. return ~reg;
  7056. }
  7057. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7058. {
  7059. /* accept or reject all multicast frames */
  7060. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7061. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7062. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7063. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7064. }
  7065. static void __tg3_set_rx_mode(struct net_device *dev)
  7066. {
  7067. struct tg3 *tp = netdev_priv(dev);
  7068. u32 rx_mode;
  7069. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7070. RX_MODE_KEEP_VLAN_TAG);
  7071. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  7072. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7073. * flag clear.
  7074. */
  7075. if (!tg3_flag(tp, ENABLE_ASF))
  7076. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7077. #endif
  7078. if (dev->flags & IFF_PROMISC) {
  7079. /* Promiscuous mode. */
  7080. rx_mode |= RX_MODE_PROMISC;
  7081. } else if (dev->flags & IFF_ALLMULTI) {
  7082. /* Accept all multicast. */
  7083. tg3_set_multi(tp, 1);
  7084. } else if (netdev_mc_empty(dev)) {
  7085. /* Reject all multicast. */
  7086. tg3_set_multi(tp, 0);
  7087. } else {
  7088. /* Accept one or more multicast(s). */
  7089. struct netdev_hw_addr *ha;
  7090. u32 mc_filter[4] = { 0, };
  7091. u32 regidx;
  7092. u32 bit;
  7093. u32 crc;
  7094. netdev_for_each_mc_addr(ha, dev) {
  7095. crc = calc_crc(ha->addr, ETH_ALEN);
  7096. bit = ~crc & 0x7f;
  7097. regidx = (bit & 0x60) >> 5;
  7098. bit &= 0x1f;
  7099. mc_filter[regidx] |= (1 << bit);
  7100. }
  7101. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7102. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7103. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7104. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7105. }
  7106. if (rx_mode != tp->rx_mode) {
  7107. tp->rx_mode = rx_mode;
  7108. tw32_f(MAC_RX_MODE, rx_mode);
  7109. udelay(10);
  7110. }
  7111. }
  7112. static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
  7113. {
  7114. int i;
  7115. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  7116. tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
  7117. }
  7118. static void tg3_rss_check_indir_tbl(struct tg3 *tp)
  7119. {
  7120. int i;
  7121. if (!tg3_flag(tp, SUPPORT_MSIX))
  7122. return;
  7123. if (tp->irq_cnt <= 2) {
  7124. memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
  7125. return;
  7126. }
  7127. /* Validate table against current IRQ count */
  7128. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7129. if (tp->rss_ind_tbl[i] >= tp->irq_cnt - 1)
  7130. break;
  7131. }
  7132. if (i != TG3_RSS_INDIR_TBL_SIZE)
  7133. tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
  7134. }
  7135. static void tg3_rss_write_indir_tbl(struct tg3 *tp)
  7136. {
  7137. int i = 0;
  7138. u32 reg = MAC_RSS_INDIR_TBL_0;
  7139. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  7140. u32 val = tp->rss_ind_tbl[i];
  7141. i++;
  7142. for (; i % 8; i++) {
  7143. val <<= 4;
  7144. val |= tp->rss_ind_tbl[i];
  7145. }
  7146. tw32(reg, val);
  7147. reg += 4;
  7148. }
  7149. }
  7150. /* tp->lock is held. */
  7151. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  7152. {
  7153. u32 val, rdmac_mode;
  7154. int i, err, limit;
  7155. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  7156. tg3_disable_ints(tp);
  7157. tg3_stop_fw(tp);
  7158. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  7159. if (tg3_flag(tp, INIT_COMPLETE))
  7160. tg3_abort_hw(tp, 1);
  7161. /* Enable MAC control of LPI */
  7162. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  7163. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  7164. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  7165. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  7166. tw32_f(TG3_CPMU_EEE_CTRL,
  7167. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  7168. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  7169. TG3_CPMU_EEEMD_LPI_IN_TX |
  7170. TG3_CPMU_EEEMD_LPI_IN_RX |
  7171. TG3_CPMU_EEEMD_EEE_ENABLE;
  7172. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  7173. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  7174. if (tg3_flag(tp, ENABLE_APE))
  7175. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  7176. tw32_f(TG3_CPMU_EEE_MODE, val);
  7177. tw32_f(TG3_CPMU_EEE_DBTMR1,
  7178. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  7179. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  7180. tw32_f(TG3_CPMU_EEE_DBTMR2,
  7181. TG3_CPMU_DBTMR2_APE_TX_2047US |
  7182. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  7183. }
  7184. if (reset_phy)
  7185. tg3_phy_reset(tp);
  7186. err = tg3_chip_reset(tp);
  7187. if (err)
  7188. return err;
  7189. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  7190. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  7191. val = tr32(TG3_CPMU_CTRL);
  7192. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  7193. tw32(TG3_CPMU_CTRL, val);
  7194. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7195. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7196. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7197. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7198. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  7199. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  7200. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  7201. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  7202. val = tr32(TG3_CPMU_HST_ACC);
  7203. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  7204. val |= CPMU_HST_ACC_MACCLK_6_25;
  7205. tw32(TG3_CPMU_HST_ACC, val);
  7206. }
  7207. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  7208. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  7209. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  7210. PCIE_PWR_MGMT_L1_THRESH_4MS;
  7211. tw32(PCIE_PWR_MGMT_THRESH, val);
  7212. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  7213. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  7214. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  7215. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7216. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7217. }
  7218. if (tg3_flag(tp, L1PLLPD_EN)) {
  7219. u32 grc_mode = tr32(GRC_MODE);
  7220. /* Access the lower 1K of PL PCIE block registers. */
  7221. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7222. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7223. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  7224. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  7225. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  7226. tw32(GRC_MODE, grc_mode);
  7227. }
  7228. if (tg3_flag(tp, 57765_CLASS)) {
  7229. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  7230. u32 grc_mode = tr32(GRC_MODE);
  7231. /* Access the lower 1K of PL PCIE block registers. */
  7232. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7233. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7234. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7235. TG3_PCIE_PL_LO_PHYCTL5);
  7236. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  7237. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  7238. tw32(GRC_MODE, grc_mode);
  7239. }
  7240. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
  7241. u32 grc_mode = tr32(GRC_MODE);
  7242. /* Access the lower 1K of DL PCIE block registers. */
  7243. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7244. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  7245. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7246. TG3_PCIE_DL_LO_FTSMAX);
  7247. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  7248. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  7249. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  7250. tw32(GRC_MODE, grc_mode);
  7251. }
  7252. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7253. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7254. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7255. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7256. }
  7257. /* This works around an issue with Athlon chipsets on
  7258. * B3 tigon3 silicon. This bit has no effect on any
  7259. * other revision. But do not set this on PCI Express
  7260. * chips and don't even touch the clocks if the CPMU is present.
  7261. */
  7262. if (!tg3_flag(tp, CPMU_PRESENT)) {
  7263. if (!tg3_flag(tp, PCI_EXPRESS))
  7264. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  7265. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7266. }
  7267. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  7268. tg3_flag(tp, PCIX_MODE)) {
  7269. val = tr32(TG3PCI_PCISTATE);
  7270. val |= PCISTATE_RETRY_SAME_DMA;
  7271. tw32(TG3PCI_PCISTATE, val);
  7272. }
  7273. if (tg3_flag(tp, ENABLE_APE)) {
  7274. /* Allow reads and writes to the
  7275. * APE register and memory space.
  7276. */
  7277. val = tr32(TG3PCI_PCISTATE);
  7278. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7279. PCISTATE_ALLOW_APE_SHMEM_WR |
  7280. PCISTATE_ALLOW_APE_PSPACE_WR;
  7281. tw32(TG3PCI_PCISTATE, val);
  7282. }
  7283. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  7284. /* Enable some hw fixes. */
  7285. val = tr32(TG3PCI_MSI_DATA);
  7286. val |= (1 << 26) | (1 << 28) | (1 << 29);
  7287. tw32(TG3PCI_MSI_DATA, val);
  7288. }
  7289. /* Descriptor ring init may make accesses to the
  7290. * NIC SRAM area to setup the TX descriptors, so we
  7291. * can only do this after the hardware has been
  7292. * successfully reset.
  7293. */
  7294. err = tg3_init_rings(tp);
  7295. if (err)
  7296. return err;
  7297. if (tg3_flag(tp, 57765_PLUS)) {
  7298. val = tr32(TG3PCI_DMA_RW_CTRL) &
  7299. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  7300. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  7301. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  7302. if (!tg3_flag(tp, 57765_CLASS) &&
  7303. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  7304. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  7305. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  7306. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  7307. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  7308. /* This value is determined during the probe time DMA
  7309. * engine test, tg3_test_dma.
  7310. */
  7311. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  7312. }
  7313. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  7314. GRC_MODE_4X_NIC_SEND_RINGS |
  7315. GRC_MODE_NO_TX_PHDR_CSUM |
  7316. GRC_MODE_NO_RX_PHDR_CSUM);
  7317. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  7318. /* Pseudo-header checksum is done by hardware logic and not
  7319. * the offload processers, so make the chip do the pseudo-
  7320. * header checksums on receive. For transmit it is more
  7321. * convenient to do the pseudo-header checksum in software
  7322. * as Linux does that on transmit for us in all cases.
  7323. */
  7324. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  7325. tw32(GRC_MODE,
  7326. tp->grc_mode |
  7327. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  7328. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  7329. val = tr32(GRC_MISC_CFG);
  7330. val &= ~0xff;
  7331. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  7332. tw32(GRC_MISC_CFG, val);
  7333. /* Initialize MBUF/DESC pool. */
  7334. if (tg3_flag(tp, 5750_PLUS)) {
  7335. /* Do nothing. */
  7336. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  7337. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  7338. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  7339. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  7340. else
  7341. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  7342. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  7343. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  7344. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  7345. int fw_len;
  7346. fw_len = tp->fw_len;
  7347. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  7348. tw32(BUFMGR_MB_POOL_ADDR,
  7349. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  7350. tw32(BUFMGR_MB_POOL_SIZE,
  7351. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  7352. }
  7353. if (tp->dev->mtu <= ETH_DATA_LEN) {
  7354. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7355. tp->bufmgr_config.mbuf_read_dma_low_water);
  7356. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7357. tp->bufmgr_config.mbuf_mac_rx_low_water);
  7358. tw32(BUFMGR_MB_HIGH_WATER,
  7359. tp->bufmgr_config.mbuf_high_water);
  7360. } else {
  7361. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7362. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  7363. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7364. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  7365. tw32(BUFMGR_MB_HIGH_WATER,
  7366. tp->bufmgr_config.mbuf_high_water_jumbo);
  7367. }
  7368. tw32(BUFMGR_DMA_LOW_WATER,
  7369. tp->bufmgr_config.dma_low_water);
  7370. tw32(BUFMGR_DMA_HIGH_WATER,
  7371. tp->bufmgr_config.dma_high_water);
  7372. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  7373. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  7374. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  7375. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7376. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7377. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
  7378. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  7379. tw32(BUFMGR_MODE, val);
  7380. for (i = 0; i < 2000; i++) {
  7381. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  7382. break;
  7383. udelay(10);
  7384. }
  7385. if (i >= 2000) {
  7386. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  7387. return -ENODEV;
  7388. }
  7389. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  7390. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  7391. tg3_setup_rxbd_thresholds(tp);
  7392. /* Initialize TG3_BDINFO's at:
  7393. * RCVDBDI_STD_BD: standard eth size rx ring
  7394. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  7395. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  7396. *
  7397. * like so:
  7398. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  7399. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  7400. * ring attribute flags
  7401. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  7402. *
  7403. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  7404. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  7405. *
  7406. * The size of each ring is fixed in the firmware, but the location is
  7407. * configurable.
  7408. */
  7409. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7410. ((u64) tpr->rx_std_mapping >> 32));
  7411. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7412. ((u64) tpr->rx_std_mapping & 0xffffffff));
  7413. if (!tg3_flag(tp, 5717_PLUS))
  7414. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  7415. NIC_SRAM_RX_BUFFER_DESC);
  7416. /* Disable the mini ring */
  7417. if (!tg3_flag(tp, 5705_PLUS))
  7418. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7419. BDINFO_FLAGS_DISABLED);
  7420. /* Program the jumbo buffer descriptor ring control
  7421. * blocks on those devices that have them.
  7422. */
  7423. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7424. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  7425. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  7426. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7427. ((u64) tpr->rx_jmb_mapping >> 32));
  7428. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7429. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  7430. val = TG3_RX_JMB_RING_SIZE(tp) <<
  7431. BDINFO_FLAGS_MAXLEN_SHIFT;
  7432. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7433. val | BDINFO_FLAGS_USE_EXT_RECV);
  7434. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  7435. tg3_flag(tp, 57765_CLASS))
  7436. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  7437. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  7438. } else {
  7439. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7440. BDINFO_FLAGS_DISABLED);
  7441. }
  7442. if (tg3_flag(tp, 57765_PLUS)) {
  7443. val = TG3_RX_STD_RING_SIZE(tp);
  7444. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  7445. val |= (TG3_RX_STD_DMA_SZ << 2);
  7446. } else
  7447. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  7448. } else
  7449. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  7450. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  7451. tpr->rx_std_prod_idx = tp->rx_pending;
  7452. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  7453. tpr->rx_jmb_prod_idx =
  7454. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  7455. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  7456. tg3_rings_reset(tp);
  7457. /* Initialize MAC address and backoff seed. */
  7458. __tg3_set_mac_addr(tp, 0);
  7459. /* MTU + ethernet header + FCS + optional VLAN tag */
  7460. tw32(MAC_RX_MTU_SIZE,
  7461. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  7462. /* The slot time is changed by tg3_setup_phy if we
  7463. * run at gigabit with half duplex.
  7464. */
  7465. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  7466. (6 << TX_LENGTHS_IPG_SHIFT) |
  7467. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  7468. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7469. val |= tr32(MAC_TX_LENGTHS) &
  7470. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  7471. TX_LENGTHS_CNT_DWN_VAL_MSK);
  7472. tw32(MAC_TX_LENGTHS, val);
  7473. /* Receive rules. */
  7474. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  7475. tw32(RCVLPC_CONFIG, 0x0181);
  7476. /* Calculate RDMAC_MODE setting early, we need it to determine
  7477. * the RCVLPC_STATE_ENABLE mask.
  7478. */
  7479. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  7480. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  7481. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  7482. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  7483. RDMAC_MODE_LNGREAD_ENAB);
  7484. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  7485. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  7486. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7487. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7488. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7489. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  7490. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  7491. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  7492. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7493. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7494. if (tg3_flag(tp, TSO_CAPABLE) &&
  7495. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  7496. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  7497. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7498. !tg3_flag(tp, IS_5788)) {
  7499. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7500. }
  7501. }
  7502. if (tg3_flag(tp, PCI_EXPRESS))
  7503. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7504. if (tg3_flag(tp, HW_TSO_1) ||
  7505. tg3_flag(tp, HW_TSO_2) ||
  7506. tg3_flag(tp, HW_TSO_3))
  7507. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  7508. if (tg3_flag(tp, 57765_PLUS) ||
  7509. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7510. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7511. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  7512. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7513. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  7514. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7515. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7516. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7517. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  7518. tg3_flag(tp, 57765_PLUS)) {
  7519. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  7520. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0) {
  7521. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  7522. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  7523. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  7524. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  7525. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  7526. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  7527. }
  7528. tw32(TG3_RDMA_RSRVCTRL_REG,
  7529. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  7530. }
  7531. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7532. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7533. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7534. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  7535. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  7536. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  7537. }
  7538. /* Receive/send statistics. */
  7539. if (tg3_flag(tp, 5750_PLUS)) {
  7540. val = tr32(RCVLPC_STATS_ENABLE);
  7541. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  7542. tw32(RCVLPC_STATS_ENABLE, val);
  7543. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  7544. tg3_flag(tp, TSO_CAPABLE)) {
  7545. val = tr32(RCVLPC_STATS_ENABLE);
  7546. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  7547. tw32(RCVLPC_STATS_ENABLE, val);
  7548. } else {
  7549. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  7550. }
  7551. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  7552. tw32(SNDDATAI_STATSENAB, 0xffffff);
  7553. tw32(SNDDATAI_STATSCTRL,
  7554. (SNDDATAI_SCTRL_ENABLE |
  7555. SNDDATAI_SCTRL_FASTUPD));
  7556. /* Setup host coalescing engine. */
  7557. tw32(HOSTCC_MODE, 0);
  7558. for (i = 0; i < 2000; i++) {
  7559. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  7560. break;
  7561. udelay(10);
  7562. }
  7563. __tg3_set_coalesce(tp, &tp->coal);
  7564. if (!tg3_flag(tp, 5705_PLUS)) {
  7565. /* Status/statistics block address. See tg3_timer,
  7566. * the tg3_periodic_fetch_stats call there, and
  7567. * tg3_get_stats to see how this works for 5705/5750 chips.
  7568. */
  7569. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7570. ((u64) tp->stats_mapping >> 32));
  7571. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7572. ((u64) tp->stats_mapping & 0xffffffff));
  7573. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  7574. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  7575. /* Clear statistics and status block memory areas */
  7576. for (i = NIC_SRAM_STATS_BLK;
  7577. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  7578. i += sizeof(u32)) {
  7579. tg3_write_mem(tp, i, 0);
  7580. udelay(40);
  7581. }
  7582. }
  7583. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  7584. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  7585. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  7586. if (!tg3_flag(tp, 5705_PLUS))
  7587. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  7588. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7589. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  7590. /* reset to prevent losing 1st rx packet intermittently */
  7591. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7592. udelay(10);
  7593. }
  7594. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  7595. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  7596. MAC_MODE_FHDE_ENABLE;
  7597. if (tg3_flag(tp, ENABLE_APE))
  7598. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  7599. if (!tg3_flag(tp, 5705_PLUS) &&
  7600. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7601. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  7602. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  7603. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  7604. udelay(40);
  7605. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  7606. * If TG3_FLAG_IS_NIC is zero, we should read the
  7607. * register to preserve the GPIO settings for LOMs. The GPIOs,
  7608. * whether used as inputs or outputs, are set by boot code after
  7609. * reset.
  7610. */
  7611. if (!tg3_flag(tp, IS_NIC)) {
  7612. u32 gpio_mask;
  7613. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  7614. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  7615. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  7616. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7617. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  7618. GRC_LCLCTRL_GPIO_OUTPUT3;
  7619. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  7620. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  7621. tp->grc_local_ctrl &= ~gpio_mask;
  7622. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  7623. /* GPIO1 must be driven high for eeprom write protect */
  7624. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  7625. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7626. GRC_LCLCTRL_GPIO_OUTPUT1);
  7627. }
  7628. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7629. udelay(100);
  7630. if (tg3_flag(tp, USING_MSIX)) {
  7631. val = tr32(MSGINT_MODE);
  7632. val |= MSGINT_MODE_ENABLE;
  7633. if (tp->irq_cnt > 1)
  7634. val |= MSGINT_MODE_MULTIVEC_EN;
  7635. if (!tg3_flag(tp, 1SHOT_MSI))
  7636. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  7637. tw32(MSGINT_MODE, val);
  7638. }
  7639. if (!tg3_flag(tp, 5705_PLUS)) {
  7640. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7641. udelay(40);
  7642. }
  7643. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7644. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7645. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7646. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7647. WDMAC_MODE_LNGREAD_ENAB);
  7648. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7649. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7650. if (tg3_flag(tp, TSO_CAPABLE) &&
  7651. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  7652. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  7653. /* nothing */
  7654. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7655. !tg3_flag(tp, IS_5788)) {
  7656. val |= WDMAC_MODE_RX_ACCEL;
  7657. }
  7658. }
  7659. /* Enable host coalescing bug fix */
  7660. if (tg3_flag(tp, 5755_PLUS))
  7661. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7662. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7663. val |= WDMAC_MODE_BURST_ALL_DATA;
  7664. tw32_f(WDMAC_MODE, val);
  7665. udelay(40);
  7666. if (tg3_flag(tp, PCIX_MODE)) {
  7667. u16 pcix_cmd;
  7668. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7669. &pcix_cmd);
  7670. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  7671. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  7672. pcix_cmd |= PCI_X_CMD_READ_2K;
  7673. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7674. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  7675. pcix_cmd |= PCI_X_CMD_READ_2K;
  7676. }
  7677. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7678. pcix_cmd);
  7679. }
  7680. tw32_f(RDMAC_MODE, rdmac_mode);
  7681. udelay(40);
  7682. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  7683. for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
  7684. if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
  7685. break;
  7686. }
  7687. if (i < TG3_NUM_RDMA_CHANNELS) {
  7688. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7689. val |= TG3_LSO_RD_DMA_TX_LENGTH_WA;
  7690. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  7691. tg3_flag_set(tp, 5719_RDMA_BUG);
  7692. }
  7693. }
  7694. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  7695. if (!tg3_flag(tp, 5705_PLUS))
  7696. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  7697. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7698. tw32(SNDDATAC_MODE,
  7699. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  7700. else
  7701. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  7702. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  7703. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  7704. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7705. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  7706. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7707. tw32(RCVDBDI_MODE, val);
  7708. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7709. if (tg3_flag(tp, HW_TSO_1) ||
  7710. tg3_flag(tp, HW_TSO_2) ||
  7711. tg3_flag(tp, HW_TSO_3))
  7712. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7713. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7714. if (tg3_flag(tp, ENABLE_TSS))
  7715. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7716. tw32(SNDBDI_MODE, val);
  7717. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7718. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7719. err = tg3_load_5701_a0_firmware_fix(tp);
  7720. if (err)
  7721. return err;
  7722. }
  7723. if (tg3_flag(tp, TSO_CAPABLE)) {
  7724. err = tg3_load_tso_firmware(tp);
  7725. if (err)
  7726. return err;
  7727. }
  7728. tp->tx_mode = TX_MODE_ENABLE;
  7729. if (tg3_flag(tp, 5755_PLUS) ||
  7730. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7731. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7732. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7733. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  7734. tp->tx_mode &= ~val;
  7735. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  7736. }
  7737. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7738. udelay(100);
  7739. if (tg3_flag(tp, ENABLE_RSS)) {
  7740. tg3_rss_write_indir_tbl(tp);
  7741. /* Setup the "secret" hash key. */
  7742. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7743. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7744. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7745. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7746. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7747. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7748. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7749. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7750. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7751. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7752. }
  7753. tp->rx_mode = RX_MODE_ENABLE;
  7754. if (tg3_flag(tp, 5755_PLUS))
  7755. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7756. if (tg3_flag(tp, ENABLE_RSS))
  7757. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7758. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7759. RX_MODE_RSS_IPV6_HASH_EN |
  7760. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7761. RX_MODE_RSS_IPV4_HASH_EN |
  7762. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7763. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7764. udelay(10);
  7765. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7766. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7767. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7768. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7769. udelay(10);
  7770. }
  7771. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7772. udelay(10);
  7773. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7774. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7775. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7776. /* Set drive transmission level to 1.2V */
  7777. /* only if the signal pre-emphasis bit is not set */
  7778. val = tr32(MAC_SERDES_CFG);
  7779. val &= 0xfffff000;
  7780. val |= 0x880;
  7781. tw32(MAC_SERDES_CFG, val);
  7782. }
  7783. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7784. tw32(MAC_SERDES_CFG, 0x616000);
  7785. }
  7786. /* Prevent chip from dropping frames when flow control
  7787. * is enabled.
  7788. */
  7789. if (tg3_flag(tp, 57765_CLASS))
  7790. val = 1;
  7791. else
  7792. val = 2;
  7793. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7794. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7795. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7796. /* Use hardware link auto-negotiation */
  7797. tg3_flag_set(tp, HW_AUTONEG);
  7798. }
  7799. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7800. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  7801. u32 tmp;
  7802. tmp = tr32(SERDES_RX_CTRL);
  7803. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7804. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7805. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7806. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7807. }
  7808. if (!tg3_flag(tp, USE_PHYLIB)) {
  7809. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  7810. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7811. err = tg3_setup_phy(tp, 0);
  7812. if (err)
  7813. return err;
  7814. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7815. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7816. u32 tmp;
  7817. /* Clear CRC stats. */
  7818. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7819. tg3_writephy(tp, MII_TG3_TEST1,
  7820. tmp | MII_TG3_TEST1_CRC_EN);
  7821. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7822. }
  7823. }
  7824. }
  7825. __tg3_set_rx_mode(tp->dev);
  7826. /* Initialize receive rules. */
  7827. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7828. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7829. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7830. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7831. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  7832. limit = 8;
  7833. else
  7834. limit = 16;
  7835. if (tg3_flag(tp, ENABLE_ASF))
  7836. limit -= 4;
  7837. switch (limit) {
  7838. case 16:
  7839. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7840. case 15:
  7841. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7842. case 14:
  7843. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7844. case 13:
  7845. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7846. case 12:
  7847. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7848. case 11:
  7849. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7850. case 10:
  7851. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7852. case 9:
  7853. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7854. case 8:
  7855. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7856. case 7:
  7857. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7858. case 6:
  7859. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7860. case 5:
  7861. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7862. case 4:
  7863. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7864. case 3:
  7865. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7866. case 2:
  7867. case 1:
  7868. default:
  7869. break;
  7870. }
  7871. if (tg3_flag(tp, ENABLE_APE))
  7872. /* Write our heartbeat update interval to APE. */
  7873. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7874. APE_HOST_HEARTBEAT_INT_DISABLE);
  7875. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7876. return 0;
  7877. }
  7878. /* Called at device open time to get the chip ready for
  7879. * packet processing. Invoked with tp->lock held.
  7880. */
  7881. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7882. {
  7883. tg3_switch_clocks(tp);
  7884. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7885. return tg3_reset_hw(tp, reset_phy);
  7886. }
  7887. static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
  7888. {
  7889. int i;
  7890. for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
  7891. u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
  7892. tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
  7893. off += len;
  7894. if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
  7895. !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
  7896. memset(ocir, 0, TG3_OCIR_LEN);
  7897. }
  7898. }
  7899. /* sysfs attributes for hwmon */
  7900. static ssize_t tg3_show_temp(struct device *dev,
  7901. struct device_attribute *devattr, char *buf)
  7902. {
  7903. struct pci_dev *pdev = to_pci_dev(dev);
  7904. struct net_device *netdev = pci_get_drvdata(pdev);
  7905. struct tg3 *tp = netdev_priv(netdev);
  7906. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  7907. u32 temperature;
  7908. spin_lock_bh(&tp->lock);
  7909. tg3_ape_scratchpad_read(tp, &temperature, attr->index,
  7910. sizeof(temperature));
  7911. spin_unlock_bh(&tp->lock);
  7912. return sprintf(buf, "%u\n", temperature);
  7913. }
  7914. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
  7915. TG3_TEMP_SENSOR_OFFSET);
  7916. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
  7917. TG3_TEMP_CAUTION_OFFSET);
  7918. static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
  7919. TG3_TEMP_MAX_OFFSET);
  7920. static struct attribute *tg3_attributes[] = {
  7921. &sensor_dev_attr_temp1_input.dev_attr.attr,
  7922. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  7923. &sensor_dev_attr_temp1_max.dev_attr.attr,
  7924. NULL
  7925. };
  7926. static const struct attribute_group tg3_group = {
  7927. .attrs = tg3_attributes,
  7928. };
  7929. static void tg3_hwmon_close(struct tg3 *tp)
  7930. {
  7931. if (tp->hwmon_dev) {
  7932. hwmon_device_unregister(tp->hwmon_dev);
  7933. tp->hwmon_dev = NULL;
  7934. sysfs_remove_group(&tp->pdev->dev.kobj, &tg3_group);
  7935. }
  7936. }
  7937. static void tg3_hwmon_open(struct tg3 *tp)
  7938. {
  7939. int i, err;
  7940. u32 size = 0;
  7941. struct pci_dev *pdev = tp->pdev;
  7942. struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
  7943. tg3_sd_scan_scratchpad(tp, ocirs);
  7944. for (i = 0; i < TG3_SD_NUM_RECS; i++) {
  7945. if (!ocirs[i].src_data_length)
  7946. continue;
  7947. size += ocirs[i].src_hdr_length;
  7948. size += ocirs[i].src_data_length;
  7949. }
  7950. if (!size)
  7951. return;
  7952. /* Register hwmon sysfs hooks */
  7953. err = sysfs_create_group(&pdev->dev.kobj, &tg3_group);
  7954. if (err) {
  7955. dev_err(&pdev->dev, "Cannot create sysfs group, aborting\n");
  7956. return;
  7957. }
  7958. tp->hwmon_dev = hwmon_device_register(&pdev->dev);
  7959. if (IS_ERR(tp->hwmon_dev)) {
  7960. tp->hwmon_dev = NULL;
  7961. dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
  7962. sysfs_remove_group(&pdev->dev.kobj, &tg3_group);
  7963. }
  7964. }
  7965. #define TG3_STAT_ADD32(PSTAT, REG) \
  7966. do { u32 __val = tr32(REG); \
  7967. (PSTAT)->low += __val; \
  7968. if ((PSTAT)->low < __val) \
  7969. (PSTAT)->high += 1; \
  7970. } while (0)
  7971. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7972. {
  7973. struct tg3_hw_stats *sp = tp->hw_stats;
  7974. if (!netif_carrier_ok(tp->dev))
  7975. return;
  7976. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7977. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7978. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7979. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7980. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7981. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7982. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7983. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7984. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7985. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7986. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7987. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7988. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7989. if (unlikely(tg3_flag(tp, 5719_RDMA_BUG) &&
  7990. (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
  7991. sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
  7992. u32 val;
  7993. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7994. val &= ~TG3_LSO_RD_DMA_TX_LENGTH_WA;
  7995. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  7996. tg3_flag_clear(tp, 5719_RDMA_BUG);
  7997. }
  7998. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7999. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  8000. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  8001. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  8002. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  8003. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  8004. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  8005. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  8006. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  8007. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  8008. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  8009. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  8010. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  8011. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  8012. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  8013. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  8014. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
  8015. tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
  8016. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  8017. } else {
  8018. u32 val = tr32(HOSTCC_FLOW_ATTN);
  8019. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  8020. if (val) {
  8021. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  8022. sp->rx_discards.low += val;
  8023. if (sp->rx_discards.low < val)
  8024. sp->rx_discards.high += 1;
  8025. }
  8026. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  8027. }
  8028. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  8029. }
  8030. static void tg3_chk_missed_msi(struct tg3 *tp)
  8031. {
  8032. u32 i;
  8033. for (i = 0; i < tp->irq_cnt; i++) {
  8034. struct tg3_napi *tnapi = &tp->napi[i];
  8035. if (tg3_has_work(tnapi)) {
  8036. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  8037. tnapi->last_tx_cons == tnapi->tx_cons) {
  8038. if (tnapi->chk_msi_cnt < 1) {
  8039. tnapi->chk_msi_cnt++;
  8040. return;
  8041. }
  8042. tg3_msi(0, tnapi);
  8043. }
  8044. }
  8045. tnapi->chk_msi_cnt = 0;
  8046. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  8047. tnapi->last_tx_cons = tnapi->tx_cons;
  8048. }
  8049. }
  8050. static void tg3_timer(unsigned long __opaque)
  8051. {
  8052. struct tg3 *tp = (struct tg3 *) __opaque;
  8053. if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
  8054. goto restart_timer;
  8055. spin_lock(&tp->lock);
  8056. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  8057. tg3_flag(tp, 57765_CLASS))
  8058. tg3_chk_missed_msi(tp);
  8059. if (!tg3_flag(tp, TAGGED_STATUS)) {
  8060. /* All of this garbage is because when using non-tagged
  8061. * IRQ status the mailbox/status_block protocol the chip
  8062. * uses with the cpu is race prone.
  8063. */
  8064. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  8065. tw32(GRC_LOCAL_CTRL,
  8066. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  8067. } else {
  8068. tw32(HOSTCC_MODE, tp->coalesce_mode |
  8069. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  8070. }
  8071. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  8072. spin_unlock(&tp->lock);
  8073. tg3_reset_task_schedule(tp);
  8074. goto restart_timer;
  8075. }
  8076. }
  8077. /* This part only runs once per second. */
  8078. if (!--tp->timer_counter) {
  8079. if (tg3_flag(tp, 5705_PLUS))
  8080. tg3_periodic_fetch_stats(tp);
  8081. if (tp->setlpicnt && !--tp->setlpicnt)
  8082. tg3_phy_eee_enable(tp);
  8083. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  8084. u32 mac_stat;
  8085. int phy_event;
  8086. mac_stat = tr32(MAC_STATUS);
  8087. phy_event = 0;
  8088. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  8089. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  8090. phy_event = 1;
  8091. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  8092. phy_event = 1;
  8093. if (phy_event)
  8094. tg3_setup_phy(tp, 0);
  8095. } else if (tg3_flag(tp, POLL_SERDES)) {
  8096. u32 mac_stat = tr32(MAC_STATUS);
  8097. int need_setup = 0;
  8098. if (netif_carrier_ok(tp->dev) &&
  8099. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  8100. need_setup = 1;
  8101. }
  8102. if (!netif_carrier_ok(tp->dev) &&
  8103. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  8104. MAC_STATUS_SIGNAL_DET))) {
  8105. need_setup = 1;
  8106. }
  8107. if (need_setup) {
  8108. if (!tp->serdes_counter) {
  8109. tw32_f(MAC_MODE,
  8110. (tp->mac_mode &
  8111. ~MAC_MODE_PORT_MODE_MASK));
  8112. udelay(40);
  8113. tw32_f(MAC_MODE, tp->mac_mode);
  8114. udelay(40);
  8115. }
  8116. tg3_setup_phy(tp, 0);
  8117. }
  8118. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8119. tg3_flag(tp, 5780_CLASS)) {
  8120. tg3_serdes_parallel_detect(tp);
  8121. }
  8122. tp->timer_counter = tp->timer_multiplier;
  8123. }
  8124. /* Heartbeat is only sent once every 2 seconds.
  8125. *
  8126. * The heartbeat is to tell the ASF firmware that the host
  8127. * driver is still alive. In the event that the OS crashes,
  8128. * ASF needs to reset the hardware to free up the FIFO space
  8129. * that may be filled with rx packets destined for the host.
  8130. * If the FIFO is full, ASF will no longer function properly.
  8131. *
  8132. * Unintended resets have been reported on real time kernels
  8133. * where the timer doesn't run on time. Netpoll will also have
  8134. * same problem.
  8135. *
  8136. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  8137. * to check the ring condition when the heartbeat is expiring
  8138. * before doing the reset. This will prevent most unintended
  8139. * resets.
  8140. */
  8141. if (!--tp->asf_counter) {
  8142. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  8143. tg3_wait_for_event_ack(tp);
  8144. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  8145. FWCMD_NICDRV_ALIVE3);
  8146. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  8147. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  8148. TG3_FW_UPDATE_TIMEOUT_SEC);
  8149. tg3_generate_fw_event(tp);
  8150. }
  8151. tp->asf_counter = tp->asf_multiplier;
  8152. }
  8153. spin_unlock(&tp->lock);
  8154. restart_timer:
  8155. tp->timer.expires = jiffies + tp->timer_offset;
  8156. add_timer(&tp->timer);
  8157. }
  8158. static void __devinit tg3_timer_init(struct tg3 *tp)
  8159. {
  8160. if (tg3_flag(tp, TAGGED_STATUS) &&
  8161. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  8162. !tg3_flag(tp, 57765_CLASS))
  8163. tp->timer_offset = HZ;
  8164. else
  8165. tp->timer_offset = HZ / 10;
  8166. BUG_ON(tp->timer_offset > HZ);
  8167. tp->timer_multiplier = (HZ / tp->timer_offset);
  8168. tp->asf_multiplier = (HZ / tp->timer_offset) *
  8169. TG3_FW_UPDATE_FREQ_SEC;
  8170. init_timer(&tp->timer);
  8171. tp->timer.data = (unsigned long) tp;
  8172. tp->timer.function = tg3_timer;
  8173. }
  8174. static void tg3_timer_start(struct tg3 *tp)
  8175. {
  8176. tp->asf_counter = tp->asf_multiplier;
  8177. tp->timer_counter = tp->timer_multiplier;
  8178. tp->timer.expires = jiffies + tp->timer_offset;
  8179. add_timer(&tp->timer);
  8180. }
  8181. static void tg3_timer_stop(struct tg3 *tp)
  8182. {
  8183. del_timer_sync(&tp->timer);
  8184. }
  8185. /* Restart hardware after configuration changes, self-test, etc.
  8186. * Invoked with tp->lock held.
  8187. */
  8188. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  8189. __releases(tp->lock)
  8190. __acquires(tp->lock)
  8191. {
  8192. int err;
  8193. err = tg3_init_hw(tp, reset_phy);
  8194. if (err) {
  8195. netdev_err(tp->dev,
  8196. "Failed to re-initialize device, aborting\n");
  8197. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8198. tg3_full_unlock(tp);
  8199. tg3_timer_stop(tp);
  8200. tp->irq_sync = 0;
  8201. tg3_napi_enable(tp);
  8202. dev_close(tp->dev);
  8203. tg3_full_lock(tp, 0);
  8204. }
  8205. return err;
  8206. }
  8207. static void tg3_reset_task(struct work_struct *work)
  8208. {
  8209. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  8210. int err;
  8211. tg3_full_lock(tp, 0);
  8212. if (!netif_running(tp->dev)) {
  8213. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8214. tg3_full_unlock(tp);
  8215. return;
  8216. }
  8217. tg3_full_unlock(tp);
  8218. tg3_phy_stop(tp);
  8219. tg3_netif_stop(tp);
  8220. tg3_full_lock(tp, 1);
  8221. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  8222. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  8223. tp->write32_rx_mbox = tg3_write_flush_reg32;
  8224. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  8225. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  8226. }
  8227. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  8228. err = tg3_init_hw(tp, 1);
  8229. if (err)
  8230. goto out;
  8231. tg3_netif_start(tp);
  8232. out:
  8233. tg3_full_unlock(tp);
  8234. if (!err)
  8235. tg3_phy_start(tp);
  8236. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8237. }
  8238. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  8239. {
  8240. irq_handler_t fn;
  8241. unsigned long flags;
  8242. char *name;
  8243. struct tg3_napi *tnapi = &tp->napi[irq_num];
  8244. if (tp->irq_cnt == 1)
  8245. name = tp->dev->name;
  8246. else {
  8247. name = &tnapi->irq_lbl[0];
  8248. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  8249. name[IFNAMSIZ-1] = 0;
  8250. }
  8251. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8252. fn = tg3_msi;
  8253. if (tg3_flag(tp, 1SHOT_MSI))
  8254. fn = tg3_msi_1shot;
  8255. flags = 0;
  8256. } else {
  8257. fn = tg3_interrupt;
  8258. if (tg3_flag(tp, TAGGED_STATUS))
  8259. fn = tg3_interrupt_tagged;
  8260. flags = IRQF_SHARED;
  8261. }
  8262. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  8263. }
  8264. static int tg3_test_interrupt(struct tg3 *tp)
  8265. {
  8266. struct tg3_napi *tnapi = &tp->napi[0];
  8267. struct net_device *dev = tp->dev;
  8268. int err, i, intr_ok = 0;
  8269. u32 val;
  8270. if (!netif_running(dev))
  8271. return -ENODEV;
  8272. tg3_disable_ints(tp);
  8273. free_irq(tnapi->irq_vec, tnapi);
  8274. /*
  8275. * Turn off MSI one shot mode. Otherwise this test has no
  8276. * observable way to know whether the interrupt was delivered.
  8277. */
  8278. if (tg3_flag(tp, 57765_PLUS)) {
  8279. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  8280. tw32(MSGINT_MODE, val);
  8281. }
  8282. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  8283. IRQF_SHARED, dev->name, tnapi);
  8284. if (err)
  8285. return err;
  8286. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  8287. tg3_enable_ints(tp);
  8288. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8289. tnapi->coal_now);
  8290. for (i = 0; i < 5; i++) {
  8291. u32 int_mbox, misc_host_ctrl;
  8292. int_mbox = tr32_mailbox(tnapi->int_mbox);
  8293. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  8294. if ((int_mbox != 0) ||
  8295. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  8296. intr_ok = 1;
  8297. break;
  8298. }
  8299. if (tg3_flag(tp, 57765_PLUS) &&
  8300. tnapi->hw_status->status_tag != tnapi->last_tag)
  8301. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  8302. msleep(10);
  8303. }
  8304. tg3_disable_ints(tp);
  8305. free_irq(tnapi->irq_vec, tnapi);
  8306. err = tg3_request_irq(tp, 0);
  8307. if (err)
  8308. return err;
  8309. if (intr_ok) {
  8310. /* Reenable MSI one shot mode. */
  8311. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  8312. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  8313. tw32(MSGINT_MODE, val);
  8314. }
  8315. return 0;
  8316. }
  8317. return -EIO;
  8318. }
  8319. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  8320. * successfully restored
  8321. */
  8322. static int tg3_test_msi(struct tg3 *tp)
  8323. {
  8324. int err;
  8325. u16 pci_cmd;
  8326. if (!tg3_flag(tp, USING_MSI))
  8327. return 0;
  8328. /* Turn off SERR reporting in case MSI terminates with Master
  8329. * Abort.
  8330. */
  8331. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8332. pci_write_config_word(tp->pdev, PCI_COMMAND,
  8333. pci_cmd & ~PCI_COMMAND_SERR);
  8334. err = tg3_test_interrupt(tp);
  8335. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8336. if (!err)
  8337. return 0;
  8338. /* other failures */
  8339. if (err != -EIO)
  8340. return err;
  8341. /* MSI test failed, go back to INTx mode */
  8342. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  8343. "to INTx mode. Please report this failure to the PCI "
  8344. "maintainer and include system chipset information\n");
  8345. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8346. pci_disable_msi(tp->pdev);
  8347. tg3_flag_clear(tp, USING_MSI);
  8348. tp->napi[0].irq_vec = tp->pdev->irq;
  8349. err = tg3_request_irq(tp, 0);
  8350. if (err)
  8351. return err;
  8352. /* Need to reset the chip because the MSI cycle may have terminated
  8353. * with Master Abort.
  8354. */
  8355. tg3_full_lock(tp, 1);
  8356. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8357. err = tg3_init_hw(tp, 1);
  8358. tg3_full_unlock(tp);
  8359. if (err)
  8360. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8361. return err;
  8362. }
  8363. static int tg3_request_firmware(struct tg3 *tp)
  8364. {
  8365. const __be32 *fw_data;
  8366. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  8367. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  8368. tp->fw_needed);
  8369. return -ENOENT;
  8370. }
  8371. fw_data = (void *)tp->fw->data;
  8372. /* Firmware blob starts with version numbers, followed by
  8373. * start address and _full_ length including BSS sections
  8374. * (which must be longer than the actual data, of course
  8375. */
  8376. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  8377. if (tp->fw_len < (tp->fw->size - 12)) {
  8378. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  8379. tp->fw_len, tp->fw_needed);
  8380. release_firmware(tp->fw);
  8381. tp->fw = NULL;
  8382. return -EINVAL;
  8383. }
  8384. /* We no longer need firmware; we have it. */
  8385. tp->fw_needed = NULL;
  8386. return 0;
  8387. }
  8388. static u32 tg3_irq_count(struct tg3 *tp)
  8389. {
  8390. u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
  8391. if (irq_cnt > 1) {
  8392. /* We want as many rx rings enabled as there are cpus.
  8393. * In multiqueue MSI-X mode, the first MSI-X vector
  8394. * only deals with link interrupts, etc, so we add
  8395. * one to the number of vectors we are requesting.
  8396. */
  8397. irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
  8398. }
  8399. return irq_cnt;
  8400. }
  8401. static bool tg3_enable_msix(struct tg3 *tp)
  8402. {
  8403. int i, rc;
  8404. struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
  8405. tp->txq_cnt = tp->txq_req;
  8406. tp->rxq_cnt = tp->rxq_req;
  8407. if (!tp->rxq_cnt)
  8408. tp->rxq_cnt = netif_get_num_default_rss_queues();
  8409. if (tp->rxq_cnt > tp->rxq_max)
  8410. tp->rxq_cnt = tp->rxq_max;
  8411. /* Disable multiple TX rings by default. Simple round-robin hardware
  8412. * scheduling of the TX rings can cause starvation of rings with
  8413. * small packets when other rings have TSO or jumbo packets.
  8414. */
  8415. if (!tp->txq_req)
  8416. tp->txq_cnt = 1;
  8417. tp->irq_cnt = tg3_irq_count(tp);
  8418. for (i = 0; i < tp->irq_max; i++) {
  8419. msix_ent[i].entry = i;
  8420. msix_ent[i].vector = 0;
  8421. }
  8422. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  8423. if (rc < 0) {
  8424. return false;
  8425. } else if (rc != 0) {
  8426. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  8427. return false;
  8428. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  8429. tp->irq_cnt, rc);
  8430. tp->irq_cnt = rc;
  8431. tp->rxq_cnt = max(rc - 1, 1);
  8432. if (tp->txq_cnt)
  8433. tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
  8434. }
  8435. for (i = 0; i < tp->irq_max; i++)
  8436. tp->napi[i].irq_vec = msix_ent[i].vector;
  8437. if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
  8438. pci_disable_msix(tp->pdev);
  8439. return false;
  8440. }
  8441. if (tp->irq_cnt == 1)
  8442. return true;
  8443. tg3_flag_set(tp, ENABLE_RSS);
  8444. if (tp->txq_cnt > 1)
  8445. tg3_flag_set(tp, ENABLE_TSS);
  8446. netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
  8447. return true;
  8448. }
  8449. static void tg3_ints_init(struct tg3 *tp)
  8450. {
  8451. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  8452. !tg3_flag(tp, TAGGED_STATUS)) {
  8453. /* All MSI supporting chips should support tagged
  8454. * status. Assert that this is the case.
  8455. */
  8456. netdev_warn(tp->dev,
  8457. "MSI without TAGGED_STATUS? Not using MSI\n");
  8458. goto defcfg;
  8459. }
  8460. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  8461. tg3_flag_set(tp, USING_MSIX);
  8462. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  8463. tg3_flag_set(tp, USING_MSI);
  8464. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8465. u32 msi_mode = tr32(MSGINT_MODE);
  8466. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  8467. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  8468. if (!tg3_flag(tp, 1SHOT_MSI))
  8469. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  8470. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  8471. }
  8472. defcfg:
  8473. if (!tg3_flag(tp, USING_MSIX)) {
  8474. tp->irq_cnt = 1;
  8475. tp->napi[0].irq_vec = tp->pdev->irq;
  8476. }
  8477. if (tp->irq_cnt == 1) {
  8478. tp->txq_cnt = 1;
  8479. tp->rxq_cnt = 1;
  8480. netif_set_real_num_tx_queues(tp->dev, 1);
  8481. netif_set_real_num_rx_queues(tp->dev, 1);
  8482. }
  8483. }
  8484. static void tg3_ints_fini(struct tg3 *tp)
  8485. {
  8486. if (tg3_flag(tp, USING_MSIX))
  8487. pci_disable_msix(tp->pdev);
  8488. else if (tg3_flag(tp, USING_MSI))
  8489. pci_disable_msi(tp->pdev);
  8490. tg3_flag_clear(tp, USING_MSI);
  8491. tg3_flag_clear(tp, USING_MSIX);
  8492. tg3_flag_clear(tp, ENABLE_RSS);
  8493. tg3_flag_clear(tp, ENABLE_TSS);
  8494. }
  8495. static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq)
  8496. {
  8497. struct net_device *dev = tp->dev;
  8498. int i, err;
  8499. /*
  8500. * Setup interrupts first so we know how
  8501. * many NAPI resources to allocate
  8502. */
  8503. tg3_ints_init(tp);
  8504. tg3_rss_check_indir_tbl(tp);
  8505. /* The placement of this call is tied
  8506. * to the setup and use of Host TX descriptors.
  8507. */
  8508. err = tg3_alloc_consistent(tp);
  8509. if (err)
  8510. goto err_out1;
  8511. tg3_napi_init(tp);
  8512. tg3_napi_enable(tp);
  8513. for (i = 0; i < tp->irq_cnt; i++) {
  8514. struct tg3_napi *tnapi = &tp->napi[i];
  8515. err = tg3_request_irq(tp, i);
  8516. if (err) {
  8517. for (i--; i >= 0; i--) {
  8518. tnapi = &tp->napi[i];
  8519. free_irq(tnapi->irq_vec, tnapi);
  8520. }
  8521. goto err_out2;
  8522. }
  8523. }
  8524. tg3_full_lock(tp, 0);
  8525. err = tg3_init_hw(tp, reset_phy);
  8526. if (err) {
  8527. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8528. tg3_free_rings(tp);
  8529. }
  8530. tg3_full_unlock(tp);
  8531. if (err)
  8532. goto err_out3;
  8533. if (test_irq && tg3_flag(tp, USING_MSI)) {
  8534. err = tg3_test_msi(tp);
  8535. if (err) {
  8536. tg3_full_lock(tp, 0);
  8537. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8538. tg3_free_rings(tp);
  8539. tg3_full_unlock(tp);
  8540. goto err_out2;
  8541. }
  8542. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  8543. u32 val = tr32(PCIE_TRANSACTION_CFG);
  8544. tw32(PCIE_TRANSACTION_CFG,
  8545. val | PCIE_TRANS_CFG_1SHOT_MSI);
  8546. }
  8547. }
  8548. tg3_phy_start(tp);
  8549. tg3_hwmon_open(tp);
  8550. tg3_full_lock(tp, 0);
  8551. tg3_timer_start(tp);
  8552. tg3_flag_set(tp, INIT_COMPLETE);
  8553. tg3_enable_ints(tp);
  8554. tg3_full_unlock(tp);
  8555. netif_tx_start_all_queues(dev);
  8556. /*
  8557. * Reset loopback feature if it was turned on while the device was down
  8558. * make sure that it's installed properly now.
  8559. */
  8560. if (dev->features & NETIF_F_LOOPBACK)
  8561. tg3_set_loopback(dev, dev->features);
  8562. return 0;
  8563. err_out3:
  8564. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8565. struct tg3_napi *tnapi = &tp->napi[i];
  8566. free_irq(tnapi->irq_vec, tnapi);
  8567. }
  8568. err_out2:
  8569. tg3_napi_disable(tp);
  8570. tg3_napi_fini(tp);
  8571. tg3_free_consistent(tp);
  8572. err_out1:
  8573. tg3_ints_fini(tp);
  8574. return err;
  8575. }
  8576. static void tg3_stop(struct tg3 *tp)
  8577. {
  8578. int i;
  8579. tg3_napi_disable(tp);
  8580. tg3_reset_task_cancel(tp);
  8581. netif_tx_disable(tp->dev);
  8582. tg3_timer_stop(tp);
  8583. tg3_hwmon_close(tp);
  8584. tg3_phy_stop(tp);
  8585. tg3_full_lock(tp, 1);
  8586. tg3_disable_ints(tp);
  8587. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8588. tg3_free_rings(tp);
  8589. tg3_flag_clear(tp, INIT_COMPLETE);
  8590. tg3_full_unlock(tp);
  8591. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8592. struct tg3_napi *tnapi = &tp->napi[i];
  8593. free_irq(tnapi->irq_vec, tnapi);
  8594. }
  8595. tg3_ints_fini(tp);
  8596. tg3_napi_fini(tp);
  8597. tg3_free_consistent(tp);
  8598. }
  8599. static int tg3_open(struct net_device *dev)
  8600. {
  8601. struct tg3 *tp = netdev_priv(dev);
  8602. int err;
  8603. if (tp->fw_needed) {
  8604. err = tg3_request_firmware(tp);
  8605. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  8606. if (err)
  8607. return err;
  8608. } else if (err) {
  8609. netdev_warn(tp->dev, "TSO capability disabled\n");
  8610. tg3_flag_clear(tp, TSO_CAPABLE);
  8611. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  8612. netdev_notice(tp->dev, "TSO capability restored\n");
  8613. tg3_flag_set(tp, TSO_CAPABLE);
  8614. }
  8615. }
  8616. netif_carrier_off(tp->dev);
  8617. err = tg3_power_up(tp);
  8618. if (err)
  8619. return err;
  8620. tg3_full_lock(tp, 0);
  8621. tg3_disable_ints(tp);
  8622. tg3_flag_clear(tp, INIT_COMPLETE);
  8623. tg3_full_unlock(tp);
  8624. err = tg3_start(tp, true, true);
  8625. if (err) {
  8626. tg3_frob_aux_power(tp, false);
  8627. pci_set_power_state(tp->pdev, PCI_D3hot);
  8628. }
  8629. return err;
  8630. }
  8631. static int tg3_close(struct net_device *dev)
  8632. {
  8633. struct tg3 *tp = netdev_priv(dev);
  8634. tg3_stop(tp);
  8635. /* Clear stats across close / open calls */
  8636. memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
  8637. memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
  8638. tg3_power_down(tp);
  8639. netif_carrier_off(tp->dev);
  8640. return 0;
  8641. }
  8642. static inline u64 get_stat64(tg3_stat64_t *val)
  8643. {
  8644. return ((u64)val->high << 32) | ((u64)val->low);
  8645. }
  8646. static u64 tg3_calc_crc_errors(struct tg3 *tp)
  8647. {
  8648. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8649. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8650. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8651. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  8652. u32 val;
  8653. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  8654. tg3_writephy(tp, MII_TG3_TEST1,
  8655. val | MII_TG3_TEST1_CRC_EN);
  8656. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  8657. } else
  8658. val = 0;
  8659. tp->phy_crc_errors += val;
  8660. return tp->phy_crc_errors;
  8661. }
  8662. return get_stat64(&hw_stats->rx_fcs_errors);
  8663. }
  8664. #define ESTAT_ADD(member) \
  8665. estats->member = old_estats->member + \
  8666. get_stat64(&hw_stats->member)
  8667. static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
  8668. {
  8669. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  8670. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8671. ESTAT_ADD(rx_octets);
  8672. ESTAT_ADD(rx_fragments);
  8673. ESTAT_ADD(rx_ucast_packets);
  8674. ESTAT_ADD(rx_mcast_packets);
  8675. ESTAT_ADD(rx_bcast_packets);
  8676. ESTAT_ADD(rx_fcs_errors);
  8677. ESTAT_ADD(rx_align_errors);
  8678. ESTAT_ADD(rx_xon_pause_rcvd);
  8679. ESTAT_ADD(rx_xoff_pause_rcvd);
  8680. ESTAT_ADD(rx_mac_ctrl_rcvd);
  8681. ESTAT_ADD(rx_xoff_entered);
  8682. ESTAT_ADD(rx_frame_too_long_errors);
  8683. ESTAT_ADD(rx_jabbers);
  8684. ESTAT_ADD(rx_undersize_packets);
  8685. ESTAT_ADD(rx_in_length_errors);
  8686. ESTAT_ADD(rx_out_length_errors);
  8687. ESTAT_ADD(rx_64_or_less_octet_packets);
  8688. ESTAT_ADD(rx_65_to_127_octet_packets);
  8689. ESTAT_ADD(rx_128_to_255_octet_packets);
  8690. ESTAT_ADD(rx_256_to_511_octet_packets);
  8691. ESTAT_ADD(rx_512_to_1023_octet_packets);
  8692. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  8693. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  8694. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  8695. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  8696. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  8697. ESTAT_ADD(tx_octets);
  8698. ESTAT_ADD(tx_collisions);
  8699. ESTAT_ADD(tx_xon_sent);
  8700. ESTAT_ADD(tx_xoff_sent);
  8701. ESTAT_ADD(tx_flow_control);
  8702. ESTAT_ADD(tx_mac_errors);
  8703. ESTAT_ADD(tx_single_collisions);
  8704. ESTAT_ADD(tx_mult_collisions);
  8705. ESTAT_ADD(tx_deferred);
  8706. ESTAT_ADD(tx_excessive_collisions);
  8707. ESTAT_ADD(tx_late_collisions);
  8708. ESTAT_ADD(tx_collide_2times);
  8709. ESTAT_ADD(tx_collide_3times);
  8710. ESTAT_ADD(tx_collide_4times);
  8711. ESTAT_ADD(tx_collide_5times);
  8712. ESTAT_ADD(tx_collide_6times);
  8713. ESTAT_ADD(tx_collide_7times);
  8714. ESTAT_ADD(tx_collide_8times);
  8715. ESTAT_ADD(tx_collide_9times);
  8716. ESTAT_ADD(tx_collide_10times);
  8717. ESTAT_ADD(tx_collide_11times);
  8718. ESTAT_ADD(tx_collide_12times);
  8719. ESTAT_ADD(tx_collide_13times);
  8720. ESTAT_ADD(tx_collide_14times);
  8721. ESTAT_ADD(tx_collide_15times);
  8722. ESTAT_ADD(tx_ucast_packets);
  8723. ESTAT_ADD(tx_mcast_packets);
  8724. ESTAT_ADD(tx_bcast_packets);
  8725. ESTAT_ADD(tx_carrier_sense_errors);
  8726. ESTAT_ADD(tx_discards);
  8727. ESTAT_ADD(tx_errors);
  8728. ESTAT_ADD(dma_writeq_full);
  8729. ESTAT_ADD(dma_write_prioq_full);
  8730. ESTAT_ADD(rxbds_empty);
  8731. ESTAT_ADD(rx_discards);
  8732. ESTAT_ADD(rx_errors);
  8733. ESTAT_ADD(rx_threshold_hit);
  8734. ESTAT_ADD(dma_readq_full);
  8735. ESTAT_ADD(dma_read_prioq_full);
  8736. ESTAT_ADD(tx_comp_queue_full);
  8737. ESTAT_ADD(ring_set_send_prod_index);
  8738. ESTAT_ADD(ring_status_update);
  8739. ESTAT_ADD(nic_irqs);
  8740. ESTAT_ADD(nic_avoided_irqs);
  8741. ESTAT_ADD(nic_tx_threshold_hit);
  8742. ESTAT_ADD(mbuf_lwm_thresh_hit);
  8743. }
  8744. static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
  8745. {
  8746. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  8747. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8748. stats->rx_packets = old_stats->rx_packets +
  8749. get_stat64(&hw_stats->rx_ucast_packets) +
  8750. get_stat64(&hw_stats->rx_mcast_packets) +
  8751. get_stat64(&hw_stats->rx_bcast_packets);
  8752. stats->tx_packets = old_stats->tx_packets +
  8753. get_stat64(&hw_stats->tx_ucast_packets) +
  8754. get_stat64(&hw_stats->tx_mcast_packets) +
  8755. get_stat64(&hw_stats->tx_bcast_packets);
  8756. stats->rx_bytes = old_stats->rx_bytes +
  8757. get_stat64(&hw_stats->rx_octets);
  8758. stats->tx_bytes = old_stats->tx_bytes +
  8759. get_stat64(&hw_stats->tx_octets);
  8760. stats->rx_errors = old_stats->rx_errors +
  8761. get_stat64(&hw_stats->rx_errors);
  8762. stats->tx_errors = old_stats->tx_errors +
  8763. get_stat64(&hw_stats->tx_errors) +
  8764. get_stat64(&hw_stats->tx_mac_errors) +
  8765. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  8766. get_stat64(&hw_stats->tx_discards);
  8767. stats->multicast = old_stats->multicast +
  8768. get_stat64(&hw_stats->rx_mcast_packets);
  8769. stats->collisions = old_stats->collisions +
  8770. get_stat64(&hw_stats->tx_collisions);
  8771. stats->rx_length_errors = old_stats->rx_length_errors +
  8772. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  8773. get_stat64(&hw_stats->rx_undersize_packets);
  8774. stats->rx_over_errors = old_stats->rx_over_errors +
  8775. get_stat64(&hw_stats->rxbds_empty);
  8776. stats->rx_frame_errors = old_stats->rx_frame_errors +
  8777. get_stat64(&hw_stats->rx_align_errors);
  8778. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  8779. get_stat64(&hw_stats->tx_discards);
  8780. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  8781. get_stat64(&hw_stats->tx_carrier_sense_errors);
  8782. stats->rx_crc_errors = old_stats->rx_crc_errors +
  8783. tg3_calc_crc_errors(tp);
  8784. stats->rx_missed_errors = old_stats->rx_missed_errors +
  8785. get_stat64(&hw_stats->rx_discards);
  8786. stats->rx_dropped = tp->rx_dropped;
  8787. stats->tx_dropped = tp->tx_dropped;
  8788. }
  8789. static int tg3_get_regs_len(struct net_device *dev)
  8790. {
  8791. return TG3_REG_BLK_SIZE;
  8792. }
  8793. static void tg3_get_regs(struct net_device *dev,
  8794. struct ethtool_regs *regs, void *_p)
  8795. {
  8796. struct tg3 *tp = netdev_priv(dev);
  8797. regs->version = 0;
  8798. memset(_p, 0, TG3_REG_BLK_SIZE);
  8799. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8800. return;
  8801. tg3_full_lock(tp, 0);
  8802. tg3_dump_legacy_regs(tp, (u32 *)_p);
  8803. tg3_full_unlock(tp);
  8804. }
  8805. static int tg3_get_eeprom_len(struct net_device *dev)
  8806. {
  8807. struct tg3 *tp = netdev_priv(dev);
  8808. return tp->nvram_size;
  8809. }
  8810. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8811. {
  8812. struct tg3 *tp = netdev_priv(dev);
  8813. int ret;
  8814. u8 *pd;
  8815. u32 i, offset, len, b_offset, b_count;
  8816. __be32 val;
  8817. if (tg3_flag(tp, NO_NVRAM))
  8818. return -EINVAL;
  8819. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8820. return -EAGAIN;
  8821. offset = eeprom->offset;
  8822. len = eeprom->len;
  8823. eeprom->len = 0;
  8824. eeprom->magic = TG3_EEPROM_MAGIC;
  8825. if (offset & 3) {
  8826. /* adjustments to start on required 4 byte boundary */
  8827. b_offset = offset & 3;
  8828. b_count = 4 - b_offset;
  8829. if (b_count > len) {
  8830. /* i.e. offset=1 len=2 */
  8831. b_count = len;
  8832. }
  8833. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8834. if (ret)
  8835. return ret;
  8836. memcpy(data, ((char *)&val) + b_offset, b_count);
  8837. len -= b_count;
  8838. offset += b_count;
  8839. eeprom->len += b_count;
  8840. }
  8841. /* read bytes up to the last 4 byte boundary */
  8842. pd = &data[eeprom->len];
  8843. for (i = 0; i < (len - (len & 3)); i += 4) {
  8844. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8845. if (ret) {
  8846. eeprom->len += i;
  8847. return ret;
  8848. }
  8849. memcpy(pd + i, &val, 4);
  8850. }
  8851. eeprom->len += i;
  8852. if (len & 3) {
  8853. /* read last bytes not ending on 4 byte boundary */
  8854. pd = &data[eeprom->len];
  8855. b_count = len & 3;
  8856. b_offset = offset + len - b_count;
  8857. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8858. if (ret)
  8859. return ret;
  8860. memcpy(pd, &val, b_count);
  8861. eeprom->len += b_count;
  8862. }
  8863. return 0;
  8864. }
  8865. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8866. {
  8867. struct tg3 *tp = netdev_priv(dev);
  8868. int ret;
  8869. u32 offset, len, b_offset, odd_len;
  8870. u8 *buf;
  8871. __be32 start, end;
  8872. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8873. return -EAGAIN;
  8874. if (tg3_flag(tp, NO_NVRAM) ||
  8875. eeprom->magic != TG3_EEPROM_MAGIC)
  8876. return -EINVAL;
  8877. offset = eeprom->offset;
  8878. len = eeprom->len;
  8879. if ((b_offset = (offset & 3))) {
  8880. /* adjustments to start on required 4 byte boundary */
  8881. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8882. if (ret)
  8883. return ret;
  8884. len += b_offset;
  8885. offset &= ~3;
  8886. if (len < 4)
  8887. len = 4;
  8888. }
  8889. odd_len = 0;
  8890. if (len & 3) {
  8891. /* adjustments to end on required 4 byte boundary */
  8892. odd_len = 1;
  8893. len = (len + 3) & ~3;
  8894. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8895. if (ret)
  8896. return ret;
  8897. }
  8898. buf = data;
  8899. if (b_offset || odd_len) {
  8900. buf = kmalloc(len, GFP_KERNEL);
  8901. if (!buf)
  8902. return -ENOMEM;
  8903. if (b_offset)
  8904. memcpy(buf, &start, 4);
  8905. if (odd_len)
  8906. memcpy(buf+len-4, &end, 4);
  8907. memcpy(buf + b_offset, data, eeprom->len);
  8908. }
  8909. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8910. if (buf != data)
  8911. kfree(buf);
  8912. return ret;
  8913. }
  8914. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8915. {
  8916. struct tg3 *tp = netdev_priv(dev);
  8917. if (tg3_flag(tp, USE_PHYLIB)) {
  8918. struct phy_device *phydev;
  8919. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8920. return -EAGAIN;
  8921. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8922. return phy_ethtool_gset(phydev, cmd);
  8923. }
  8924. cmd->supported = (SUPPORTED_Autoneg);
  8925. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8926. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8927. SUPPORTED_1000baseT_Full);
  8928. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8929. cmd->supported |= (SUPPORTED_100baseT_Half |
  8930. SUPPORTED_100baseT_Full |
  8931. SUPPORTED_10baseT_Half |
  8932. SUPPORTED_10baseT_Full |
  8933. SUPPORTED_TP);
  8934. cmd->port = PORT_TP;
  8935. } else {
  8936. cmd->supported |= SUPPORTED_FIBRE;
  8937. cmd->port = PORT_FIBRE;
  8938. }
  8939. cmd->advertising = tp->link_config.advertising;
  8940. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  8941. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  8942. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8943. cmd->advertising |= ADVERTISED_Pause;
  8944. } else {
  8945. cmd->advertising |= ADVERTISED_Pause |
  8946. ADVERTISED_Asym_Pause;
  8947. }
  8948. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8949. cmd->advertising |= ADVERTISED_Asym_Pause;
  8950. }
  8951. }
  8952. if (netif_running(dev) && netif_carrier_ok(dev)) {
  8953. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  8954. cmd->duplex = tp->link_config.active_duplex;
  8955. cmd->lp_advertising = tp->link_config.rmt_adv;
  8956. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8957. if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
  8958. cmd->eth_tp_mdix = ETH_TP_MDI_X;
  8959. else
  8960. cmd->eth_tp_mdix = ETH_TP_MDI;
  8961. }
  8962. } else {
  8963. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  8964. cmd->duplex = DUPLEX_UNKNOWN;
  8965. cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
  8966. }
  8967. cmd->phy_address = tp->phy_addr;
  8968. cmd->transceiver = XCVR_INTERNAL;
  8969. cmd->autoneg = tp->link_config.autoneg;
  8970. cmd->maxtxpkt = 0;
  8971. cmd->maxrxpkt = 0;
  8972. return 0;
  8973. }
  8974. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8975. {
  8976. struct tg3 *tp = netdev_priv(dev);
  8977. u32 speed = ethtool_cmd_speed(cmd);
  8978. if (tg3_flag(tp, USE_PHYLIB)) {
  8979. struct phy_device *phydev;
  8980. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8981. return -EAGAIN;
  8982. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8983. return phy_ethtool_sset(phydev, cmd);
  8984. }
  8985. if (cmd->autoneg != AUTONEG_ENABLE &&
  8986. cmd->autoneg != AUTONEG_DISABLE)
  8987. return -EINVAL;
  8988. if (cmd->autoneg == AUTONEG_DISABLE &&
  8989. cmd->duplex != DUPLEX_FULL &&
  8990. cmd->duplex != DUPLEX_HALF)
  8991. return -EINVAL;
  8992. if (cmd->autoneg == AUTONEG_ENABLE) {
  8993. u32 mask = ADVERTISED_Autoneg |
  8994. ADVERTISED_Pause |
  8995. ADVERTISED_Asym_Pause;
  8996. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8997. mask |= ADVERTISED_1000baseT_Half |
  8998. ADVERTISED_1000baseT_Full;
  8999. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  9000. mask |= ADVERTISED_100baseT_Half |
  9001. ADVERTISED_100baseT_Full |
  9002. ADVERTISED_10baseT_Half |
  9003. ADVERTISED_10baseT_Full |
  9004. ADVERTISED_TP;
  9005. else
  9006. mask |= ADVERTISED_FIBRE;
  9007. if (cmd->advertising & ~mask)
  9008. return -EINVAL;
  9009. mask &= (ADVERTISED_1000baseT_Half |
  9010. ADVERTISED_1000baseT_Full |
  9011. ADVERTISED_100baseT_Half |
  9012. ADVERTISED_100baseT_Full |
  9013. ADVERTISED_10baseT_Half |
  9014. ADVERTISED_10baseT_Full);
  9015. cmd->advertising &= mask;
  9016. } else {
  9017. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  9018. if (speed != SPEED_1000)
  9019. return -EINVAL;
  9020. if (cmd->duplex != DUPLEX_FULL)
  9021. return -EINVAL;
  9022. } else {
  9023. if (speed != SPEED_100 &&
  9024. speed != SPEED_10)
  9025. return -EINVAL;
  9026. }
  9027. }
  9028. tg3_full_lock(tp, 0);
  9029. tp->link_config.autoneg = cmd->autoneg;
  9030. if (cmd->autoneg == AUTONEG_ENABLE) {
  9031. tp->link_config.advertising = (cmd->advertising |
  9032. ADVERTISED_Autoneg);
  9033. tp->link_config.speed = SPEED_UNKNOWN;
  9034. tp->link_config.duplex = DUPLEX_UNKNOWN;
  9035. } else {
  9036. tp->link_config.advertising = 0;
  9037. tp->link_config.speed = speed;
  9038. tp->link_config.duplex = cmd->duplex;
  9039. }
  9040. if (netif_running(dev))
  9041. tg3_setup_phy(tp, 1);
  9042. tg3_full_unlock(tp);
  9043. return 0;
  9044. }
  9045. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  9046. {
  9047. struct tg3 *tp = netdev_priv(dev);
  9048. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  9049. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  9050. strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
  9051. strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
  9052. }
  9053. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9054. {
  9055. struct tg3 *tp = netdev_priv(dev);
  9056. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  9057. wol->supported = WAKE_MAGIC;
  9058. else
  9059. wol->supported = 0;
  9060. wol->wolopts = 0;
  9061. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  9062. wol->wolopts = WAKE_MAGIC;
  9063. memset(&wol->sopass, 0, sizeof(wol->sopass));
  9064. }
  9065. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9066. {
  9067. struct tg3 *tp = netdev_priv(dev);
  9068. struct device *dp = &tp->pdev->dev;
  9069. if (wol->wolopts & ~WAKE_MAGIC)
  9070. return -EINVAL;
  9071. if ((wol->wolopts & WAKE_MAGIC) &&
  9072. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  9073. return -EINVAL;
  9074. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  9075. spin_lock_bh(&tp->lock);
  9076. if (device_may_wakeup(dp))
  9077. tg3_flag_set(tp, WOL_ENABLE);
  9078. else
  9079. tg3_flag_clear(tp, WOL_ENABLE);
  9080. spin_unlock_bh(&tp->lock);
  9081. return 0;
  9082. }
  9083. static u32 tg3_get_msglevel(struct net_device *dev)
  9084. {
  9085. struct tg3 *tp = netdev_priv(dev);
  9086. return tp->msg_enable;
  9087. }
  9088. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  9089. {
  9090. struct tg3 *tp = netdev_priv(dev);
  9091. tp->msg_enable = value;
  9092. }
  9093. static int tg3_nway_reset(struct net_device *dev)
  9094. {
  9095. struct tg3 *tp = netdev_priv(dev);
  9096. int r;
  9097. if (!netif_running(dev))
  9098. return -EAGAIN;
  9099. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9100. return -EINVAL;
  9101. if (tg3_flag(tp, USE_PHYLIB)) {
  9102. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9103. return -EAGAIN;
  9104. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  9105. } else {
  9106. u32 bmcr;
  9107. spin_lock_bh(&tp->lock);
  9108. r = -EINVAL;
  9109. tg3_readphy(tp, MII_BMCR, &bmcr);
  9110. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  9111. ((bmcr & BMCR_ANENABLE) ||
  9112. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  9113. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  9114. BMCR_ANENABLE);
  9115. r = 0;
  9116. }
  9117. spin_unlock_bh(&tp->lock);
  9118. }
  9119. return r;
  9120. }
  9121. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9122. {
  9123. struct tg3 *tp = netdev_priv(dev);
  9124. ering->rx_max_pending = tp->rx_std_ring_mask;
  9125. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9126. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  9127. else
  9128. ering->rx_jumbo_max_pending = 0;
  9129. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  9130. ering->rx_pending = tp->rx_pending;
  9131. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9132. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  9133. else
  9134. ering->rx_jumbo_pending = 0;
  9135. ering->tx_pending = tp->napi[0].tx_pending;
  9136. }
  9137. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9138. {
  9139. struct tg3 *tp = netdev_priv(dev);
  9140. int i, irq_sync = 0, err = 0;
  9141. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  9142. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  9143. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  9144. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  9145. (tg3_flag(tp, TSO_BUG) &&
  9146. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  9147. return -EINVAL;
  9148. if (netif_running(dev)) {
  9149. tg3_phy_stop(tp);
  9150. tg3_netif_stop(tp);
  9151. irq_sync = 1;
  9152. }
  9153. tg3_full_lock(tp, irq_sync);
  9154. tp->rx_pending = ering->rx_pending;
  9155. if (tg3_flag(tp, MAX_RXPEND_64) &&
  9156. tp->rx_pending > 63)
  9157. tp->rx_pending = 63;
  9158. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  9159. for (i = 0; i < tp->irq_max; i++)
  9160. tp->napi[i].tx_pending = ering->tx_pending;
  9161. if (netif_running(dev)) {
  9162. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9163. err = tg3_restart_hw(tp, 1);
  9164. if (!err)
  9165. tg3_netif_start(tp);
  9166. }
  9167. tg3_full_unlock(tp);
  9168. if (irq_sync && !err)
  9169. tg3_phy_start(tp);
  9170. return err;
  9171. }
  9172. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9173. {
  9174. struct tg3 *tp = netdev_priv(dev);
  9175. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  9176. if (tp->link_config.flowctrl & FLOW_CTRL_RX)
  9177. epause->rx_pause = 1;
  9178. else
  9179. epause->rx_pause = 0;
  9180. if (tp->link_config.flowctrl & FLOW_CTRL_TX)
  9181. epause->tx_pause = 1;
  9182. else
  9183. epause->tx_pause = 0;
  9184. }
  9185. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9186. {
  9187. struct tg3 *tp = netdev_priv(dev);
  9188. int err = 0;
  9189. if (tg3_flag(tp, USE_PHYLIB)) {
  9190. u32 newadv;
  9191. struct phy_device *phydev;
  9192. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9193. if (!(phydev->supported & SUPPORTED_Pause) ||
  9194. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  9195. (epause->rx_pause != epause->tx_pause)))
  9196. return -EINVAL;
  9197. tp->link_config.flowctrl = 0;
  9198. if (epause->rx_pause) {
  9199. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9200. if (epause->tx_pause) {
  9201. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9202. newadv = ADVERTISED_Pause;
  9203. } else
  9204. newadv = ADVERTISED_Pause |
  9205. ADVERTISED_Asym_Pause;
  9206. } else if (epause->tx_pause) {
  9207. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9208. newadv = ADVERTISED_Asym_Pause;
  9209. } else
  9210. newadv = 0;
  9211. if (epause->autoneg)
  9212. tg3_flag_set(tp, PAUSE_AUTONEG);
  9213. else
  9214. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9215. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  9216. u32 oldadv = phydev->advertising &
  9217. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  9218. if (oldadv != newadv) {
  9219. phydev->advertising &=
  9220. ~(ADVERTISED_Pause |
  9221. ADVERTISED_Asym_Pause);
  9222. phydev->advertising |= newadv;
  9223. if (phydev->autoneg) {
  9224. /*
  9225. * Always renegotiate the link to
  9226. * inform our link partner of our
  9227. * flow control settings, even if the
  9228. * flow control is forced. Let
  9229. * tg3_adjust_link() do the final
  9230. * flow control setup.
  9231. */
  9232. return phy_start_aneg(phydev);
  9233. }
  9234. }
  9235. if (!epause->autoneg)
  9236. tg3_setup_flow_control(tp, 0, 0);
  9237. } else {
  9238. tp->link_config.advertising &=
  9239. ~(ADVERTISED_Pause |
  9240. ADVERTISED_Asym_Pause);
  9241. tp->link_config.advertising |= newadv;
  9242. }
  9243. } else {
  9244. int irq_sync = 0;
  9245. if (netif_running(dev)) {
  9246. tg3_netif_stop(tp);
  9247. irq_sync = 1;
  9248. }
  9249. tg3_full_lock(tp, irq_sync);
  9250. if (epause->autoneg)
  9251. tg3_flag_set(tp, PAUSE_AUTONEG);
  9252. else
  9253. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9254. if (epause->rx_pause)
  9255. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9256. else
  9257. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  9258. if (epause->tx_pause)
  9259. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9260. else
  9261. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  9262. if (netif_running(dev)) {
  9263. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9264. err = tg3_restart_hw(tp, 1);
  9265. if (!err)
  9266. tg3_netif_start(tp);
  9267. }
  9268. tg3_full_unlock(tp);
  9269. }
  9270. return err;
  9271. }
  9272. static int tg3_get_sset_count(struct net_device *dev, int sset)
  9273. {
  9274. switch (sset) {
  9275. case ETH_SS_TEST:
  9276. return TG3_NUM_TEST;
  9277. case ETH_SS_STATS:
  9278. return TG3_NUM_STATS;
  9279. default:
  9280. return -EOPNOTSUPP;
  9281. }
  9282. }
  9283. static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  9284. u32 *rules __always_unused)
  9285. {
  9286. struct tg3 *tp = netdev_priv(dev);
  9287. if (!tg3_flag(tp, SUPPORT_MSIX))
  9288. return -EOPNOTSUPP;
  9289. switch (info->cmd) {
  9290. case ETHTOOL_GRXRINGS:
  9291. if (netif_running(tp->dev))
  9292. info->data = tp->rxq_cnt;
  9293. else {
  9294. info->data = num_online_cpus();
  9295. if (info->data > TG3_RSS_MAX_NUM_QS)
  9296. info->data = TG3_RSS_MAX_NUM_QS;
  9297. }
  9298. /* The first interrupt vector only
  9299. * handles link interrupts.
  9300. */
  9301. info->data -= 1;
  9302. return 0;
  9303. default:
  9304. return -EOPNOTSUPP;
  9305. }
  9306. }
  9307. static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
  9308. {
  9309. u32 size = 0;
  9310. struct tg3 *tp = netdev_priv(dev);
  9311. if (tg3_flag(tp, SUPPORT_MSIX))
  9312. size = TG3_RSS_INDIR_TBL_SIZE;
  9313. return size;
  9314. }
  9315. static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
  9316. {
  9317. struct tg3 *tp = netdev_priv(dev);
  9318. int i;
  9319. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9320. indir[i] = tp->rss_ind_tbl[i];
  9321. return 0;
  9322. }
  9323. static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
  9324. {
  9325. struct tg3 *tp = netdev_priv(dev);
  9326. size_t i;
  9327. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9328. tp->rss_ind_tbl[i] = indir[i];
  9329. if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
  9330. return 0;
  9331. /* It is legal to write the indirection
  9332. * table while the device is running.
  9333. */
  9334. tg3_full_lock(tp, 0);
  9335. tg3_rss_write_indir_tbl(tp);
  9336. tg3_full_unlock(tp);
  9337. return 0;
  9338. }
  9339. static void tg3_get_channels(struct net_device *dev,
  9340. struct ethtool_channels *channel)
  9341. {
  9342. struct tg3 *tp = netdev_priv(dev);
  9343. u32 deflt_qs = netif_get_num_default_rss_queues();
  9344. channel->max_rx = tp->rxq_max;
  9345. channel->max_tx = tp->txq_max;
  9346. if (netif_running(dev)) {
  9347. channel->rx_count = tp->rxq_cnt;
  9348. channel->tx_count = tp->txq_cnt;
  9349. } else {
  9350. if (tp->rxq_req)
  9351. channel->rx_count = tp->rxq_req;
  9352. else
  9353. channel->rx_count = min(deflt_qs, tp->rxq_max);
  9354. if (tp->txq_req)
  9355. channel->tx_count = tp->txq_req;
  9356. else
  9357. channel->tx_count = min(deflt_qs, tp->txq_max);
  9358. }
  9359. }
  9360. static int tg3_set_channels(struct net_device *dev,
  9361. struct ethtool_channels *channel)
  9362. {
  9363. struct tg3 *tp = netdev_priv(dev);
  9364. if (!tg3_flag(tp, SUPPORT_MSIX))
  9365. return -EOPNOTSUPP;
  9366. if (channel->rx_count > tp->rxq_max ||
  9367. channel->tx_count > tp->txq_max)
  9368. return -EINVAL;
  9369. tp->rxq_req = channel->rx_count;
  9370. tp->txq_req = channel->tx_count;
  9371. if (!netif_running(dev))
  9372. return 0;
  9373. tg3_stop(tp);
  9374. netif_carrier_off(dev);
  9375. tg3_start(tp, true, false);
  9376. return 0;
  9377. }
  9378. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  9379. {
  9380. switch (stringset) {
  9381. case ETH_SS_STATS:
  9382. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  9383. break;
  9384. case ETH_SS_TEST:
  9385. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  9386. break;
  9387. default:
  9388. WARN_ON(1); /* we need a WARN() */
  9389. break;
  9390. }
  9391. }
  9392. static int tg3_set_phys_id(struct net_device *dev,
  9393. enum ethtool_phys_id_state state)
  9394. {
  9395. struct tg3 *tp = netdev_priv(dev);
  9396. if (!netif_running(tp->dev))
  9397. return -EAGAIN;
  9398. switch (state) {
  9399. case ETHTOOL_ID_ACTIVE:
  9400. return 1; /* cycle on/off once per second */
  9401. case ETHTOOL_ID_ON:
  9402. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9403. LED_CTRL_1000MBPS_ON |
  9404. LED_CTRL_100MBPS_ON |
  9405. LED_CTRL_10MBPS_ON |
  9406. LED_CTRL_TRAFFIC_OVERRIDE |
  9407. LED_CTRL_TRAFFIC_BLINK |
  9408. LED_CTRL_TRAFFIC_LED);
  9409. break;
  9410. case ETHTOOL_ID_OFF:
  9411. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9412. LED_CTRL_TRAFFIC_OVERRIDE);
  9413. break;
  9414. case ETHTOOL_ID_INACTIVE:
  9415. tw32(MAC_LED_CTRL, tp->led_ctrl);
  9416. break;
  9417. }
  9418. return 0;
  9419. }
  9420. static void tg3_get_ethtool_stats(struct net_device *dev,
  9421. struct ethtool_stats *estats, u64 *tmp_stats)
  9422. {
  9423. struct tg3 *tp = netdev_priv(dev);
  9424. if (tp->hw_stats)
  9425. tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
  9426. else
  9427. memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
  9428. }
  9429. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  9430. {
  9431. int i;
  9432. __be32 *buf;
  9433. u32 offset = 0, len = 0;
  9434. u32 magic, val;
  9435. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  9436. return NULL;
  9437. if (magic == TG3_EEPROM_MAGIC) {
  9438. for (offset = TG3_NVM_DIR_START;
  9439. offset < TG3_NVM_DIR_END;
  9440. offset += TG3_NVM_DIRENT_SIZE) {
  9441. if (tg3_nvram_read(tp, offset, &val))
  9442. return NULL;
  9443. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  9444. TG3_NVM_DIRTYPE_EXTVPD)
  9445. break;
  9446. }
  9447. if (offset != TG3_NVM_DIR_END) {
  9448. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  9449. if (tg3_nvram_read(tp, offset + 4, &offset))
  9450. return NULL;
  9451. offset = tg3_nvram_logical_addr(tp, offset);
  9452. }
  9453. }
  9454. if (!offset || !len) {
  9455. offset = TG3_NVM_VPD_OFF;
  9456. len = TG3_NVM_VPD_LEN;
  9457. }
  9458. buf = kmalloc(len, GFP_KERNEL);
  9459. if (buf == NULL)
  9460. return NULL;
  9461. if (magic == TG3_EEPROM_MAGIC) {
  9462. for (i = 0; i < len; i += 4) {
  9463. /* The data is in little-endian format in NVRAM.
  9464. * Use the big-endian read routines to preserve
  9465. * the byte order as it exists in NVRAM.
  9466. */
  9467. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  9468. goto error;
  9469. }
  9470. } else {
  9471. u8 *ptr;
  9472. ssize_t cnt;
  9473. unsigned int pos = 0;
  9474. ptr = (u8 *)&buf[0];
  9475. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  9476. cnt = pci_read_vpd(tp->pdev, pos,
  9477. len - pos, ptr);
  9478. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  9479. cnt = 0;
  9480. else if (cnt < 0)
  9481. goto error;
  9482. }
  9483. if (pos != len)
  9484. goto error;
  9485. }
  9486. *vpdlen = len;
  9487. return buf;
  9488. error:
  9489. kfree(buf);
  9490. return NULL;
  9491. }
  9492. #define NVRAM_TEST_SIZE 0x100
  9493. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  9494. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  9495. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  9496. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  9497. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  9498. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  9499. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  9500. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  9501. static int tg3_test_nvram(struct tg3 *tp)
  9502. {
  9503. u32 csum, magic, len;
  9504. __be32 *buf;
  9505. int i, j, k, err = 0, size;
  9506. if (tg3_flag(tp, NO_NVRAM))
  9507. return 0;
  9508. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9509. return -EIO;
  9510. if (magic == TG3_EEPROM_MAGIC)
  9511. size = NVRAM_TEST_SIZE;
  9512. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  9513. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  9514. TG3_EEPROM_SB_FORMAT_1) {
  9515. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  9516. case TG3_EEPROM_SB_REVISION_0:
  9517. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  9518. break;
  9519. case TG3_EEPROM_SB_REVISION_2:
  9520. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  9521. break;
  9522. case TG3_EEPROM_SB_REVISION_3:
  9523. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  9524. break;
  9525. case TG3_EEPROM_SB_REVISION_4:
  9526. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  9527. break;
  9528. case TG3_EEPROM_SB_REVISION_5:
  9529. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  9530. break;
  9531. case TG3_EEPROM_SB_REVISION_6:
  9532. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  9533. break;
  9534. default:
  9535. return -EIO;
  9536. }
  9537. } else
  9538. return 0;
  9539. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  9540. size = NVRAM_SELFBOOT_HW_SIZE;
  9541. else
  9542. return -EIO;
  9543. buf = kmalloc(size, GFP_KERNEL);
  9544. if (buf == NULL)
  9545. return -ENOMEM;
  9546. err = -EIO;
  9547. for (i = 0, j = 0; i < size; i += 4, j++) {
  9548. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  9549. if (err)
  9550. break;
  9551. }
  9552. if (i < size)
  9553. goto out;
  9554. /* Selfboot format */
  9555. magic = be32_to_cpu(buf[0]);
  9556. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  9557. TG3_EEPROM_MAGIC_FW) {
  9558. u8 *buf8 = (u8 *) buf, csum8 = 0;
  9559. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  9560. TG3_EEPROM_SB_REVISION_2) {
  9561. /* For rev 2, the csum doesn't include the MBA. */
  9562. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  9563. csum8 += buf8[i];
  9564. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  9565. csum8 += buf8[i];
  9566. } else {
  9567. for (i = 0; i < size; i++)
  9568. csum8 += buf8[i];
  9569. }
  9570. if (csum8 == 0) {
  9571. err = 0;
  9572. goto out;
  9573. }
  9574. err = -EIO;
  9575. goto out;
  9576. }
  9577. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  9578. TG3_EEPROM_MAGIC_HW) {
  9579. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  9580. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  9581. u8 *buf8 = (u8 *) buf;
  9582. /* Separate the parity bits and the data bytes. */
  9583. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  9584. if ((i == 0) || (i == 8)) {
  9585. int l;
  9586. u8 msk;
  9587. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  9588. parity[k++] = buf8[i] & msk;
  9589. i++;
  9590. } else if (i == 16) {
  9591. int l;
  9592. u8 msk;
  9593. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  9594. parity[k++] = buf8[i] & msk;
  9595. i++;
  9596. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  9597. parity[k++] = buf8[i] & msk;
  9598. i++;
  9599. }
  9600. data[j++] = buf8[i];
  9601. }
  9602. err = -EIO;
  9603. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  9604. u8 hw8 = hweight8(data[i]);
  9605. if ((hw8 & 0x1) && parity[i])
  9606. goto out;
  9607. else if (!(hw8 & 0x1) && !parity[i])
  9608. goto out;
  9609. }
  9610. err = 0;
  9611. goto out;
  9612. }
  9613. err = -EIO;
  9614. /* Bootstrap checksum at offset 0x10 */
  9615. csum = calc_crc((unsigned char *) buf, 0x10);
  9616. if (csum != le32_to_cpu(buf[0x10/4]))
  9617. goto out;
  9618. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  9619. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  9620. if (csum != le32_to_cpu(buf[0xfc/4]))
  9621. goto out;
  9622. kfree(buf);
  9623. buf = tg3_vpd_readblock(tp, &len);
  9624. if (!buf)
  9625. return -ENOMEM;
  9626. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  9627. if (i > 0) {
  9628. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  9629. if (j < 0)
  9630. goto out;
  9631. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  9632. goto out;
  9633. i += PCI_VPD_LRDT_TAG_SIZE;
  9634. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  9635. PCI_VPD_RO_KEYWORD_CHKSUM);
  9636. if (j > 0) {
  9637. u8 csum8 = 0;
  9638. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  9639. for (i = 0; i <= j; i++)
  9640. csum8 += ((u8 *)buf)[i];
  9641. if (csum8)
  9642. goto out;
  9643. }
  9644. }
  9645. err = 0;
  9646. out:
  9647. kfree(buf);
  9648. return err;
  9649. }
  9650. #define TG3_SERDES_TIMEOUT_SEC 2
  9651. #define TG3_COPPER_TIMEOUT_SEC 6
  9652. static int tg3_test_link(struct tg3 *tp)
  9653. {
  9654. int i, max;
  9655. if (!netif_running(tp->dev))
  9656. return -ENODEV;
  9657. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  9658. max = TG3_SERDES_TIMEOUT_SEC;
  9659. else
  9660. max = TG3_COPPER_TIMEOUT_SEC;
  9661. for (i = 0; i < max; i++) {
  9662. if (netif_carrier_ok(tp->dev))
  9663. return 0;
  9664. if (msleep_interruptible(1000))
  9665. break;
  9666. }
  9667. return -EIO;
  9668. }
  9669. /* Only test the commonly used registers */
  9670. static int tg3_test_registers(struct tg3 *tp)
  9671. {
  9672. int i, is_5705, is_5750;
  9673. u32 offset, read_mask, write_mask, val, save_val, read_val;
  9674. static struct {
  9675. u16 offset;
  9676. u16 flags;
  9677. #define TG3_FL_5705 0x1
  9678. #define TG3_FL_NOT_5705 0x2
  9679. #define TG3_FL_NOT_5788 0x4
  9680. #define TG3_FL_NOT_5750 0x8
  9681. u32 read_mask;
  9682. u32 write_mask;
  9683. } reg_tbl[] = {
  9684. /* MAC Control Registers */
  9685. { MAC_MODE, TG3_FL_NOT_5705,
  9686. 0x00000000, 0x00ef6f8c },
  9687. { MAC_MODE, TG3_FL_5705,
  9688. 0x00000000, 0x01ef6b8c },
  9689. { MAC_STATUS, TG3_FL_NOT_5705,
  9690. 0x03800107, 0x00000000 },
  9691. { MAC_STATUS, TG3_FL_5705,
  9692. 0x03800100, 0x00000000 },
  9693. { MAC_ADDR_0_HIGH, 0x0000,
  9694. 0x00000000, 0x0000ffff },
  9695. { MAC_ADDR_0_LOW, 0x0000,
  9696. 0x00000000, 0xffffffff },
  9697. { MAC_RX_MTU_SIZE, 0x0000,
  9698. 0x00000000, 0x0000ffff },
  9699. { MAC_TX_MODE, 0x0000,
  9700. 0x00000000, 0x00000070 },
  9701. { MAC_TX_LENGTHS, 0x0000,
  9702. 0x00000000, 0x00003fff },
  9703. { MAC_RX_MODE, TG3_FL_NOT_5705,
  9704. 0x00000000, 0x000007fc },
  9705. { MAC_RX_MODE, TG3_FL_5705,
  9706. 0x00000000, 0x000007dc },
  9707. { MAC_HASH_REG_0, 0x0000,
  9708. 0x00000000, 0xffffffff },
  9709. { MAC_HASH_REG_1, 0x0000,
  9710. 0x00000000, 0xffffffff },
  9711. { MAC_HASH_REG_2, 0x0000,
  9712. 0x00000000, 0xffffffff },
  9713. { MAC_HASH_REG_3, 0x0000,
  9714. 0x00000000, 0xffffffff },
  9715. /* Receive Data and Receive BD Initiator Control Registers. */
  9716. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  9717. 0x00000000, 0xffffffff },
  9718. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  9719. 0x00000000, 0xffffffff },
  9720. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  9721. 0x00000000, 0x00000003 },
  9722. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  9723. 0x00000000, 0xffffffff },
  9724. { RCVDBDI_STD_BD+0, 0x0000,
  9725. 0x00000000, 0xffffffff },
  9726. { RCVDBDI_STD_BD+4, 0x0000,
  9727. 0x00000000, 0xffffffff },
  9728. { RCVDBDI_STD_BD+8, 0x0000,
  9729. 0x00000000, 0xffff0002 },
  9730. { RCVDBDI_STD_BD+0xc, 0x0000,
  9731. 0x00000000, 0xffffffff },
  9732. /* Receive BD Initiator Control Registers. */
  9733. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  9734. 0x00000000, 0xffffffff },
  9735. { RCVBDI_STD_THRESH, TG3_FL_5705,
  9736. 0x00000000, 0x000003ff },
  9737. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  9738. 0x00000000, 0xffffffff },
  9739. /* Host Coalescing Control Registers. */
  9740. { HOSTCC_MODE, TG3_FL_NOT_5705,
  9741. 0x00000000, 0x00000004 },
  9742. { HOSTCC_MODE, TG3_FL_5705,
  9743. 0x00000000, 0x000000f6 },
  9744. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  9745. 0x00000000, 0xffffffff },
  9746. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  9747. 0x00000000, 0x000003ff },
  9748. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  9749. 0x00000000, 0xffffffff },
  9750. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  9751. 0x00000000, 0x000003ff },
  9752. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  9753. 0x00000000, 0xffffffff },
  9754. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9755. 0x00000000, 0x000000ff },
  9756. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  9757. 0x00000000, 0xffffffff },
  9758. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9759. 0x00000000, 0x000000ff },
  9760. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9761. 0x00000000, 0xffffffff },
  9762. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9763. 0x00000000, 0xffffffff },
  9764. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9765. 0x00000000, 0xffffffff },
  9766. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9767. 0x00000000, 0x000000ff },
  9768. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9769. 0x00000000, 0xffffffff },
  9770. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9771. 0x00000000, 0x000000ff },
  9772. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  9773. 0x00000000, 0xffffffff },
  9774. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  9775. 0x00000000, 0xffffffff },
  9776. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  9777. 0x00000000, 0xffffffff },
  9778. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  9779. 0x00000000, 0xffffffff },
  9780. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  9781. 0x00000000, 0xffffffff },
  9782. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  9783. 0xffffffff, 0x00000000 },
  9784. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  9785. 0xffffffff, 0x00000000 },
  9786. /* Buffer Manager Control Registers. */
  9787. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  9788. 0x00000000, 0x007fff80 },
  9789. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  9790. 0x00000000, 0x007fffff },
  9791. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  9792. 0x00000000, 0x0000003f },
  9793. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  9794. 0x00000000, 0x000001ff },
  9795. { BUFMGR_MB_HIGH_WATER, 0x0000,
  9796. 0x00000000, 0x000001ff },
  9797. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  9798. 0xffffffff, 0x00000000 },
  9799. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  9800. 0xffffffff, 0x00000000 },
  9801. /* Mailbox Registers */
  9802. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  9803. 0x00000000, 0x000001ff },
  9804. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  9805. 0x00000000, 0x000001ff },
  9806. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  9807. 0x00000000, 0x000007ff },
  9808. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  9809. 0x00000000, 0x000001ff },
  9810. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  9811. };
  9812. is_5705 = is_5750 = 0;
  9813. if (tg3_flag(tp, 5705_PLUS)) {
  9814. is_5705 = 1;
  9815. if (tg3_flag(tp, 5750_PLUS))
  9816. is_5750 = 1;
  9817. }
  9818. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  9819. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  9820. continue;
  9821. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  9822. continue;
  9823. if (tg3_flag(tp, IS_5788) &&
  9824. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  9825. continue;
  9826. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  9827. continue;
  9828. offset = (u32) reg_tbl[i].offset;
  9829. read_mask = reg_tbl[i].read_mask;
  9830. write_mask = reg_tbl[i].write_mask;
  9831. /* Save the original register content */
  9832. save_val = tr32(offset);
  9833. /* Determine the read-only value. */
  9834. read_val = save_val & read_mask;
  9835. /* Write zero to the register, then make sure the read-only bits
  9836. * are not changed and the read/write bits are all zeros.
  9837. */
  9838. tw32(offset, 0);
  9839. val = tr32(offset);
  9840. /* Test the read-only and read/write bits. */
  9841. if (((val & read_mask) != read_val) || (val & write_mask))
  9842. goto out;
  9843. /* Write ones to all the bits defined by RdMask and WrMask, then
  9844. * make sure the read-only bits are not changed and the
  9845. * read/write bits are all ones.
  9846. */
  9847. tw32(offset, read_mask | write_mask);
  9848. val = tr32(offset);
  9849. /* Test the read-only bits. */
  9850. if ((val & read_mask) != read_val)
  9851. goto out;
  9852. /* Test the read/write bits. */
  9853. if ((val & write_mask) != write_mask)
  9854. goto out;
  9855. tw32(offset, save_val);
  9856. }
  9857. return 0;
  9858. out:
  9859. if (netif_msg_hw(tp))
  9860. netdev_err(tp->dev,
  9861. "Register test failed at offset %x\n", offset);
  9862. tw32(offset, save_val);
  9863. return -EIO;
  9864. }
  9865. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  9866. {
  9867. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  9868. int i;
  9869. u32 j;
  9870. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  9871. for (j = 0; j < len; j += 4) {
  9872. u32 val;
  9873. tg3_write_mem(tp, offset + j, test_pattern[i]);
  9874. tg3_read_mem(tp, offset + j, &val);
  9875. if (val != test_pattern[i])
  9876. return -EIO;
  9877. }
  9878. }
  9879. return 0;
  9880. }
  9881. static int tg3_test_memory(struct tg3 *tp)
  9882. {
  9883. static struct mem_entry {
  9884. u32 offset;
  9885. u32 len;
  9886. } mem_tbl_570x[] = {
  9887. { 0x00000000, 0x00b50},
  9888. { 0x00002000, 0x1c000},
  9889. { 0xffffffff, 0x00000}
  9890. }, mem_tbl_5705[] = {
  9891. { 0x00000100, 0x0000c},
  9892. { 0x00000200, 0x00008},
  9893. { 0x00004000, 0x00800},
  9894. { 0x00006000, 0x01000},
  9895. { 0x00008000, 0x02000},
  9896. { 0x00010000, 0x0e000},
  9897. { 0xffffffff, 0x00000}
  9898. }, mem_tbl_5755[] = {
  9899. { 0x00000200, 0x00008},
  9900. { 0x00004000, 0x00800},
  9901. { 0x00006000, 0x00800},
  9902. { 0x00008000, 0x02000},
  9903. { 0x00010000, 0x0c000},
  9904. { 0xffffffff, 0x00000}
  9905. }, mem_tbl_5906[] = {
  9906. { 0x00000200, 0x00008},
  9907. { 0x00004000, 0x00400},
  9908. { 0x00006000, 0x00400},
  9909. { 0x00008000, 0x01000},
  9910. { 0x00010000, 0x01000},
  9911. { 0xffffffff, 0x00000}
  9912. }, mem_tbl_5717[] = {
  9913. { 0x00000200, 0x00008},
  9914. { 0x00010000, 0x0a000},
  9915. { 0x00020000, 0x13c00},
  9916. { 0xffffffff, 0x00000}
  9917. }, mem_tbl_57765[] = {
  9918. { 0x00000200, 0x00008},
  9919. { 0x00004000, 0x00800},
  9920. { 0x00006000, 0x09800},
  9921. { 0x00010000, 0x0a000},
  9922. { 0xffffffff, 0x00000}
  9923. };
  9924. struct mem_entry *mem_tbl;
  9925. int err = 0;
  9926. int i;
  9927. if (tg3_flag(tp, 5717_PLUS))
  9928. mem_tbl = mem_tbl_5717;
  9929. else if (tg3_flag(tp, 57765_CLASS))
  9930. mem_tbl = mem_tbl_57765;
  9931. else if (tg3_flag(tp, 5755_PLUS))
  9932. mem_tbl = mem_tbl_5755;
  9933. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9934. mem_tbl = mem_tbl_5906;
  9935. else if (tg3_flag(tp, 5705_PLUS))
  9936. mem_tbl = mem_tbl_5705;
  9937. else
  9938. mem_tbl = mem_tbl_570x;
  9939. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  9940. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  9941. if (err)
  9942. break;
  9943. }
  9944. return err;
  9945. }
  9946. #define TG3_TSO_MSS 500
  9947. #define TG3_TSO_IP_HDR_LEN 20
  9948. #define TG3_TSO_TCP_HDR_LEN 20
  9949. #define TG3_TSO_TCP_OPT_LEN 12
  9950. static const u8 tg3_tso_header[] = {
  9951. 0x08, 0x00,
  9952. 0x45, 0x00, 0x00, 0x00,
  9953. 0x00, 0x00, 0x40, 0x00,
  9954. 0x40, 0x06, 0x00, 0x00,
  9955. 0x0a, 0x00, 0x00, 0x01,
  9956. 0x0a, 0x00, 0x00, 0x02,
  9957. 0x0d, 0x00, 0xe0, 0x00,
  9958. 0x00, 0x00, 0x01, 0x00,
  9959. 0x00, 0x00, 0x02, 0x00,
  9960. 0x80, 0x10, 0x10, 0x00,
  9961. 0x14, 0x09, 0x00, 0x00,
  9962. 0x01, 0x01, 0x08, 0x0a,
  9963. 0x11, 0x11, 0x11, 0x11,
  9964. 0x11, 0x11, 0x11, 0x11,
  9965. };
  9966. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  9967. {
  9968. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  9969. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  9970. u32 budget;
  9971. struct sk_buff *skb;
  9972. u8 *tx_data, *rx_data;
  9973. dma_addr_t map;
  9974. int num_pkts, tx_len, rx_len, i, err;
  9975. struct tg3_rx_buffer_desc *desc;
  9976. struct tg3_napi *tnapi, *rnapi;
  9977. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9978. tnapi = &tp->napi[0];
  9979. rnapi = &tp->napi[0];
  9980. if (tp->irq_cnt > 1) {
  9981. if (tg3_flag(tp, ENABLE_RSS))
  9982. rnapi = &tp->napi[1];
  9983. if (tg3_flag(tp, ENABLE_TSS))
  9984. tnapi = &tp->napi[1];
  9985. }
  9986. coal_now = tnapi->coal_now | rnapi->coal_now;
  9987. err = -EIO;
  9988. tx_len = pktsz;
  9989. skb = netdev_alloc_skb(tp->dev, tx_len);
  9990. if (!skb)
  9991. return -ENOMEM;
  9992. tx_data = skb_put(skb, tx_len);
  9993. memcpy(tx_data, tp->dev->dev_addr, 6);
  9994. memset(tx_data + 6, 0x0, 8);
  9995. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  9996. if (tso_loopback) {
  9997. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  9998. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  9999. TG3_TSO_TCP_OPT_LEN;
  10000. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  10001. sizeof(tg3_tso_header));
  10002. mss = TG3_TSO_MSS;
  10003. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  10004. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  10005. /* Set the total length field in the IP header */
  10006. iph->tot_len = htons((u16)(mss + hdr_len));
  10007. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  10008. TXD_FLAG_CPU_POST_DMA);
  10009. if (tg3_flag(tp, HW_TSO_1) ||
  10010. tg3_flag(tp, HW_TSO_2) ||
  10011. tg3_flag(tp, HW_TSO_3)) {
  10012. struct tcphdr *th;
  10013. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  10014. th = (struct tcphdr *)&tx_data[val];
  10015. th->check = 0;
  10016. } else
  10017. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  10018. if (tg3_flag(tp, HW_TSO_3)) {
  10019. mss |= (hdr_len & 0xc) << 12;
  10020. if (hdr_len & 0x10)
  10021. base_flags |= 0x00000010;
  10022. base_flags |= (hdr_len & 0x3e0) << 5;
  10023. } else if (tg3_flag(tp, HW_TSO_2))
  10024. mss |= hdr_len << 9;
  10025. else if (tg3_flag(tp, HW_TSO_1) ||
  10026. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  10027. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  10028. } else {
  10029. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  10030. }
  10031. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  10032. } else {
  10033. num_pkts = 1;
  10034. data_off = ETH_HLEN;
  10035. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  10036. tx_len > VLAN_ETH_FRAME_LEN)
  10037. base_flags |= TXD_FLAG_JMB_PKT;
  10038. }
  10039. for (i = data_off; i < tx_len; i++)
  10040. tx_data[i] = (u8) (i & 0xff);
  10041. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  10042. if (pci_dma_mapping_error(tp->pdev, map)) {
  10043. dev_kfree_skb(skb);
  10044. return -EIO;
  10045. }
  10046. val = tnapi->tx_prod;
  10047. tnapi->tx_buffers[val].skb = skb;
  10048. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  10049. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10050. rnapi->coal_now);
  10051. udelay(10);
  10052. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  10053. budget = tg3_tx_avail(tnapi);
  10054. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  10055. base_flags | TXD_FLAG_END, mss, 0)) {
  10056. tnapi->tx_buffers[val].skb = NULL;
  10057. dev_kfree_skb(skb);
  10058. return -EIO;
  10059. }
  10060. tnapi->tx_prod++;
  10061. /* Sync BD data before updating mailbox */
  10062. wmb();
  10063. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  10064. tr32_mailbox(tnapi->prodmbox);
  10065. udelay(10);
  10066. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  10067. for (i = 0; i < 35; i++) {
  10068. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10069. coal_now);
  10070. udelay(10);
  10071. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  10072. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  10073. if ((tx_idx == tnapi->tx_prod) &&
  10074. (rx_idx == (rx_start_idx + num_pkts)))
  10075. break;
  10076. }
  10077. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
  10078. dev_kfree_skb(skb);
  10079. if (tx_idx != tnapi->tx_prod)
  10080. goto out;
  10081. if (rx_idx != rx_start_idx + num_pkts)
  10082. goto out;
  10083. val = data_off;
  10084. while (rx_idx != rx_start_idx) {
  10085. desc = &rnapi->rx_rcb[rx_start_idx++];
  10086. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  10087. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  10088. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  10089. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  10090. goto out;
  10091. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  10092. - ETH_FCS_LEN;
  10093. if (!tso_loopback) {
  10094. if (rx_len != tx_len)
  10095. goto out;
  10096. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  10097. if (opaque_key != RXD_OPAQUE_RING_STD)
  10098. goto out;
  10099. } else {
  10100. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  10101. goto out;
  10102. }
  10103. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  10104. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  10105. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  10106. goto out;
  10107. }
  10108. if (opaque_key == RXD_OPAQUE_RING_STD) {
  10109. rx_data = tpr->rx_std_buffers[desc_idx].data;
  10110. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  10111. mapping);
  10112. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  10113. rx_data = tpr->rx_jmb_buffers[desc_idx].data;
  10114. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  10115. mapping);
  10116. } else
  10117. goto out;
  10118. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  10119. PCI_DMA_FROMDEVICE);
  10120. rx_data += TG3_RX_OFFSET(tp);
  10121. for (i = data_off; i < rx_len; i++, val++) {
  10122. if (*(rx_data + i) != (u8) (val & 0xff))
  10123. goto out;
  10124. }
  10125. }
  10126. err = 0;
  10127. /* tg3_free_rings will unmap and free the rx_data */
  10128. out:
  10129. return err;
  10130. }
  10131. #define TG3_STD_LOOPBACK_FAILED 1
  10132. #define TG3_JMB_LOOPBACK_FAILED 2
  10133. #define TG3_TSO_LOOPBACK_FAILED 4
  10134. #define TG3_LOOPBACK_FAILED \
  10135. (TG3_STD_LOOPBACK_FAILED | \
  10136. TG3_JMB_LOOPBACK_FAILED | \
  10137. TG3_TSO_LOOPBACK_FAILED)
  10138. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  10139. {
  10140. int err = -EIO;
  10141. u32 eee_cap;
  10142. u32 jmb_pkt_sz = 9000;
  10143. if (tp->dma_limit)
  10144. jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
  10145. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  10146. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  10147. if (!netif_running(tp->dev)) {
  10148. data[0] = TG3_LOOPBACK_FAILED;
  10149. data[1] = TG3_LOOPBACK_FAILED;
  10150. if (do_extlpbk)
  10151. data[2] = TG3_LOOPBACK_FAILED;
  10152. goto done;
  10153. }
  10154. err = tg3_reset_hw(tp, 1);
  10155. if (err) {
  10156. data[0] = TG3_LOOPBACK_FAILED;
  10157. data[1] = TG3_LOOPBACK_FAILED;
  10158. if (do_extlpbk)
  10159. data[2] = TG3_LOOPBACK_FAILED;
  10160. goto done;
  10161. }
  10162. if (tg3_flag(tp, ENABLE_RSS)) {
  10163. int i;
  10164. /* Reroute all rx packets to the 1st queue */
  10165. for (i = MAC_RSS_INDIR_TBL_0;
  10166. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  10167. tw32(i, 0x0);
  10168. }
  10169. /* HW errata - mac loopback fails in some cases on 5780.
  10170. * Normal traffic and PHY loopback are not affected by
  10171. * errata. Also, the MAC loopback test is deprecated for
  10172. * all newer ASIC revisions.
  10173. */
  10174. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  10175. !tg3_flag(tp, CPMU_PRESENT)) {
  10176. tg3_mac_loopback(tp, true);
  10177. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10178. data[0] |= TG3_STD_LOOPBACK_FAILED;
  10179. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10180. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10181. data[0] |= TG3_JMB_LOOPBACK_FAILED;
  10182. tg3_mac_loopback(tp, false);
  10183. }
  10184. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  10185. !tg3_flag(tp, USE_PHYLIB)) {
  10186. int i;
  10187. tg3_phy_lpbk_set(tp, 0, false);
  10188. /* Wait for link */
  10189. for (i = 0; i < 100; i++) {
  10190. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  10191. break;
  10192. mdelay(1);
  10193. }
  10194. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10195. data[1] |= TG3_STD_LOOPBACK_FAILED;
  10196. if (tg3_flag(tp, TSO_CAPABLE) &&
  10197. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10198. data[1] |= TG3_TSO_LOOPBACK_FAILED;
  10199. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10200. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10201. data[1] |= TG3_JMB_LOOPBACK_FAILED;
  10202. if (do_extlpbk) {
  10203. tg3_phy_lpbk_set(tp, 0, true);
  10204. /* All link indications report up, but the hardware
  10205. * isn't really ready for about 20 msec. Double it
  10206. * to be sure.
  10207. */
  10208. mdelay(40);
  10209. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10210. data[2] |= TG3_STD_LOOPBACK_FAILED;
  10211. if (tg3_flag(tp, TSO_CAPABLE) &&
  10212. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10213. data[2] |= TG3_TSO_LOOPBACK_FAILED;
  10214. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10215. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10216. data[2] |= TG3_JMB_LOOPBACK_FAILED;
  10217. }
  10218. /* Re-enable gphy autopowerdown. */
  10219. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  10220. tg3_phy_toggle_apd(tp, true);
  10221. }
  10222. err = (data[0] | data[1] | data[2]) ? -EIO : 0;
  10223. done:
  10224. tp->phy_flags |= eee_cap;
  10225. return err;
  10226. }
  10227. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  10228. u64 *data)
  10229. {
  10230. struct tg3 *tp = netdev_priv(dev);
  10231. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  10232. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  10233. tg3_power_up(tp)) {
  10234. etest->flags |= ETH_TEST_FL_FAILED;
  10235. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  10236. return;
  10237. }
  10238. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  10239. if (tg3_test_nvram(tp) != 0) {
  10240. etest->flags |= ETH_TEST_FL_FAILED;
  10241. data[0] = 1;
  10242. }
  10243. if (!doextlpbk && tg3_test_link(tp)) {
  10244. etest->flags |= ETH_TEST_FL_FAILED;
  10245. data[1] = 1;
  10246. }
  10247. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  10248. int err, err2 = 0, irq_sync = 0;
  10249. if (netif_running(dev)) {
  10250. tg3_phy_stop(tp);
  10251. tg3_netif_stop(tp);
  10252. irq_sync = 1;
  10253. }
  10254. tg3_full_lock(tp, irq_sync);
  10255. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  10256. err = tg3_nvram_lock(tp);
  10257. tg3_halt_cpu(tp, RX_CPU_BASE);
  10258. if (!tg3_flag(tp, 5705_PLUS))
  10259. tg3_halt_cpu(tp, TX_CPU_BASE);
  10260. if (!err)
  10261. tg3_nvram_unlock(tp);
  10262. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  10263. tg3_phy_reset(tp);
  10264. if (tg3_test_registers(tp) != 0) {
  10265. etest->flags |= ETH_TEST_FL_FAILED;
  10266. data[2] = 1;
  10267. }
  10268. if (tg3_test_memory(tp) != 0) {
  10269. etest->flags |= ETH_TEST_FL_FAILED;
  10270. data[3] = 1;
  10271. }
  10272. if (doextlpbk)
  10273. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  10274. if (tg3_test_loopback(tp, &data[4], doextlpbk))
  10275. etest->flags |= ETH_TEST_FL_FAILED;
  10276. tg3_full_unlock(tp);
  10277. if (tg3_test_interrupt(tp) != 0) {
  10278. etest->flags |= ETH_TEST_FL_FAILED;
  10279. data[7] = 1;
  10280. }
  10281. tg3_full_lock(tp, 0);
  10282. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10283. if (netif_running(dev)) {
  10284. tg3_flag_set(tp, INIT_COMPLETE);
  10285. err2 = tg3_restart_hw(tp, 1);
  10286. if (!err2)
  10287. tg3_netif_start(tp);
  10288. }
  10289. tg3_full_unlock(tp);
  10290. if (irq_sync && !err2)
  10291. tg3_phy_start(tp);
  10292. }
  10293. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  10294. tg3_power_down(tp);
  10295. }
  10296. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  10297. {
  10298. struct mii_ioctl_data *data = if_mii(ifr);
  10299. struct tg3 *tp = netdev_priv(dev);
  10300. int err;
  10301. if (tg3_flag(tp, USE_PHYLIB)) {
  10302. struct phy_device *phydev;
  10303. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  10304. return -EAGAIN;
  10305. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  10306. return phy_mii_ioctl(phydev, ifr, cmd);
  10307. }
  10308. switch (cmd) {
  10309. case SIOCGMIIPHY:
  10310. data->phy_id = tp->phy_addr;
  10311. /* fallthru */
  10312. case SIOCGMIIREG: {
  10313. u32 mii_regval;
  10314. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10315. break; /* We have no PHY */
  10316. if (!netif_running(dev))
  10317. return -EAGAIN;
  10318. spin_lock_bh(&tp->lock);
  10319. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  10320. spin_unlock_bh(&tp->lock);
  10321. data->val_out = mii_regval;
  10322. return err;
  10323. }
  10324. case SIOCSMIIREG:
  10325. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10326. break; /* We have no PHY */
  10327. if (!netif_running(dev))
  10328. return -EAGAIN;
  10329. spin_lock_bh(&tp->lock);
  10330. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  10331. spin_unlock_bh(&tp->lock);
  10332. return err;
  10333. default:
  10334. /* do nothing */
  10335. break;
  10336. }
  10337. return -EOPNOTSUPP;
  10338. }
  10339. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10340. {
  10341. struct tg3 *tp = netdev_priv(dev);
  10342. memcpy(ec, &tp->coal, sizeof(*ec));
  10343. return 0;
  10344. }
  10345. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10346. {
  10347. struct tg3 *tp = netdev_priv(dev);
  10348. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  10349. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  10350. if (!tg3_flag(tp, 5705_PLUS)) {
  10351. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  10352. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  10353. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  10354. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  10355. }
  10356. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  10357. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  10358. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  10359. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  10360. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  10361. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  10362. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  10363. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  10364. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  10365. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  10366. return -EINVAL;
  10367. /* No rx interrupts will be generated if both are zero */
  10368. if ((ec->rx_coalesce_usecs == 0) &&
  10369. (ec->rx_max_coalesced_frames == 0))
  10370. return -EINVAL;
  10371. /* No tx interrupts will be generated if both are zero */
  10372. if ((ec->tx_coalesce_usecs == 0) &&
  10373. (ec->tx_max_coalesced_frames == 0))
  10374. return -EINVAL;
  10375. /* Only copy relevant parameters, ignore all others. */
  10376. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  10377. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  10378. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  10379. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  10380. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  10381. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  10382. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  10383. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  10384. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  10385. if (netif_running(dev)) {
  10386. tg3_full_lock(tp, 0);
  10387. __tg3_set_coalesce(tp, &tp->coal);
  10388. tg3_full_unlock(tp);
  10389. }
  10390. return 0;
  10391. }
  10392. static const struct ethtool_ops tg3_ethtool_ops = {
  10393. .get_settings = tg3_get_settings,
  10394. .set_settings = tg3_set_settings,
  10395. .get_drvinfo = tg3_get_drvinfo,
  10396. .get_regs_len = tg3_get_regs_len,
  10397. .get_regs = tg3_get_regs,
  10398. .get_wol = tg3_get_wol,
  10399. .set_wol = tg3_set_wol,
  10400. .get_msglevel = tg3_get_msglevel,
  10401. .set_msglevel = tg3_set_msglevel,
  10402. .nway_reset = tg3_nway_reset,
  10403. .get_link = ethtool_op_get_link,
  10404. .get_eeprom_len = tg3_get_eeprom_len,
  10405. .get_eeprom = tg3_get_eeprom,
  10406. .set_eeprom = tg3_set_eeprom,
  10407. .get_ringparam = tg3_get_ringparam,
  10408. .set_ringparam = tg3_set_ringparam,
  10409. .get_pauseparam = tg3_get_pauseparam,
  10410. .set_pauseparam = tg3_set_pauseparam,
  10411. .self_test = tg3_self_test,
  10412. .get_strings = tg3_get_strings,
  10413. .set_phys_id = tg3_set_phys_id,
  10414. .get_ethtool_stats = tg3_get_ethtool_stats,
  10415. .get_coalesce = tg3_get_coalesce,
  10416. .set_coalesce = tg3_set_coalesce,
  10417. .get_sset_count = tg3_get_sset_count,
  10418. .get_rxnfc = tg3_get_rxnfc,
  10419. .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
  10420. .get_rxfh_indir = tg3_get_rxfh_indir,
  10421. .set_rxfh_indir = tg3_set_rxfh_indir,
  10422. .get_channels = tg3_get_channels,
  10423. .set_channels = tg3_set_channels,
  10424. .get_ts_info = ethtool_op_get_ts_info,
  10425. };
  10426. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  10427. struct rtnl_link_stats64 *stats)
  10428. {
  10429. struct tg3 *tp = netdev_priv(dev);
  10430. spin_lock_bh(&tp->lock);
  10431. if (!tp->hw_stats) {
  10432. spin_unlock_bh(&tp->lock);
  10433. return &tp->net_stats_prev;
  10434. }
  10435. tg3_get_nstats(tp, stats);
  10436. spin_unlock_bh(&tp->lock);
  10437. return stats;
  10438. }
  10439. static void tg3_set_rx_mode(struct net_device *dev)
  10440. {
  10441. struct tg3 *tp = netdev_priv(dev);
  10442. if (!netif_running(dev))
  10443. return;
  10444. tg3_full_lock(tp, 0);
  10445. __tg3_set_rx_mode(dev);
  10446. tg3_full_unlock(tp);
  10447. }
  10448. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  10449. int new_mtu)
  10450. {
  10451. dev->mtu = new_mtu;
  10452. if (new_mtu > ETH_DATA_LEN) {
  10453. if (tg3_flag(tp, 5780_CLASS)) {
  10454. netdev_update_features(dev);
  10455. tg3_flag_clear(tp, TSO_CAPABLE);
  10456. } else {
  10457. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  10458. }
  10459. } else {
  10460. if (tg3_flag(tp, 5780_CLASS)) {
  10461. tg3_flag_set(tp, TSO_CAPABLE);
  10462. netdev_update_features(dev);
  10463. }
  10464. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  10465. }
  10466. }
  10467. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  10468. {
  10469. struct tg3 *tp = netdev_priv(dev);
  10470. int err, reset_phy = 0;
  10471. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  10472. return -EINVAL;
  10473. if (!netif_running(dev)) {
  10474. /* We'll just catch it later when the
  10475. * device is up'd.
  10476. */
  10477. tg3_set_mtu(dev, tp, new_mtu);
  10478. return 0;
  10479. }
  10480. tg3_phy_stop(tp);
  10481. tg3_netif_stop(tp);
  10482. tg3_full_lock(tp, 1);
  10483. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10484. tg3_set_mtu(dev, tp, new_mtu);
  10485. /* Reset PHY, otherwise the read DMA engine will be in a mode that
  10486. * breaks all requests to 256 bytes.
  10487. */
  10488. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
  10489. reset_phy = 1;
  10490. err = tg3_restart_hw(tp, reset_phy);
  10491. if (!err)
  10492. tg3_netif_start(tp);
  10493. tg3_full_unlock(tp);
  10494. if (!err)
  10495. tg3_phy_start(tp);
  10496. return err;
  10497. }
  10498. static const struct net_device_ops tg3_netdev_ops = {
  10499. .ndo_open = tg3_open,
  10500. .ndo_stop = tg3_close,
  10501. .ndo_start_xmit = tg3_start_xmit,
  10502. .ndo_get_stats64 = tg3_get_stats64,
  10503. .ndo_validate_addr = eth_validate_addr,
  10504. .ndo_set_rx_mode = tg3_set_rx_mode,
  10505. .ndo_set_mac_address = tg3_set_mac_addr,
  10506. .ndo_do_ioctl = tg3_ioctl,
  10507. .ndo_tx_timeout = tg3_tx_timeout,
  10508. .ndo_change_mtu = tg3_change_mtu,
  10509. .ndo_fix_features = tg3_fix_features,
  10510. .ndo_set_features = tg3_set_features,
  10511. #ifdef CONFIG_NET_POLL_CONTROLLER
  10512. .ndo_poll_controller = tg3_poll_controller,
  10513. #endif
  10514. };
  10515. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  10516. {
  10517. u32 cursize, val, magic;
  10518. tp->nvram_size = EEPROM_CHIP_SIZE;
  10519. if (tg3_nvram_read(tp, 0, &magic) != 0)
  10520. return;
  10521. if ((magic != TG3_EEPROM_MAGIC) &&
  10522. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  10523. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  10524. return;
  10525. /*
  10526. * Size the chip by reading offsets at increasing powers of two.
  10527. * When we encounter our validation signature, we know the addressing
  10528. * has wrapped around, and thus have our chip size.
  10529. */
  10530. cursize = 0x10;
  10531. while (cursize < tp->nvram_size) {
  10532. if (tg3_nvram_read(tp, cursize, &val) != 0)
  10533. return;
  10534. if (val == magic)
  10535. break;
  10536. cursize <<= 1;
  10537. }
  10538. tp->nvram_size = cursize;
  10539. }
  10540. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  10541. {
  10542. u32 val;
  10543. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  10544. return;
  10545. /* Selfboot format */
  10546. if (val != TG3_EEPROM_MAGIC) {
  10547. tg3_get_eeprom_size(tp);
  10548. return;
  10549. }
  10550. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  10551. if (val != 0) {
  10552. /* This is confusing. We want to operate on the
  10553. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  10554. * call will read from NVRAM and byteswap the data
  10555. * according to the byteswapping settings for all
  10556. * other register accesses. This ensures the data we
  10557. * want will always reside in the lower 16-bits.
  10558. * However, the data in NVRAM is in LE format, which
  10559. * means the data from the NVRAM read will always be
  10560. * opposite the endianness of the CPU. The 16-bit
  10561. * byteswap then brings the data to CPU endianness.
  10562. */
  10563. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  10564. return;
  10565. }
  10566. }
  10567. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10568. }
  10569. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  10570. {
  10571. u32 nvcfg1;
  10572. nvcfg1 = tr32(NVRAM_CFG1);
  10573. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  10574. tg3_flag_set(tp, FLASH);
  10575. } else {
  10576. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10577. tw32(NVRAM_CFG1, nvcfg1);
  10578. }
  10579. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10580. tg3_flag(tp, 5780_CLASS)) {
  10581. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  10582. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  10583. tp->nvram_jedecnum = JEDEC_ATMEL;
  10584. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  10585. tg3_flag_set(tp, NVRAM_BUFFERED);
  10586. break;
  10587. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  10588. tp->nvram_jedecnum = JEDEC_ATMEL;
  10589. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  10590. break;
  10591. case FLASH_VENDOR_ATMEL_EEPROM:
  10592. tp->nvram_jedecnum = JEDEC_ATMEL;
  10593. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10594. tg3_flag_set(tp, NVRAM_BUFFERED);
  10595. break;
  10596. case FLASH_VENDOR_ST:
  10597. tp->nvram_jedecnum = JEDEC_ST;
  10598. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  10599. tg3_flag_set(tp, NVRAM_BUFFERED);
  10600. break;
  10601. case FLASH_VENDOR_SAIFUN:
  10602. tp->nvram_jedecnum = JEDEC_SAIFUN;
  10603. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  10604. break;
  10605. case FLASH_VENDOR_SST_SMALL:
  10606. case FLASH_VENDOR_SST_LARGE:
  10607. tp->nvram_jedecnum = JEDEC_SST;
  10608. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  10609. break;
  10610. }
  10611. } else {
  10612. tp->nvram_jedecnum = JEDEC_ATMEL;
  10613. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  10614. tg3_flag_set(tp, NVRAM_BUFFERED);
  10615. }
  10616. }
  10617. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  10618. {
  10619. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  10620. case FLASH_5752PAGE_SIZE_256:
  10621. tp->nvram_pagesize = 256;
  10622. break;
  10623. case FLASH_5752PAGE_SIZE_512:
  10624. tp->nvram_pagesize = 512;
  10625. break;
  10626. case FLASH_5752PAGE_SIZE_1K:
  10627. tp->nvram_pagesize = 1024;
  10628. break;
  10629. case FLASH_5752PAGE_SIZE_2K:
  10630. tp->nvram_pagesize = 2048;
  10631. break;
  10632. case FLASH_5752PAGE_SIZE_4K:
  10633. tp->nvram_pagesize = 4096;
  10634. break;
  10635. case FLASH_5752PAGE_SIZE_264:
  10636. tp->nvram_pagesize = 264;
  10637. break;
  10638. case FLASH_5752PAGE_SIZE_528:
  10639. tp->nvram_pagesize = 528;
  10640. break;
  10641. }
  10642. }
  10643. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  10644. {
  10645. u32 nvcfg1;
  10646. nvcfg1 = tr32(NVRAM_CFG1);
  10647. /* NVRAM protection for TPM */
  10648. if (nvcfg1 & (1 << 27))
  10649. tg3_flag_set(tp, PROTECTED_NVRAM);
  10650. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10651. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  10652. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  10653. tp->nvram_jedecnum = JEDEC_ATMEL;
  10654. tg3_flag_set(tp, NVRAM_BUFFERED);
  10655. break;
  10656. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10657. tp->nvram_jedecnum = JEDEC_ATMEL;
  10658. tg3_flag_set(tp, NVRAM_BUFFERED);
  10659. tg3_flag_set(tp, FLASH);
  10660. break;
  10661. case FLASH_5752VENDOR_ST_M45PE10:
  10662. case FLASH_5752VENDOR_ST_M45PE20:
  10663. case FLASH_5752VENDOR_ST_M45PE40:
  10664. tp->nvram_jedecnum = JEDEC_ST;
  10665. tg3_flag_set(tp, NVRAM_BUFFERED);
  10666. tg3_flag_set(tp, FLASH);
  10667. break;
  10668. }
  10669. if (tg3_flag(tp, FLASH)) {
  10670. tg3_nvram_get_pagesize(tp, nvcfg1);
  10671. } else {
  10672. /* For eeprom, set pagesize to maximum eeprom size */
  10673. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10674. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10675. tw32(NVRAM_CFG1, nvcfg1);
  10676. }
  10677. }
  10678. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  10679. {
  10680. u32 nvcfg1, protect = 0;
  10681. nvcfg1 = tr32(NVRAM_CFG1);
  10682. /* NVRAM protection for TPM */
  10683. if (nvcfg1 & (1 << 27)) {
  10684. tg3_flag_set(tp, PROTECTED_NVRAM);
  10685. protect = 1;
  10686. }
  10687. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  10688. switch (nvcfg1) {
  10689. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  10690. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  10691. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  10692. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  10693. tp->nvram_jedecnum = JEDEC_ATMEL;
  10694. tg3_flag_set(tp, NVRAM_BUFFERED);
  10695. tg3_flag_set(tp, FLASH);
  10696. tp->nvram_pagesize = 264;
  10697. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  10698. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  10699. tp->nvram_size = (protect ? 0x3e200 :
  10700. TG3_NVRAM_SIZE_512KB);
  10701. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  10702. tp->nvram_size = (protect ? 0x1f200 :
  10703. TG3_NVRAM_SIZE_256KB);
  10704. else
  10705. tp->nvram_size = (protect ? 0x1f200 :
  10706. TG3_NVRAM_SIZE_128KB);
  10707. break;
  10708. case FLASH_5752VENDOR_ST_M45PE10:
  10709. case FLASH_5752VENDOR_ST_M45PE20:
  10710. case FLASH_5752VENDOR_ST_M45PE40:
  10711. tp->nvram_jedecnum = JEDEC_ST;
  10712. tg3_flag_set(tp, NVRAM_BUFFERED);
  10713. tg3_flag_set(tp, FLASH);
  10714. tp->nvram_pagesize = 256;
  10715. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  10716. tp->nvram_size = (protect ?
  10717. TG3_NVRAM_SIZE_64KB :
  10718. TG3_NVRAM_SIZE_128KB);
  10719. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  10720. tp->nvram_size = (protect ?
  10721. TG3_NVRAM_SIZE_64KB :
  10722. TG3_NVRAM_SIZE_256KB);
  10723. else
  10724. tp->nvram_size = (protect ?
  10725. TG3_NVRAM_SIZE_128KB :
  10726. TG3_NVRAM_SIZE_512KB);
  10727. break;
  10728. }
  10729. }
  10730. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  10731. {
  10732. u32 nvcfg1;
  10733. nvcfg1 = tr32(NVRAM_CFG1);
  10734. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10735. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  10736. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10737. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  10738. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10739. tp->nvram_jedecnum = JEDEC_ATMEL;
  10740. tg3_flag_set(tp, NVRAM_BUFFERED);
  10741. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10742. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10743. tw32(NVRAM_CFG1, nvcfg1);
  10744. break;
  10745. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10746. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  10747. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  10748. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  10749. tp->nvram_jedecnum = JEDEC_ATMEL;
  10750. tg3_flag_set(tp, NVRAM_BUFFERED);
  10751. tg3_flag_set(tp, FLASH);
  10752. tp->nvram_pagesize = 264;
  10753. break;
  10754. case FLASH_5752VENDOR_ST_M45PE10:
  10755. case FLASH_5752VENDOR_ST_M45PE20:
  10756. case FLASH_5752VENDOR_ST_M45PE40:
  10757. tp->nvram_jedecnum = JEDEC_ST;
  10758. tg3_flag_set(tp, NVRAM_BUFFERED);
  10759. tg3_flag_set(tp, FLASH);
  10760. tp->nvram_pagesize = 256;
  10761. break;
  10762. }
  10763. }
  10764. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  10765. {
  10766. u32 nvcfg1, protect = 0;
  10767. nvcfg1 = tr32(NVRAM_CFG1);
  10768. /* NVRAM protection for TPM */
  10769. if (nvcfg1 & (1 << 27)) {
  10770. tg3_flag_set(tp, PROTECTED_NVRAM);
  10771. protect = 1;
  10772. }
  10773. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  10774. switch (nvcfg1) {
  10775. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10776. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10777. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10778. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10779. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10780. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10781. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10782. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10783. tp->nvram_jedecnum = JEDEC_ATMEL;
  10784. tg3_flag_set(tp, NVRAM_BUFFERED);
  10785. tg3_flag_set(tp, FLASH);
  10786. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10787. tp->nvram_pagesize = 256;
  10788. break;
  10789. case FLASH_5761VENDOR_ST_A_M45PE20:
  10790. case FLASH_5761VENDOR_ST_A_M45PE40:
  10791. case FLASH_5761VENDOR_ST_A_M45PE80:
  10792. case FLASH_5761VENDOR_ST_A_M45PE16:
  10793. case FLASH_5761VENDOR_ST_M_M45PE20:
  10794. case FLASH_5761VENDOR_ST_M_M45PE40:
  10795. case FLASH_5761VENDOR_ST_M_M45PE80:
  10796. case FLASH_5761VENDOR_ST_M_M45PE16:
  10797. tp->nvram_jedecnum = JEDEC_ST;
  10798. tg3_flag_set(tp, NVRAM_BUFFERED);
  10799. tg3_flag_set(tp, FLASH);
  10800. tp->nvram_pagesize = 256;
  10801. break;
  10802. }
  10803. if (protect) {
  10804. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  10805. } else {
  10806. switch (nvcfg1) {
  10807. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10808. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10809. case FLASH_5761VENDOR_ST_A_M45PE16:
  10810. case FLASH_5761VENDOR_ST_M_M45PE16:
  10811. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  10812. break;
  10813. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10814. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10815. case FLASH_5761VENDOR_ST_A_M45PE80:
  10816. case FLASH_5761VENDOR_ST_M_M45PE80:
  10817. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10818. break;
  10819. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10820. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10821. case FLASH_5761VENDOR_ST_A_M45PE40:
  10822. case FLASH_5761VENDOR_ST_M_M45PE40:
  10823. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10824. break;
  10825. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10826. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10827. case FLASH_5761VENDOR_ST_A_M45PE20:
  10828. case FLASH_5761VENDOR_ST_M_M45PE20:
  10829. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10830. break;
  10831. }
  10832. }
  10833. }
  10834. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  10835. {
  10836. tp->nvram_jedecnum = JEDEC_ATMEL;
  10837. tg3_flag_set(tp, NVRAM_BUFFERED);
  10838. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10839. }
  10840. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  10841. {
  10842. u32 nvcfg1;
  10843. nvcfg1 = tr32(NVRAM_CFG1);
  10844. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10845. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10846. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10847. tp->nvram_jedecnum = JEDEC_ATMEL;
  10848. tg3_flag_set(tp, NVRAM_BUFFERED);
  10849. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10850. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10851. tw32(NVRAM_CFG1, nvcfg1);
  10852. return;
  10853. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10854. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10855. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10856. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10857. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10858. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10859. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10860. tp->nvram_jedecnum = JEDEC_ATMEL;
  10861. tg3_flag_set(tp, NVRAM_BUFFERED);
  10862. tg3_flag_set(tp, FLASH);
  10863. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10864. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10865. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10866. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10867. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10868. break;
  10869. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10870. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10871. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10872. break;
  10873. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10874. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10875. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10876. break;
  10877. }
  10878. break;
  10879. case FLASH_5752VENDOR_ST_M45PE10:
  10880. case FLASH_5752VENDOR_ST_M45PE20:
  10881. case FLASH_5752VENDOR_ST_M45PE40:
  10882. tp->nvram_jedecnum = JEDEC_ST;
  10883. tg3_flag_set(tp, NVRAM_BUFFERED);
  10884. tg3_flag_set(tp, FLASH);
  10885. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10886. case FLASH_5752VENDOR_ST_M45PE10:
  10887. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10888. break;
  10889. case FLASH_5752VENDOR_ST_M45PE20:
  10890. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10891. break;
  10892. case FLASH_5752VENDOR_ST_M45PE40:
  10893. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10894. break;
  10895. }
  10896. break;
  10897. default:
  10898. tg3_flag_set(tp, NO_NVRAM);
  10899. return;
  10900. }
  10901. tg3_nvram_get_pagesize(tp, nvcfg1);
  10902. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10903. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10904. }
  10905. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  10906. {
  10907. u32 nvcfg1;
  10908. nvcfg1 = tr32(NVRAM_CFG1);
  10909. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10910. case FLASH_5717VENDOR_ATMEL_EEPROM:
  10911. case FLASH_5717VENDOR_MICRO_EEPROM:
  10912. tp->nvram_jedecnum = JEDEC_ATMEL;
  10913. tg3_flag_set(tp, NVRAM_BUFFERED);
  10914. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10915. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10916. tw32(NVRAM_CFG1, nvcfg1);
  10917. return;
  10918. case FLASH_5717VENDOR_ATMEL_MDB011D:
  10919. case FLASH_5717VENDOR_ATMEL_ADB011B:
  10920. case FLASH_5717VENDOR_ATMEL_ADB011D:
  10921. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10922. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10923. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10924. case FLASH_5717VENDOR_ATMEL_45USPT:
  10925. tp->nvram_jedecnum = JEDEC_ATMEL;
  10926. tg3_flag_set(tp, NVRAM_BUFFERED);
  10927. tg3_flag_set(tp, FLASH);
  10928. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10929. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10930. /* Detect size with tg3_nvram_get_size() */
  10931. break;
  10932. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10933. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10934. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10935. break;
  10936. default:
  10937. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10938. break;
  10939. }
  10940. break;
  10941. case FLASH_5717VENDOR_ST_M_M25PE10:
  10942. case FLASH_5717VENDOR_ST_A_M25PE10:
  10943. case FLASH_5717VENDOR_ST_M_M45PE10:
  10944. case FLASH_5717VENDOR_ST_A_M45PE10:
  10945. case FLASH_5717VENDOR_ST_M_M25PE20:
  10946. case FLASH_5717VENDOR_ST_A_M25PE20:
  10947. case FLASH_5717VENDOR_ST_M_M45PE20:
  10948. case FLASH_5717VENDOR_ST_A_M45PE20:
  10949. case FLASH_5717VENDOR_ST_25USPT:
  10950. case FLASH_5717VENDOR_ST_45USPT:
  10951. tp->nvram_jedecnum = JEDEC_ST;
  10952. tg3_flag_set(tp, NVRAM_BUFFERED);
  10953. tg3_flag_set(tp, FLASH);
  10954. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10955. case FLASH_5717VENDOR_ST_M_M25PE20:
  10956. case FLASH_5717VENDOR_ST_M_M45PE20:
  10957. /* Detect size with tg3_nvram_get_size() */
  10958. break;
  10959. case FLASH_5717VENDOR_ST_A_M25PE20:
  10960. case FLASH_5717VENDOR_ST_A_M45PE20:
  10961. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10962. break;
  10963. default:
  10964. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10965. break;
  10966. }
  10967. break;
  10968. default:
  10969. tg3_flag_set(tp, NO_NVRAM);
  10970. return;
  10971. }
  10972. tg3_nvram_get_pagesize(tp, nvcfg1);
  10973. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10974. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10975. }
  10976. static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
  10977. {
  10978. u32 nvcfg1, nvmpinstrp;
  10979. nvcfg1 = tr32(NVRAM_CFG1);
  10980. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  10981. switch (nvmpinstrp) {
  10982. case FLASH_5720_EEPROM_HD:
  10983. case FLASH_5720_EEPROM_LD:
  10984. tp->nvram_jedecnum = JEDEC_ATMEL;
  10985. tg3_flag_set(tp, NVRAM_BUFFERED);
  10986. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10987. tw32(NVRAM_CFG1, nvcfg1);
  10988. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  10989. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10990. else
  10991. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  10992. return;
  10993. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  10994. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  10995. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  10996. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10997. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10998. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10999. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  11000. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  11001. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  11002. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  11003. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  11004. case FLASH_5720VENDOR_ATMEL_45USPT:
  11005. tp->nvram_jedecnum = JEDEC_ATMEL;
  11006. tg3_flag_set(tp, NVRAM_BUFFERED);
  11007. tg3_flag_set(tp, FLASH);
  11008. switch (nvmpinstrp) {
  11009. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  11010. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  11011. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  11012. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11013. break;
  11014. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  11015. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  11016. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  11017. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11018. break;
  11019. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  11020. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  11021. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11022. break;
  11023. default:
  11024. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11025. break;
  11026. }
  11027. break;
  11028. case FLASH_5720VENDOR_M_ST_M25PE10:
  11029. case FLASH_5720VENDOR_M_ST_M45PE10:
  11030. case FLASH_5720VENDOR_A_ST_M25PE10:
  11031. case FLASH_5720VENDOR_A_ST_M45PE10:
  11032. case FLASH_5720VENDOR_M_ST_M25PE20:
  11033. case FLASH_5720VENDOR_M_ST_M45PE20:
  11034. case FLASH_5720VENDOR_A_ST_M25PE20:
  11035. case FLASH_5720VENDOR_A_ST_M45PE20:
  11036. case FLASH_5720VENDOR_M_ST_M25PE40:
  11037. case FLASH_5720VENDOR_M_ST_M45PE40:
  11038. case FLASH_5720VENDOR_A_ST_M25PE40:
  11039. case FLASH_5720VENDOR_A_ST_M45PE40:
  11040. case FLASH_5720VENDOR_M_ST_M25PE80:
  11041. case FLASH_5720VENDOR_M_ST_M45PE80:
  11042. case FLASH_5720VENDOR_A_ST_M25PE80:
  11043. case FLASH_5720VENDOR_A_ST_M45PE80:
  11044. case FLASH_5720VENDOR_ST_25USPT:
  11045. case FLASH_5720VENDOR_ST_45USPT:
  11046. tp->nvram_jedecnum = JEDEC_ST;
  11047. tg3_flag_set(tp, NVRAM_BUFFERED);
  11048. tg3_flag_set(tp, FLASH);
  11049. switch (nvmpinstrp) {
  11050. case FLASH_5720VENDOR_M_ST_M25PE20:
  11051. case FLASH_5720VENDOR_M_ST_M45PE20:
  11052. case FLASH_5720VENDOR_A_ST_M25PE20:
  11053. case FLASH_5720VENDOR_A_ST_M45PE20:
  11054. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11055. break;
  11056. case FLASH_5720VENDOR_M_ST_M25PE40:
  11057. case FLASH_5720VENDOR_M_ST_M45PE40:
  11058. case FLASH_5720VENDOR_A_ST_M25PE40:
  11059. case FLASH_5720VENDOR_A_ST_M45PE40:
  11060. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11061. break;
  11062. case FLASH_5720VENDOR_M_ST_M25PE80:
  11063. case FLASH_5720VENDOR_M_ST_M45PE80:
  11064. case FLASH_5720VENDOR_A_ST_M25PE80:
  11065. case FLASH_5720VENDOR_A_ST_M45PE80:
  11066. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11067. break;
  11068. default:
  11069. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11070. break;
  11071. }
  11072. break;
  11073. default:
  11074. tg3_flag_set(tp, NO_NVRAM);
  11075. return;
  11076. }
  11077. tg3_nvram_get_pagesize(tp, nvcfg1);
  11078. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11079. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11080. }
  11081. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  11082. static void __devinit tg3_nvram_init(struct tg3 *tp)
  11083. {
  11084. tw32_f(GRC_EEPROM_ADDR,
  11085. (EEPROM_ADDR_FSM_RESET |
  11086. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  11087. EEPROM_ADDR_CLKPERD_SHIFT)));
  11088. msleep(1);
  11089. /* Enable seeprom accesses. */
  11090. tw32_f(GRC_LOCAL_CTRL,
  11091. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  11092. udelay(100);
  11093. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11094. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  11095. tg3_flag_set(tp, NVRAM);
  11096. if (tg3_nvram_lock(tp)) {
  11097. netdev_warn(tp->dev,
  11098. "Cannot get nvram lock, %s failed\n",
  11099. __func__);
  11100. return;
  11101. }
  11102. tg3_enable_nvram_access(tp);
  11103. tp->nvram_size = 0;
  11104. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11105. tg3_get_5752_nvram_info(tp);
  11106. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11107. tg3_get_5755_nvram_info(tp);
  11108. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11109. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11110. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11111. tg3_get_5787_nvram_info(tp);
  11112. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  11113. tg3_get_5761_nvram_info(tp);
  11114. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11115. tg3_get_5906_nvram_info(tp);
  11116. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11117. tg3_flag(tp, 57765_CLASS))
  11118. tg3_get_57780_nvram_info(tp);
  11119. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11120. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11121. tg3_get_5717_nvram_info(tp);
  11122. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11123. tg3_get_5720_nvram_info(tp);
  11124. else
  11125. tg3_get_nvram_info(tp);
  11126. if (tp->nvram_size == 0)
  11127. tg3_get_nvram_size(tp);
  11128. tg3_disable_nvram_access(tp);
  11129. tg3_nvram_unlock(tp);
  11130. } else {
  11131. tg3_flag_clear(tp, NVRAM);
  11132. tg3_flag_clear(tp, NVRAM_BUFFERED);
  11133. tg3_get_eeprom_size(tp);
  11134. }
  11135. }
  11136. struct subsys_tbl_ent {
  11137. u16 subsys_vendor, subsys_devid;
  11138. u32 phy_id;
  11139. };
  11140. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  11141. /* Broadcom boards. */
  11142. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11143. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  11144. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11145. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  11146. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11147. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  11148. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11149. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  11150. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11151. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  11152. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11153. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  11154. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11155. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  11156. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11157. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  11158. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11159. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  11160. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11161. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  11162. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11163. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  11164. /* 3com boards. */
  11165. { TG3PCI_SUBVENDOR_ID_3COM,
  11166. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  11167. { TG3PCI_SUBVENDOR_ID_3COM,
  11168. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  11169. { TG3PCI_SUBVENDOR_ID_3COM,
  11170. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  11171. { TG3PCI_SUBVENDOR_ID_3COM,
  11172. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  11173. { TG3PCI_SUBVENDOR_ID_3COM,
  11174. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  11175. /* DELL boards. */
  11176. { TG3PCI_SUBVENDOR_ID_DELL,
  11177. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  11178. { TG3PCI_SUBVENDOR_ID_DELL,
  11179. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  11180. { TG3PCI_SUBVENDOR_ID_DELL,
  11181. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  11182. { TG3PCI_SUBVENDOR_ID_DELL,
  11183. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  11184. /* Compaq boards. */
  11185. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11186. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  11187. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11188. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  11189. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11190. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  11191. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11192. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  11193. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11194. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  11195. /* IBM boards. */
  11196. { TG3PCI_SUBVENDOR_ID_IBM,
  11197. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  11198. };
  11199. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  11200. {
  11201. int i;
  11202. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  11203. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  11204. tp->pdev->subsystem_vendor) &&
  11205. (subsys_id_to_phy_id[i].subsys_devid ==
  11206. tp->pdev->subsystem_device))
  11207. return &subsys_id_to_phy_id[i];
  11208. }
  11209. return NULL;
  11210. }
  11211. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  11212. {
  11213. u32 val;
  11214. tp->phy_id = TG3_PHY_ID_INVALID;
  11215. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11216. /* Assume an onboard device and WOL capable by default. */
  11217. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  11218. tg3_flag_set(tp, WOL_CAP);
  11219. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11220. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  11221. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11222. tg3_flag_set(tp, IS_NIC);
  11223. }
  11224. val = tr32(VCPU_CFGSHDW);
  11225. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  11226. tg3_flag_set(tp, ASPM_WORKAROUND);
  11227. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  11228. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  11229. tg3_flag_set(tp, WOL_ENABLE);
  11230. device_set_wakeup_enable(&tp->pdev->dev, true);
  11231. }
  11232. goto done;
  11233. }
  11234. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  11235. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  11236. u32 nic_cfg, led_cfg;
  11237. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  11238. int eeprom_phy_serdes = 0;
  11239. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  11240. tp->nic_sram_data_cfg = nic_cfg;
  11241. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  11242. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  11243. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11244. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11245. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
  11246. (ver > 0) && (ver < 0x100))
  11247. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  11248. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11249. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  11250. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  11251. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  11252. eeprom_phy_serdes = 1;
  11253. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  11254. if (nic_phy_id != 0) {
  11255. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  11256. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  11257. eeprom_phy_id = (id1 >> 16) << 10;
  11258. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  11259. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  11260. } else
  11261. eeprom_phy_id = 0;
  11262. tp->phy_id = eeprom_phy_id;
  11263. if (eeprom_phy_serdes) {
  11264. if (!tg3_flag(tp, 5705_PLUS))
  11265. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11266. else
  11267. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  11268. }
  11269. if (tg3_flag(tp, 5750_PLUS))
  11270. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  11271. SHASTA_EXT_LED_MODE_MASK);
  11272. else
  11273. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  11274. switch (led_cfg) {
  11275. default:
  11276. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  11277. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11278. break;
  11279. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  11280. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  11281. break;
  11282. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  11283. tp->led_ctrl = LED_CTRL_MODE_MAC;
  11284. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  11285. * read on some older 5700/5701 bootcode.
  11286. */
  11287. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11288. ASIC_REV_5700 ||
  11289. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11290. ASIC_REV_5701)
  11291. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11292. break;
  11293. case SHASTA_EXT_LED_SHARED:
  11294. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  11295. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  11296. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  11297. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  11298. LED_CTRL_MODE_PHY_2);
  11299. break;
  11300. case SHASTA_EXT_LED_MAC:
  11301. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  11302. break;
  11303. case SHASTA_EXT_LED_COMBO:
  11304. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  11305. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  11306. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  11307. LED_CTRL_MODE_PHY_2);
  11308. break;
  11309. }
  11310. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11311. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  11312. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  11313. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  11314. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  11315. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11316. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  11317. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  11318. if ((tp->pdev->subsystem_vendor ==
  11319. PCI_VENDOR_ID_ARIMA) &&
  11320. (tp->pdev->subsystem_device == 0x205a ||
  11321. tp->pdev->subsystem_device == 0x2063))
  11322. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11323. } else {
  11324. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11325. tg3_flag_set(tp, IS_NIC);
  11326. }
  11327. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  11328. tg3_flag_set(tp, ENABLE_ASF);
  11329. if (tg3_flag(tp, 5750_PLUS))
  11330. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  11331. }
  11332. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  11333. tg3_flag(tp, 5750_PLUS))
  11334. tg3_flag_set(tp, ENABLE_APE);
  11335. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  11336. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  11337. tg3_flag_clear(tp, WOL_CAP);
  11338. if (tg3_flag(tp, WOL_CAP) &&
  11339. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  11340. tg3_flag_set(tp, WOL_ENABLE);
  11341. device_set_wakeup_enable(&tp->pdev->dev, true);
  11342. }
  11343. if (cfg2 & (1 << 17))
  11344. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  11345. /* serdes signal pre-emphasis in register 0x590 set by */
  11346. /* bootcode if bit 18 is set */
  11347. if (cfg2 & (1 << 18))
  11348. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  11349. if ((tg3_flag(tp, 57765_PLUS) ||
  11350. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11351. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  11352. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  11353. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  11354. if (tg3_flag(tp, PCI_EXPRESS) &&
  11355. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11356. !tg3_flag(tp, 57765_PLUS)) {
  11357. u32 cfg3;
  11358. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  11359. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  11360. tg3_flag_set(tp, ASPM_WORKAROUND);
  11361. }
  11362. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  11363. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  11364. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  11365. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  11366. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  11367. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  11368. }
  11369. done:
  11370. if (tg3_flag(tp, WOL_CAP))
  11371. device_set_wakeup_enable(&tp->pdev->dev,
  11372. tg3_flag(tp, WOL_ENABLE));
  11373. else
  11374. device_set_wakeup_capable(&tp->pdev->dev, false);
  11375. }
  11376. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  11377. {
  11378. int i;
  11379. u32 val;
  11380. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  11381. tw32(OTP_CTRL, cmd);
  11382. /* Wait for up to 1 ms for command to execute. */
  11383. for (i = 0; i < 100; i++) {
  11384. val = tr32(OTP_STATUS);
  11385. if (val & OTP_STATUS_CMD_DONE)
  11386. break;
  11387. udelay(10);
  11388. }
  11389. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  11390. }
  11391. /* Read the gphy configuration from the OTP region of the chip. The gphy
  11392. * configuration is a 32-bit value that straddles the alignment boundary.
  11393. * We do two 32-bit reads and then shift and merge the results.
  11394. */
  11395. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  11396. {
  11397. u32 bhalf_otp, thalf_otp;
  11398. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  11399. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  11400. return 0;
  11401. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  11402. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11403. return 0;
  11404. thalf_otp = tr32(OTP_READ_DATA);
  11405. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  11406. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11407. return 0;
  11408. bhalf_otp = tr32(OTP_READ_DATA);
  11409. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  11410. }
  11411. static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
  11412. {
  11413. u32 adv = ADVERTISED_Autoneg;
  11414. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  11415. adv |= ADVERTISED_1000baseT_Half |
  11416. ADVERTISED_1000baseT_Full;
  11417. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11418. adv |= ADVERTISED_100baseT_Half |
  11419. ADVERTISED_100baseT_Full |
  11420. ADVERTISED_10baseT_Half |
  11421. ADVERTISED_10baseT_Full |
  11422. ADVERTISED_TP;
  11423. else
  11424. adv |= ADVERTISED_FIBRE;
  11425. tp->link_config.advertising = adv;
  11426. tp->link_config.speed = SPEED_UNKNOWN;
  11427. tp->link_config.duplex = DUPLEX_UNKNOWN;
  11428. tp->link_config.autoneg = AUTONEG_ENABLE;
  11429. tp->link_config.active_speed = SPEED_UNKNOWN;
  11430. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  11431. tp->old_link = -1;
  11432. }
  11433. static int __devinit tg3_phy_probe(struct tg3 *tp)
  11434. {
  11435. u32 hw_phy_id_1, hw_phy_id_2;
  11436. u32 hw_phy_id, hw_phy_id_masked;
  11437. int err;
  11438. /* flow control autonegotiation is default behavior */
  11439. tg3_flag_set(tp, PAUSE_AUTONEG);
  11440. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11441. if (tg3_flag(tp, ENABLE_APE)) {
  11442. switch (tp->pci_fn) {
  11443. case 0:
  11444. tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
  11445. break;
  11446. case 1:
  11447. tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
  11448. break;
  11449. case 2:
  11450. tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
  11451. break;
  11452. case 3:
  11453. tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
  11454. break;
  11455. }
  11456. }
  11457. if (tg3_flag(tp, USE_PHYLIB))
  11458. return tg3_phy_init(tp);
  11459. /* Reading the PHY ID register can conflict with ASF
  11460. * firmware access to the PHY hardware.
  11461. */
  11462. err = 0;
  11463. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  11464. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  11465. } else {
  11466. /* Now read the physical PHY_ID from the chip and verify
  11467. * that it is sane. If it doesn't look good, we fall back
  11468. * to either the hard-coded table based PHY_ID and failing
  11469. * that the value found in the eeprom area.
  11470. */
  11471. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  11472. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  11473. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  11474. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  11475. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  11476. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  11477. }
  11478. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  11479. tp->phy_id = hw_phy_id;
  11480. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  11481. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11482. else
  11483. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  11484. } else {
  11485. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  11486. /* Do nothing, phy ID already set up in
  11487. * tg3_get_eeprom_hw_cfg().
  11488. */
  11489. } else {
  11490. struct subsys_tbl_ent *p;
  11491. /* No eeprom signature? Try the hardcoded
  11492. * subsys device table.
  11493. */
  11494. p = tg3_lookup_by_subsys(tp);
  11495. if (!p)
  11496. return -ENODEV;
  11497. tp->phy_id = p->phy_id;
  11498. if (!tp->phy_id ||
  11499. tp->phy_id == TG3_PHY_ID_BCM8002)
  11500. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11501. }
  11502. }
  11503. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11504. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11505. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  11506. (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  11507. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  11508. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  11509. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  11510. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  11511. tg3_phy_init_link_config(tp);
  11512. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11513. !tg3_flag(tp, ENABLE_APE) &&
  11514. !tg3_flag(tp, ENABLE_ASF)) {
  11515. u32 bmsr, dummy;
  11516. tg3_readphy(tp, MII_BMSR, &bmsr);
  11517. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  11518. (bmsr & BMSR_LSTATUS))
  11519. goto skip_phy_reset;
  11520. err = tg3_phy_reset(tp);
  11521. if (err)
  11522. return err;
  11523. tg3_phy_set_wirespeed(tp);
  11524. if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
  11525. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  11526. tp->link_config.flowctrl);
  11527. tg3_writephy(tp, MII_BMCR,
  11528. BMCR_ANENABLE | BMCR_ANRESTART);
  11529. }
  11530. }
  11531. skip_phy_reset:
  11532. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  11533. err = tg3_init_5401phy_dsp(tp);
  11534. if (err)
  11535. return err;
  11536. err = tg3_init_5401phy_dsp(tp);
  11537. }
  11538. return err;
  11539. }
  11540. static void __devinit tg3_read_vpd(struct tg3 *tp)
  11541. {
  11542. u8 *vpd_data;
  11543. unsigned int block_end, rosize, len;
  11544. u32 vpdlen;
  11545. int j, i = 0;
  11546. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  11547. if (!vpd_data)
  11548. goto out_no_vpd;
  11549. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  11550. if (i < 0)
  11551. goto out_not_found;
  11552. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  11553. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  11554. i += PCI_VPD_LRDT_TAG_SIZE;
  11555. if (block_end > vpdlen)
  11556. goto out_not_found;
  11557. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11558. PCI_VPD_RO_KEYWORD_MFR_ID);
  11559. if (j > 0) {
  11560. len = pci_vpd_info_field_size(&vpd_data[j]);
  11561. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11562. if (j + len > block_end || len != 4 ||
  11563. memcmp(&vpd_data[j], "1028", 4))
  11564. goto partno;
  11565. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11566. PCI_VPD_RO_KEYWORD_VENDOR0);
  11567. if (j < 0)
  11568. goto partno;
  11569. len = pci_vpd_info_field_size(&vpd_data[j]);
  11570. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11571. if (j + len > block_end)
  11572. goto partno;
  11573. memcpy(tp->fw_ver, &vpd_data[j], len);
  11574. strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
  11575. }
  11576. partno:
  11577. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11578. PCI_VPD_RO_KEYWORD_PARTNO);
  11579. if (i < 0)
  11580. goto out_not_found;
  11581. len = pci_vpd_info_field_size(&vpd_data[i]);
  11582. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  11583. if (len > TG3_BPN_SIZE ||
  11584. (len + i) > vpdlen)
  11585. goto out_not_found;
  11586. memcpy(tp->board_part_number, &vpd_data[i], len);
  11587. out_not_found:
  11588. kfree(vpd_data);
  11589. if (tp->board_part_number[0])
  11590. return;
  11591. out_no_vpd:
  11592. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11593. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  11594. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
  11595. strcpy(tp->board_part_number, "BCM5717");
  11596. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  11597. strcpy(tp->board_part_number, "BCM5718");
  11598. else
  11599. goto nomatch;
  11600. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  11601. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  11602. strcpy(tp->board_part_number, "BCM57780");
  11603. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  11604. strcpy(tp->board_part_number, "BCM57760");
  11605. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  11606. strcpy(tp->board_part_number, "BCM57790");
  11607. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  11608. strcpy(tp->board_part_number, "BCM57788");
  11609. else
  11610. goto nomatch;
  11611. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11612. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  11613. strcpy(tp->board_part_number, "BCM57761");
  11614. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  11615. strcpy(tp->board_part_number, "BCM57765");
  11616. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  11617. strcpy(tp->board_part_number, "BCM57781");
  11618. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  11619. strcpy(tp->board_part_number, "BCM57785");
  11620. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  11621. strcpy(tp->board_part_number, "BCM57791");
  11622. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11623. strcpy(tp->board_part_number, "BCM57795");
  11624. else
  11625. goto nomatch;
  11626. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766) {
  11627. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
  11628. strcpy(tp->board_part_number, "BCM57762");
  11629. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
  11630. strcpy(tp->board_part_number, "BCM57766");
  11631. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
  11632. strcpy(tp->board_part_number, "BCM57782");
  11633. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  11634. strcpy(tp->board_part_number, "BCM57786");
  11635. else
  11636. goto nomatch;
  11637. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11638. strcpy(tp->board_part_number, "BCM95906");
  11639. } else {
  11640. nomatch:
  11641. strcpy(tp->board_part_number, "none");
  11642. }
  11643. }
  11644. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  11645. {
  11646. u32 val;
  11647. if (tg3_nvram_read(tp, offset, &val) ||
  11648. (val & 0xfc000000) != 0x0c000000 ||
  11649. tg3_nvram_read(tp, offset + 4, &val) ||
  11650. val != 0)
  11651. return 0;
  11652. return 1;
  11653. }
  11654. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  11655. {
  11656. u32 val, offset, start, ver_offset;
  11657. int i, dst_off;
  11658. bool newver = false;
  11659. if (tg3_nvram_read(tp, 0xc, &offset) ||
  11660. tg3_nvram_read(tp, 0x4, &start))
  11661. return;
  11662. offset = tg3_nvram_logical_addr(tp, offset);
  11663. if (tg3_nvram_read(tp, offset, &val))
  11664. return;
  11665. if ((val & 0xfc000000) == 0x0c000000) {
  11666. if (tg3_nvram_read(tp, offset + 4, &val))
  11667. return;
  11668. if (val == 0)
  11669. newver = true;
  11670. }
  11671. dst_off = strlen(tp->fw_ver);
  11672. if (newver) {
  11673. if (TG3_VER_SIZE - dst_off < 16 ||
  11674. tg3_nvram_read(tp, offset + 8, &ver_offset))
  11675. return;
  11676. offset = offset + ver_offset - start;
  11677. for (i = 0; i < 16; i += 4) {
  11678. __be32 v;
  11679. if (tg3_nvram_read_be32(tp, offset + i, &v))
  11680. return;
  11681. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  11682. }
  11683. } else {
  11684. u32 major, minor;
  11685. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  11686. return;
  11687. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  11688. TG3_NVM_BCVER_MAJSFT;
  11689. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  11690. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  11691. "v%d.%02d", major, minor);
  11692. }
  11693. }
  11694. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  11695. {
  11696. u32 val, major, minor;
  11697. /* Use native endian representation */
  11698. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  11699. return;
  11700. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  11701. TG3_NVM_HWSB_CFG1_MAJSFT;
  11702. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  11703. TG3_NVM_HWSB_CFG1_MINSFT;
  11704. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  11705. }
  11706. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  11707. {
  11708. u32 offset, major, minor, build;
  11709. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  11710. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  11711. return;
  11712. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  11713. case TG3_EEPROM_SB_REVISION_0:
  11714. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  11715. break;
  11716. case TG3_EEPROM_SB_REVISION_2:
  11717. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  11718. break;
  11719. case TG3_EEPROM_SB_REVISION_3:
  11720. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  11721. break;
  11722. case TG3_EEPROM_SB_REVISION_4:
  11723. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  11724. break;
  11725. case TG3_EEPROM_SB_REVISION_5:
  11726. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  11727. break;
  11728. case TG3_EEPROM_SB_REVISION_6:
  11729. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  11730. break;
  11731. default:
  11732. return;
  11733. }
  11734. if (tg3_nvram_read(tp, offset, &val))
  11735. return;
  11736. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  11737. TG3_EEPROM_SB_EDH_BLD_SHFT;
  11738. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  11739. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  11740. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  11741. if (minor > 99 || build > 26)
  11742. return;
  11743. offset = strlen(tp->fw_ver);
  11744. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  11745. " v%d.%02d", major, minor);
  11746. if (build > 0) {
  11747. offset = strlen(tp->fw_ver);
  11748. if (offset < TG3_VER_SIZE - 1)
  11749. tp->fw_ver[offset] = 'a' + build - 1;
  11750. }
  11751. }
  11752. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  11753. {
  11754. u32 val, offset, start;
  11755. int i, vlen;
  11756. for (offset = TG3_NVM_DIR_START;
  11757. offset < TG3_NVM_DIR_END;
  11758. offset += TG3_NVM_DIRENT_SIZE) {
  11759. if (tg3_nvram_read(tp, offset, &val))
  11760. return;
  11761. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  11762. break;
  11763. }
  11764. if (offset == TG3_NVM_DIR_END)
  11765. return;
  11766. if (!tg3_flag(tp, 5705_PLUS))
  11767. start = 0x08000000;
  11768. else if (tg3_nvram_read(tp, offset - 4, &start))
  11769. return;
  11770. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  11771. !tg3_fw_img_is_valid(tp, offset) ||
  11772. tg3_nvram_read(tp, offset + 8, &val))
  11773. return;
  11774. offset += val - start;
  11775. vlen = strlen(tp->fw_ver);
  11776. tp->fw_ver[vlen++] = ',';
  11777. tp->fw_ver[vlen++] = ' ';
  11778. for (i = 0; i < 4; i++) {
  11779. __be32 v;
  11780. if (tg3_nvram_read_be32(tp, offset, &v))
  11781. return;
  11782. offset += sizeof(v);
  11783. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  11784. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  11785. break;
  11786. }
  11787. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  11788. vlen += sizeof(v);
  11789. }
  11790. }
  11791. static void __devinit tg3_probe_ncsi(struct tg3 *tp)
  11792. {
  11793. u32 apedata;
  11794. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  11795. if (apedata != APE_SEG_SIG_MAGIC)
  11796. return;
  11797. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  11798. if (!(apedata & APE_FW_STATUS_READY))
  11799. return;
  11800. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
  11801. tg3_flag_set(tp, APE_HAS_NCSI);
  11802. }
  11803. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  11804. {
  11805. int vlen;
  11806. u32 apedata;
  11807. char *fwtype;
  11808. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  11809. if (tg3_flag(tp, APE_HAS_NCSI))
  11810. fwtype = "NCSI";
  11811. else
  11812. fwtype = "DASH";
  11813. vlen = strlen(tp->fw_ver);
  11814. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  11815. fwtype,
  11816. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  11817. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  11818. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  11819. (apedata & APE_FW_VERSION_BLDMSK));
  11820. }
  11821. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  11822. {
  11823. u32 val;
  11824. bool vpd_vers = false;
  11825. if (tp->fw_ver[0] != 0)
  11826. vpd_vers = true;
  11827. if (tg3_flag(tp, NO_NVRAM)) {
  11828. strcat(tp->fw_ver, "sb");
  11829. return;
  11830. }
  11831. if (tg3_nvram_read(tp, 0, &val))
  11832. return;
  11833. if (val == TG3_EEPROM_MAGIC)
  11834. tg3_read_bc_ver(tp);
  11835. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  11836. tg3_read_sb_ver(tp, val);
  11837. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  11838. tg3_read_hwsb_ver(tp);
  11839. if (tg3_flag(tp, ENABLE_ASF)) {
  11840. if (tg3_flag(tp, ENABLE_APE)) {
  11841. tg3_probe_ncsi(tp);
  11842. if (!vpd_vers)
  11843. tg3_read_dash_ver(tp);
  11844. } else if (!vpd_vers) {
  11845. tg3_read_mgmtfw_ver(tp);
  11846. }
  11847. }
  11848. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  11849. }
  11850. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  11851. {
  11852. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  11853. return TG3_RX_RET_MAX_SIZE_5717;
  11854. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  11855. return TG3_RX_RET_MAX_SIZE_5700;
  11856. else
  11857. return TG3_RX_RET_MAX_SIZE_5705;
  11858. }
  11859. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  11860. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  11861. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  11862. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  11863. { },
  11864. };
  11865. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11866. {
  11867. struct pci_dev *peer;
  11868. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11869. for (func = 0; func < 8; func++) {
  11870. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11871. if (peer && peer != tp->pdev)
  11872. break;
  11873. pci_dev_put(peer);
  11874. }
  11875. /* 5704 can be configured in single-port mode, set peer to
  11876. * tp->pdev in that case.
  11877. */
  11878. if (!peer) {
  11879. peer = tp->pdev;
  11880. return peer;
  11881. }
  11882. /*
  11883. * We don't need to keep the refcount elevated; there's no way
  11884. * to remove one half of this device without removing the other
  11885. */
  11886. pci_dev_put(peer);
  11887. return peer;
  11888. }
  11889. static void __devinit tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
  11890. {
  11891. tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
  11892. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  11893. u32 reg;
  11894. /* All devices that use the alternate
  11895. * ASIC REV location have a CPMU.
  11896. */
  11897. tg3_flag_set(tp, CPMU_PRESENT);
  11898. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  11899. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  11900. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  11901. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  11902. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
  11903. reg = TG3PCI_GEN2_PRODID_ASICREV;
  11904. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  11905. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  11906. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  11907. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  11908. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11909. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11910. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
  11911. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
  11912. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
  11913. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  11914. reg = TG3PCI_GEN15_PRODID_ASICREV;
  11915. else
  11916. reg = TG3PCI_PRODID_ASICREV;
  11917. pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
  11918. }
  11919. /* Wrong chip ID in 5752 A0. This code can be removed later
  11920. * as A0 is not in production.
  11921. */
  11922. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  11923. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  11924. if (tp->pci_chip_rev_id == CHIPREV_ID_5717_C0)
  11925. tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
  11926. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11927. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11928. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11929. tg3_flag_set(tp, 5717_PLUS);
  11930. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
  11931. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
  11932. tg3_flag_set(tp, 57765_CLASS);
  11933. if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS))
  11934. tg3_flag_set(tp, 57765_PLUS);
  11935. /* Intentionally exclude ASIC_REV_5906 */
  11936. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11937. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11938. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11939. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11940. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11941. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11942. tg3_flag(tp, 57765_PLUS))
  11943. tg3_flag_set(tp, 5755_PLUS);
  11944. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  11945. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  11946. tg3_flag_set(tp, 5780_CLASS);
  11947. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11948. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11949. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11950. tg3_flag(tp, 5755_PLUS) ||
  11951. tg3_flag(tp, 5780_CLASS))
  11952. tg3_flag_set(tp, 5750_PLUS);
  11953. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11954. tg3_flag(tp, 5750_PLUS))
  11955. tg3_flag_set(tp, 5705_PLUS);
  11956. }
  11957. static int __devinit tg3_get_invariants(struct tg3 *tp)
  11958. {
  11959. u32 misc_ctrl_reg;
  11960. u32 pci_state_reg, grc_misc_cfg;
  11961. u32 val;
  11962. u16 pci_cmd;
  11963. int err;
  11964. /* Force memory write invalidate off. If we leave it on,
  11965. * then on 5700_BX chips we have to enable a workaround.
  11966. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  11967. * to match the cacheline size. The Broadcom driver have this
  11968. * workaround but turns MWI off all the times so never uses
  11969. * it. This seems to suggest that the workaround is insufficient.
  11970. */
  11971. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11972. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  11973. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11974. /* Important! -- Make sure register accesses are byteswapped
  11975. * correctly. Also, for those chips that require it, make
  11976. * sure that indirect register accesses are enabled before
  11977. * the first operation.
  11978. */
  11979. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11980. &misc_ctrl_reg);
  11981. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11982. MISC_HOST_CTRL_CHIPREV);
  11983. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11984. tp->misc_host_ctrl);
  11985. tg3_detect_asic_rev(tp, misc_ctrl_reg);
  11986. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  11987. * we need to disable memory and use config. cycles
  11988. * only to access all registers. The 5702/03 chips
  11989. * can mistakenly decode the special cycles from the
  11990. * ICH chipsets as memory write cycles, causing corruption
  11991. * of register and memory space. Only certain ICH bridges
  11992. * will drive special cycles with non-zero data during the
  11993. * address phase which can fall within the 5703's address
  11994. * range. This is not an ICH bug as the PCI spec allows
  11995. * non-zero address during special cycles. However, only
  11996. * these ICH bridges are known to drive non-zero addresses
  11997. * during special cycles.
  11998. *
  11999. * Since special cycles do not cross PCI bridges, we only
  12000. * enable this workaround if the 5703 is on the secondary
  12001. * bus of these ICH bridges.
  12002. */
  12003. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  12004. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  12005. static struct tg3_dev_id {
  12006. u32 vendor;
  12007. u32 device;
  12008. u32 rev;
  12009. } ich_chipsets[] = {
  12010. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  12011. PCI_ANY_ID },
  12012. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  12013. PCI_ANY_ID },
  12014. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  12015. 0xa },
  12016. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  12017. PCI_ANY_ID },
  12018. { },
  12019. };
  12020. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  12021. struct pci_dev *bridge = NULL;
  12022. while (pci_id->vendor != 0) {
  12023. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  12024. bridge);
  12025. if (!bridge) {
  12026. pci_id++;
  12027. continue;
  12028. }
  12029. if (pci_id->rev != PCI_ANY_ID) {
  12030. if (bridge->revision > pci_id->rev)
  12031. continue;
  12032. }
  12033. if (bridge->subordinate &&
  12034. (bridge->subordinate->number ==
  12035. tp->pdev->bus->number)) {
  12036. tg3_flag_set(tp, ICH_WORKAROUND);
  12037. pci_dev_put(bridge);
  12038. break;
  12039. }
  12040. }
  12041. }
  12042. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12043. static struct tg3_dev_id {
  12044. u32 vendor;
  12045. u32 device;
  12046. } bridge_chipsets[] = {
  12047. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  12048. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  12049. { },
  12050. };
  12051. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  12052. struct pci_dev *bridge = NULL;
  12053. while (pci_id->vendor != 0) {
  12054. bridge = pci_get_device(pci_id->vendor,
  12055. pci_id->device,
  12056. bridge);
  12057. if (!bridge) {
  12058. pci_id++;
  12059. continue;
  12060. }
  12061. if (bridge->subordinate &&
  12062. (bridge->subordinate->number <=
  12063. tp->pdev->bus->number) &&
  12064. (bridge->subordinate->busn_res.end >=
  12065. tp->pdev->bus->number)) {
  12066. tg3_flag_set(tp, 5701_DMA_BUG);
  12067. pci_dev_put(bridge);
  12068. break;
  12069. }
  12070. }
  12071. }
  12072. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  12073. * DMA addresses > 40-bit. This bridge may have other additional
  12074. * 57xx devices behind it in some 4-port NIC designs for example.
  12075. * Any tg3 device found behind the bridge will also need the 40-bit
  12076. * DMA workaround.
  12077. */
  12078. if (tg3_flag(tp, 5780_CLASS)) {
  12079. tg3_flag_set(tp, 40BIT_DMA_BUG);
  12080. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  12081. } else {
  12082. struct pci_dev *bridge = NULL;
  12083. do {
  12084. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  12085. PCI_DEVICE_ID_SERVERWORKS_EPB,
  12086. bridge);
  12087. if (bridge && bridge->subordinate &&
  12088. (bridge->subordinate->number <=
  12089. tp->pdev->bus->number) &&
  12090. (bridge->subordinate->busn_res.end >=
  12091. tp->pdev->bus->number)) {
  12092. tg3_flag_set(tp, 40BIT_DMA_BUG);
  12093. pci_dev_put(bridge);
  12094. break;
  12095. }
  12096. } while (bridge);
  12097. }
  12098. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12099. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  12100. tp->pdev_peer = tg3_find_peer(tp);
  12101. /* Determine TSO capabilities */
  12102. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
  12103. ; /* Do nothing. HW bug. */
  12104. else if (tg3_flag(tp, 57765_PLUS))
  12105. tg3_flag_set(tp, HW_TSO_3);
  12106. else if (tg3_flag(tp, 5755_PLUS) ||
  12107. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12108. tg3_flag_set(tp, HW_TSO_2);
  12109. else if (tg3_flag(tp, 5750_PLUS)) {
  12110. tg3_flag_set(tp, HW_TSO_1);
  12111. tg3_flag_set(tp, TSO_BUG);
  12112. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  12113. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  12114. tg3_flag_clear(tp, TSO_BUG);
  12115. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12116. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  12117. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  12118. tg3_flag_set(tp, TSO_BUG);
  12119. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  12120. tp->fw_needed = FIRMWARE_TG3TSO5;
  12121. else
  12122. tp->fw_needed = FIRMWARE_TG3TSO;
  12123. }
  12124. /* Selectively allow TSO based on operating conditions */
  12125. if (tg3_flag(tp, HW_TSO_1) ||
  12126. tg3_flag(tp, HW_TSO_2) ||
  12127. tg3_flag(tp, HW_TSO_3) ||
  12128. tp->fw_needed) {
  12129. /* For firmware TSO, assume ASF is disabled.
  12130. * We'll disable TSO later if we discover ASF
  12131. * is enabled in tg3_get_eeprom_hw_cfg().
  12132. */
  12133. tg3_flag_set(tp, TSO_CAPABLE);
  12134. } else {
  12135. tg3_flag_clear(tp, TSO_CAPABLE);
  12136. tg3_flag_clear(tp, TSO_BUG);
  12137. tp->fw_needed = NULL;
  12138. }
  12139. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12140. tp->fw_needed = FIRMWARE_TG3;
  12141. tp->irq_max = 1;
  12142. if (tg3_flag(tp, 5750_PLUS)) {
  12143. tg3_flag_set(tp, SUPPORT_MSI);
  12144. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  12145. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  12146. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  12147. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  12148. tp->pdev_peer == tp->pdev))
  12149. tg3_flag_clear(tp, SUPPORT_MSI);
  12150. if (tg3_flag(tp, 5755_PLUS) ||
  12151. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12152. tg3_flag_set(tp, 1SHOT_MSI);
  12153. }
  12154. if (tg3_flag(tp, 57765_PLUS)) {
  12155. tg3_flag_set(tp, SUPPORT_MSIX);
  12156. tp->irq_max = TG3_IRQ_MAX_VECS;
  12157. }
  12158. }
  12159. tp->txq_max = 1;
  12160. tp->rxq_max = 1;
  12161. if (tp->irq_max > 1) {
  12162. tp->rxq_max = TG3_RSS_MAX_NUM_QS;
  12163. tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
  12164. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12165. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12166. tp->txq_max = tp->irq_max - 1;
  12167. }
  12168. if (tg3_flag(tp, 5755_PLUS) ||
  12169. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12170. tg3_flag_set(tp, SHORT_DMA_BUG);
  12171. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  12172. tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
  12173. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12174. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12175. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12176. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  12177. if (tg3_flag(tp, 57765_PLUS) &&
  12178. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
  12179. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  12180. if (!tg3_flag(tp, 5705_PLUS) ||
  12181. tg3_flag(tp, 5780_CLASS) ||
  12182. tg3_flag(tp, USE_JUMBO_BDFLAG))
  12183. tg3_flag_set(tp, JUMBO_CAPABLE);
  12184. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12185. &pci_state_reg);
  12186. if (pci_is_pcie(tp->pdev)) {
  12187. u16 lnkctl;
  12188. tg3_flag_set(tp, PCI_EXPRESS);
  12189. pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
  12190. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  12191. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  12192. ASIC_REV_5906) {
  12193. tg3_flag_clear(tp, HW_TSO_2);
  12194. tg3_flag_clear(tp, TSO_CAPABLE);
  12195. }
  12196. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  12197. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12198. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  12199. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  12200. tg3_flag_set(tp, CLKREQ_BUG);
  12201. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  12202. tg3_flag_set(tp, L1PLLPD_EN);
  12203. }
  12204. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  12205. /* BCM5785 devices are effectively PCIe devices, and should
  12206. * follow PCIe codepaths, but do not have a PCIe capabilities
  12207. * section.
  12208. */
  12209. tg3_flag_set(tp, PCI_EXPRESS);
  12210. } else if (!tg3_flag(tp, 5705_PLUS) ||
  12211. tg3_flag(tp, 5780_CLASS)) {
  12212. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  12213. if (!tp->pcix_cap) {
  12214. dev_err(&tp->pdev->dev,
  12215. "Cannot find PCI-X capability, aborting\n");
  12216. return -EIO;
  12217. }
  12218. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  12219. tg3_flag_set(tp, PCIX_MODE);
  12220. }
  12221. /* If we have an AMD 762 or VIA K8T800 chipset, write
  12222. * reordering to the mailbox registers done by the host
  12223. * controller can cause major troubles. We read back from
  12224. * every mailbox register write to force the writes to be
  12225. * posted to the chip in order.
  12226. */
  12227. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  12228. !tg3_flag(tp, PCI_EXPRESS))
  12229. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  12230. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  12231. &tp->pci_cacheline_sz);
  12232. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  12233. &tp->pci_lat_timer);
  12234. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  12235. tp->pci_lat_timer < 64) {
  12236. tp->pci_lat_timer = 64;
  12237. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  12238. tp->pci_lat_timer);
  12239. }
  12240. /* Important! -- It is critical that the PCI-X hw workaround
  12241. * situation is decided before the first MMIO register access.
  12242. */
  12243. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  12244. /* 5700 BX chips need to have their TX producer index
  12245. * mailboxes written twice to workaround a bug.
  12246. */
  12247. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  12248. /* If we are in PCI-X mode, enable register write workaround.
  12249. *
  12250. * The workaround is to use indirect register accesses
  12251. * for all chip writes not to mailbox registers.
  12252. */
  12253. if (tg3_flag(tp, PCIX_MODE)) {
  12254. u32 pm_reg;
  12255. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  12256. /* The chip can have it's power management PCI config
  12257. * space registers clobbered due to this bug.
  12258. * So explicitly force the chip into D0 here.
  12259. */
  12260. pci_read_config_dword(tp->pdev,
  12261. tp->pm_cap + PCI_PM_CTRL,
  12262. &pm_reg);
  12263. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  12264. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  12265. pci_write_config_dword(tp->pdev,
  12266. tp->pm_cap + PCI_PM_CTRL,
  12267. pm_reg);
  12268. /* Also, force SERR#/PERR# in PCI command. */
  12269. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12270. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  12271. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12272. }
  12273. }
  12274. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  12275. tg3_flag_set(tp, PCI_HIGH_SPEED);
  12276. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  12277. tg3_flag_set(tp, PCI_32BIT);
  12278. /* Chip-specific fixup from Broadcom driver */
  12279. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  12280. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  12281. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  12282. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  12283. }
  12284. /* Default fast path register access methods */
  12285. tp->read32 = tg3_read32;
  12286. tp->write32 = tg3_write32;
  12287. tp->read32_mbox = tg3_read32;
  12288. tp->write32_mbox = tg3_write32;
  12289. tp->write32_tx_mbox = tg3_write32;
  12290. tp->write32_rx_mbox = tg3_write32;
  12291. /* Various workaround register access methods */
  12292. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  12293. tp->write32 = tg3_write_indirect_reg32;
  12294. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  12295. (tg3_flag(tp, PCI_EXPRESS) &&
  12296. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  12297. /*
  12298. * Back to back register writes can cause problems on these
  12299. * chips, the workaround is to read back all reg writes
  12300. * except those to mailbox regs.
  12301. *
  12302. * See tg3_write_indirect_reg32().
  12303. */
  12304. tp->write32 = tg3_write_flush_reg32;
  12305. }
  12306. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  12307. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  12308. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  12309. tp->write32_rx_mbox = tg3_write_flush_reg32;
  12310. }
  12311. if (tg3_flag(tp, ICH_WORKAROUND)) {
  12312. tp->read32 = tg3_read_indirect_reg32;
  12313. tp->write32 = tg3_write_indirect_reg32;
  12314. tp->read32_mbox = tg3_read_indirect_mbox;
  12315. tp->write32_mbox = tg3_write_indirect_mbox;
  12316. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  12317. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  12318. iounmap(tp->regs);
  12319. tp->regs = NULL;
  12320. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12321. pci_cmd &= ~PCI_COMMAND_MEMORY;
  12322. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12323. }
  12324. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12325. tp->read32_mbox = tg3_read32_mbox_5906;
  12326. tp->write32_mbox = tg3_write32_mbox_5906;
  12327. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  12328. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  12329. }
  12330. if (tp->write32 == tg3_write_indirect_reg32 ||
  12331. (tg3_flag(tp, PCIX_MODE) &&
  12332. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12333. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  12334. tg3_flag_set(tp, SRAM_USE_CONFIG);
  12335. /* The memory arbiter has to be enabled in order for SRAM accesses
  12336. * to succeed. Normally on powerup the tg3 chip firmware will make
  12337. * sure it is enabled, but other entities such as system netboot
  12338. * code might disable it.
  12339. */
  12340. val = tr32(MEMARB_MODE);
  12341. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  12342. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  12343. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12344. tg3_flag(tp, 5780_CLASS)) {
  12345. if (tg3_flag(tp, PCIX_MODE)) {
  12346. pci_read_config_dword(tp->pdev,
  12347. tp->pcix_cap + PCI_X_STATUS,
  12348. &val);
  12349. tp->pci_fn = val & 0x7;
  12350. }
  12351. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  12352. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  12353. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
  12354. NIC_SRAM_CPMUSTAT_SIG) {
  12355. tp->pci_fn = val & TG3_CPMU_STATUS_FMSK_5717;
  12356. tp->pci_fn = tp->pci_fn ? 1 : 0;
  12357. }
  12358. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12359. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  12360. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  12361. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
  12362. NIC_SRAM_CPMUSTAT_SIG) {
  12363. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
  12364. TG3_CPMU_STATUS_FSHFT_5719;
  12365. }
  12366. }
  12367. /* Get eeprom hw config before calling tg3_set_power_state().
  12368. * In particular, the TG3_FLAG_IS_NIC flag must be
  12369. * determined before calling tg3_set_power_state() so that
  12370. * we know whether or not to switch out of Vaux power.
  12371. * When the flag is set, it means that GPIO1 is used for eeprom
  12372. * write protect and also implies that it is a LOM where GPIOs
  12373. * are not used to switch power.
  12374. */
  12375. tg3_get_eeprom_hw_cfg(tp);
  12376. if (tp->fw_needed && tg3_flag(tp, ENABLE_ASF)) {
  12377. tg3_flag_clear(tp, TSO_CAPABLE);
  12378. tg3_flag_clear(tp, TSO_BUG);
  12379. tp->fw_needed = NULL;
  12380. }
  12381. if (tg3_flag(tp, ENABLE_APE)) {
  12382. /* Allow reads and writes to the
  12383. * APE register and memory space.
  12384. */
  12385. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  12386. PCISTATE_ALLOW_APE_SHMEM_WR |
  12387. PCISTATE_ALLOW_APE_PSPACE_WR;
  12388. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12389. pci_state_reg);
  12390. tg3_ape_lock_init(tp);
  12391. }
  12392. /* Set up tp->grc_local_ctrl before calling
  12393. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  12394. * will bring 5700's external PHY out of reset.
  12395. * It is also used as eeprom write protect on LOMs.
  12396. */
  12397. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  12398. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12399. tg3_flag(tp, EEPROM_WRITE_PROT))
  12400. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  12401. GRC_LCLCTRL_GPIO_OUTPUT1);
  12402. /* Unused GPIO3 must be driven as output on 5752 because there
  12403. * are no pull-up resistors on unused GPIO pins.
  12404. */
  12405. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  12406. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  12407. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12408. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  12409. tg3_flag(tp, 57765_CLASS))
  12410. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12411. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  12412. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  12413. /* Turn off the debug UART. */
  12414. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12415. if (tg3_flag(tp, IS_NIC))
  12416. /* Keep VMain power. */
  12417. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  12418. GRC_LCLCTRL_GPIO_OUTPUT0;
  12419. }
  12420. /* Switch out of Vaux if it is a NIC */
  12421. tg3_pwrsrc_switch_to_vmain(tp);
  12422. /* Derive initial jumbo mode from MTU assigned in
  12423. * ether_setup() via the alloc_etherdev() call
  12424. */
  12425. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  12426. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  12427. /* Determine WakeOnLan speed to use. */
  12428. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12429. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  12430. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  12431. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  12432. tg3_flag_clear(tp, WOL_SPEED_100MB);
  12433. } else {
  12434. tg3_flag_set(tp, WOL_SPEED_100MB);
  12435. }
  12436. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12437. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  12438. /* A few boards don't want Ethernet@WireSpeed phy feature */
  12439. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12440. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12441. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  12442. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  12443. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  12444. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  12445. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  12446. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  12447. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  12448. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  12449. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  12450. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  12451. if (tg3_flag(tp, 5705_PLUS) &&
  12452. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  12453. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  12454. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  12455. !tg3_flag(tp, 57765_PLUS)) {
  12456. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12457. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  12458. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  12459. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  12460. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  12461. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  12462. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  12463. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  12464. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  12465. } else
  12466. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  12467. }
  12468. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12469. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  12470. tp->phy_otp = tg3_read_otp_phycfg(tp);
  12471. if (tp->phy_otp == 0)
  12472. tp->phy_otp = TG3_OTP_DEFAULT;
  12473. }
  12474. if (tg3_flag(tp, CPMU_PRESENT))
  12475. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  12476. else
  12477. tp->mi_mode = MAC_MI_MODE_BASE;
  12478. tp->coalesce_mode = 0;
  12479. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  12480. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  12481. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  12482. /* Set these bits to enable statistics workaround. */
  12483. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12484. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  12485. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
  12486. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  12487. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  12488. }
  12489. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12490. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12491. tg3_flag_set(tp, USE_PHYLIB);
  12492. err = tg3_mdio_init(tp);
  12493. if (err)
  12494. return err;
  12495. /* Initialize data/descriptor byte/word swapping. */
  12496. val = tr32(GRC_MODE);
  12497. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12498. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  12499. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  12500. GRC_MODE_B2HRX_ENABLE |
  12501. GRC_MODE_HTX2B_ENABLE |
  12502. GRC_MODE_HOST_STACKUP);
  12503. else
  12504. val &= GRC_MODE_HOST_STACKUP;
  12505. tw32(GRC_MODE, val | tp->grc_mode);
  12506. tg3_switch_clocks(tp);
  12507. /* Clear this out for sanity. */
  12508. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12509. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12510. &pci_state_reg);
  12511. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  12512. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  12513. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  12514. if (chiprevid == CHIPREV_ID_5701_A0 ||
  12515. chiprevid == CHIPREV_ID_5701_B0 ||
  12516. chiprevid == CHIPREV_ID_5701_B2 ||
  12517. chiprevid == CHIPREV_ID_5701_B5) {
  12518. void __iomem *sram_base;
  12519. /* Write some dummy words into the SRAM status block
  12520. * area, see if it reads back correctly. If the return
  12521. * value is bad, force enable the PCIX workaround.
  12522. */
  12523. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  12524. writel(0x00000000, sram_base);
  12525. writel(0x00000000, sram_base + 4);
  12526. writel(0xffffffff, sram_base + 4);
  12527. if (readl(sram_base) != 0x00000000)
  12528. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  12529. }
  12530. }
  12531. udelay(50);
  12532. tg3_nvram_init(tp);
  12533. grc_misc_cfg = tr32(GRC_MISC_CFG);
  12534. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  12535. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12536. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  12537. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  12538. tg3_flag_set(tp, IS_5788);
  12539. if (!tg3_flag(tp, IS_5788) &&
  12540. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  12541. tg3_flag_set(tp, TAGGED_STATUS);
  12542. if (tg3_flag(tp, TAGGED_STATUS)) {
  12543. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  12544. HOSTCC_MODE_CLRTICK_TXBD);
  12545. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  12546. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12547. tp->misc_host_ctrl);
  12548. }
  12549. /* Preserve the APE MAC_MODE bits */
  12550. if (tg3_flag(tp, ENABLE_APE))
  12551. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  12552. else
  12553. tp->mac_mode = 0;
  12554. /* these are limited to 10/100 only */
  12555. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  12556. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  12557. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12558. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  12559. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  12560. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  12561. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  12562. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  12563. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  12564. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  12565. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  12566. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  12567. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  12568. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  12569. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  12570. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  12571. err = tg3_phy_probe(tp);
  12572. if (err) {
  12573. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  12574. /* ... but do not return immediately ... */
  12575. tg3_mdio_fini(tp);
  12576. }
  12577. tg3_read_vpd(tp);
  12578. tg3_read_fw_ver(tp);
  12579. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  12580. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12581. } else {
  12582. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12583. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12584. else
  12585. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12586. }
  12587. /* 5700 {AX,BX} chips have a broken status block link
  12588. * change bit implementation, so we must use the
  12589. * status register in those cases.
  12590. */
  12591. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12592. tg3_flag_set(tp, USE_LINKCHG_REG);
  12593. else
  12594. tg3_flag_clear(tp, USE_LINKCHG_REG);
  12595. /* The led_ctrl is set during tg3_phy_probe, here we might
  12596. * have to force the link status polling mechanism based
  12597. * upon subsystem IDs.
  12598. */
  12599. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  12600. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12601. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  12602. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12603. tg3_flag_set(tp, USE_LINKCHG_REG);
  12604. }
  12605. /* For all SERDES we poll the MAC status register. */
  12606. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  12607. tg3_flag_set(tp, POLL_SERDES);
  12608. else
  12609. tg3_flag_clear(tp, POLL_SERDES);
  12610. tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
  12611. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  12612. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12613. tg3_flag(tp, PCIX_MODE)) {
  12614. tp->rx_offset = NET_SKB_PAD;
  12615. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  12616. tp->rx_copy_thresh = ~(u16)0;
  12617. #endif
  12618. }
  12619. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  12620. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  12621. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  12622. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  12623. /* Increment the rx prod index on the rx std ring by at most
  12624. * 8 for these chips to workaround hw errata.
  12625. */
  12626. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  12627. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  12628. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  12629. tp->rx_std_max_post = 8;
  12630. if (tg3_flag(tp, ASPM_WORKAROUND))
  12631. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  12632. PCIE_PWR_MGMT_L1_THRESH_MSK;
  12633. return err;
  12634. }
  12635. #ifdef CONFIG_SPARC
  12636. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  12637. {
  12638. struct net_device *dev = tp->dev;
  12639. struct pci_dev *pdev = tp->pdev;
  12640. struct device_node *dp = pci_device_to_OF_node(pdev);
  12641. const unsigned char *addr;
  12642. int len;
  12643. addr = of_get_property(dp, "local-mac-address", &len);
  12644. if (addr && len == 6) {
  12645. memcpy(dev->dev_addr, addr, 6);
  12646. memcpy(dev->perm_addr, dev->dev_addr, 6);
  12647. return 0;
  12648. }
  12649. return -ENODEV;
  12650. }
  12651. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  12652. {
  12653. struct net_device *dev = tp->dev;
  12654. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  12655. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  12656. return 0;
  12657. }
  12658. #endif
  12659. static int __devinit tg3_get_device_address(struct tg3 *tp)
  12660. {
  12661. struct net_device *dev = tp->dev;
  12662. u32 hi, lo, mac_offset;
  12663. int addr_ok = 0;
  12664. #ifdef CONFIG_SPARC
  12665. if (!tg3_get_macaddr_sparc(tp))
  12666. return 0;
  12667. #endif
  12668. mac_offset = 0x7c;
  12669. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12670. tg3_flag(tp, 5780_CLASS)) {
  12671. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  12672. mac_offset = 0xcc;
  12673. if (tg3_nvram_lock(tp))
  12674. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  12675. else
  12676. tg3_nvram_unlock(tp);
  12677. } else if (tg3_flag(tp, 5717_PLUS)) {
  12678. if (tp->pci_fn & 1)
  12679. mac_offset = 0xcc;
  12680. if (tp->pci_fn > 1)
  12681. mac_offset += 0x18c;
  12682. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12683. mac_offset = 0x10;
  12684. /* First try to get it from MAC address mailbox. */
  12685. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  12686. if ((hi >> 16) == 0x484b) {
  12687. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12688. dev->dev_addr[1] = (hi >> 0) & 0xff;
  12689. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  12690. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12691. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12692. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12693. dev->dev_addr[5] = (lo >> 0) & 0xff;
  12694. /* Some old bootcode may report a 0 MAC address in SRAM */
  12695. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  12696. }
  12697. if (!addr_ok) {
  12698. /* Next, try NVRAM. */
  12699. if (!tg3_flag(tp, NO_NVRAM) &&
  12700. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  12701. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  12702. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  12703. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  12704. }
  12705. /* Finally just fetch it out of the MAC control regs. */
  12706. else {
  12707. hi = tr32(MAC_ADDR_0_HIGH);
  12708. lo = tr32(MAC_ADDR_0_LOW);
  12709. dev->dev_addr[5] = lo & 0xff;
  12710. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12711. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12712. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12713. dev->dev_addr[1] = hi & 0xff;
  12714. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12715. }
  12716. }
  12717. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  12718. #ifdef CONFIG_SPARC
  12719. if (!tg3_get_default_macaddr_sparc(tp))
  12720. return 0;
  12721. #endif
  12722. return -EINVAL;
  12723. }
  12724. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  12725. return 0;
  12726. }
  12727. #define BOUNDARY_SINGLE_CACHELINE 1
  12728. #define BOUNDARY_MULTI_CACHELINE 2
  12729. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  12730. {
  12731. int cacheline_size;
  12732. u8 byte;
  12733. int goal;
  12734. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  12735. if (byte == 0)
  12736. cacheline_size = 1024;
  12737. else
  12738. cacheline_size = (int) byte * 4;
  12739. /* On 5703 and later chips, the boundary bits have no
  12740. * effect.
  12741. */
  12742. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12743. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  12744. !tg3_flag(tp, PCI_EXPRESS))
  12745. goto out;
  12746. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  12747. goal = BOUNDARY_MULTI_CACHELINE;
  12748. #else
  12749. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  12750. goal = BOUNDARY_SINGLE_CACHELINE;
  12751. #else
  12752. goal = 0;
  12753. #endif
  12754. #endif
  12755. if (tg3_flag(tp, 57765_PLUS)) {
  12756. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  12757. goto out;
  12758. }
  12759. if (!goal)
  12760. goto out;
  12761. /* PCI controllers on most RISC systems tend to disconnect
  12762. * when a device tries to burst across a cache-line boundary.
  12763. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  12764. *
  12765. * Unfortunately, for PCI-E there are only limited
  12766. * write-side controls for this, and thus for reads
  12767. * we will still get the disconnects. We'll also waste
  12768. * these PCI cycles for both read and write for chips
  12769. * other than 5700 and 5701 which do not implement the
  12770. * boundary bits.
  12771. */
  12772. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  12773. switch (cacheline_size) {
  12774. case 16:
  12775. case 32:
  12776. case 64:
  12777. case 128:
  12778. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12779. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  12780. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  12781. } else {
  12782. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12783. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12784. }
  12785. break;
  12786. case 256:
  12787. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  12788. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  12789. break;
  12790. default:
  12791. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12792. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12793. break;
  12794. }
  12795. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  12796. switch (cacheline_size) {
  12797. case 16:
  12798. case 32:
  12799. case 64:
  12800. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12801. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12802. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  12803. break;
  12804. }
  12805. /* fallthrough */
  12806. case 128:
  12807. default:
  12808. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12809. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  12810. break;
  12811. }
  12812. } else {
  12813. switch (cacheline_size) {
  12814. case 16:
  12815. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12816. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  12817. DMA_RWCTRL_WRITE_BNDRY_16);
  12818. break;
  12819. }
  12820. /* fallthrough */
  12821. case 32:
  12822. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12823. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  12824. DMA_RWCTRL_WRITE_BNDRY_32);
  12825. break;
  12826. }
  12827. /* fallthrough */
  12828. case 64:
  12829. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12830. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  12831. DMA_RWCTRL_WRITE_BNDRY_64);
  12832. break;
  12833. }
  12834. /* fallthrough */
  12835. case 128:
  12836. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12837. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  12838. DMA_RWCTRL_WRITE_BNDRY_128);
  12839. break;
  12840. }
  12841. /* fallthrough */
  12842. case 256:
  12843. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  12844. DMA_RWCTRL_WRITE_BNDRY_256);
  12845. break;
  12846. case 512:
  12847. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  12848. DMA_RWCTRL_WRITE_BNDRY_512);
  12849. break;
  12850. case 1024:
  12851. default:
  12852. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  12853. DMA_RWCTRL_WRITE_BNDRY_1024);
  12854. break;
  12855. }
  12856. }
  12857. out:
  12858. return val;
  12859. }
  12860. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  12861. {
  12862. struct tg3_internal_buffer_desc test_desc;
  12863. u32 sram_dma_descs;
  12864. int i, ret;
  12865. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  12866. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  12867. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  12868. tw32(RDMAC_STATUS, 0);
  12869. tw32(WDMAC_STATUS, 0);
  12870. tw32(BUFMGR_MODE, 0);
  12871. tw32(FTQ_RESET, 0);
  12872. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  12873. test_desc.addr_lo = buf_dma & 0xffffffff;
  12874. test_desc.nic_mbuf = 0x00002100;
  12875. test_desc.len = size;
  12876. /*
  12877. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  12878. * the *second* time the tg3 driver was getting loaded after an
  12879. * initial scan.
  12880. *
  12881. * Broadcom tells me:
  12882. * ...the DMA engine is connected to the GRC block and a DMA
  12883. * reset may affect the GRC block in some unpredictable way...
  12884. * The behavior of resets to individual blocks has not been tested.
  12885. *
  12886. * Broadcom noted the GRC reset will also reset all sub-components.
  12887. */
  12888. if (to_device) {
  12889. test_desc.cqid_sqid = (13 << 8) | 2;
  12890. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  12891. udelay(40);
  12892. } else {
  12893. test_desc.cqid_sqid = (16 << 8) | 7;
  12894. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  12895. udelay(40);
  12896. }
  12897. test_desc.flags = 0x00000005;
  12898. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  12899. u32 val;
  12900. val = *(((u32 *)&test_desc) + i);
  12901. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  12902. sram_dma_descs + (i * sizeof(u32)));
  12903. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  12904. }
  12905. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12906. if (to_device)
  12907. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  12908. else
  12909. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  12910. ret = -ENODEV;
  12911. for (i = 0; i < 40; i++) {
  12912. u32 val;
  12913. if (to_device)
  12914. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  12915. else
  12916. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  12917. if ((val & 0xffff) == sram_dma_descs) {
  12918. ret = 0;
  12919. break;
  12920. }
  12921. udelay(100);
  12922. }
  12923. return ret;
  12924. }
  12925. #define TEST_BUFFER_SIZE 0x2000
  12926. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  12927. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  12928. { },
  12929. };
  12930. static int __devinit tg3_test_dma(struct tg3 *tp)
  12931. {
  12932. dma_addr_t buf_dma;
  12933. u32 *buf, saved_dma_rwctrl;
  12934. int ret = 0;
  12935. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  12936. &buf_dma, GFP_KERNEL);
  12937. if (!buf) {
  12938. ret = -ENOMEM;
  12939. goto out_nofree;
  12940. }
  12941. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  12942. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  12943. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  12944. if (tg3_flag(tp, 57765_PLUS))
  12945. goto out;
  12946. if (tg3_flag(tp, PCI_EXPRESS)) {
  12947. /* DMA read watermark not used on PCIE */
  12948. tp->dma_rwctrl |= 0x00180000;
  12949. } else if (!tg3_flag(tp, PCIX_MODE)) {
  12950. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  12951. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  12952. tp->dma_rwctrl |= 0x003f0000;
  12953. else
  12954. tp->dma_rwctrl |= 0x003f000f;
  12955. } else {
  12956. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12957. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  12958. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  12959. u32 read_water = 0x7;
  12960. /* If the 5704 is behind the EPB bridge, we can
  12961. * do the less restrictive ONE_DMA workaround for
  12962. * better performance.
  12963. */
  12964. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  12965. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12966. tp->dma_rwctrl |= 0x8000;
  12967. else if (ccval == 0x6 || ccval == 0x7)
  12968. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  12969. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  12970. read_water = 4;
  12971. /* Set bit 23 to enable PCIX hw bug fix */
  12972. tp->dma_rwctrl |=
  12973. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  12974. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  12975. (1 << 23);
  12976. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  12977. /* 5780 always in PCIX mode */
  12978. tp->dma_rwctrl |= 0x00144000;
  12979. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  12980. /* 5714 always in PCIX mode */
  12981. tp->dma_rwctrl |= 0x00148000;
  12982. } else {
  12983. tp->dma_rwctrl |= 0x001b000f;
  12984. }
  12985. }
  12986. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12987. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12988. tp->dma_rwctrl &= 0xfffffff0;
  12989. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12990. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12991. /* Remove this if it causes problems for some boards. */
  12992. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  12993. /* On 5700/5701 chips, we need to set this bit.
  12994. * Otherwise the chip will issue cacheline transactions
  12995. * to streamable DMA memory with not all the byte
  12996. * enables turned on. This is an error on several
  12997. * RISC PCI controllers, in particular sparc64.
  12998. *
  12999. * On 5703/5704 chips, this bit has been reassigned
  13000. * a different meaning. In particular, it is used
  13001. * on those chips to enable a PCI-X workaround.
  13002. */
  13003. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  13004. }
  13005. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13006. #if 0
  13007. /* Unneeded, already done by tg3_get_invariants. */
  13008. tg3_switch_clocks(tp);
  13009. #endif
  13010. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  13011. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  13012. goto out;
  13013. /* It is best to perform DMA test with maximum write burst size
  13014. * to expose the 5700/5701 write DMA bug.
  13015. */
  13016. saved_dma_rwctrl = tp->dma_rwctrl;
  13017. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13018. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13019. while (1) {
  13020. u32 *p = buf, i;
  13021. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  13022. p[i] = i;
  13023. /* Send the buffer to the chip. */
  13024. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  13025. if (ret) {
  13026. dev_err(&tp->pdev->dev,
  13027. "%s: Buffer write failed. err = %d\n",
  13028. __func__, ret);
  13029. break;
  13030. }
  13031. #if 0
  13032. /* validate data reached card RAM correctly. */
  13033. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  13034. u32 val;
  13035. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  13036. if (le32_to_cpu(val) != p[i]) {
  13037. dev_err(&tp->pdev->dev,
  13038. "%s: Buffer corrupted on device! "
  13039. "(%d != %d)\n", __func__, val, i);
  13040. /* ret = -ENODEV here? */
  13041. }
  13042. p[i] = 0;
  13043. }
  13044. #endif
  13045. /* Now read it back. */
  13046. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  13047. if (ret) {
  13048. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  13049. "err = %d\n", __func__, ret);
  13050. break;
  13051. }
  13052. /* Verify it. */
  13053. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  13054. if (p[i] == i)
  13055. continue;
  13056. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  13057. DMA_RWCTRL_WRITE_BNDRY_16) {
  13058. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13059. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  13060. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13061. break;
  13062. } else {
  13063. dev_err(&tp->pdev->dev,
  13064. "%s: Buffer corrupted on read back! "
  13065. "(%d != %d)\n", __func__, p[i], i);
  13066. ret = -ENODEV;
  13067. goto out;
  13068. }
  13069. }
  13070. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  13071. /* Success. */
  13072. ret = 0;
  13073. break;
  13074. }
  13075. }
  13076. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  13077. DMA_RWCTRL_WRITE_BNDRY_16) {
  13078. /* DMA test passed without adjusting DMA boundary,
  13079. * now look for chipsets that are known to expose the
  13080. * DMA bug without failing the test.
  13081. */
  13082. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  13083. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13084. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  13085. } else {
  13086. /* Safe to use the calculated DMA boundary. */
  13087. tp->dma_rwctrl = saved_dma_rwctrl;
  13088. }
  13089. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13090. }
  13091. out:
  13092. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  13093. out_nofree:
  13094. return ret;
  13095. }
  13096. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  13097. {
  13098. if (tg3_flag(tp, 57765_PLUS)) {
  13099. tp->bufmgr_config.mbuf_read_dma_low_water =
  13100. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13101. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13102. DEFAULT_MB_MACRX_LOW_WATER_57765;
  13103. tp->bufmgr_config.mbuf_high_water =
  13104. DEFAULT_MB_HIGH_WATER_57765;
  13105. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13106. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13107. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13108. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  13109. tp->bufmgr_config.mbuf_high_water_jumbo =
  13110. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  13111. } else if (tg3_flag(tp, 5705_PLUS)) {
  13112. tp->bufmgr_config.mbuf_read_dma_low_water =
  13113. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13114. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13115. DEFAULT_MB_MACRX_LOW_WATER_5705;
  13116. tp->bufmgr_config.mbuf_high_water =
  13117. DEFAULT_MB_HIGH_WATER_5705;
  13118. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  13119. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13120. DEFAULT_MB_MACRX_LOW_WATER_5906;
  13121. tp->bufmgr_config.mbuf_high_water =
  13122. DEFAULT_MB_HIGH_WATER_5906;
  13123. }
  13124. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13125. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  13126. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13127. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  13128. tp->bufmgr_config.mbuf_high_water_jumbo =
  13129. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  13130. } else {
  13131. tp->bufmgr_config.mbuf_read_dma_low_water =
  13132. DEFAULT_MB_RDMA_LOW_WATER;
  13133. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13134. DEFAULT_MB_MACRX_LOW_WATER;
  13135. tp->bufmgr_config.mbuf_high_water =
  13136. DEFAULT_MB_HIGH_WATER;
  13137. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13138. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  13139. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13140. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  13141. tp->bufmgr_config.mbuf_high_water_jumbo =
  13142. DEFAULT_MB_HIGH_WATER_JUMBO;
  13143. }
  13144. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  13145. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  13146. }
  13147. static char * __devinit tg3_phy_string(struct tg3 *tp)
  13148. {
  13149. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  13150. case TG3_PHY_ID_BCM5400: return "5400";
  13151. case TG3_PHY_ID_BCM5401: return "5401";
  13152. case TG3_PHY_ID_BCM5411: return "5411";
  13153. case TG3_PHY_ID_BCM5701: return "5701";
  13154. case TG3_PHY_ID_BCM5703: return "5703";
  13155. case TG3_PHY_ID_BCM5704: return "5704";
  13156. case TG3_PHY_ID_BCM5705: return "5705";
  13157. case TG3_PHY_ID_BCM5750: return "5750";
  13158. case TG3_PHY_ID_BCM5752: return "5752";
  13159. case TG3_PHY_ID_BCM5714: return "5714";
  13160. case TG3_PHY_ID_BCM5780: return "5780";
  13161. case TG3_PHY_ID_BCM5755: return "5755";
  13162. case TG3_PHY_ID_BCM5787: return "5787";
  13163. case TG3_PHY_ID_BCM5784: return "5784";
  13164. case TG3_PHY_ID_BCM5756: return "5722/5756";
  13165. case TG3_PHY_ID_BCM5906: return "5906";
  13166. case TG3_PHY_ID_BCM5761: return "5761";
  13167. case TG3_PHY_ID_BCM5718C: return "5718C";
  13168. case TG3_PHY_ID_BCM5718S: return "5718S";
  13169. case TG3_PHY_ID_BCM57765: return "57765";
  13170. case TG3_PHY_ID_BCM5719C: return "5719C";
  13171. case TG3_PHY_ID_BCM5720C: return "5720C";
  13172. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  13173. case 0: return "serdes";
  13174. default: return "unknown";
  13175. }
  13176. }
  13177. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  13178. {
  13179. if (tg3_flag(tp, PCI_EXPRESS)) {
  13180. strcpy(str, "PCI Express");
  13181. return str;
  13182. } else if (tg3_flag(tp, PCIX_MODE)) {
  13183. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  13184. strcpy(str, "PCIX:");
  13185. if ((clock_ctrl == 7) ||
  13186. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  13187. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  13188. strcat(str, "133MHz");
  13189. else if (clock_ctrl == 0)
  13190. strcat(str, "33MHz");
  13191. else if (clock_ctrl == 2)
  13192. strcat(str, "50MHz");
  13193. else if (clock_ctrl == 4)
  13194. strcat(str, "66MHz");
  13195. else if (clock_ctrl == 6)
  13196. strcat(str, "100MHz");
  13197. } else {
  13198. strcpy(str, "PCI:");
  13199. if (tg3_flag(tp, PCI_HIGH_SPEED))
  13200. strcat(str, "66MHz");
  13201. else
  13202. strcat(str, "33MHz");
  13203. }
  13204. if (tg3_flag(tp, PCI_32BIT))
  13205. strcat(str, ":32-bit");
  13206. else
  13207. strcat(str, ":64-bit");
  13208. return str;
  13209. }
  13210. static void __devinit tg3_init_coal(struct tg3 *tp)
  13211. {
  13212. struct ethtool_coalesce *ec = &tp->coal;
  13213. memset(ec, 0, sizeof(*ec));
  13214. ec->cmd = ETHTOOL_GCOALESCE;
  13215. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  13216. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  13217. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  13218. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  13219. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  13220. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  13221. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  13222. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  13223. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  13224. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  13225. HOSTCC_MODE_CLRTICK_TXBD)) {
  13226. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  13227. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  13228. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  13229. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  13230. }
  13231. if (tg3_flag(tp, 5705_PLUS)) {
  13232. ec->rx_coalesce_usecs_irq = 0;
  13233. ec->tx_coalesce_usecs_irq = 0;
  13234. ec->stats_block_coalesce_usecs = 0;
  13235. }
  13236. }
  13237. static int __devinit tg3_init_one(struct pci_dev *pdev,
  13238. const struct pci_device_id *ent)
  13239. {
  13240. struct net_device *dev;
  13241. struct tg3 *tp;
  13242. int i, err, pm_cap;
  13243. u32 sndmbx, rcvmbx, intmbx;
  13244. char str[40];
  13245. u64 dma_mask, persist_dma_mask;
  13246. netdev_features_t features = 0;
  13247. printk_once(KERN_INFO "%s\n", version);
  13248. err = pci_enable_device(pdev);
  13249. if (err) {
  13250. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  13251. return err;
  13252. }
  13253. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  13254. if (err) {
  13255. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  13256. goto err_out_disable_pdev;
  13257. }
  13258. pci_set_master(pdev);
  13259. /* Find power-management capability. */
  13260. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  13261. if (pm_cap == 0) {
  13262. dev_err(&pdev->dev,
  13263. "Cannot find Power Management capability, aborting\n");
  13264. err = -EIO;
  13265. goto err_out_free_res;
  13266. }
  13267. err = pci_set_power_state(pdev, PCI_D0);
  13268. if (err) {
  13269. dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
  13270. goto err_out_free_res;
  13271. }
  13272. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  13273. if (!dev) {
  13274. err = -ENOMEM;
  13275. goto err_out_power_down;
  13276. }
  13277. SET_NETDEV_DEV(dev, &pdev->dev);
  13278. tp = netdev_priv(dev);
  13279. tp->pdev = pdev;
  13280. tp->dev = dev;
  13281. tp->pm_cap = pm_cap;
  13282. tp->rx_mode = TG3_DEF_RX_MODE;
  13283. tp->tx_mode = TG3_DEF_TX_MODE;
  13284. if (tg3_debug > 0)
  13285. tp->msg_enable = tg3_debug;
  13286. else
  13287. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  13288. /* The word/byte swap controls here control register access byte
  13289. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  13290. * setting below.
  13291. */
  13292. tp->misc_host_ctrl =
  13293. MISC_HOST_CTRL_MASK_PCI_INT |
  13294. MISC_HOST_CTRL_WORD_SWAP |
  13295. MISC_HOST_CTRL_INDIR_ACCESS |
  13296. MISC_HOST_CTRL_PCISTATE_RW;
  13297. /* The NONFRM (non-frame) byte/word swap controls take effect
  13298. * on descriptor entries, anything which isn't packet data.
  13299. *
  13300. * The StrongARM chips on the board (one for tx, one for rx)
  13301. * are running in big-endian mode.
  13302. */
  13303. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  13304. GRC_MODE_WSWAP_NONFRM_DATA);
  13305. #ifdef __BIG_ENDIAN
  13306. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  13307. #endif
  13308. spin_lock_init(&tp->lock);
  13309. spin_lock_init(&tp->indirect_lock);
  13310. INIT_WORK(&tp->reset_task, tg3_reset_task);
  13311. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  13312. if (!tp->regs) {
  13313. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  13314. err = -ENOMEM;
  13315. goto err_out_free_dev;
  13316. }
  13317. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  13318. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  13319. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  13320. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  13321. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  13322. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  13323. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  13324. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  13325. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
  13326. tg3_flag_set(tp, ENABLE_APE);
  13327. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  13328. if (!tp->aperegs) {
  13329. dev_err(&pdev->dev,
  13330. "Cannot map APE registers, aborting\n");
  13331. err = -ENOMEM;
  13332. goto err_out_iounmap;
  13333. }
  13334. }
  13335. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  13336. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  13337. dev->ethtool_ops = &tg3_ethtool_ops;
  13338. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  13339. dev->netdev_ops = &tg3_netdev_ops;
  13340. dev->irq = pdev->irq;
  13341. err = tg3_get_invariants(tp);
  13342. if (err) {
  13343. dev_err(&pdev->dev,
  13344. "Problem fetching invariants of chip, aborting\n");
  13345. goto err_out_apeunmap;
  13346. }
  13347. /* The EPB bridge inside 5714, 5715, and 5780 and any
  13348. * device behind the EPB cannot support DMA addresses > 40-bit.
  13349. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  13350. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  13351. * do DMA address check in tg3_start_xmit().
  13352. */
  13353. if (tg3_flag(tp, IS_5788))
  13354. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  13355. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  13356. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  13357. #ifdef CONFIG_HIGHMEM
  13358. dma_mask = DMA_BIT_MASK(64);
  13359. #endif
  13360. } else
  13361. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  13362. /* Configure DMA attributes. */
  13363. if (dma_mask > DMA_BIT_MASK(32)) {
  13364. err = pci_set_dma_mask(pdev, dma_mask);
  13365. if (!err) {
  13366. features |= NETIF_F_HIGHDMA;
  13367. err = pci_set_consistent_dma_mask(pdev,
  13368. persist_dma_mask);
  13369. if (err < 0) {
  13370. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  13371. "DMA for consistent allocations\n");
  13372. goto err_out_apeunmap;
  13373. }
  13374. }
  13375. }
  13376. if (err || dma_mask == DMA_BIT_MASK(32)) {
  13377. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  13378. if (err) {
  13379. dev_err(&pdev->dev,
  13380. "No usable DMA configuration, aborting\n");
  13381. goto err_out_apeunmap;
  13382. }
  13383. }
  13384. tg3_init_bufmgr_config(tp);
  13385. features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  13386. /* 5700 B0 chips do not support checksumming correctly due
  13387. * to hardware bugs.
  13388. */
  13389. if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
  13390. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  13391. if (tg3_flag(tp, 5755_PLUS))
  13392. features |= NETIF_F_IPV6_CSUM;
  13393. }
  13394. /* TSO is on by default on chips that support hardware TSO.
  13395. * Firmware TSO on older chips gives lower performance, so it
  13396. * is off by default, but can be enabled using ethtool.
  13397. */
  13398. if ((tg3_flag(tp, HW_TSO_1) ||
  13399. tg3_flag(tp, HW_TSO_2) ||
  13400. tg3_flag(tp, HW_TSO_3)) &&
  13401. (features & NETIF_F_IP_CSUM))
  13402. features |= NETIF_F_TSO;
  13403. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  13404. if (features & NETIF_F_IPV6_CSUM)
  13405. features |= NETIF_F_TSO6;
  13406. if (tg3_flag(tp, HW_TSO_3) ||
  13407. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  13408. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  13409. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  13410. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  13411. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  13412. features |= NETIF_F_TSO_ECN;
  13413. }
  13414. dev->features |= features;
  13415. dev->vlan_features |= features;
  13416. /*
  13417. * Add loopback capability only for a subset of devices that support
  13418. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  13419. * loopback for the remaining devices.
  13420. */
  13421. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  13422. !tg3_flag(tp, CPMU_PRESENT))
  13423. /* Add the loopback capability */
  13424. features |= NETIF_F_LOOPBACK;
  13425. dev->hw_features |= features;
  13426. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  13427. !tg3_flag(tp, TSO_CAPABLE) &&
  13428. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  13429. tg3_flag_set(tp, MAX_RXPEND_64);
  13430. tp->rx_pending = 63;
  13431. }
  13432. err = tg3_get_device_address(tp);
  13433. if (err) {
  13434. dev_err(&pdev->dev,
  13435. "Could not obtain valid ethernet address, aborting\n");
  13436. goto err_out_apeunmap;
  13437. }
  13438. /*
  13439. * Reset chip in case UNDI or EFI driver did not shutdown
  13440. * DMA self test will enable WDMAC and we'll see (spurious)
  13441. * pending DMA on the PCI bus at that point.
  13442. */
  13443. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  13444. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  13445. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  13446. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13447. }
  13448. err = tg3_test_dma(tp);
  13449. if (err) {
  13450. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  13451. goto err_out_apeunmap;
  13452. }
  13453. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  13454. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  13455. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  13456. for (i = 0; i < tp->irq_max; i++) {
  13457. struct tg3_napi *tnapi = &tp->napi[i];
  13458. tnapi->tp = tp;
  13459. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  13460. tnapi->int_mbox = intmbx;
  13461. if (i <= 4)
  13462. intmbx += 0x8;
  13463. else
  13464. intmbx += 0x4;
  13465. tnapi->consmbox = rcvmbx;
  13466. tnapi->prodmbox = sndmbx;
  13467. if (i)
  13468. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  13469. else
  13470. tnapi->coal_now = HOSTCC_MODE_NOW;
  13471. if (!tg3_flag(tp, SUPPORT_MSIX))
  13472. break;
  13473. /*
  13474. * If we support MSIX, we'll be using RSS. If we're using
  13475. * RSS, the first vector only handles link interrupts and the
  13476. * remaining vectors handle rx and tx interrupts. Reuse the
  13477. * mailbox values for the next iteration. The values we setup
  13478. * above are still useful for the single vectored mode.
  13479. */
  13480. if (!i)
  13481. continue;
  13482. rcvmbx += 0x8;
  13483. if (sndmbx & 0x4)
  13484. sndmbx -= 0x4;
  13485. else
  13486. sndmbx += 0xc;
  13487. }
  13488. tg3_init_coal(tp);
  13489. pci_set_drvdata(pdev, dev);
  13490. if (tg3_flag(tp, 5717_PLUS)) {
  13491. /* Resume a low-power mode */
  13492. tg3_frob_aux_power(tp, false);
  13493. }
  13494. tg3_timer_init(tp);
  13495. err = register_netdev(dev);
  13496. if (err) {
  13497. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  13498. goto err_out_apeunmap;
  13499. }
  13500. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  13501. tp->board_part_number,
  13502. tp->pci_chip_rev_id,
  13503. tg3_bus_string(tp, str),
  13504. dev->dev_addr);
  13505. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  13506. struct phy_device *phydev;
  13507. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  13508. netdev_info(dev,
  13509. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  13510. phydev->drv->name, dev_name(&phydev->dev));
  13511. } else {
  13512. char *ethtype;
  13513. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  13514. ethtype = "10/100Base-TX";
  13515. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  13516. ethtype = "1000Base-SX";
  13517. else
  13518. ethtype = "10/100/1000Base-T";
  13519. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  13520. "(WireSpeed[%d], EEE[%d])\n",
  13521. tg3_phy_string(tp), ethtype,
  13522. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  13523. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  13524. }
  13525. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  13526. (dev->features & NETIF_F_RXCSUM) != 0,
  13527. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  13528. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  13529. tg3_flag(tp, ENABLE_ASF) != 0,
  13530. tg3_flag(tp, TSO_CAPABLE) != 0);
  13531. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  13532. tp->dma_rwctrl,
  13533. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  13534. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  13535. pci_save_state(pdev);
  13536. return 0;
  13537. err_out_apeunmap:
  13538. if (tp->aperegs) {
  13539. iounmap(tp->aperegs);
  13540. tp->aperegs = NULL;
  13541. }
  13542. err_out_iounmap:
  13543. if (tp->regs) {
  13544. iounmap(tp->regs);
  13545. tp->regs = NULL;
  13546. }
  13547. err_out_free_dev:
  13548. free_netdev(dev);
  13549. err_out_power_down:
  13550. pci_set_power_state(pdev, PCI_D3hot);
  13551. err_out_free_res:
  13552. pci_release_regions(pdev);
  13553. err_out_disable_pdev:
  13554. pci_disable_device(pdev);
  13555. pci_set_drvdata(pdev, NULL);
  13556. return err;
  13557. }
  13558. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  13559. {
  13560. struct net_device *dev = pci_get_drvdata(pdev);
  13561. if (dev) {
  13562. struct tg3 *tp = netdev_priv(dev);
  13563. release_firmware(tp->fw);
  13564. tg3_reset_task_cancel(tp);
  13565. if (tg3_flag(tp, USE_PHYLIB)) {
  13566. tg3_phy_fini(tp);
  13567. tg3_mdio_fini(tp);
  13568. }
  13569. unregister_netdev(dev);
  13570. if (tp->aperegs) {
  13571. iounmap(tp->aperegs);
  13572. tp->aperegs = NULL;
  13573. }
  13574. if (tp->regs) {
  13575. iounmap(tp->regs);
  13576. tp->regs = NULL;
  13577. }
  13578. free_netdev(dev);
  13579. pci_release_regions(pdev);
  13580. pci_disable_device(pdev);
  13581. pci_set_drvdata(pdev, NULL);
  13582. }
  13583. }
  13584. #ifdef CONFIG_PM_SLEEP
  13585. static int tg3_suspend(struct device *device)
  13586. {
  13587. struct pci_dev *pdev = to_pci_dev(device);
  13588. struct net_device *dev = pci_get_drvdata(pdev);
  13589. struct tg3 *tp = netdev_priv(dev);
  13590. int err;
  13591. if (!netif_running(dev))
  13592. return 0;
  13593. tg3_reset_task_cancel(tp);
  13594. tg3_phy_stop(tp);
  13595. tg3_netif_stop(tp);
  13596. tg3_timer_stop(tp);
  13597. tg3_full_lock(tp, 1);
  13598. tg3_disable_ints(tp);
  13599. tg3_full_unlock(tp);
  13600. netif_device_detach(dev);
  13601. tg3_full_lock(tp, 0);
  13602. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13603. tg3_flag_clear(tp, INIT_COMPLETE);
  13604. tg3_full_unlock(tp);
  13605. err = tg3_power_down_prepare(tp);
  13606. if (err) {
  13607. int err2;
  13608. tg3_full_lock(tp, 0);
  13609. tg3_flag_set(tp, INIT_COMPLETE);
  13610. err2 = tg3_restart_hw(tp, 1);
  13611. if (err2)
  13612. goto out;
  13613. tg3_timer_start(tp);
  13614. netif_device_attach(dev);
  13615. tg3_netif_start(tp);
  13616. out:
  13617. tg3_full_unlock(tp);
  13618. if (!err2)
  13619. tg3_phy_start(tp);
  13620. }
  13621. return err;
  13622. }
  13623. static int tg3_resume(struct device *device)
  13624. {
  13625. struct pci_dev *pdev = to_pci_dev(device);
  13626. struct net_device *dev = pci_get_drvdata(pdev);
  13627. struct tg3 *tp = netdev_priv(dev);
  13628. int err;
  13629. if (!netif_running(dev))
  13630. return 0;
  13631. netif_device_attach(dev);
  13632. tg3_full_lock(tp, 0);
  13633. tg3_flag_set(tp, INIT_COMPLETE);
  13634. err = tg3_restart_hw(tp, 1);
  13635. if (err)
  13636. goto out;
  13637. tg3_timer_start(tp);
  13638. tg3_netif_start(tp);
  13639. out:
  13640. tg3_full_unlock(tp);
  13641. if (!err)
  13642. tg3_phy_start(tp);
  13643. return err;
  13644. }
  13645. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  13646. #define TG3_PM_OPS (&tg3_pm_ops)
  13647. #else
  13648. #define TG3_PM_OPS NULL
  13649. #endif /* CONFIG_PM_SLEEP */
  13650. /**
  13651. * tg3_io_error_detected - called when PCI error is detected
  13652. * @pdev: Pointer to PCI device
  13653. * @state: The current pci connection state
  13654. *
  13655. * This function is called after a PCI bus error affecting
  13656. * this device has been detected.
  13657. */
  13658. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  13659. pci_channel_state_t state)
  13660. {
  13661. struct net_device *netdev = pci_get_drvdata(pdev);
  13662. struct tg3 *tp = netdev_priv(netdev);
  13663. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  13664. netdev_info(netdev, "PCI I/O error detected\n");
  13665. rtnl_lock();
  13666. if (!netif_running(netdev))
  13667. goto done;
  13668. tg3_phy_stop(tp);
  13669. tg3_netif_stop(tp);
  13670. tg3_timer_stop(tp);
  13671. /* Want to make sure that the reset task doesn't run */
  13672. tg3_reset_task_cancel(tp);
  13673. netif_device_detach(netdev);
  13674. /* Clean up software state, even if MMIO is blocked */
  13675. tg3_full_lock(tp, 0);
  13676. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  13677. tg3_full_unlock(tp);
  13678. done:
  13679. if (state == pci_channel_io_perm_failure)
  13680. err = PCI_ERS_RESULT_DISCONNECT;
  13681. else
  13682. pci_disable_device(pdev);
  13683. rtnl_unlock();
  13684. return err;
  13685. }
  13686. /**
  13687. * tg3_io_slot_reset - called after the pci bus has been reset.
  13688. * @pdev: Pointer to PCI device
  13689. *
  13690. * Restart the card from scratch, as if from a cold-boot.
  13691. * At this point, the card has exprienced a hard reset,
  13692. * followed by fixups by BIOS, and has its config space
  13693. * set up identically to what it was at cold boot.
  13694. */
  13695. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  13696. {
  13697. struct net_device *netdev = pci_get_drvdata(pdev);
  13698. struct tg3 *tp = netdev_priv(netdev);
  13699. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  13700. int err;
  13701. rtnl_lock();
  13702. if (pci_enable_device(pdev)) {
  13703. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  13704. goto done;
  13705. }
  13706. pci_set_master(pdev);
  13707. pci_restore_state(pdev);
  13708. pci_save_state(pdev);
  13709. if (!netif_running(netdev)) {
  13710. rc = PCI_ERS_RESULT_RECOVERED;
  13711. goto done;
  13712. }
  13713. err = tg3_power_up(tp);
  13714. if (err)
  13715. goto done;
  13716. rc = PCI_ERS_RESULT_RECOVERED;
  13717. done:
  13718. rtnl_unlock();
  13719. return rc;
  13720. }
  13721. /**
  13722. * tg3_io_resume - called when traffic can start flowing again.
  13723. * @pdev: Pointer to PCI device
  13724. *
  13725. * This callback is called when the error recovery driver tells
  13726. * us that its OK to resume normal operation.
  13727. */
  13728. static void tg3_io_resume(struct pci_dev *pdev)
  13729. {
  13730. struct net_device *netdev = pci_get_drvdata(pdev);
  13731. struct tg3 *tp = netdev_priv(netdev);
  13732. int err;
  13733. rtnl_lock();
  13734. if (!netif_running(netdev))
  13735. goto done;
  13736. tg3_full_lock(tp, 0);
  13737. tg3_flag_set(tp, INIT_COMPLETE);
  13738. err = tg3_restart_hw(tp, 1);
  13739. tg3_full_unlock(tp);
  13740. if (err) {
  13741. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  13742. goto done;
  13743. }
  13744. netif_device_attach(netdev);
  13745. tg3_timer_start(tp);
  13746. tg3_netif_start(tp);
  13747. tg3_phy_start(tp);
  13748. done:
  13749. rtnl_unlock();
  13750. }
  13751. static const struct pci_error_handlers tg3_err_handler = {
  13752. .error_detected = tg3_io_error_detected,
  13753. .slot_reset = tg3_io_slot_reset,
  13754. .resume = tg3_io_resume
  13755. };
  13756. static struct pci_driver tg3_driver = {
  13757. .name = DRV_MODULE_NAME,
  13758. .id_table = tg3_pci_tbl,
  13759. .probe = tg3_init_one,
  13760. .remove = __devexit_p(tg3_remove_one),
  13761. .err_handler = &tg3_err_handler,
  13762. .driver.pm = TG3_PM_OPS,
  13763. };
  13764. static int __init tg3_init(void)
  13765. {
  13766. return pci_register_driver(&tg3_driver);
  13767. }
  13768. static void __exit tg3_cleanup(void)
  13769. {
  13770. pci_unregister_driver(&tg3_driver);
  13771. }
  13772. module_init(tg3_init);
  13773. module_exit(tg3_cleanup);