i8259.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533
  1. /*
  2. * 8259 interrupt controller emulation
  3. *
  4. * Copyright (c) 2003-2004 Fabrice Bellard
  5. * Copyright (c) 2007 Intel Corporation
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy
  8. * of this software and associated documentation files (the "Software"), to deal
  9. * in the Software without restriction, including without limitation the rights
  10. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  11. * copies of the Software, and to permit persons to whom the Software is
  12. * furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in
  15. * all copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  22. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  23. * THE SOFTWARE.
  24. * Authors:
  25. * Yaozu (Eddie) Dong <Eddie.dong@intel.com>
  26. * Port from Qemu.
  27. */
  28. #include <linux/mm.h>
  29. #include <linux/bitops.h>
  30. #include "irq.h"
  31. #include <linux/kvm_host.h>
  32. #include "trace.h"
  33. static void pic_clear_isr(struct kvm_kpic_state *s, int irq)
  34. {
  35. s->isr &= ~(1 << irq);
  36. s->isr_ack |= (1 << irq);
  37. if (s != &s->pics_state->pics[0])
  38. irq += 8;
  39. kvm_notify_acked_irq(s->pics_state->kvm, SELECT_PIC(irq), irq);
  40. }
  41. void kvm_pic_clear_isr_ack(struct kvm *kvm)
  42. {
  43. struct kvm_pic *s = pic_irqchip(kvm);
  44. spin_lock(&s->lock);
  45. s->pics[0].isr_ack = 0xff;
  46. s->pics[1].isr_ack = 0xff;
  47. spin_unlock(&s->lock);
  48. }
  49. /*
  50. * set irq level. If an edge is detected, then the IRR is set to 1
  51. */
  52. static inline int pic_set_irq1(struct kvm_kpic_state *s, int irq, int level)
  53. {
  54. int mask, ret = 1;
  55. mask = 1 << irq;
  56. if (s->elcr & mask) /* level triggered */
  57. if (level) {
  58. ret = !(s->irr & mask);
  59. s->irr |= mask;
  60. s->last_irr |= mask;
  61. } else {
  62. s->irr &= ~mask;
  63. s->last_irr &= ~mask;
  64. }
  65. else /* edge triggered */
  66. if (level) {
  67. if ((s->last_irr & mask) == 0) {
  68. ret = !(s->irr & mask);
  69. s->irr |= mask;
  70. }
  71. s->last_irr |= mask;
  72. } else
  73. s->last_irr &= ~mask;
  74. return (s->imr & mask) ? -1 : ret;
  75. }
  76. /*
  77. * return the highest priority found in mask (highest = smallest
  78. * number). Return 8 if no irq
  79. */
  80. static inline int get_priority(struct kvm_kpic_state *s, int mask)
  81. {
  82. int priority;
  83. if (mask == 0)
  84. return 8;
  85. priority = 0;
  86. while ((mask & (1 << ((priority + s->priority_add) & 7))) == 0)
  87. priority++;
  88. return priority;
  89. }
  90. /*
  91. * return the pic wanted interrupt. return -1 if none
  92. */
  93. static int pic_get_irq(struct kvm_kpic_state *s)
  94. {
  95. int mask, cur_priority, priority;
  96. mask = s->irr & ~s->imr;
  97. priority = get_priority(s, mask);
  98. if (priority == 8)
  99. return -1;
  100. /*
  101. * compute current priority. If special fully nested mode on the
  102. * master, the IRQ coming from the slave is not taken into account
  103. * for the priority computation.
  104. */
  105. mask = s->isr;
  106. if (s->special_fully_nested_mode && s == &s->pics_state->pics[0])
  107. mask &= ~(1 << 2);
  108. cur_priority = get_priority(s, mask);
  109. if (priority < cur_priority)
  110. /*
  111. * higher priority found: an irq should be generated
  112. */
  113. return (priority + s->priority_add) & 7;
  114. else
  115. return -1;
  116. }
  117. /*
  118. * raise irq to CPU if necessary. must be called every time the active
  119. * irq may change
  120. */
  121. static void pic_update_irq(struct kvm_pic *s)
  122. {
  123. int irq2, irq;
  124. irq2 = pic_get_irq(&s->pics[1]);
  125. if (irq2 >= 0) {
  126. /*
  127. * if irq request by slave pic, signal master PIC
  128. */
  129. pic_set_irq1(&s->pics[0], 2, 1);
  130. pic_set_irq1(&s->pics[0], 2, 0);
  131. }
  132. irq = pic_get_irq(&s->pics[0]);
  133. if (irq >= 0)
  134. s->irq_request(s->irq_request_opaque, 1);
  135. else
  136. s->irq_request(s->irq_request_opaque, 0);
  137. }
  138. void kvm_pic_update_irq(struct kvm_pic *s)
  139. {
  140. spin_lock(&s->lock);
  141. pic_update_irq(s);
  142. spin_unlock(&s->lock);
  143. }
  144. int kvm_pic_set_irq(void *opaque, int irq, int level)
  145. {
  146. struct kvm_pic *s = opaque;
  147. int ret = -1;
  148. spin_lock(&s->lock);
  149. if (irq >= 0 && irq < PIC_NUM_PINS) {
  150. ret = pic_set_irq1(&s->pics[irq >> 3], irq & 7, level);
  151. pic_update_irq(s);
  152. trace_kvm_pic_set_irq(irq >> 3, irq & 7, s->pics[irq >> 3].elcr,
  153. s->pics[irq >> 3].imr, ret == 0);
  154. }
  155. spin_unlock(&s->lock);
  156. return ret;
  157. }
  158. /*
  159. * acknowledge interrupt 'irq'
  160. */
  161. static inline void pic_intack(struct kvm_kpic_state *s, int irq)
  162. {
  163. s->isr |= 1 << irq;
  164. if (s->auto_eoi) {
  165. if (s->rotate_on_auto_eoi)
  166. s->priority_add = (irq + 1) & 7;
  167. pic_clear_isr(s, irq);
  168. }
  169. /*
  170. * We don't clear a level sensitive interrupt here
  171. */
  172. if (!(s->elcr & (1 << irq)))
  173. s->irr &= ~(1 << irq);
  174. }
  175. int kvm_pic_read_irq(struct kvm *kvm)
  176. {
  177. int irq, irq2, intno;
  178. struct kvm_pic *s = pic_irqchip(kvm);
  179. spin_lock(&s->lock);
  180. irq = pic_get_irq(&s->pics[0]);
  181. if (irq >= 0) {
  182. pic_intack(&s->pics[0], irq);
  183. if (irq == 2) {
  184. irq2 = pic_get_irq(&s->pics[1]);
  185. if (irq2 >= 0)
  186. pic_intack(&s->pics[1], irq2);
  187. else
  188. /*
  189. * spurious IRQ on slave controller
  190. */
  191. irq2 = 7;
  192. intno = s->pics[1].irq_base + irq2;
  193. irq = irq2 + 8;
  194. } else
  195. intno = s->pics[0].irq_base + irq;
  196. } else {
  197. /*
  198. * spurious IRQ on host controller
  199. */
  200. irq = 7;
  201. intno = s->pics[0].irq_base + irq;
  202. }
  203. pic_update_irq(s);
  204. spin_unlock(&s->lock);
  205. return intno;
  206. }
  207. void kvm_pic_reset(struct kvm_kpic_state *s)
  208. {
  209. int irq;
  210. struct kvm *kvm = s->pics_state->irq_request_opaque;
  211. struct kvm_vcpu *vcpu0 = kvm->bsp_vcpu;
  212. u8 irr = s->irr, isr = s->imr;
  213. s->last_irr = 0;
  214. s->irr = 0;
  215. s->imr = 0;
  216. s->isr = 0;
  217. s->isr_ack = 0xff;
  218. s->priority_add = 0;
  219. s->irq_base = 0;
  220. s->read_reg_select = 0;
  221. s->poll = 0;
  222. s->special_mask = 0;
  223. s->init_state = 0;
  224. s->auto_eoi = 0;
  225. s->rotate_on_auto_eoi = 0;
  226. s->special_fully_nested_mode = 0;
  227. s->init4 = 0;
  228. for (irq = 0; irq < PIC_NUM_PINS/2; irq++) {
  229. if (vcpu0 && kvm_apic_accept_pic_intr(vcpu0))
  230. if (irr & (1 << irq) || isr & (1 << irq)) {
  231. pic_clear_isr(s, irq);
  232. }
  233. }
  234. }
  235. static void pic_ioport_write(void *opaque, u32 addr, u32 val)
  236. {
  237. struct kvm_kpic_state *s = opaque;
  238. int priority, cmd, irq;
  239. addr &= 1;
  240. if (addr == 0) {
  241. if (val & 0x10) {
  242. kvm_pic_reset(s); /* init */
  243. /*
  244. * deassert a pending interrupt
  245. */
  246. s->pics_state->irq_request(s->pics_state->
  247. irq_request_opaque, 0);
  248. s->init_state = 1;
  249. s->init4 = val & 1;
  250. if (val & 0x02)
  251. printk(KERN_ERR "single mode not supported");
  252. if (val & 0x08)
  253. printk(KERN_ERR
  254. "level sensitive irq not supported");
  255. } else if (val & 0x08) {
  256. if (val & 0x04)
  257. s->poll = 1;
  258. if (val & 0x02)
  259. s->read_reg_select = val & 1;
  260. if (val & 0x40)
  261. s->special_mask = (val >> 5) & 1;
  262. } else {
  263. cmd = val >> 5;
  264. switch (cmd) {
  265. case 0:
  266. case 4:
  267. s->rotate_on_auto_eoi = cmd >> 2;
  268. break;
  269. case 1: /* end of interrupt */
  270. case 5:
  271. priority = get_priority(s, s->isr);
  272. if (priority != 8) {
  273. irq = (priority + s->priority_add) & 7;
  274. pic_clear_isr(s, irq);
  275. if (cmd == 5)
  276. s->priority_add = (irq + 1) & 7;
  277. pic_update_irq(s->pics_state);
  278. }
  279. break;
  280. case 3:
  281. irq = val & 7;
  282. pic_clear_isr(s, irq);
  283. pic_update_irq(s->pics_state);
  284. break;
  285. case 6:
  286. s->priority_add = (val + 1) & 7;
  287. pic_update_irq(s->pics_state);
  288. break;
  289. case 7:
  290. irq = val & 7;
  291. s->priority_add = (irq + 1) & 7;
  292. pic_clear_isr(s, irq);
  293. pic_update_irq(s->pics_state);
  294. break;
  295. default:
  296. break; /* no operation */
  297. }
  298. }
  299. } else
  300. switch (s->init_state) {
  301. case 0: /* normal mode */
  302. s->imr = val;
  303. pic_update_irq(s->pics_state);
  304. break;
  305. case 1:
  306. s->irq_base = val & 0xf8;
  307. s->init_state = 2;
  308. break;
  309. case 2:
  310. if (s->init4)
  311. s->init_state = 3;
  312. else
  313. s->init_state = 0;
  314. break;
  315. case 3:
  316. s->special_fully_nested_mode = (val >> 4) & 1;
  317. s->auto_eoi = (val >> 1) & 1;
  318. s->init_state = 0;
  319. break;
  320. }
  321. }
  322. static u32 pic_poll_read(struct kvm_kpic_state *s, u32 addr1)
  323. {
  324. int ret;
  325. ret = pic_get_irq(s);
  326. if (ret >= 0) {
  327. if (addr1 >> 7) {
  328. s->pics_state->pics[0].isr &= ~(1 << 2);
  329. s->pics_state->pics[0].irr &= ~(1 << 2);
  330. }
  331. s->irr &= ~(1 << ret);
  332. pic_clear_isr(s, ret);
  333. if (addr1 >> 7 || ret != 2)
  334. pic_update_irq(s->pics_state);
  335. } else {
  336. ret = 0x07;
  337. pic_update_irq(s->pics_state);
  338. }
  339. return ret;
  340. }
  341. static u32 pic_ioport_read(void *opaque, u32 addr1)
  342. {
  343. struct kvm_kpic_state *s = opaque;
  344. unsigned int addr;
  345. int ret;
  346. addr = addr1;
  347. addr &= 1;
  348. if (s->poll) {
  349. ret = pic_poll_read(s, addr1);
  350. s->poll = 0;
  351. } else
  352. if (addr == 0)
  353. if (s->read_reg_select)
  354. ret = s->isr;
  355. else
  356. ret = s->irr;
  357. else
  358. ret = s->imr;
  359. return ret;
  360. }
  361. static void elcr_ioport_write(void *opaque, u32 addr, u32 val)
  362. {
  363. struct kvm_kpic_state *s = opaque;
  364. s->elcr = val & s->elcr_mask;
  365. }
  366. static u32 elcr_ioport_read(void *opaque, u32 addr1)
  367. {
  368. struct kvm_kpic_state *s = opaque;
  369. return s->elcr;
  370. }
  371. static int picdev_in_range(gpa_t addr)
  372. {
  373. switch (addr) {
  374. case 0x20:
  375. case 0x21:
  376. case 0xa0:
  377. case 0xa1:
  378. case 0x4d0:
  379. case 0x4d1:
  380. return 1;
  381. default:
  382. return 0;
  383. }
  384. }
  385. static inline struct kvm_pic *to_pic(struct kvm_io_device *dev)
  386. {
  387. return container_of(dev, struct kvm_pic, dev);
  388. }
  389. static int picdev_write(struct kvm_io_device *this,
  390. gpa_t addr, int len, const void *val)
  391. {
  392. struct kvm_pic *s = to_pic(this);
  393. unsigned char data = *(unsigned char *)val;
  394. if (!picdev_in_range(addr))
  395. return -EOPNOTSUPP;
  396. if (len != 1) {
  397. if (printk_ratelimit())
  398. printk(KERN_ERR "PIC: non byte write\n");
  399. return 0;
  400. }
  401. spin_lock(&s->lock);
  402. switch (addr) {
  403. case 0x20:
  404. case 0x21:
  405. case 0xa0:
  406. case 0xa1:
  407. pic_ioport_write(&s->pics[addr >> 7], addr, data);
  408. break;
  409. case 0x4d0:
  410. case 0x4d1:
  411. elcr_ioport_write(&s->pics[addr & 1], addr, data);
  412. break;
  413. }
  414. spin_unlock(&s->lock);
  415. return 0;
  416. }
  417. static int picdev_read(struct kvm_io_device *this,
  418. gpa_t addr, int len, void *val)
  419. {
  420. struct kvm_pic *s = to_pic(this);
  421. unsigned char data = 0;
  422. if (!picdev_in_range(addr))
  423. return -EOPNOTSUPP;
  424. if (len != 1) {
  425. if (printk_ratelimit())
  426. printk(KERN_ERR "PIC: non byte read\n");
  427. return 0;
  428. }
  429. spin_lock(&s->lock);
  430. switch (addr) {
  431. case 0x20:
  432. case 0x21:
  433. case 0xa0:
  434. case 0xa1:
  435. data = pic_ioport_read(&s->pics[addr >> 7], addr);
  436. break;
  437. case 0x4d0:
  438. case 0x4d1:
  439. data = elcr_ioport_read(&s->pics[addr & 1], addr);
  440. break;
  441. }
  442. *(unsigned char *)val = data;
  443. spin_unlock(&s->lock);
  444. return 0;
  445. }
  446. /*
  447. * callback when PIC0 irq status changed
  448. */
  449. static void pic_irq_request(void *opaque, int level)
  450. {
  451. struct kvm *kvm = opaque;
  452. struct kvm_vcpu *vcpu = kvm->bsp_vcpu;
  453. struct kvm_pic *s = pic_irqchip(kvm);
  454. int irq = pic_get_irq(&s->pics[0]);
  455. s->output = level;
  456. if (vcpu && level && (s->pics[0].isr_ack & (1 << irq))) {
  457. s->pics[0].isr_ack &= ~(1 << irq);
  458. kvm_vcpu_kick(vcpu);
  459. }
  460. }
  461. static const struct kvm_io_device_ops picdev_ops = {
  462. .read = picdev_read,
  463. .write = picdev_write,
  464. };
  465. struct kvm_pic *kvm_create_pic(struct kvm *kvm)
  466. {
  467. struct kvm_pic *s;
  468. int ret;
  469. s = kzalloc(sizeof(struct kvm_pic), GFP_KERNEL);
  470. if (!s)
  471. return NULL;
  472. spin_lock_init(&s->lock);
  473. s->kvm = kvm;
  474. s->pics[0].elcr_mask = 0xf8;
  475. s->pics[1].elcr_mask = 0xde;
  476. s->irq_request = pic_irq_request;
  477. s->irq_request_opaque = kvm;
  478. s->pics[0].pics_state = s;
  479. s->pics[1].pics_state = s;
  480. /*
  481. * Initialize PIO device
  482. */
  483. kvm_iodevice_init(&s->dev, &picdev_ops);
  484. ret = kvm_io_bus_register_dev(kvm, &kvm->pio_bus, &s->dev);
  485. if (ret < 0) {
  486. kfree(s);
  487. return NULL;
  488. }
  489. return s;
  490. }