atl2.c 81 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127
  1. /*
  2. * Copyright(c) 2006 - 2007 Atheros Corporation. All rights reserved.
  3. * Copyright(c) 2007 - 2008 Chris Snook <csnook@redhat.com>
  4. *
  5. * Derived from Intel e1000 driver
  6. * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the Free
  10. * Software Foundation; either version 2 of the License, or (at your option)
  11. * any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along with
  19. * this program; if not, write to the Free Software Foundation, Inc., 59
  20. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  21. */
  22. #include <asm/atomic.h>
  23. #include <linux/crc32.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/etherdevice.h>
  26. #include <linux/ethtool.h>
  27. #include <linux/hardirq.h>
  28. #include <linux/if_vlan.h>
  29. #include <linux/in.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/ip.h>
  32. #include <linux/irqflags.h>
  33. #include <linux/irqreturn.h>
  34. #include <linux/mii.h>
  35. #include <linux/net.h>
  36. #include <linux/netdevice.h>
  37. #include <linux/pci.h>
  38. #include <linux/pci_ids.h>
  39. #include <linux/pm.h>
  40. #include <linux/skbuff.h>
  41. #include <linux/spinlock.h>
  42. #include <linux/string.h>
  43. #include <linux/tcp.h>
  44. #include <linux/timer.h>
  45. #include <linux/types.h>
  46. #include <linux/workqueue.h>
  47. #include "atl2.h"
  48. #define ATL2_DRV_VERSION "2.2.3"
  49. static char atl2_driver_name[] = "atl2";
  50. static const char atl2_driver_string[] = "Atheros(R) L2 Ethernet Driver";
  51. static char atl2_copyright[] = "Copyright (c) 2007 Atheros Corporation.";
  52. static char atl2_driver_version[] = ATL2_DRV_VERSION;
  53. MODULE_AUTHOR("Atheros Corporation <xiong.huang@atheros.com>, Chris Snook <csnook@redhat.com>");
  54. MODULE_DESCRIPTION("Atheros Fast Ethernet Network Driver");
  55. MODULE_LICENSE("GPL");
  56. MODULE_VERSION(ATL2_DRV_VERSION);
  57. /*
  58. * atl2_pci_tbl - PCI Device ID Table
  59. */
  60. static struct pci_device_id atl2_pci_tbl[] = {
  61. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L2)},
  62. /* required last entry */
  63. {0,}
  64. };
  65. MODULE_DEVICE_TABLE(pci, atl2_pci_tbl);
  66. static void atl2_set_ethtool_ops(struct net_device *netdev);
  67. static void atl2_check_options(struct atl2_adapter *adapter);
  68. /*
  69. * atl2_sw_init - Initialize general software structures (struct atl2_adapter)
  70. * @adapter: board private structure to initialize
  71. *
  72. * atl2_sw_init initializes the Adapter private data structure.
  73. * Fields are initialized based on PCI device information and
  74. * OS network device settings (MTU size).
  75. */
  76. static int __devinit atl2_sw_init(struct atl2_adapter *adapter)
  77. {
  78. struct atl2_hw *hw = &adapter->hw;
  79. struct pci_dev *pdev = adapter->pdev;
  80. /* PCI config space info */
  81. hw->vendor_id = pdev->vendor;
  82. hw->device_id = pdev->device;
  83. hw->subsystem_vendor_id = pdev->subsystem_vendor;
  84. hw->subsystem_id = pdev->subsystem_device;
  85. pci_read_config_byte(pdev, PCI_REVISION_ID, &hw->revision_id);
  86. pci_read_config_word(pdev, PCI_COMMAND, &hw->pci_cmd_word);
  87. adapter->wol = 0;
  88. adapter->ict = 50000; /* ~100ms */
  89. adapter->link_speed = SPEED_0; /* hardware init */
  90. adapter->link_duplex = FULL_DUPLEX;
  91. hw->phy_configured = false;
  92. hw->preamble_len = 7;
  93. hw->ipgt = 0x60;
  94. hw->min_ifg = 0x50;
  95. hw->ipgr1 = 0x40;
  96. hw->ipgr2 = 0x60;
  97. hw->retry_buf = 2;
  98. hw->max_retry = 0xf;
  99. hw->lcol = 0x37;
  100. hw->jam_ipg = 7;
  101. hw->fc_rxd_hi = 0;
  102. hw->fc_rxd_lo = 0;
  103. hw->max_frame_size = adapter->netdev->mtu;
  104. spin_lock_init(&adapter->stats_lock);
  105. spin_lock_init(&adapter->tx_lock);
  106. set_bit(__ATL2_DOWN, &adapter->flags);
  107. return 0;
  108. }
  109. /*
  110. * atl2_set_multi - Multicast and Promiscuous mode set
  111. * @netdev: network interface device structure
  112. *
  113. * The set_multi entry point is called whenever the multicast address
  114. * list or the network interface flags are updated. This routine is
  115. * responsible for configuring the hardware for proper multicast,
  116. * promiscuous mode, and all-multi behavior.
  117. */
  118. static void atl2_set_multi(struct net_device *netdev)
  119. {
  120. struct atl2_adapter *adapter = netdev_priv(netdev);
  121. struct atl2_hw *hw = &adapter->hw;
  122. struct dev_mc_list *mc_ptr;
  123. u32 rctl;
  124. u32 hash_value;
  125. /* Check for Promiscuous and All Multicast modes */
  126. rctl = ATL2_READ_REG(hw, REG_MAC_CTRL);
  127. if (netdev->flags & IFF_PROMISC) {
  128. rctl |= MAC_CTRL_PROMIS_EN;
  129. } else if (netdev->flags & IFF_ALLMULTI) {
  130. rctl |= MAC_CTRL_MC_ALL_EN;
  131. rctl &= ~MAC_CTRL_PROMIS_EN;
  132. } else
  133. rctl &= ~(MAC_CTRL_PROMIS_EN | MAC_CTRL_MC_ALL_EN);
  134. ATL2_WRITE_REG(hw, REG_MAC_CTRL, rctl);
  135. /* clear the old settings from the multicast hash table */
  136. ATL2_WRITE_REG(hw, REG_RX_HASH_TABLE, 0);
  137. ATL2_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, 1, 0);
  138. /* comoute mc addresses' hash value ,and put it into hash table */
  139. for (mc_ptr = netdev->mc_list; mc_ptr; mc_ptr = mc_ptr->next) {
  140. hash_value = atl2_hash_mc_addr(hw, mc_ptr->dmi_addr);
  141. atl2_hash_set(hw, hash_value);
  142. }
  143. }
  144. static void init_ring_ptrs(struct atl2_adapter *adapter)
  145. {
  146. /* Read / Write Ptr Initialize: */
  147. adapter->txd_write_ptr = 0;
  148. atomic_set(&adapter->txd_read_ptr, 0);
  149. adapter->rxd_read_ptr = 0;
  150. adapter->rxd_write_ptr = 0;
  151. atomic_set(&adapter->txs_write_ptr, 0);
  152. adapter->txs_next_clear = 0;
  153. }
  154. /*
  155. * atl2_configure - Configure Transmit&Receive Unit after Reset
  156. * @adapter: board private structure
  157. *
  158. * Configure the Tx /Rx unit of the MAC after a reset.
  159. */
  160. static int atl2_configure(struct atl2_adapter *adapter)
  161. {
  162. struct atl2_hw *hw = &adapter->hw;
  163. u32 value;
  164. /* clear interrupt status */
  165. ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0xffffffff);
  166. /* set MAC Address */
  167. value = (((u32)hw->mac_addr[2]) << 24) |
  168. (((u32)hw->mac_addr[3]) << 16) |
  169. (((u32)hw->mac_addr[4]) << 8) |
  170. (((u32)hw->mac_addr[5]));
  171. ATL2_WRITE_REG(hw, REG_MAC_STA_ADDR, value);
  172. value = (((u32)hw->mac_addr[0]) << 8) |
  173. (((u32)hw->mac_addr[1]));
  174. ATL2_WRITE_REG(hw, (REG_MAC_STA_ADDR+4), value);
  175. /* HI base address */
  176. ATL2_WRITE_REG(hw, REG_DESC_BASE_ADDR_HI,
  177. (u32)((adapter->ring_dma & 0xffffffff00000000ULL) >> 32));
  178. /* LO base address */
  179. ATL2_WRITE_REG(hw, REG_TXD_BASE_ADDR_LO,
  180. (u32)(adapter->txd_dma & 0x00000000ffffffffULL));
  181. ATL2_WRITE_REG(hw, REG_TXS_BASE_ADDR_LO,
  182. (u32)(adapter->txs_dma & 0x00000000ffffffffULL));
  183. ATL2_WRITE_REG(hw, REG_RXD_BASE_ADDR_LO,
  184. (u32)(adapter->rxd_dma & 0x00000000ffffffffULL));
  185. /* element count */
  186. ATL2_WRITE_REGW(hw, REG_TXD_MEM_SIZE, (u16)(adapter->txd_ring_size/4));
  187. ATL2_WRITE_REGW(hw, REG_TXS_MEM_SIZE, (u16)adapter->txs_ring_size);
  188. ATL2_WRITE_REGW(hw, REG_RXD_BUF_NUM, (u16)adapter->rxd_ring_size);
  189. /* config Internal SRAM */
  190. /*
  191. ATL2_WRITE_REGW(hw, REG_SRAM_TXRAM_END, sram_tx_end);
  192. ATL2_WRITE_REGW(hw, REG_SRAM_TXRAM_END, sram_rx_end);
  193. */
  194. /* config IPG/IFG */
  195. value = (((u32)hw->ipgt & MAC_IPG_IFG_IPGT_MASK) <<
  196. MAC_IPG_IFG_IPGT_SHIFT) |
  197. (((u32)hw->min_ifg & MAC_IPG_IFG_MIFG_MASK) <<
  198. MAC_IPG_IFG_MIFG_SHIFT) |
  199. (((u32)hw->ipgr1 & MAC_IPG_IFG_IPGR1_MASK) <<
  200. MAC_IPG_IFG_IPGR1_SHIFT)|
  201. (((u32)hw->ipgr2 & MAC_IPG_IFG_IPGR2_MASK) <<
  202. MAC_IPG_IFG_IPGR2_SHIFT);
  203. ATL2_WRITE_REG(hw, REG_MAC_IPG_IFG, value);
  204. /* config Half-Duplex Control */
  205. value = ((u32)hw->lcol & MAC_HALF_DUPLX_CTRL_LCOL_MASK) |
  206. (((u32)hw->max_retry & MAC_HALF_DUPLX_CTRL_RETRY_MASK) <<
  207. MAC_HALF_DUPLX_CTRL_RETRY_SHIFT) |
  208. MAC_HALF_DUPLX_CTRL_EXC_DEF_EN |
  209. (0xa << MAC_HALF_DUPLX_CTRL_ABEBT_SHIFT) |
  210. (((u32)hw->jam_ipg & MAC_HALF_DUPLX_CTRL_JAMIPG_MASK) <<
  211. MAC_HALF_DUPLX_CTRL_JAMIPG_SHIFT);
  212. ATL2_WRITE_REG(hw, REG_MAC_HALF_DUPLX_CTRL, value);
  213. /* set Interrupt Moderator Timer */
  214. ATL2_WRITE_REGW(hw, REG_IRQ_MODU_TIMER_INIT, adapter->imt);
  215. ATL2_WRITE_REG(hw, REG_MASTER_CTRL, MASTER_CTRL_ITIMER_EN);
  216. /* set Interrupt Clear Timer */
  217. ATL2_WRITE_REGW(hw, REG_CMBDISDMA_TIMER, adapter->ict);
  218. /* set MTU */
  219. ATL2_WRITE_REG(hw, REG_MTU, adapter->netdev->mtu +
  220. ENET_HEADER_SIZE + VLAN_SIZE + ETHERNET_FCS_SIZE);
  221. /* 1590 */
  222. ATL2_WRITE_REG(hw, REG_TX_CUT_THRESH, 0x177);
  223. /* flow control */
  224. ATL2_WRITE_REGW(hw, REG_PAUSE_ON_TH, hw->fc_rxd_hi);
  225. ATL2_WRITE_REGW(hw, REG_PAUSE_OFF_TH, hw->fc_rxd_lo);
  226. /* Init mailbox */
  227. ATL2_WRITE_REGW(hw, REG_MB_TXD_WR_IDX, (u16)adapter->txd_write_ptr);
  228. ATL2_WRITE_REGW(hw, REG_MB_RXD_RD_IDX, (u16)adapter->rxd_read_ptr);
  229. /* enable DMA read/write */
  230. ATL2_WRITE_REGB(hw, REG_DMAR, DMAR_EN);
  231. ATL2_WRITE_REGB(hw, REG_DMAW, DMAW_EN);
  232. value = ATL2_READ_REG(&adapter->hw, REG_ISR);
  233. if ((value & ISR_PHY_LINKDOWN) != 0)
  234. value = 1; /* config failed */
  235. else
  236. value = 0;
  237. /* clear all interrupt status */
  238. ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0x3fffffff);
  239. ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0);
  240. return value;
  241. }
  242. /*
  243. * atl2_setup_ring_resources - allocate Tx / RX descriptor resources
  244. * @adapter: board private structure
  245. *
  246. * Return 0 on success, negative on failure
  247. */
  248. static s32 atl2_setup_ring_resources(struct atl2_adapter *adapter)
  249. {
  250. struct pci_dev *pdev = adapter->pdev;
  251. int size;
  252. u8 offset = 0;
  253. /* real ring DMA buffer */
  254. adapter->ring_size = size =
  255. adapter->txd_ring_size * 1 + 7 + /* dword align */
  256. adapter->txs_ring_size * 4 + 7 + /* dword align */
  257. adapter->rxd_ring_size * 1536 + 127; /* 128bytes align */
  258. adapter->ring_vir_addr = pci_alloc_consistent(pdev, size,
  259. &adapter->ring_dma);
  260. if (!adapter->ring_vir_addr)
  261. return -ENOMEM;
  262. memset(adapter->ring_vir_addr, 0, adapter->ring_size);
  263. /* Init TXD Ring */
  264. adapter->txd_dma = adapter->ring_dma ;
  265. offset = (adapter->txd_dma & 0x7) ? (8 - (adapter->txd_dma & 0x7)) : 0;
  266. adapter->txd_dma += offset;
  267. adapter->txd_ring = (struct tx_pkt_header *) (adapter->ring_vir_addr +
  268. offset);
  269. /* Init TXS Ring */
  270. adapter->txs_dma = adapter->txd_dma + adapter->txd_ring_size;
  271. offset = (adapter->txs_dma & 0x7) ? (8 - (adapter->txs_dma & 0x7)) : 0;
  272. adapter->txs_dma += offset;
  273. adapter->txs_ring = (struct tx_pkt_status *)
  274. (((u8 *)adapter->txd_ring) + (adapter->txd_ring_size + offset));
  275. /* Init RXD Ring */
  276. adapter->rxd_dma = adapter->txs_dma + adapter->txs_ring_size * 4;
  277. offset = (adapter->rxd_dma & 127) ?
  278. (128 - (adapter->rxd_dma & 127)) : 0;
  279. if (offset > 7)
  280. offset -= 8;
  281. else
  282. offset += (128 - 8);
  283. adapter->rxd_dma += offset;
  284. adapter->rxd_ring = (struct rx_desc *) (((u8 *)adapter->txs_ring) +
  285. (adapter->txs_ring_size * 4 + offset));
  286. /*
  287. * Read / Write Ptr Initialize:
  288. * init_ring_ptrs(adapter);
  289. */
  290. return 0;
  291. }
  292. /*
  293. * atl2_irq_enable - Enable default interrupt generation settings
  294. * @adapter: board private structure
  295. */
  296. static inline void atl2_irq_enable(struct atl2_adapter *adapter)
  297. {
  298. ATL2_WRITE_REG(&adapter->hw, REG_IMR, IMR_NORMAL_MASK);
  299. ATL2_WRITE_FLUSH(&adapter->hw);
  300. }
  301. /*
  302. * atl2_irq_disable - Mask off interrupt generation on the NIC
  303. * @adapter: board private structure
  304. */
  305. static inline void atl2_irq_disable(struct atl2_adapter *adapter)
  306. {
  307. ATL2_WRITE_REG(&adapter->hw, REG_IMR, 0);
  308. ATL2_WRITE_FLUSH(&adapter->hw);
  309. synchronize_irq(adapter->pdev->irq);
  310. }
  311. #ifdef NETIF_F_HW_VLAN_TX
  312. static void atl2_vlan_rx_register(struct net_device *netdev,
  313. struct vlan_group *grp)
  314. {
  315. struct atl2_adapter *adapter = netdev_priv(netdev);
  316. u32 ctrl;
  317. atl2_irq_disable(adapter);
  318. adapter->vlgrp = grp;
  319. if (grp) {
  320. /* enable VLAN tag insert/strip */
  321. ctrl = ATL2_READ_REG(&adapter->hw, REG_MAC_CTRL);
  322. ctrl |= MAC_CTRL_RMV_VLAN;
  323. ATL2_WRITE_REG(&adapter->hw, REG_MAC_CTRL, ctrl);
  324. } else {
  325. /* disable VLAN tag insert/strip */
  326. ctrl = ATL2_READ_REG(&adapter->hw, REG_MAC_CTRL);
  327. ctrl &= ~MAC_CTRL_RMV_VLAN;
  328. ATL2_WRITE_REG(&adapter->hw, REG_MAC_CTRL, ctrl);
  329. }
  330. atl2_irq_enable(adapter);
  331. }
  332. static void atl2_restore_vlan(struct atl2_adapter *adapter)
  333. {
  334. atl2_vlan_rx_register(adapter->netdev, adapter->vlgrp);
  335. }
  336. #endif
  337. static void atl2_intr_rx(struct atl2_adapter *adapter)
  338. {
  339. struct net_device *netdev = adapter->netdev;
  340. struct rx_desc *rxd;
  341. struct sk_buff *skb;
  342. do {
  343. rxd = adapter->rxd_ring+adapter->rxd_write_ptr;
  344. if (!rxd->status.update)
  345. break; /* end of tx */
  346. /* clear this flag at once */
  347. rxd->status.update = 0;
  348. if (rxd->status.ok && rxd->status.pkt_size >= 60) {
  349. int rx_size = (int)(rxd->status.pkt_size - 4);
  350. /* alloc new buffer */
  351. skb = netdev_alloc_skb(netdev, rx_size + NET_IP_ALIGN);
  352. if (NULL == skb) {
  353. printk(KERN_WARNING
  354. "%s: Mem squeeze, deferring packet.\n",
  355. netdev->name);
  356. /*
  357. * Check that some rx space is free. If not,
  358. * free one and mark stats->rx_dropped++.
  359. */
  360. adapter->net_stats.rx_dropped++;
  361. break;
  362. }
  363. skb_reserve(skb, NET_IP_ALIGN);
  364. skb->dev = netdev;
  365. memcpy(skb->data, rxd->packet, rx_size);
  366. skb_put(skb, rx_size);
  367. skb->protocol = eth_type_trans(skb, netdev);
  368. #ifdef NETIF_F_HW_VLAN_TX
  369. if (adapter->vlgrp && (rxd->status.vlan)) {
  370. u16 vlan_tag = (rxd->status.vtag>>4) |
  371. ((rxd->status.vtag&7) << 13) |
  372. ((rxd->status.vtag&8) << 9);
  373. vlan_hwaccel_rx(skb, adapter->vlgrp, vlan_tag);
  374. } else
  375. #endif
  376. netif_rx(skb);
  377. adapter->net_stats.rx_bytes += rx_size;
  378. adapter->net_stats.rx_packets++;
  379. netdev->last_rx = jiffies;
  380. } else {
  381. adapter->net_stats.rx_errors++;
  382. if (rxd->status.ok && rxd->status.pkt_size <= 60)
  383. adapter->net_stats.rx_length_errors++;
  384. if (rxd->status.mcast)
  385. adapter->net_stats.multicast++;
  386. if (rxd->status.crc)
  387. adapter->net_stats.rx_crc_errors++;
  388. if (rxd->status.align)
  389. adapter->net_stats.rx_frame_errors++;
  390. }
  391. /* advance write ptr */
  392. if (++adapter->rxd_write_ptr == adapter->rxd_ring_size)
  393. adapter->rxd_write_ptr = 0;
  394. } while (1);
  395. /* update mailbox? */
  396. adapter->rxd_read_ptr = adapter->rxd_write_ptr;
  397. ATL2_WRITE_REGW(&adapter->hw, REG_MB_RXD_RD_IDX, adapter->rxd_read_ptr);
  398. }
  399. static void atl2_intr_tx(struct atl2_adapter *adapter)
  400. {
  401. u32 txd_read_ptr;
  402. u32 txs_write_ptr;
  403. struct tx_pkt_status *txs;
  404. struct tx_pkt_header *txph;
  405. int free_hole = 0;
  406. do {
  407. txs_write_ptr = (u32) atomic_read(&adapter->txs_write_ptr);
  408. txs = adapter->txs_ring + txs_write_ptr;
  409. if (!txs->update)
  410. break; /* tx stop here */
  411. free_hole = 1;
  412. txs->update = 0;
  413. if (++txs_write_ptr == adapter->txs_ring_size)
  414. txs_write_ptr = 0;
  415. atomic_set(&adapter->txs_write_ptr, (int)txs_write_ptr);
  416. txd_read_ptr = (u32) atomic_read(&adapter->txd_read_ptr);
  417. txph = (struct tx_pkt_header *)
  418. (((u8 *)adapter->txd_ring) + txd_read_ptr);
  419. if (txph->pkt_size != txs->pkt_size) {
  420. struct tx_pkt_status *old_txs = txs;
  421. printk(KERN_WARNING
  422. "%s: txs packet size not consistent with txd"
  423. " txd_:0x%08x, txs_:0x%08x!\n",
  424. adapter->netdev->name,
  425. *(u32 *)txph, *(u32 *)txs);
  426. printk(KERN_WARNING
  427. "txd read ptr: 0x%x\n",
  428. txd_read_ptr);
  429. txs = adapter->txs_ring + txs_write_ptr;
  430. printk(KERN_WARNING
  431. "txs-behind:0x%08x\n",
  432. *(u32 *)txs);
  433. if (txs_write_ptr < 2) {
  434. txs = adapter->txs_ring +
  435. (adapter->txs_ring_size +
  436. txs_write_ptr - 2);
  437. } else {
  438. txs = adapter->txs_ring + (txs_write_ptr - 2);
  439. }
  440. printk(KERN_WARNING
  441. "txs-before:0x%08x\n",
  442. *(u32 *)txs);
  443. txs = old_txs;
  444. }
  445. /* 4for TPH */
  446. txd_read_ptr += (((u32)(txph->pkt_size) + 7) & ~3);
  447. if (txd_read_ptr >= adapter->txd_ring_size)
  448. txd_read_ptr -= adapter->txd_ring_size;
  449. atomic_set(&adapter->txd_read_ptr, (int)txd_read_ptr);
  450. /* tx statistics: */
  451. if (txs->ok)
  452. adapter->net_stats.tx_packets++;
  453. else
  454. adapter->net_stats.tx_errors++;
  455. if (txs->defer)
  456. adapter->net_stats.collisions++;
  457. if (txs->abort_col)
  458. adapter->net_stats.tx_aborted_errors++;
  459. if (txs->late_col)
  460. adapter->net_stats.tx_window_errors++;
  461. if (txs->underun)
  462. adapter->net_stats.tx_fifo_errors++;
  463. } while (1);
  464. if (free_hole) {
  465. if (netif_queue_stopped(adapter->netdev) &&
  466. netif_carrier_ok(adapter->netdev))
  467. netif_wake_queue(adapter->netdev);
  468. }
  469. }
  470. static void atl2_check_for_link(struct atl2_adapter *adapter)
  471. {
  472. struct net_device *netdev = adapter->netdev;
  473. u16 phy_data = 0;
  474. spin_lock(&adapter->stats_lock);
  475. atl2_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  476. atl2_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  477. spin_unlock(&adapter->stats_lock);
  478. /* notify upper layer link down ASAP */
  479. if (!(phy_data & BMSR_LSTATUS)) { /* Link Down */
  480. if (netif_carrier_ok(netdev)) { /* old link state: Up */
  481. printk(KERN_INFO "%s: %s NIC Link is Down\n",
  482. atl2_driver_name, netdev->name);
  483. adapter->link_speed = SPEED_0;
  484. netif_carrier_off(netdev);
  485. netif_stop_queue(netdev);
  486. }
  487. }
  488. schedule_work(&adapter->link_chg_task);
  489. }
  490. static inline void atl2_clear_phy_int(struct atl2_adapter *adapter)
  491. {
  492. u16 phy_data;
  493. spin_lock(&adapter->stats_lock);
  494. atl2_read_phy_reg(&adapter->hw, 19, &phy_data);
  495. spin_unlock(&adapter->stats_lock);
  496. }
  497. /*
  498. * atl2_intr - Interrupt Handler
  499. * @irq: interrupt number
  500. * @data: pointer to a network interface device structure
  501. * @pt_regs: CPU registers structure
  502. */
  503. static irqreturn_t atl2_intr(int irq, void *data)
  504. {
  505. struct atl2_adapter *adapter = netdev_priv(data);
  506. struct atl2_hw *hw = &adapter->hw;
  507. u32 status;
  508. status = ATL2_READ_REG(hw, REG_ISR);
  509. if (0 == status)
  510. return IRQ_NONE;
  511. /* link event */
  512. if (status & ISR_PHY)
  513. atl2_clear_phy_int(adapter);
  514. /* clear ISR status, and Enable CMB DMA/Disable Interrupt */
  515. ATL2_WRITE_REG(hw, REG_ISR, status | ISR_DIS_INT);
  516. /* check if PCIE PHY Link down */
  517. if (status & ISR_PHY_LINKDOWN) {
  518. if (netif_running(adapter->netdev)) { /* reset MAC */
  519. ATL2_WRITE_REG(hw, REG_ISR, 0);
  520. ATL2_WRITE_REG(hw, REG_IMR, 0);
  521. ATL2_WRITE_FLUSH(hw);
  522. schedule_work(&adapter->reset_task);
  523. return IRQ_HANDLED;
  524. }
  525. }
  526. /* check if DMA read/write error? */
  527. if (status & (ISR_DMAR_TO_RST | ISR_DMAW_TO_RST)) {
  528. ATL2_WRITE_REG(hw, REG_ISR, 0);
  529. ATL2_WRITE_REG(hw, REG_IMR, 0);
  530. ATL2_WRITE_FLUSH(hw);
  531. schedule_work(&adapter->reset_task);
  532. return IRQ_HANDLED;
  533. }
  534. /* link event */
  535. if (status & (ISR_PHY | ISR_MANUAL)) {
  536. adapter->net_stats.tx_carrier_errors++;
  537. atl2_check_for_link(adapter);
  538. }
  539. /* transmit event */
  540. if (status & ISR_TX_EVENT)
  541. atl2_intr_tx(adapter);
  542. /* rx exception */
  543. if (status & ISR_RX_EVENT)
  544. atl2_intr_rx(adapter);
  545. /* re-enable Interrupt */
  546. ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0);
  547. return IRQ_HANDLED;
  548. }
  549. static int atl2_request_irq(struct atl2_adapter *adapter)
  550. {
  551. struct net_device *netdev = adapter->netdev;
  552. int flags, err = 0;
  553. flags = IRQF_SHARED;
  554. #ifdef CONFIG_PCI_MSI
  555. adapter->have_msi = true;
  556. err = pci_enable_msi(adapter->pdev);
  557. if (err)
  558. adapter->have_msi = false;
  559. if (adapter->have_msi)
  560. flags &= ~IRQF_SHARED;
  561. #endif
  562. return request_irq(adapter->pdev->irq, &atl2_intr, flags, netdev->name,
  563. netdev);
  564. }
  565. /*
  566. * atl2_free_ring_resources - Free Tx / RX descriptor Resources
  567. * @adapter: board private structure
  568. *
  569. * Free all transmit software resources
  570. */
  571. static void atl2_free_ring_resources(struct atl2_adapter *adapter)
  572. {
  573. struct pci_dev *pdev = adapter->pdev;
  574. pci_free_consistent(pdev, adapter->ring_size, adapter->ring_vir_addr,
  575. adapter->ring_dma);
  576. }
  577. /*
  578. * atl2_open - Called when a network interface is made active
  579. * @netdev: network interface device structure
  580. *
  581. * Returns 0 on success, negative value on failure
  582. *
  583. * The open entry point is called when a network interface is made
  584. * active by the system (IFF_UP). At this point all resources needed
  585. * for transmit and receive operations are allocated, the interrupt
  586. * handler is registered with the OS, the watchdog timer is started,
  587. * and the stack is notified that the interface is ready.
  588. */
  589. static int atl2_open(struct net_device *netdev)
  590. {
  591. struct atl2_adapter *adapter = netdev_priv(netdev);
  592. int err;
  593. u32 val;
  594. /* disallow open during test */
  595. if (test_bit(__ATL2_TESTING, &adapter->flags))
  596. return -EBUSY;
  597. /* allocate transmit descriptors */
  598. err = atl2_setup_ring_resources(adapter);
  599. if (err)
  600. return err;
  601. err = atl2_init_hw(&adapter->hw);
  602. if (err) {
  603. err = -EIO;
  604. goto err_init_hw;
  605. }
  606. /* hardware has been reset, we need to reload some things */
  607. atl2_set_multi(netdev);
  608. init_ring_ptrs(adapter);
  609. #ifdef NETIF_F_HW_VLAN_TX
  610. atl2_restore_vlan(adapter);
  611. #endif
  612. if (atl2_configure(adapter)) {
  613. err = -EIO;
  614. goto err_config;
  615. }
  616. err = atl2_request_irq(adapter);
  617. if (err)
  618. goto err_req_irq;
  619. clear_bit(__ATL2_DOWN, &adapter->flags);
  620. mod_timer(&adapter->watchdog_timer, jiffies + 4*HZ);
  621. val = ATL2_READ_REG(&adapter->hw, REG_MASTER_CTRL);
  622. ATL2_WRITE_REG(&adapter->hw, REG_MASTER_CTRL,
  623. val | MASTER_CTRL_MANUAL_INT);
  624. atl2_irq_enable(adapter);
  625. return 0;
  626. err_init_hw:
  627. err_req_irq:
  628. err_config:
  629. atl2_free_ring_resources(adapter);
  630. atl2_reset_hw(&adapter->hw);
  631. return err;
  632. }
  633. static void atl2_down(struct atl2_adapter *adapter)
  634. {
  635. struct net_device *netdev = adapter->netdev;
  636. /* signal that we're down so the interrupt handler does not
  637. * reschedule our watchdog timer */
  638. set_bit(__ATL2_DOWN, &adapter->flags);
  639. #ifdef NETIF_F_LLTX
  640. netif_stop_queue(netdev);
  641. #else
  642. netif_tx_disable(netdev);
  643. #endif
  644. /* reset MAC to disable all RX/TX */
  645. atl2_reset_hw(&adapter->hw);
  646. msleep(1);
  647. atl2_irq_disable(adapter);
  648. del_timer_sync(&adapter->watchdog_timer);
  649. del_timer_sync(&adapter->phy_config_timer);
  650. clear_bit(0, &adapter->cfg_phy);
  651. netif_carrier_off(netdev);
  652. adapter->link_speed = SPEED_0;
  653. adapter->link_duplex = -1;
  654. }
  655. static void atl2_free_irq(struct atl2_adapter *adapter)
  656. {
  657. struct net_device *netdev = adapter->netdev;
  658. free_irq(adapter->pdev->irq, netdev);
  659. #ifdef CONFIG_PCI_MSI
  660. if (adapter->have_msi)
  661. pci_disable_msi(adapter->pdev);
  662. #endif
  663. }
  664. /*
  665. * atl2_close - Disables a network interface
  666. * @netdev: network interface device structure
  667. *
  668. * Returns 0, this is not allowed to fail
  669. *
  670. * The close entry point is called when an interface is de-activated
  671. * by the OS. The hardware is still under the drivers control, but
  672. * needs to be disabled. A global MAC reset is issued to stop the
  673. * hardware, and all transmit and receive resources are freed.
  674. */
  675. static int atl2_close(struct net_device *netdev)
  676. {
  677. struct atl2_adapter *adapter = netdev_priv(netdev);
  678. WARN_ON(test_bit(__ATL2_RESETTING, &adapter->flags));
  679. atl2_down(adapter);
  680. atl2_free_irq(adapter);
  681. atl2_free_ring_resources(adapter);
  682. return 0;
  683. }
  684. static inline int TxsFreeUnit(struct atl2_adapter *adapter)
  685. {
  686. u32 txs_write_ptr = (u32) atomic_read(&adapter->txs_write_ptr);
  687. return (adapter->txs_next_clear >= txs_write_ptr) ?
  688. (int) (adapter->txs_ring_size - adapter->txs_next_clear +
  689. txs_write_ptr - 1) :
  690. (int) (txs_write_ptr - adapter->txs_next_clear - 1);
  691. }
  692. static inline int TxdFreeBytes(struct atl2_adapter *adapter)
  693. {
  694. u32 txd_read_ptr = (u32)atomic_read(&adapter->txd_read_ptr);
  695. return (adapter->txd_write_ptr >= txd_read_ptr) ?
  696. (int) (adapter->txd_ring_size - adapter->txd_write_ptr +
  697. txd_read_ptr - 1) :
  698. (int) (txd_read_ptr - adapter->txd_write_ptr - 1);
  699. }
  700. static int atl2_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  701. {
  702. struct atl2_adapter *adapter = netdev_priv(netdev);
  703. unsigned long flags;
  704. struct tx_pkt_header *txph;
  705. u32 offset, copy_len;
  706. int txs_unused;
  707. int txbuf_unused;
  708. if (test_bit(__ATL2_DOWN, &adapter->flags)) {
  709. dev_kfree_skb_any(skb);
  710. return NETDEV_TX_OK;
  711. }
  712. if (unlikely(skb->len <= 0)) {
  713. dev_kfree_skb_any(skb);
  714. return NETDEV_TX_OK;
  715. }
  716. #ifdef NETIF_F_LLTX
  717. local_irq_save(flags);
  718. if (!spin_trylock(&adapter->tx_lock)) {
  719. /* Collision - tell upper layer to requeue */
  720. local_irq_restore(flags);
  721. return NETDEV_TX_LOCKED;
  722. }
  723. #else
  724. spin_lock_irqsave(&adapter->tx_lock, flags);
  725. #endif
  726. txs_unused = TxsFreeUnit(adapter);
  727. txbuf_unused = TxdFreeBytes(adapter);
  728. if (skb->len + sizeof(struct tx_pkt_header) + 4 > txbuf_unused ||
  729. txs_unused < 1) {
  730. /* not enough resources */
  731. netif_stop_queue(netdev);
  732. spin_unlock_irqrestore(&adapter->tx_lock, flags);
  733. return NETDEV_TX_BUSY;
  734. }
  735. offset = adapter->txd_write_ptr;
  736. txph = (struct tx_pkt_header *) (((u8 *)adapter->txd_ring) + offset);
  737. *(u32 *)txph = 0;
  738. txph->pkt_size = skb->len;
  739. offset += 4;
  740. if (offset >= adapter->txd_ring_size)
  741. offset -= adapter->txd_ring_size;
  742. copy_len = adapter->txd_ring_size - offset;
  743. if (copy_len >= skb->len) {
  744. memcpy(((u8 *)adapter->txd_ring) + offset, skb->data, skb->len);
  745. offset += ((u32)(skb->len + 3) & ~3);
  746. } else {
  747. memcpy(((u8 *)adapter->txd_ring)+offset, skb->data, copy_len);
  748. memcpy((u8 *)adapter->txd_ring, skb->data+copy_len,
  749. skb->len-copy_len);
  750. offset = ((u32)(skb->len-copy_len + 3) & ~3);
  751. }
  752. #ifdef NETIF_F_HW_VLAN_TX
  753. if (adapter->vlgrp && vlan_tx_tag_present(skb)) {
  754. u16 vlan_tag = vlan_tx_tag_get(skb);
  755. vlan_tag = (vlan_tag << 4) |
  756. (vlan_tag >> 13) |
  757. ((vlan_tag >> 9) & 0x8);
  758. txph->ins_vlan = 1;
  759. txph->vlan = vlan_tag;
  760. }
  761. #endif
  762. if (offset >= adapter->txd_ring_size)
  763. offset -= adapter->txd_ring_size;
  764. adapter->txd_write_ptr = offset;
  765. /* clear txs before send */
  766. adapter->txs_ring[adapter->txs_next_clear].update = 0;
  767. if (++adapter->txs_next_clear == adapter->txs_ring_size)
  768. adapter->txs_next_clear = 0;
  769. ATL2_WRITE_REGW(&adapter->hw, REG_MB_TXD_WR_IDX,
  770. (adapter->txd_write_ptr >> 2));
  771. spin_unlock_irqrestore(&adapter->tx_lock, flags);
  772. netdev->trans_start = jiffies;
  773. dev_kfree_skb_any(skb);
  774. return NETDEV_TX_OK;
  775. }
  776. /*
  777. * atl2_get_stats - Get System Network Statistics
  778. * @netdev: network interface device structure
  779. *
  780. * Returns the address of the device statistics structure.
  781. * The statistics are actually updated from the timer callback.
  782. */
  783. static struct net_device_stats *atl2_get_stats(struct net_device *netdev)
  784. {
  785. struct atl2_adapter *adapter = netdev_priv(netdev);
  786. return &adapter->net_stats;
  787. }
  788. /*
  789. * atl2_change_mtu - Change the Maximum Transfer Unit
  790. * @netdev: network interface device structure
  791. * @new_mtu: new value for maximum frame size
  792. *
  793. * Returns 0 on success, negative on failure
  794. */
  795. static int atl2_change_mtu(struct net_device *netdev, int new_mtu)
  796. {
  797. struct atl2_adapter *adapter = netdev_priv(netdev);
  798. struct atl2_hw *hw = &adapter->hw;
  799. if ((new_mtu < 40) || (new_mtu > (ETH_DATA_LEN + VLAN_SIZE)))
  800. return -EINVAL;
  801. /* set MTU */
  802. if (hw->max_frame_size != new_mtu) {
  803. netdev->mtu = new_mtu;
  804. ATL2_WRITE_REG(hw, REG_MTU, new_mtu + ENET_HEADER_SIZE +
  805. VLAN_SIZE + ETHERNET_FCS_SIZE);
  806. }
  807. return 0;
  808. }
  809. /*
  810. * atl2_set_mac - Change the Ethernet Address of the NIC
  811. * @netdev: network interface device structure
  812. * @p: pointer to an address structure
  813. *
  814. * Returns 0 on success, negative on failure
  815. */
  816. static int atl2_set_mac(struct net_device *netdev, void *p)
  817. {
  818. struct atl2_adapter *adapter = netdev_priv(netdev);
  819. struct sockaddr *addr = p;
  820. if (!is_valid_ether_addr(addr->sa_data))
  821. return -EADDRNOTAVAIL;
  822. if (netif_running(netdev))
  823. return -EBUSY;
  824. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  825. memcpy(adapter->hw.mac_addr, addr->sa_data, netdev->addr_len);
  826. atl2_set_mac_addr(&adapter->hw);
  827. return 0;
  828. }
  829. /*
  830. * atl2_mii_ioctl -
  831. * @netdev:
  832. * @ifreq:
  833. * @cmd:
  834. */
  835. static int atl2_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  836. {
  837. struct atl2_adapter *adapter = netdev_priv(netdev);
  838. struct mii_ioctl_data *data = if_mii(ifr);
  839. unsigned long flags;
  840. switch (cmd) {
  841. case SIOCGMIIPHY:
  842. data->phy_id = 0;
  843. break;
  844. case SIOCGMIIREG:
  845. if (!capable(CAP_NET_ADMIN))
  846. return -EPERM;
  847. spin_lock_irqsave(&adapter->stats_lock, flags);
  848. if (atl2_read_phy_reg(&adapter->hw,
  849. data->reg_num & 0x1F, &data->val_out)) {
  850. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  851. return -EIO;
  852. }
  853. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  854. break;
  855. case SIOCSMIIREG:
  856. if (!capable(CAP_NET_ADMIN))
  857. return -EPERM;
  858. if (data->reg_num & ~(0x1F))
  859. return -EFAULT;
  860. spin_lock_irqsave(&adapter->stats_lock, flags);
  861. if (atl2_write_phy_reg(&adapter->hw, data->reg_num,
  862. data->val_in)) {
  863. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  864. return -EIO;
  865. }
  866. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  867. break;
  868. default:
  869. return -EOPNOTSUPP;
  870. }
  871. return 0;
  872. }
  873. /*
  874. * atl2_ioctl -
  875. * @netdev:
  876. * @ifreq:
  877. * @cmd:
  878. */
  879. static int atl2_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  880. {
  881. switch (cmd) {
  882. case SIOCGMIIPHY:
  883. case SIOCGMIIREG:
  884. case SIOCSMIIREG:
  885. return atl2_mii_ioctl(netdev, ifr, cmd);
  886. #ifdef ETHTOOL_OPS_COMPAT
  887. case SIOCETHTOOL:
  888. return ethtool_ioctl(ifr);
  889. #endif
  890. default:
  891. return -EOPNOTSUPP;
  892. }
  893. }
  894. /*
  895. * atl2_tx_timeout - Respond to a Tx Hang
  896. * @netdev: network interface device structure
  897. */
  898. static void atl2_tx_timeout(struct net_device *netdev)
  899. {
  900. struct atl2_adapter *adapter = netdev_priv(netdev);
  901. /* Do the reset outside of interrupt context */
  902. schedule_work(&adapter->reset_task);
  903. }
  904. /*
  905. * atl2_watchdog - Timer Call-back
  906. * @data: pointer to netdev cast into an unsigned long
  907. */
  908. static void atl2_watchdog(unsigned long data)
  909. {
  910. struct atl2_adapter *adapter = (struct atl2_adapter *) data;
  911. u32 drop_rxd, drop_rxs;
  912. unsigned long flags;
  913. if (!test_bit(__ATL2_DOWN, &adapter->flags)) {
  914. spin_lock_irqsave(&adapter->stats_lock, flags);
  915. drop_rxd = ATL2_READ_REG(&adapter->hw, REG_STS_RXD_OV);
  916. drop_rxs = ATL2_READ_REG(&adapter->hw, REG_STS_RXS_OV);
  917. adapter->net_stats.rx_over_errors += (drop_rxd+drop_rxs);
  918. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  919. /* Reset the timer */
  920. mod_timer(&adapter->watchdog_timer, jiffies + 4 * HZ);
  921. }
  922. }
  923. /*
  924. * atl2_phy_config - Timer Call-back
  925. * @data: pointer to netdev cast into an unsigned long
  926. */
  927. static void atl2_phy_config(unsigned long data)
  928. {
  929. struct atl2_adapter *adapter = (struct atl2_adapter *) data;
  930. struct atl2_hw *hw = &adapter->hw;
  931. unsigned long flags;
  932. spin_lock_irqsave(&adapter->stats_lock, flags);
  933. atl2_write_phy_reg(hw, MII_ADVERTISE, hw->mii_autoneg_adv_reg);
  934. atl2_write_phy_reg(hw, MII_BMCR, MII_CR_RESET | MII_CR_AUTO_NEG_EN |
  935. MII_CR_RESTART_AUTO_NEG);
  936. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  937. clear_bit(0, &adapter->cfg_phy);
  938. }
  939. static int atl2_up(struct atl2_adapter *adapter)
  940. {
  941. struct net_device *netdev = adapter->netdev;
  942. int err = 0;
  943. u32 val;
  944. /* hardware has been reset, we need to reload some things */
  945. err = atl2_init_hw(&adapter->hw);
  946. if (err) {
  947. err = -EIO;
  948. return err;
  949. }
  950. atl2_set_multi(netdev);
  951. init_ring_ptrs(adapter);
  952. #ifdef NETIF_F_HW_VLAN_TX
  953. atl2_restore_vlan(adapter);
  954. #endif
  955. if (atl2_configure(adapter)) {
  956. err = -EIO;
  957. goto err_up;
  958. }
  959. clear_bit(__ATL2_DOWN, &adapter->flags);
  960. val = ATL2_READ_REG(&adapter->hw, REG_MASTER_CTRL);
  961. ATL2_WRITE_REG(&adapter->hw, REG_MASTER_CTRL, val |
  962. MASTER_CTRL_MANUAL_INT);
  963. atl2_irq_enable(adapter);
  964. err_up:
  965. return err;
  966. }
  967. static void atl2_reinit_locked(struct atl2_adapter *adapter)
  968. {
  969. WARN_ON(in_interrupt());
  970. while (test_and_set_bit(__ATL2_RESETTING, &adapter->flags))
  971. msleep(1);
  972. atl2_down(adapter);
  973. atl2_up(adapter);
  974. clear_bit(__ATL2_RESETTING, &adapter->flags);
  975. }
  976. static void atl2_reset_task(struct work_struct *work)
  977. {
  978. struct atl2_adapter *adapter;
  979. adapter = container_of(work, struct atl2_adapter, reset_task);
  980. atl2_reinit_locked(adapter);
  981. }
  982. static void atl2_setup_mac_ctrl(struct atl2_adapter *adapter)
  983. {
  984. u32 value;
  985. struct atl2_hw *hw = &adapter->hw;
  986. struct net_device *netdev = adapter->netdev;
  987. /* Config MAC CTRL Register */
  988. value = MAC_CTRL_TX_EN | MAC_CTRL_RX_EN | MAC_CTRL_MACLP_CLK_PHY;
  989. /* duplex */
  990. if (FULL_DUPLEX == adapter->link_duplex)
  991. value |= MAC_CTRL_DUPLX;
  992. /* flow control */
  993. value |= (MAC_CTRL_TX_FLOW | MAC_CTRL_RX_FLOW);
  994. /* PAD & CRC */
  995. value |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
  996. /* preamble length */
  997. value |= (((u32)adapter->hw.preamble_len & MAC_CTRL_PRMLEN_MASK) <<
  998. MAC_CTRL_PRMLEN_SHIFT);
  999. /* vlan */
  1000. if (adapter->vlgrp)
  1001. value |= MAC_CTRL_RMV_VLAN;
  1002. /* filter mode */
  1003. value |= MAC_CTRL_BC_EN;
  1004. if (netdev->flags & IFF_PROMISC)
  1005. value |= MAC_CTRL_PROMIS_EN;
  1006. else if (netdev->flags & IFF_ALLMULTI)
  1007. value |= MAC_CTRL_MC_ALL_EN;
  1008. /* half retry buffer */
  1009. value |= (((u32)(adapter->hw.retry_buf &
  1010. MAC_CTRL_HALF_LEFT_BUF_MASK)) << MAC_CTRL_HALF_LEFT_BUF_SHIFT);
  1011. ATL2_WRITE_REG(hw, REG_MAC_CTRL, value);
  1012. }
  1013. static int atl2_check_link(struct atl2_adapter *adapter)
  1014. {
  1015. struct atl2_hw *hw = &adapter->hw;
  1016. struct net_device *netdev = adapter->netdev;
  1017. int ret_val;
  1018. u16 speed, duplex, phy_data;
  1019. int reconfig = 0;
  1020. /* MII_BMSR must read twise */
  1021. atl2_read_phy_reg(hw, MII_BMSR, &phy_data);
  1022. atl2_read_phy_reg(hw, MII_BMSR, &phy_data);
  1023. if (!(phy_data&BMSR_LSTATUS)) { /* link down */
  1024. if (netif_carrier_ok(netdev)) { /* old link state: Up */
  1025. u32 value;
  1026. /* disable rx */
  1027. value = ATL2_READ_REG(hw, REG_MAC_CTRL);
  1028. value &= ~MAC_CTRL_RX_EN;
  1029. ATL2_WRITE_REG(hw, REG_MAC_CTRL, value);
  1030. adapter->link_speed = SPEED_0;
  1031. netif_carrier_off(netdev);
  1032. netif_stop_queue(netdev);
  1033. }
  1034. return 0;
  1035. }
  1036. /* Link Up */
  1037. ret_val = atl2_get_speed_and_duplex(hw, &speed, &duplex);
  1038. if (ret_val)
  1039. return ret_val;
  1040. switch (hw->MediaType) {
  1041. case MEDIA_TYPE_100M_FULL:
  1042. if (speed != SPEED_100 || duplex != FULL_DUPLEX)
  1043. reconfig = 1;
  1044. break;
  1045. case MEDIA_TYPE_100M_HALF:
  1046. if (speed != SPEED_100 || duplex != HALF_DUPLEX)
  1047. reconfig = 1;
  1048. break;
  1049. case MEDIA_TYPE_10M_FULL:
  1050. if (speed != SPEED_10 || duplex != FULL_DUPLEX)
  1051. reconfig = 1;
  1052. break;
  1053. case MEDIA_TYPE_10M_HALF:
  1054. if (speed != SPEED_10 || duplex != HALF_DUPLEX)
  1055. reconfig = 1;
  1056. break;
  1057. }
  1058. /* link result is our setting */
  1059. if (reconfig == 0) {
  1060. if (adapter->link_speed != speed ||
  1061. adapter->link_duplex != duplex) {
  1062. adapter->link_speed = speed;
  1063. adapter->link_duplex = duplex;
  1064. atl2_setup_mac_ctrl(adapter);
  1065. printk(KERN_INFO "%s: %s NIC Link is Up<%d Mbps %s>\n",
  1066. atl2_driver_name, netdev->name,
  1067. adapter->link_speed,
  1068. adapter->link_duplex == FULL_DUPLEX ?
  1069. "Full Duplex" : "Half Duplex");
  1070. }
  1071. if (!netif_carrier_ok(netdev)) { /* Link down -> Up */
  1072. netif_carrier_on(netdev);
  1073. netif_wake_queue(netdev);
  1074. }
  1075. return 0;
  1076. }
  1077. /* change original link status */
  1078. if (netif_carrier_ok(netdev)) {
  1079. u32 value;
  1080. /* disable rx */
  1081. value = ATL2_READ_REG(hw, REG_MAC_CTRL);
  1082. value &= ~MAC_CTRL_RX_EN;
  1083. ATL2_WRITE_REG(hw, REG_MAC_CTRL, value);
  1084. adapter->link_speed = SPEED_0;
  1085. netif_carrier_off(netdev);
  1086. netif_stop_queue(netdev);
  1087. }
  1088. /* auto-neg, insert timer to re-config phy
  1089. * (if interval smaller than 5 seconds, something strange) */
  1090. if (!test_bit(__ATL2_DOWN, &adapter->flags)) {
  1091. if (!test_and_set_bit(0, &adapter->cfg_phy))
  1092. mod_timer(&adapter->phy_config_timer, jiffies + 5 * HZ);
  1093. }
  1094. return 0;
  1095. }
  1096. /*
  1097. * atl2_link_chg_task - deal with link change event Out of interrupt context
  1098. * @netdev: network interface device structure
  1099. */
  1100. static void atl2_link_chg_task(struct work_struct *work)
  1101. {
  1102. struct atl2_adapter *adapter;
  1103. unsigned long flags;
  1104. adapter = container_of(work, struct atl2_adapter, link_chg_task);
  1105. spin_lock_irqsave(&adapter->stats_lock, flags);
  1106. atl2_check_link(adapter);
  1107. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  1108. }
  1109. static void atl2_setup_pcicmd(struct pci_dev *pdev)
  1110. {
  1111. u16 cmd;
  1112. pci_read_config_word(pdev, PCI_COMMAND, &cmd);
  1113. if (cmd & PCI_COMMAND_INTX_DISABLE)
  1114. cmd &= ~PCI_COMMAND_INTX_DISABLE;
  1115. if (cmd & PCI_COMMAND_IO)
  1116. cmd &= ~PCI_COMMAND_IO;
  1117. if (0 == (cmd & PCI_COMMAND_MEMORY))
  1118. cmd |= PCI_COMMAND_MEMORY;
  1119. if (0 == (cmd & PCI_COMMAND_MASTER))
  1120. cmd |= PCI_COMMAND_MASTER;
  1121. pci_write_config_word(pdev, PCI_COMMAND, cmd);
  1122. /*
  1123. * some motherboards BIOS(PXE/EFI) driver may set PME
  1124. * while they transfer control to OS (Windows/Linux)
  1125. * so we should clear this bit before NIC work normally
  1126. */
  1127. pci_write_config_dword(pdev, REG_PM_CTRLSTAT, 0);
  1128. }
  1129. /*
  1130. * atl2_probe - Device Initialization Routine
  1131. * @pdev: PCI device information struct
  1132. * @ent: entry in atl2_pci_tbl
  1133. *
  1134. * Returns 0 on success, negative on failure
  1135. *
  1136. * atl2_probe initializes an adapter identified by a pci_dev structure.
  1137. * The OS initialization, configuring of the adapter private structure,
  1138. * and a hardware reset occur.
  1139. */
  1140. static int __devinit atl2_probe(struct pci_dev *pdev,
  1141. const struct pci_device_id *ent)
  1142. {
  1143. struct net_device *netdev;
  1144. struct atl2_adapter *adapter;
  1145. static int cards_found;
  1146. unsigned long mmio_start;
  1147. int mmio_len;
  1148. int err;
  1149. cards_found = 0;
  1150. err = pci_enable_device(pdev);
  1151. if (err)
  1152. return err;
  1153. /*
  1154. * atl2 is a shared-high-32-bit device, so we're stuck with 32-bit DMA
  1155. * until the kernel has the proper infrastructure to support 64-bit DMA
  1156. * on these devices.
  1157. */
  1158. if (pci_set_dma_mask(pdev, DMA_32BIT_MASK) &&
  1159. pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK)) {
  1160. printk(KERN_ERR "atl2: No usable DMA configuration, aborting\n");
  1161. goto err_dma;
  1162. }
  1163. /* Mark all PCI regions associated with PCI device
  1164. * pdev as being reserved by owner atl2_driver_name */
  1165. err = pci_request_regions(pdev, atl2_driver_name);
  1166. if (err)
  1167. goto err_pci_reg;
  1168. /* Enables bus-mastering on the device and calls
  1169. * pcibios_set_master to do the needed arch specific settings */
  1170. pci_set_master(pdev);
  1171. err = -ENOMEM;
  1172. netdev = alloc_etherdev(sizeof(struct atl2_adapter));
  1173. if (!netdev)
  1174. goto err_alloc_etherdev;
  1175. SET_NETDEV_DEV(netdev, &pdev->dev);
  1176. pci_set_drvdata(pdev, netdev);
  1177. adapter = netdev_priv(netdev);
  1178. adapter->netdev = netdev;
  1179. adapter->pdev = pdev;
  1180. adapter->hw.back = adapter;
  1181. mmio_start = pci_resource_start(pdev, 0x0);
  1182. mmio_len = pci_resource_len(pdev, 0x0);
  1183. adapter->hw.mem_rang = (u32)mmio_len;
  1184. adapter->hw.hw_addr = ioremap(mmio_start, mmio_len);
  1185. if (!adapter->hw.hw_addr) {
  1186. err = -EIO;
  1187. goto err_ioremap;
  1188. }
  1189. atl2_setup_pcicmd(pdev);
  1190. netdev->open = &atl2_open;
  1191. netdev->stop = &atl2_close;
  1192. netdev->hard_start_xmit = &atl2_xmit_frame;
  1193. netdev->get_stats = &atl2_get_stats;
  1194. netdev->set_multicast_list = &atl2_set_multi;
  1195. netdev->set_mac_address = &atl2_set_mac;
  1196. netdev->change_mtu = &atl2_change_mtu;
  1197. netdev->do_ioctl = &atl2_ioctl;
  1198. atl2_set_ethtool_ops(netdev);
  1199. #ifdef HAVE_TX_TIMEOUT
  1200. netdev->tx_timeout = &atl2_tx_timeout;
  1201. netdev->watchdog_timeo = 5 * HZ;
  1202. #endif
  1203. #ifdef NETIF_F_HW_VLAN_TX
  1204. netdev->vlan_rx_register = atl2_vlan_rx_register;
  1205. #endif
  1206. strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
  1207. netdev->mem_start = mmio_start;
  1208. netdev->mem_end = mmio_start + mmio_len;
  1209. adapter->bd_number = cards_found;
  1210. adapter->pci_using_64 = false;
  1211. /* setup the private structure */
  1212. err = atl2_sw_init(adapter);
  1213. if (err)
  1214. goto err_sw_init;
  1215. err = -EIO;
  1216. #ifdef NETIF_F_HW_VLAN_TX
  1217. netdev->features |= (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
  1218. #endif
  1219. #ifdef NETIF_F_LLTX
  1220. netdev->features |= NETIF_F_LLTX;
  1221. #endif
  1222. /* Init PHY as early as possible due to power saving issue */
  1223. atl2_phy_init(&adapter->hw);
  1224. /* reset the controller to
  1225. * put the device in a known good starting state */
  1226. if (atl2_reset_hw(&adapter->hw)) {
  1227. err = -EIO;
  1228. goto err_reset;
  1229. }
  1230. /* copy the MAC address out of the EEPROM */
  1231. atl2_read_mac_addr(&adapter->hw);
  1232. memcpy(netdev->dev_addr, adapter->hw.mac_addr, netdev->addr_len);
  1233. /* FIXME: do we still need this? */
  1234. #ifdef ETHTOOL_GPERMADDR
  1235. memcpy(netdev->perm_addr, adapter->hw.mac_addr, netdev->addr_len);
  1236. if (!is_valid_ether_addr(netdev->perm_addr)) {
  1237. #else
  1238. if (!is_valid_ether_addr(netdev->dev_addr)) {
  1239. #endif
  1240. err = -EIO;
  1241. goto err_eeprom;
  1242. }
  1243. atl2_check_options(adapter);
  1244. init_timer(&adapter->watchdog_timer);
  1245. adapter->watchdog_timer.function = &atl2_watchdog;
  1246. adapter->watchdog_timer.data = (unsigned long) adapter;
  1247. init_timer(&adapter->phy_config_timer);
  1248. adapter->phy_config_timer.function = &atl2_phy_config;
  1249. adapter->phy_config_timer.data = (unsigned long) adapter;
  1250. INIT_WORK(&adapter->reset_task, atl2_reset_task);
  1251. INIT_WORK(&adapter->link_chg_task, atl2_link_chg_task);
  1252. strcpy(netdev->name, "eth%d"); /* ?? */
  1253. err = register_netdev(netdev);
  1254. if (err)
  1255. goto err_register;
  1256. /* assume we have no link for now */
  1257. netif_carrier_off(netdev);
  1258. netif_stop_queue(netdev);
  1259. cards_found++;
  1260. return 0;
  1261. err_reset:
  1262. err_register:
  1263. err_sw_init:
  1264. err_eeprom:
  1265. iounmap(adapter->hw.hw_addr);
  1266. err_ioremap:
  1267. free_netdev(netdev);
  1268. err_alloc_etherdev:
  1269. pci_release_regions(pdev);
  1270. err_pci_reg:
  1271. err_dma:
  1272. pci_disable_device(pdev);
  1273. return err;
  1274. }
  1275. /*
  1276. * atl2_remove - Device Removal Routine
  1277. * @pdev: PCI device information struct
  1278. *
  1279. * atl2_remove is called by the PCI subsystem to alert the driver
  1280. * that it should release a PCI device. The could be caused by a
  1281. * Hot-Plug event, or because the driver is going to be removed from
  1282. * memory.
  1283. */
  1284. /* FIXME: write the original MAC address back in case it was changed from a
  1285. * BIOS-set value, as in atl1 -- CHS */
  1286. static void __devexit atl2_remove(struct pci_dev *pdev)
  1287. {
  1288. struct net_device *netdev = pci_get_drvdata(pdev);
  1289. struct atl2_adapter *adapter = netdev_priv(netdev);
  1290. /* flush_scheduled work may reschedule our watchdog task, so
  1291. * explicitly disable watchdog tasks from being rescheduled */
  1292. set_bit(__ATL2_DOWN, &adapter->flags);
  1293. del_timer_sync(&adapter->watchdog_timer);
  1294. del_timer_sync(&adapter->phy_config_timer);
  1295. flush_scheduled_work();
  1296. unregister_netdev(netdev);
  1297. atl2_force_ps(&adapter->hw);
  1298. iounmap(adapter->hw.hw_addr);
  1299. pci_release_regions(pdev);
  1300. free_netdev(netdev);
  1301. pci_disable_device(pdev);
  1302. }
  1303. static int atl2_suspend(struct pci_dev *pdev, pm_message_t state)
  1304. {
  1305. struct net_device *netdev = pci_get_drvdata(pdev);
  1306. struct atl2_adapter *adapter = netdev_priv(netdev);
  1307. struct atl2_hw *hw = &adapter->hw;
  1308. u16 speed, duplex;
  1309. u32 ctrl = 0;
  1310. u32 wufc = adapter->wol;
  1311. #ifdef CONFIG_PM
  1312. int retval = 0;
  1313. #endif
  1314. netif_device_detach(netdev);
  1315. if (netif_running(netdev)) {
  1316. WARN_ON(test_bit(__ATL2_RESETTING, &adapter->flags));
  1317. atl2_down(adapter);
  1318. }
  1319. #ifdef CONFIG_PM
  1320. retval = pci_save_state(pdev);
  1321. if (retval)
  1322. return retval;
  1323. #endif
  1324. atl2_read_phy_reg(hw, MII_BMSR, (u16 *)&ctrl);
  1325. atl2_read_phy_reg(hw, MII_BMSR, (u16 *)&ctrl);
  1326. if (ctrl & BMSR_LSTATUS)
  1327. wufc &= ~ATLX_WUFC_LNKC;
  1328. if (0 != (ctrl & BMSR_LSTATUS) && 0 != wufc) {
  1329. u32 ret_val;
  1330. /* get current link speed & duplex */
  1331. ret_val = atl2_get_speed_and_duplex(hw, &speed, &duplex);
  1332. if (ret_val) {
  1333. printk(KERN_DEBUG
  1334. "%s: get speed&duplex error while suspend\n",
  1335. atl2_driver_name);
  1336. goto wol_dis;
  1337. }
  1338. ctrl = 0;
  1339. /* turn on magic packet wol */
  1340. if (wufc & ATLX_WUFC_MAG)
  1341. ctrl |= (WOL_MAGIC_EN | WOL_MAGIC_PME_EN);
  1342. /* ignore Link Chg event when Link is up */
  1343. ATL2_WRITE_REG(hw, REG_WOL_CTRL, ctrl);
  1344. /* Config MAC CTRL Register */
  1345. ctrl = MAC_CTRL_RX_EN | MAC_CTRL_MACLP_CLK_PHY;
  1346. if (FULL_DUPLEX == adapter->link_duplex)
  1347. ctrl |= MAC_CTRL_DUPLX;
  1348. ctrl |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
  1349. ctrl |= (((u32)adapter->hw.preamble_len &
  1350. MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
  1351. ctrl |= (((u32)(adapter->hw.retry_buf &
  1352. MAC_CTRL_HALF_LEFT_BUF_MASK)) <<
  1353. MAC_CTRL_HALF_LEFT_BUF_SHIFT);
  1354. if (wufc & ATLX_WUFC_MAG) {
  1355. /* magic packet maybe Broadcast&multicast&Unicast */
  1356. ctrl |= MAC_CTRL_BC_EN;
  1357. }
  1358. ATL2_WRITE_REG(hw, REG_MAC_CTRL, ctrl);
  1359. /* pcie patch */
  1360. ctrl = ATL2_READ_REG(hw, REG_PCIE_PHYMISC);
  1361. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1362. ATL2_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1363. ctrl = ATL2_READ_REG(hw, REG_PCIE_DLL_TX_CTRL1);
  1364. ctrl |= PCIE_DLL_TX_CTRL1_SEL_NOR_CLK;
  1365. ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, ctrl);
  1366. pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
  1367. goto suspend_exit;
  1368. }
  1369. if (0 == (ctrl&BMSR_LSTATUS) && 0 != (wufc&ATLX_WUFC_LNKC)) {
  1370. /* link is down, so only LINK CHG WOL event enable */
  1371. ctrl |= (WOL_LINK_CHG_EN | WOL_LINK_CHG_PME_EN);
  1372. ATL2_WRITE_REG(hw, REG_WOL_CTRL, ctrl);
  1373. ATL2_WRITE_REG(hw, REG_MAC_CTRL, 0);
  1374. /* pcie patch */
  1375. ctrl = ATL2_READ_REG(hw, REG_PCIE_PHYMISC);
  1376. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1377. ATL2_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1378. ctrl = ATL2_READ_REG(hw, REG_PCIE_DLL_TX_CTRL1);
  1379. ctrl |= PCIE_DLL_TX_CTRL1_SEL_NOR_CLK;
  1380. ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, ctrl);
  1381. hw->phy_configured = false; /* re-init PHY when resume */
  1382. pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
  1383. goto suspend_exit;
  1384. }
  1385. wol_dis:
  1386. /* WOL disabled */
  1387. ATL2_WRITE_REG(hw, REG_WOL_CTRL, 0);
  1388. /* pcie patch */
  1389. ctrl = ATL2_READ_REG(hw, REG_PCIE_PHYMISC);
  1390. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1391. ATL2_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1392. ctrl = ATL2_READ_REG(hw, REG_PCIE_DLL_TX_CTRL1);
  1393. ctrl |= PCIE_DLL_TX_CTRL1_SEL_NOR_CLK;
  1394. ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, ctrl);
  1395. atl2_force_ps(hw);
  1396. hw->phy_configured = false; /* re-init PHY when resume */
  1397. pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
  1398. suspend_exit:
  1399. if (netif_running(netdev))
  1400. atl2_free_irq(adapter);
  1401. pci_disable_device(pdev);
  1402. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1403. return 0;
  1404. }
  1405. #ifdef CONFIG_PM
  1406. static int atl2_resume(struct pci_dev *pdev)
  1407. {
  1408. struct net_device *netdev = pci_get_drvdata(pdev);
  1409. struct atl2_adapter *adapter = netdev_priv(netdev);
  1410. u32 err;
  1411. pci_set_power_state(pdev, PCI_D0);
  1412. pci_restore_state(pdev);
  1413. err = pci_enable_device(pdev);
  1414. if (err) {
  1415. printk(KERN_ERR
  1416. "atl2: Cannot enable PCI device from suspend\n");
  1417. return err;
  1418. }
  1419. pci_set_master(pdev);
  1420. ATL2_READ_REG(&adapter->hw, REG_WOL_CTRL); /* clear WOL status */
  1421. pci_enable_wake(pdev, PCI_D3hot, 0);
  1422. pci_enable_wake(pdev, PCI_D3cold, 0);
  1423. ATL2_WRITE_REG(&adapter->hw, REG_WOL_CTRL, 0);
  1424. err = atl2_request_irq(adapter);
  1425. if (netif_running(netdev) && err)
  1426. return err;
  1427. atl2_reset_hw(&adapter->hw);
  1428. if (netif_running(netdev))
  1429. atl2_up(adapter);
  1430. netif_device_attach(netdev);
  1431. return 0;
  1432. }
  1433. #endif
  1434. static void atl2_shutdown(struct pci_dev *pdev)
  1435. {
  1436. atl2_suspend(pdev, PMSG_SUSPEND);
  1437. }
  1438. static struct pci_driver atl2_driver = {
  1439. .name = atl2_driver_name,
  1440. .id_table = atl2_pci_tbl,
  1441. .probe = atl2_probe,
  1442. .remove = __devexit_p(atl2_remove),
  1443. /* Power Managment Hooks */
  1444. .suspend = atl2_suspend,
  1445. #ifdef CONFIG_PM
  1446. .resume = atl2_resume,
  1447. #endif
  1448. .shutdown = atl2_shutdown,
  1449. };
  1450. /*
  1451. * atl2_init_module - Driver Registration Routine
  1452. *
  1453. * atl2_init_module is the first routine called when the driver is
  1454. * loaded. All it does is register with the PCI subsystem.
  1455. */
  1456. static int __init atl2_init_module(void)
  1457. {
  1458. printk(KERN_INFO "%s - version %s\n", atl2_driver_string,
  1459. atl2_driver_version);
  1460. printk(KERN_INFO "%s\n", atl2_copyright);
  1461. return pci_register_driver(&atl2_driver);
  1462. }
  1463. module_init(atl2_init_module);
  1464. /*
  1465. * atl2_exit_module - Driver Exit Cleanup Routine
  1466. *
  1467. * atl2_exit_module is called just before the driver is removed
  1468. * from memory.
  1469. */
  1470. static void __exit atl2_exit_module(void)
  1471. {
  1472. pci_unregister_driver(&atl2_driver);
  1473. }
  1474. module_exit(atl2_exit_module);
  1475. static void atl2_read_pci_cfg(struct atl2_hw *hw, u32 reg, u16 *value)
  1476. {
  1477. struct atl2_adapter *adapter = hw->back;
  1478. pci_read_config_word(adapter->pdev, reg, value);
  1479. }
  1480. static void atl2_write_pci_cfg(struct atl2_hw *hw, u32 reg, u16 *value)
  1481. {
  1482. struct atl2_adapter *adapter = hw->back;
  1483. pci_write_config_word(adapter->pdev, reg, *value);
  1484. }
  1485. static int atl2_get_settings(struct net_device *netdev,
  1486. struct ethtool_cmd *ecmd)
  1487. {
  1488. struct atl2_adapter *adapter = netdev_priv(netdev);
  1489. struct atl2_hw *hw = &adapter->hw;
  1490. ecmd->supported = (SUPPORTED_10baseT_Half |
  1491. SUPPORTED_10baseT_Full |
  1492. SUPPORTED_100baseT_Half |
  1493. SUPPORTED_100baseT_Full |
  1494. SUPPORTED_Autoneg |
  1495. SUPPORTED_TP);
  1496. ecmd->advertising = ADVERTISED_TP;
  1497. ecmd->advertising |= ADVERTISED_Autoneg;
  1498. ecmd->advertising |= hw->autoneg_advertised;
  1499. ecmd->port = PORT_TP;
  1500. ecmd->phy_address = 0;
  1501. ecmd->transceiver = XCVR_INTERNAL;
  1502. if (adapter->link_speed != SPEED_0) {
  1503. ecmd->speed = adapter->link_speed;
  1504. if (adapter->link_duplex == FULL_DUPLEX)
  1505. ecmd->duplex = DUPLEX_FULL;
  1506. else
  1507. ecmd->duplex = DUPLEX_HALF;
  1508. } else {
  1509. ecmd->speed = -1;
  1510. ecmd->duplex = -1;
  1511. }
  1512. ecmd->autoneg = AUTONEG_ENABLE;
  1513. return 0;
  1514. }
  1515. static int atl2_set_settings(struct net_device *netdev,
  1516. struct ethtool_cmd *ecmd)
  1517. {
  1518. struct atl2_adapter *adapter = netdev_priv(netdev);
  1519. struct atl2_hw *hw = &adapter->hw;
  1520. while (test_and_set_bit(__ATL2_RESETTING, &adapter->flags))
  1521. msleep(1);
  1522. if (ecmd->autoneg == AUTONEG_ENABLE) {
  1523. #define MY_ADV_MASK (ADVERTISE_10_HALF | \
  1524. ADVERTISE_10_FULL | \
  1525. ADVERTISE_100_HALF| \
  1526. ADVERTISE_100_FULL)
  1527. if ((ecmd->advertising & MY_ADV_MASK) == MY_ADV_MASK) {
  1528. hw->MediaType = MEDIA_TYPE_AUTO_SENSOR;
  1529. hw->autoneg_advertised = MY_ADV_MASK;
  1530. } else if ((ecmd->advertising & MY_ADV_MASK) ==
  1531. ADVERTISE_100_FULL) {
  1532. hw->MediaType = MEDIA_TYPE_100M_FULL;
  1533. hw->autoneg_advertised = ADVERTISE_100_FULL;
  1534. } else if ((ecmd->advertising & MY_ADV_MASK) ==
  1535. ADVERTISE_100_HALF) {
  1536. hw->MediaType = MEDIA_TYPE_100M_HALF;
  1537. hw->autoneg_advertised = ADVERTISE_100_HALF;
  1538. } else if ((ecmd->advertising & MY_ADV_MASK) ==
  1539. ADVERTISE_10_FULL) {
  1540. hw->MediaType = MEDIA_TYPE_10M_FULL;
  1541. hw->autoneg_advertised = ADVERTISE_10_FULL;
  1542. } else if ((ecmd->advertising & MY_ADV_MASK) ==
  1543. ADVERTISE_10_HALF) {
  1544. hw->MediaType = MEDIA_TYPE_10M_HALF;
  1545. hw->autoneg_advertised = ADVERTISE_10_HALF;
  1546. } else {
  1547. clear_bit(__ATL2_RESETTING, &adapter->flags);
  1548. return -EINVAL;
  1549. }
  1550. ecmd->advertising = hw->autoneg_advertised |
  1551. ADVERTISED_TP | ADVERTISED_Autoneg;
  1552. } else {
  1553. clear_bit(__ATL2_RESETTING, &adapter->flags);
  1554. return -EINVAL;
  1555. }
  1556. /* reset the link */
  1557. if (netif_running(adapter->netdev)) {
  1558. atl2_down(adapter);
  1559. atl2_up(adapter);
  1560. } else
  1561. atl2_reset_hw(&adapter->hw);
  1562. clear_bit(__ATL2_RESETTING, &adapter->flags);
  1563. return 0;
  1564. }
  1565. static u32 atl2_get_tx_csum(struct net_device *netdev)
  1566. {
  1567. return (netdev->features & NETIF_F_HW_CSUM) != 0;
  1568. }
  1569. static u32 atl2_get_msglevel(struct net_device *netdev)
  1570. {
  1571. return 0;
  1572. }
  1573. /*
  1574. * It's sane for this to be empty, but we might want to take advantage of this.
  1575. */
  1576. static void atl2_set_msglevel(struct net_device *netdev, u32 data)
  1577. {
  1578. }
  1579. static int atl2_get_regs_len(struct net_device *netdev)
  1580. {
  1581. #define ATL2_REGS_LEN 42
  1582. return sizeof(u32) * ATL2_REGS_LEN;
  1583. }
  1584. static void atl2_get_regs(struct net_device *netdev,
  1585. struct ethtool_regs *regs, void *p)
  1586. {
  1587. struct atl2_adapter *adapter = netdev_priv(netdev);
  1588. struct atl2_hw *hw = &adapter->hw;
  1589. u32 *regs_buff = p;
  1590. u16 phy_data;
  1591. memset(p, 0, sizeof(u32) * ATL2_REGS_LEN);
  1592. regs->version = (1 << 24) | (hw->revision_id << 16) | hw->device_id;
  1593. regs_buff[0] = ATL2_READ_REG(hw, REG_VPD_CAP);
  1594. regs_buff[1] = ATL2_READ_REG(hw, REG_SPI_FLASH_CTRL);
  1595. regs_buff[2] = ATL2_READ_REG(hw, REG_SPI_FLASH_CONFIG);
  1596. regs_buff[3] = ATL2_READ_REG(hw, REG_TWSI_CTRL);
  1597. regs_buff[4] = ATL2_READ_REG(hw, REG_PCIE_DEV_MISC_CTRL);
  1598. regs_buff[5] = ATL2_READ_REG(hw, REG_MASTER_CTRL);
  1599. regs_buff[6] = ATL2_READ_REG(hw, REG_MANUAL_TIMER_INIT);
  1600. regs_buff[7] = ATL2_READ_REG(hw, REG_IRQ_MODU_TIMER_INIT);
  1601. regs_buff[8] = ATL2_READ_REG(hw, REG_PHY_ENABLE);
  1602. regs_buff[9] = ATL2_READ_REG(hw, REG_CMBDISDMA_TIMER);
  1603. regs_buff[10] = ATL2_READ_REG(hw, REG_IDLE_STATUS);
  1604. regs_buff[11] = ATL2_READ_REG(hw, REG_MDIO_CTRL);
  1605. regs_buff[12] = ATL2_READ_REG(hw, REG_SERDES_LOCK);
  1606. regs_buff[13] = ATL2_READ_REG(hw, REG_MAC_CTRL);
  1607. regs_buff[14] = ATL2_READ_REG(hw, REG_MAC_IPG_IFG);
  1608. regs_buff[15] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR);
  1609. regs_buff[16] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR+4);
  1610. regs_buff[17] = ATL2_READ_REG(hw, REG_RX_HASH_TABLE);
  1611. regs_buff[18] = ATL2_READ_REG(hw, REG_RX_HASH_TABLE+4);
  1612. regs_buff[19] = ATL2_READ_REG(hw, REG_MAC_HALF_DUPLX_CTRL);
  1613. regs_buff[20] = ATL2_READ_REG(hw, REG_MTU);
  1614. regs_buff[21] = ATL2_READ_REG(hw, REG_WOL_CTRL);
  1615. regs_buff[22] = ATL2_READ_REG(hw, REG_SRAM_TXRAM_END);
  1616. regs_buff[23] = ATL2_READ_REG(hw, REG_DESC_BASE_ADDR_HI);
  1617. regs_buff[24] = ATL2_READ_REG(hw, REG_TXD_BASE_ADDR_LO);
  1618. regs_buff[25] = ATL2_READ_REG(hw, REG_TXD_MEM_SIZE);
  1619. regs_buff[26] = ATL2_READ_REG(hw, REG_TXS_BASE_ADDR_LO);
  1620. regs_buff[27] = ATL2_READ_REG(hw, REG_TXS_MEM_SIZE);
  1621. regs_buff[28] = ATL2_READ_REG(hw, REG_RXD_BASE_ADDR_LO);
  1622. regs_buff[29] = ATL2_READ_REG(hw, REG_RXD_BUF_NUM);
  1623. regs_buff[30] = ATL2_READ_REG(hw, REG_DMAR);
  1624. regs_buff[31] = ATL2_READ_REG(hw, REG_TX_CUT_THRESH);
  1625. regs_buff[32] = ATL2_READ_REG(hw, REG_DMAW);
  1626. regs_buff[33] = ATL2_READ_REG(hw, REG_PAUSE_ON_TH);
  1627. regs_buff[34] = ATL2_READ_REG(hw, REG_PAUSE_OFF_TH);
  1628. regs_buff[35] = ATL2_READ_REG(hw, REG_MB_TXD_WR_IDX);
  1629. regs_buff[36] = ATL2_READ_REG(hw, REG_MB_RXD_RD_IDX);
  1630. regs_buff[38] = ATL2_READ_REG(hw, REG_ISR);
  1631. regs_buff[39] = ATL2_READ_REG(hw, REG_IMR);
  1632. atl2_read_phy_reg(hw, MII_BMCR, &phy_data);
  1633. regs_buff[40] = (u32)phy_data;
  1634. atl2_read_phy_reg(hw, MII_BMSR, &phy_data);
  1635. regs_buff[41] = (u32)phy_data;
  1636. }
  1637. static int atl2_get_eeprom_len(struct net_device *netdev)
  1638. {
  1639. struct atl2_adapter *adapter = netdev_priv(netdev);
  1640. if (!atl2_check_eeprom_exist(&adapter->hw))
  1641. return 512;
  1642. else
  1643. return 0;
  1644. }
  1645. static int atl2_get_eeprom(struct net_device *netdev,
  1646. struct ethtool_eeprom *eeprom, u8 *bytes)
  1647. {
  1648. struct atl2_adapter *adapter = netdev_priv(netdev);
  1649. struct atl2_hw *hw = &adapter->hw;
  1650. u32 *eeprom_buff;
  1651. int first_dword, last_dword;
  1652. int ret_val = 0;
  1653. int i;
  1654. if (eeprom->len == 0)
  1655. return -EINVAL;
  1656. if (atl2_check_eeprom_exist(hw))
  1657. return -EINVAL;
  1658. eeprom->magic = hw->vendor_id | (hw->device_id << 16);
  1659. first_dword = eeprom->offset >> 2;
  1660. last_dword = (eeprom->offset + eeprom->len - 1) >> 2;
  1661. eeprom_buff = kmalloc(sizeof(u32) * (last_dword - first_dword + 1),
  1662. GFP_KERNEL);
  1663. if (!eeprom_buff)
  1664. return -ENOMEM;
  1665. for (i = first_dword; i < last_dword; i++) {
  1666. if (!atl2_read_eeprom(hw, i*4, &(eeprom_buff[i-first_dword])))
  1667. return -EIO;
  1668. }
  1669. memcpy(bytes, (u8 *)eeprom_buff + (eeprom->offset & 3),
  1670. eeprom->len);
  1671. kfree(eeprom_buff);
  1672. return ret_val;
  1673. }
  1674. static int atl2_set_eeprom(struct net_device *netdev,
  1675. struct ethtool_eeprom *eeprom, u8 *bytes)
  1676. {
  1677. struct atl2_adapter *adapter = netdev_priv(netdev);
  1678. struct atl2_hw *hw = &adapter->hw;
  1679. u32 *eeprom_buff;
  1680. u32 *ptr;
  1681. int max_len, first_dword, last_dword, ret_val = 0;
  1682. int i;
  1683. if (eeprom->len == 0)
  1684. return -EOPNOTSUPP;
  1685. if (eeprom->magic != (hw->vendor_id | (hw->device_id << 16)))
  1686. return -EFAULT;
  1687. max_len = 512;
  1688. first_dword = eeprom->offset >> 2;
  1689. last_dword = (eeprom->offset + eeprom->len - 1) >> 2;
  1690. eeprom_buff = kmalloc(max_len, GFP_KERNEL);
  1691. if (!eeprom_buff)
  1692. return -ENOMEM;
  1693. ptr = (u32 *)eeprom_buff;
  1694. if (eeprom->offset & 3) {
  1695. /* need read/modify/write of first changed EEPROM word */
  1696. /* only the second byte of the word is being modified */
  1697. if (!atl2_read_eeprom(hw, first_dword*4, &(eeprom_buff[0])))
  1698. return -EIO;
  1699. ptr++;
  1700. }
  1701. if (((eeprom->offset + eeprom->len) & 3)) {
  1702. /*
  1703. * need read/modify/write of last changed EEPROM word
  1704. * only the first byte of the word is being modified
  1705. */
  1706. if (!atl2_read_eeprom(hw, last_dword * 4,
  1707. &(eeprom_buff[last_dword - first_dword])))
  1708. return -EIO;
  1709. }
  1710. /* Device's eeprom is always little-endian, word addressable */
  1711. memcpy(ptr, bytes, eeprom->len);
  1712. for (i = 0; i < last_dword - first_dword + 1; i++) {
  1713. if (!atl2_write_eeprom(hw, ((first_dword+i)*4), eeprom_buff[i]))
  1714. return -EIO;
  1715. }
  1716. kfree(eeprom_buff);
  1717. return ret_val;
  1718. }
  1719. static void atl2_get_drvinfo(struct net_device *netdev,
  1720. struct ethtool_drvinfo *drvinfo)
  1721. {
  1722. struct atl2_adapter *adapter = netdev_priv(netdev);
  1723. strncpy(drvinfo->driver, atl2_driver_name, 32);
  1724. strncpy(drvinfo->version, atl2_driver_version, 32);
  1725. strncpy(drvinfo->fw_version, "L2", 32);
  1726. strncpy(drvinfo->bus_info, pci_name(adapter->pdev), 32);
  1727. drvinfo->n_stats = 0;
  1728. drvinfo->testinfo_len = 0;
  1729. drvinfo->regdump_len = atl2_get_regs_len(netdev);
  1730. drvinfo->eedump_len = atl2_get_eeprom_len(netdev);
  1731. }
  1732. static void atl2_get_wol(struct net_device *netdev,
  1733. struct ethtool_wolinfo *wol)
  1734. {
  1735. struct atl2_adapter *adapter = netdev_priv(netdev);
  1736. wol->supported = WAKE_MAGIC;
  1737. wol->wolopts = 0;
  1738. if (adapter->wol & ATLX_WUFC_EX)
  1739. wol->wolopts |= WAKE_UCAST;
  1740. if (adapter->wol & ATLX_WUFC_MC)
  1741. wol->wolopts |= WAKE_MCAST;
  1742. if (adapter->wol & ATLX_WUFC_BC)
  1743. wol->wolopts |= WAKE_BCAST;
  1744. if (adapter->wol & ATLX_WUFC_MAG)
  1745. wol->wolopts |= WAKE_MAGIC;
  1746. if (adapter->wol & ATLX_WUFC_LNKC)
  1747. wol->wolopts |= WAKE_PHY;
  1748. }
  1749. static int atl2_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
  1750. {
  1751. struct atl2_adapter *adapter = netdev_priv(netdev);
  1752. if (wol->wolopts & (WAKE_ARP | WAKE_MAGICSECURE))
  1753. return -EOPNOTSUPP;
  1754. if (wol->wolopts & (WAKE_MCAST|WAKE_BCAST|WAKE_MCAST))
  1755. return -EOPNOTSUPP;
  1756. /* these settings will always override what we currently have */
  1757. adapter->wol = 0;
  1758. if (wol->wolopts & WAKE_MAGIC)
  1759. adapter->wol |= ATLX_WUFC_MAG;
  1760. if (wol->wolopts & WAKE_PHY)
  1761. adapter->wol |= ATLX_WUFC_LNKC;
  1762. return 0;
  1763. }
  1764. static int atl2_nway_reset(struct net_device *netdev)
  1765. {
  1766. struct atl2_adapter *adapter = netdev_priv(netdev);
  1767. if (netif_running(netdev))
  1768. atl2_reinit_locked(adapter);
  1769. return 0;
  1770. }
  1771. static struct ethtool_ops atl2_ethtool_ops = {
  1772. .get_settings = atl2_get_settings,
  1773. .set_settings = atl2_set_settings,
  1774. .get_drvinfo = atl2_get_drvinfo,
  1775. .get_regs_len = atl2_get_regs_len,
  1776. .get_regs = atl2_get_regs,
  1777. .get_wol = atl2_get_wol,
  1778. .set_wol = atl2_set_wol,
  1779. .get_msglevel = atl2_get_msglevel,
  1780. .set_msglevel = atl2_set_msglevel,
  1781. .nway_reset = atl2_nway_reset,
  1782. .get_link = ethtool_op_get_link,
  1783. .get_eeprom_len = atl2_get_eeprom_len,
  1784. .get_eeprom = atl2_get_eeprom,
  1785. .set_eeprom = atl2_set_eeprom,
  1786. .get_tx_csum = atl2_get_tx_csum,
  1787. .get_sg = ethtool_op_get_sg,
  1788. .set_sg = ethtool_op_set_sg,
  1789. #ifdef NETIF_F_TSO
  1790. .get_tso = ethtool_op_get_tso,
  1791. #endif
  1792. };
  1793. static void atl2_set_ethtool_ops(struct net_device *netdev)
  1794. {
  1795. SET_ETHTOOL_OPS(netdev, &atl2_ethtool_ops);
  1796. }
  1797. #define LBYTESWAP(a) ((((a) & 0x00ff00ff) << 8) | \
  1798. (((a) & 0xff00ff00) >> 8))
  1799. #define LONGSWAP(a) ((LBYTESWAP(a) << 16) | (LBYTESWAP(a) >> 16))
  1800. #define SHORTSWAP(a) (((a) << 8) | ((a) >> 8))
  1801. /*
  1802. * Reset the transmit and receive units; mask and clear all interrupts.
  1803. *
  1804. * hw - Struct containing variables accessed by shared code
  1805. * return : 0 or idle status (if error)
  1806. */
  1807. static s32 atl2_reset_hw(struct atl2_hw *hw)
  1808. {
  1809. u32 icr;
  1810. u16 pci_cfg_cmd_word;
  1811. int i;
  1812. /* Workaround for PCI problem when BIOS sets MMRBC incorrectly. */
  1813. atl2_read_pci_cfg(hw, PCI_REG_COMMAND, &pci_cfg_cmd_word);
  1814. if ((pci_cfg_cmd_word &
  1815. (CMD_IO_SPACE|CMD_MEMORY_SPACE|CMD_BUS_MASTER)) !=
  1816. (CMD_IO_SPACE|CMD_MEMORY_SPACE|CMD_BUS_MASTER)) {
  1817. pci_cfg_cmd_word |=
  1818. (CMD_IO_SPACE|CMD_MEMORY_SPACE|CMD_BUS_MASTER);
  1819. atl2_write_pci_cfg(hw, PCI_REG_COMMAND, &pci_cfg_cmd_word);
  1820. }
  1821. /* Clear Interrupt mask to stop board from generating
  1822. * interrupts & Clear any pending interrupt events
  1823. */
  1824. /* FIXME */
  1825. /* ATL2_WRITE_REG(hw, REG_IMR, 0); */
  1826. /* ATL2_WRITE_REG(hw, REG_ISR, 0xffffffff); */
  1827. /* Issue Soft Reset to the MAC. This will reset the chip's
  1828. * transmit, receive, DMA. It will not effect
  1829. * the current PCI configuration. The global reset bit is self-
  1830. * clearing, and should clear within a microsecond.
  1831. */
  1832. ATL2_WRITE_REG(hw, REG_MASTER_CTRL, MASTER_CTRL_SOFT_RST);
  1833. wmb();
  1834. msleep(1); /* delay about 1ms */
  1835. /* Wait at least 10ms for All module to be Idle */
  1836. for (i = 0; i < 10; i++) {
  1837. icr = ATL2_READ_REG(hw, REG_IDLE_STATUS);
  1838. if (!icr)
  1839. break;
  1840. msleep(1); /* delay 1 ms */
  1841. cpu_relax();
  1842. }
  1843. if (icr)
  1844. return icr;
  1845. return 0;
  1846. }
  1847. #define CUSTOM_SPI_CS_SETUP 2
  1848. #define CUSTOM_SPI_CLK_HI 2
  1849. #define CUSTOM_SPI_CLK_LO 2
  1850. #define CUSTOM_SPI_CS_HOLD 2
  1851. #define CUSTOM_SPI_CS_HI 3
  1852. static struct atl2_spi_flash_dev flash_table[] =
  1853. {
  1854. /* MFR WRSR READ PROGRAM WREN WRDI RDSR RDID SECTOR_ERASE CHIP_ERASE */
  1855. {"Atmel", 0x0, 0x03, 0x02, 0x06, 0x04, 0x05, 0x15, 0x52, 0x62 },
  1856. {"SST", 0x01, 0x03, 0x02, 0x06, 0x04, 0x05, 0x90, 0x20, 0x60 },
  1857. {"ST", 0x01, 0x03, 0x02, 0x06, 0x04, 0x05, 0xAB, 0xD8, 0xC7 },
  1858. };
  1859. static bool atl2_spi_read(struct atl2_hw *hw, u32 addr, u32 *buf)
  1860. {
  1861. int i;
  1862. u32 value;
  1863. ATL2_WRITE_REG(hw, REG_SPI_DATA, 0);
  1864. ATL2_WRITE_REG(hw, REG_SPI_ADDR, addr);
  1865. value = SPI_FLASH_CTRL_WAIT_READY |
  1866. (CUSTOM_SPI_CS_SETUP & SPI_FLASH_CTRL_CS_SETUP_MASK) <<
  1867. SPI_FLASH_CTRL_CS_SETUP_SHIFT |
  1868. (CUSTOM_SPI_CLK_HI & SPI_FLASH_CTRL_CLK_HI_MASK) <<
  1869. SPI_FLASH_CTRL_CLK_HI_SHIFT |
  1870. (CUSTOM_SPI_CLK_LO & SPI_FLASH_CTRL_CLK_LO_MASK) <<
  1871. SPI_FLASH_CTRL_CLK_LO_SHIFT |
  1872. (CUSTOM_SPI_CS_HOLD & SPI_FLASH_CTRL_CS_HOLD_MASK) <<
  1873. SPI_FLASH_CTRL_CS_HOLD_SHIFT |
  1874. (CUSTOM_SPI_CS_HI & SPI_FLASH_CTRL_CS_HI_MASK) <<
  1875. SPI_FLASH_CTRL_CS_HI_SHIFT |
  1876. (0x1 & SPI_FLASH_CTRL_INS_MASK) << SPI_FLASH_CTRL_INS_SHIFT;
  1877. ATL2_WRITE_REG(hw, REG_SPI_FLASH_CTRL, value);
  1878. value |= SPI_FLASH_CTRL_START;
  1879. ATL2_WRITE_REG(hw, REG_SPI_FLASH_CTRL, value);
  1880. for (i = 0; i < 10; i++) {
  1881. msleep(1);
  1882. value = ATL2_READ_REG(hw, REG_SPI_FLASH_CTRL);
  1883. if (!(value & SPI_FLASH_CTRL_START))
  1884. break;
  1885. }
  1886. if (value & SPI_FLASH_CTRL_START)
  1887. return false;
  1888. *buf = ATL2_READ_REG(hw, REG_SPI_DATA);
  1889. return true;
  1890. }
  1891. /*
  1892. * get_permanent_address
  1893. * return 0 if get valid mac address,
  1894. */
  1895. static int get_permanent_address(struct atl2_hw *hw)
  1896. {
  1897. u32 Addr[2];
  1898. u32 i, Control;
  1899. u16 Register;
  1900. u8 EthAddr[NODE_ADDRESS_SIZE];
  1901. bool KeyValid;
  1902. if (is_valid_ether_addr(hw->perm_mac_addr))
  1903. return 0;
  1904. Addr[0] = 0;
  1905. Addr[1] = 0;
  1906. if (!atl2_check_eeprom_exist(hw)) { /* eeprom exists */
  1907. Register = 0;
  1908. KeyValid = false;
  1909. /* Read out all EEPROM content */
  1910. i = 0;
  1911. while (1) {
  1912. if (atl2_read_eeprom(hw, i + 0x100, &Control)) {
  1913. if (KeyValid) {
  1914. if (Register == REG_MAC_STA_ADDR)
  1915. Addr[0] = Control;
  1916. else if (Register ==
  1917. (REG_MAC_STA_ADDR + 4))
  1918. Addr[1] = Control;
  1919. KeyValid = false;
  1920. } else if ((Control & 0xff) == 0x5A) {
  1921. KeyValid = true;
  1922. Register = (u16) (Control >> 16);
  1923. } else {
  1924. /* assume data end while encount an invalid KEYWORD */
  1925. break;
  1926. }
  1927. } else {
  1928. break; /* read error */
  1929. }
  1930. i += 4;
  1931. }
  1932. *(u32 *) &EthAddr[2] = LONGSWAP(Addr[0]);
  1933. *(u16 *) &EthAddr[0] = SHORTSWAP(*(u16 *) &Addr[1]);
  1934. if (is_valid_ether_addr(EthAddr)) {
  1935. memcpy(hw->perm_mac_addr, EthAddr, NODE_ADDRESS_SIZE);
  1936. return 0;
  1937. }
  1938. return 1;
  1939. }
  1940. /* see if SPI flash exists? */
  1941. Addr[0] = 0;
  1942. Addr[1] = 0;
  1943. Register = 0;
  1944. KeyValid = false;
  1945. i = 0;
  1946. while (1) {
  1947. if (atl2_spi_read(hw, i + 0x1f000, &Control)) {
  1948. if (KeyValid) {
  1949. if (Register == REG_MAC_STA_ADDR)
  1950. Addr[0] = Control;
  1951. else if (Register == (REG_MAC_STA_ADDR + 4))
  1952. Addr[1] = Control;
  1953. KeyValid = false;
  1954. } else if ((Control & 0xff) == 0x5A) {
  1955. KeyValid = true;
  1956. Register = (u16) (Control >> 16);
  1957. } else {
  1958. break; /* data end */
  1959. }
  1960. } else {
  1961. break; /* read error */
  1962. }
  1963. i += 4;
  1964. }
  1965. *(u32 *) &EthAddr[2] = LONGSWAP(Addr[0]);
  1966. *(u16 *) &EthAddr[0] = SHORTSWAP(*(u16 *)&Addr[1]);
  1967. if (is_valid_ether_addr(EthAddr)) {
  1968. memcpy(hw->perm_mac_addr, EthAddr, NODE_ADDRESS_SIZE);
  1969. return 0;
  1970. }
  1971. /* maybe MAC-address is from BIOS */
  1972. Addr[0] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR);
  1973. Addr[1] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR + 4);
  1974. *(u32 *) &EthAddr[2] = LONGSWAP(Addr[0]);
  1975. *(u16 *) &EthAddr[0] = SHORTSWAP(*(u16 *) &Addr[1]);
  1976. if (is_valid_ether_addr(EthAddr)) {
  1977. memcpy(hw->perm_mac_addr, EthAddr, NODE_ADDRESS_SIZE);
  1978. return 0;
  1979. }
  1980. return 1;
  1981. }
  1982. /*
  1983. * Reads the adapter's MAC address from the EEPROM
  1984. *
  1985. * hw - Struct containing variables accessed by shared code
  1986. */
  1987. static s32 atl2_read_mac_addr(struct atl2_hw *hw)
  1988. {
  1989. u16 i;
  1990. if (get_permanent_address(hw)) {
  1991. /* for test */
  1992. /* FIXME: shouldn't we use random_ether_addr() here? */
  1993. hw->perm_mac_addr[0] = 0x00;
  1994. hw->perm_mac_addr[1] = 0x13;
  1995. hw->perm_mac_addr[2] = 0x74;
  1996. hw->perm_mac_addr[3] = 0x00;
  1997. hw->perm_mac_addr[4] = 0x5c;
  1998. hw->perm_mac_addr[5] = 0x38;
  1999. }
  2000. for (i = 0; i < NODE_ADDRESS_SIZE; i++)
  2001. hw->mac_addr[i] = hw->perm_mac_addr[i];
  2002. return 0;
  2003. }
  2004. /*
  2005. * Hashes an address to determine its location in the multicast table
  2006. *
  2007. * hw - Struct containing variables accessed by shared code
  2008. * mc_addr - the multicast address to hash
  2009. *
  2010. * atl2_hash_mc_addr
  2011. * purpose
  2012. * set hash value for a multicast address
  2013. * hash calcu processing :
  2014. * 1. calcu 32bit CRC for multicast address
  2015. * 2. reverse crc with MSB to LSB
  2016. */
  2017. static u32 atl2_hash_mc_addr(struct atl2_hw *hw, u8 *mc_addr)
  2018. {
  2019. u32 crc32, value;
  2020. int i;
  2021. value = 0;
  2022. crc32 = ether_crc_le(6, mc_addr);
  2023. for (i = 0; i < 32; i++)
  2024. value |= (((crc32 >> i) & 1) << (31 - i));
  2025. return value;
  2026. }
  2027. /*
  2028. * Sets the bit in the multicast table corresponding to the hash value.
  2029. *
  2030. * hw - Struct containing variables accessed by shared code
  2031. * hash_value - Multicast address hash value
  2032. */
  2033. static void atl2_hash_set(struct atl2_hw *hw, u32 hash_value)
  2034. {
  2035. u32 hash_bit, hash_reg;
  2036. u32 mta;
  2037. /* The HASH Table is a register array of 2 32-bit registers.
  2038. * It is treated like an array of 64 bits. We want to set
  2039. * bit BitArray[hash_value]. So we figure out what register
  2040. * the bit is in, read it, OR in the new bit, then write
  2041. * back the new value. The register is determined by the
  2042. * upper 7 bits of the hash value and the bit within that
  2043. * register are determined by the lower 5 bits of the value.
  2044. */
  2045. hash_reg = (hash_value >> 31) & 0x1;
  2046. hash_bit = (hash_value >> 26) & 0x1F;
  2047. mta = ATL2_READ_REG_ARRAY(hw, REG_RX_HASH_TABLE, hash_reg);
  2048. mta |= (1 << hash_bit);
  2049. ATL2_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, hash_reg, mta);
  2050. }
  2051. /*
  2052. * atl2_init_pcie - init PCIE module
  2053. */
  2054. static void atl2_init_pcie(struct atl2_hw *hw)
  2055. {
  2056. u32 value;
  2057. value = LTSSM_TEST_MODE_DEF;
  2058. ATL2_WRITE_REG(hw, REG_LTSSM_TEST_MODE, value);
  2059. value = PCIE_DLL_TX_CTRL1_DEF;
  2060. ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, value);
  2061. }
  2062. static void atl2_init_flash_opcode(struct atl2_hw *hw)
  2063. {
  2064. if (hw->flash_vendor >= ARRAY_SIZE(flash_table))
  2065. hw->flash_vendor = 0; /* ATMEL */
  2066. /* Init OP table */
  2067. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_PROGRAM,
  2068. flash_table[hw->flash_vendor].cmdPROGRAM);
  2069. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_SC_ERASE,
  2070. flash_table[hw->flash_vendor].cmdSECTOR_ERASE);
  2071. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_CHIP_ERASE,
  2072. flash_table[hw->flash_vendor].cmdCHIP_ERASE);
  2073. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_RDID,
  2074. flash_table[hw->flash_vendor].cmdRDID);
  2075. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_WREN,
  2076. flash_table[hw->flash_vendor].cmdWREN);
  2077. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_RDSR,
  2078. flash_table[hw->flash_vendor].cmdRDSR);
  2079. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_WRSR,
  2080. flash_table[hw->flash_vendor].cmdWRSR);
  2081. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_READ,
  2082. flash_table[hw->flash_vendor].cmdREAD);
  2083. }
  2084. /********************************************************************
  2085. * Performs basic configuration of the adapter.
  2086. *
  2087. * hw - Struct containing variables accessed by shared code
  2088. * Assumes that the controller has previously been reset and is in a
  2089. * post-reset uninitialized state. Initializes multicast table,
  2090. * and Calls routines to setup link
  2091. * Leaves the transmit and receive units disabled and uninitialized.
  2092. ********************************************************************/
  2093. static s32 atl2_init_hw(struct atl2_hw *hw)
  2094. {
  2095. u32 ret_val = 0;
  2096. atl2_init_pcie(hw);
  2097. /* Zero out the Multicast HASH table */
  2098. /* clear the old settings from the multicast hash table */
  2099. ATL2_WRITE_REG(hw, REG_RX_HASH_TABLE, 0);
  2100. ATL2_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, 1, 0);
  2101. atl2_init_flash_opcode(hw);
  2102. ret_val = atl2_phy_init(hw);
  2103. return ret_val;
  2104. }
  2105. /*
  2106. * Detects the current speed and duplex settings of the hardware.
  2107. *
  2108. * hw - Struct containing variables accessed by shared code
  2109. * speed - Speed of the connection
  2110. * duplex - Duplex setting of the connection
  2111. */
  2112. static s32 atl2_get_speed_and_duplex(struct atl2_hw *hw, u16 *speed,
  2113. u16 *duplex)
  2114. {
  2115. s32 ret_val;
  2116. u16 phy_data;
  2117. /* Read PHY Specific Status Register (17) */
  2118. ret_val = atl2_read_phy_reg(hw, MII_ATLX_PSSR, &phy_data);
  2119. if (ret_val)
  2120. return ret_val;
  2121. if (!(phy_data & MII_ATLX_PSSR_SPD_DPLX_RESOLVED))
  2122. return ATLX_ERR_PHY_RES;
  2123. switch (phy_data & MII_ATLX_PSSR_SPEED) {
  2124. case MII_ATLX_PSSR_100MBS:
  2125. *speed = SPEED_100;
  2126. break;
  2127. case MII_ATLX_PSSR_10MBS:
  2128. *speed = SPEED_10;
  2129. break;
  2130. default:
  2131. return ATLX_ERR_PHY_SPEED;
  2132. break;
  2133. }
  2134. if (phy_data & MII_ATLX_PSSR_DPLX)
  2135. *duplex = FULL_DUPLEX;
  2136. else
  2137. *duplex = HALF_DUPLEX;
  2138. return 0;
  2139. }
  2140. /*
  2141. * Reads the value from a PHY register
  2142. * hw - Struct containing variables accessed by shared code
  2143. * reg_addr - address of the PHY register to read
  2144. */
  2145. static s32 atl2_read_phy_reg(struct atl2_hw *hw, u16 reg_addr, u16 *phy_data)
  2146. {
  2147. u32 val;
  2148. int i;
  2149. val = ((u32)(reg_addr & MDIO_REG_ADDR_MASK)) << MDIO_REG_ADDR_SHIFT |
  2150. MDIO_START |
  2151. MDIO_SUP_PREAMBLE |
  2152. MDIO_RW |
  2153. MDIO_CLK_25_4 << MDIO_CLK_SEL_SHIFT;
  2154. ATL2_WRITE_REG(hw, REG_MDIO_CTRL, val);
  2155. wmb();
  2156. for (i = 0; i < MDIO_WAIT_TIMES; i++) {
  2157. udelay(2);
  2158. val = ATL2_READ_REG(hw, REG_MDIO_CTRL);
  2159. if (!(val & (MDIO_START | MDIO_BUSY)))
  2160. break;
  2161. wmb();
  2162. }
  2163. if (!(val & (MDIO_START | MDIO_BUSY))) {
  2164. *phy_data = (u16)val;
  2165. return 0;
  2166. }
  2167. return ATLX_ERR_PHY;
  2168. }
  2169. /*
  2170. * Writes a value to a PHY register
  2171. * hw - Struct containing variables accessed by shared code
  2172. * reg_addr - address of the PHY register to write
  2173. * data - data to write to the PHY
  2174. */
  2175. static s32 atl2_write_phy_reg(struct atl2_hw *hw, u32 reg_addr, u16 phy_data)
  2176. {
  2177. int i;
  2178. u32 val;
  2179. val = ((u32)(phy_data & MDIO_DATA_MASK)) << MDIO_DATA_SHIFT |
  2180. (reg_addr & MDIO_REG_ADDR_MASK) << MDIO_REG_ADDR_SHIFT |
  2181. MDIO_SUP_PREAMBLE |
  2182. MDIO_START |
  2183. MDIO_CLK_25_4 << MDIO_CLK_SEL_SHIFT;
  2184. ATL2_WRITE_REG(hw, REG_MDIO_CTRL, val);
  2185. wmb();
  2186. for (i = 0; i < MDIO_WAIT_TIMES; i++) {
  2187. udelay(2);
  2188. val = ATL2_READ_REG(hw, REG_MDIO_CTRL);
  2189. if (!(val & (MDIO_START | MDIO_BUSY)))
  2190. break;
  2191. wmb();
  2192. }
  2193. if (!(val & (MDIO_START | MDIO_BUSY)))
  2194. return 0;
  2195. return ATLX_ERR_PHY;
  2196. }
  2197. /*
  2198. * Configures PHY autoneg and flow control advertisement settings
  2199. *
  2200. * hw - Struct containing variables accessed by shared code
  2201. */
  2202. static s32 atl2_phy_setup_autoneg_adv(struct atl2_hw *hw)
  2203. {
  2204. s32 ret_val;
  2205. s16 mii_autoneg_adv_reg;
  2206. /* Read the MII Auto-Neg Advertisement Register (Address 4). */
  2207. mii_autoneg_adv_reg = MII_AR_DEFAULT_CAP_MASK;
  2208. /* Need to parse autoneg_advertised and set up
  2209. * the appropriate PHY registers. First we will parse for
  2210. * autoneg_advertised software override. Since we can advertise
  2211. * a plethora of combinations, we need to check each bit
  2212. * individually.
  2213. */
  2214. /* First we clear all the 10/100 mb speed bits in the Auto-Neg
  2215. * Advertisement Register (Address 4) and the 1000 mb speed bits in
  2216. * the 1000Base-T Control Register (Address 9). */
  2217. mii_autoneg_adv_reg &= ~MII_AR_SPEED_MASK;
  2218. /* Need to parse MediaType and setup the
  2219. * appropriate PHY registers. */
  2220. switch (hw->MediaType) {
  2221. case MEDIA_TYPE_AUTO_SENSOR:
  2222. mii_autoneg_adv_reg |=
  2223. (MII_AR_10T_HD_CAPS |
  2224. MII_AR_10T_FD_CAPS |
  2225. MII_AR_100TX_HD_CAPS|
  2226. MII_AR_100TX_FD_CAPS);
  2227. hw->autoneg_advertised =
  2228. ADVERTISE_10_HALF |
  2229. ADVERTISE_10_FULL |
  2230. ADVERTISE_100_HALF|
  2231. ADVERTISE_100_FULL;
  2232. break;
  2233. case MEDIA_TYPE_100M_FULL:
  2234. mii_autoneg_adv_reg |= MII_AR_100TX_FD_CAPS;
  2235. hw->autoneg_advertised = ADVERTISE_100_FULL;
  2236. break;
  2237. case MEDIA_TYPE_100M_HALF:
  2238. mii_autoneg_adv_reg |= MII_AR_100TX_HD_CAPS;
  2239. hw->autoneg_advertised = ADVERTISE_100_HALF;
  2240. break;
  2241. case MEDIA_TYPE_10M_FULL:
  2242. mii_autoneg_adv_reg |= MII_AR_10T_FD_CAPS;
  2243. hw->autoneg_advertised = ADVERTISE_10_FULL;
  2244. break;
  2245. default:
  2246. mii_autoneg_adv_reg |= MII_AR_10T_HD_CAPS;
  2247. hw->autoneg_advertised = ADVERTISE_10_HALF;
  2248. break;
  2249. }
  2250. /* flow control fixed to enable all */
  2251. mii_autoneg_adv_reg |= (MII_AR_ASM_DIR | MII_AR_PAUSE);
  2252. hw->mii_autoneg_adv_reg = mii_autoneg_adv_reg;
  2253. ret_val = atl2_write_phy_reg(hw, MII_ADVERTISE, mii_autoneg_adv_reg);
  2254. if (ret_val)
  2255. return ret_val;
  2256. return 0;
  2257. }
  2258. /*
  2259. * Resets the PHY and make all config validate
  2260. *
  2261. * hw - Struct containing variables accessed by shared code
  2262. *
  2263. * Sets bit 15 and 12 of the MII Control regiser (for F001 bug)
  2264. */
  2265. static s32 atl2_phy_commit(struct atl2_hw *hw)
  2266. {
  2267. s32 ret_val;
  2268. u16 phy_data;
  2269. phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN | MII_CR_RESTART_AUTO_NEG;
  2270. ret_val = atl2_write_phy_reg(hw, MII_BMCR, phy_data);
  2271. if (ret_val) {
  2272. u32 val;
  2273. int i;
  2274. /* pcie serdes link may be down ! */
  2275. for (i = 0; i < 25; i++) {
  2276. msleep(1);
  2277. val = ATL2_READ_REG(hw, REG_MDIO_CTRL);
  2278. if (!(val & (MDIO_START | MDIO_BUSY)))
  2279. break;
  2280. }
  2281. if (0 != (val & (MDIO_START | MDIO_BUSY))) {
  2282. printk(KERN_ERR "atl2: PCIe link down for at least 25ms !\n");
  2283. return ret_val;
  2284. }
  2285. }
  2286. return 0;
  2287. }
  2288. static s32 atl2_phy_init(struct atl2_hw *hw)
  2289. {
  2290. s32 ret_val;
  2291. u16 phy_val;
  2292. if (hw->phy_configured)
  2293. return 0;
  2294. /* Enable PHY */
  2295. ATL2_WRITE_REGW(hw, REG_PHY_ENABLE, 1);
  2296. ATL2_WRITE_FLUSH(hw);
  2297. msleep(1);
  2298. /* check if the PHY is in powersaving mode */
  2299. atl2_write_phy_reg(hw, MII_DBG_ADDR, 0);
  2300. atl2_read_phy_reg(hw, MII_DBG_DATA, &phy_val);
  2301. /* 024E / 124E 0r 0274 / 1274 ? */
  2302. if (phy_val & 0x1000) {
  2303. phy_val &= ~0x1000;
  2304. atl2_write_phy_reg(hw, MII_DBG_DATA, phy_val);
  2305. }
  2306. msleep(1);
  2307. /*Enable PHY LinkChange Interrupt */
  2308. ret_val = atl2_write_phy_reg(hw, 18, 0xC00);
  2309. if (ret_val)
  2310. return ret_val;
  2311. /* setup AutoNeg parameters */
  2312. ret_val = atl2_phy_setup_autoneg_adv(hw);
  2313. if (ret_val)
  2314. return ret_val;
  2315. /* SW.Reset & En-Auto-Neg to restart Auto-Neg */
  2316. ret_val = atl2_phy_commit(hw);
  2317. if (ret_val)
  2318. return ret_val;
  2319. hw->phy_configured = true;
  2320. return ret_val;
  2321. }
  2322. static void atl2_set_mac_addr(struct atl2_hw *hw)
  2323. {
  2324. u32 value;
  2325. /* 00-0B-6A-F6-00-DC
  2326. * 0: 6AF600DC 1: 000B
  2327. * low dword */
  2328. value = (((u32)hw->mac_addr[2]) << 24) |
  2329. (((u32)hw->mac_addr[3]) << 16) |
  2330. (((u32)hw->mac_addr[4]) << 8) |
  2331. (((u32)hw->mac_addr[5]));
  2332. ATL2_WRITE_REG_ARRAY(hw, REG_MAC_STA_ADDR, 0, value);
  2333. /* hight dword */
  2334. value = (((u32)hw->mac_addr[0]) << 8) |
  2335. (((u32)hw->mac_addr[1]));
  2336. ATL2_WRITE_REG_ARRAY(hw, REG_MAC_STA_ADDR, 1, value);
  2337. }
  2338. /*
  2339. * check_eeprom_exist
  2340. * return 0 if eeprom exist
  2341. */
  2342. static int atl2_check_eeprom_exist(struct atl2_hw *hw)
  2343. {
  2344. u32 value;
  2345. value = ATL2_READ_REG(hw, REG_SPI_FLASH_CTRL);
  2346. if (value & SPI_FLASH_CTRL_EN_VPD) {
  2347. value &= ~SPI_FLASH_CTRL_EN_VPD;
  2348. ATL2_WRITE_REG(hw, REG_SPI_FLASH_CTRL, value);
  2349. }
  2350. value = ATL2_READ_REGW(hw, REG_PCIE_CAP_LIST);
  2351. return ((value & 0xFF00) == 0x6C00) ? 0 : 1;
  2352. }
  2353. /* FIXME: This doesn't look right. -- CHS */
  2354. static bool atl2_write_eeprom(struct atl2_hw *hw, u32 offset, u32 value)
  2355. {
  2356. return true;
  2357. }
  2358. static bool atl2_read_eeprom(struct atl2_hw *hw, u32 Offset, u32 *pValue)
  2359. {
  2360. int i;
  2361. u32 Control;
  2362. if (Offset & 0x3)
  2363. return false; /* address do not align */
  2364. ATL2_WRITE_REG(hw, REG_VPD_DATA, 0);
  2365. Control = (Offset & VPD_CAP_VPD_ADDR_MASK) << VPD_CAP_VPD_ADDR_SHIFT;
  2366. ATL2_WRITE_REG(hw, REG_VPD_CAP, Control);
  2367. for (i = 0; i < 10; i++) {
  2368. msleep(2);
  2369. Control = ATL2_READ_REG(hw, REG_VPD_CAP);
  2370. if (Control & VPD_CAP_VPD_FLAG)
  2371. break;
  2372. }
  2373. if (Control & VPD_CAP_VPD_FLAG) {
  2374. *pValue = ATL2_READ_REG(hw, REG_VPD_DATA);
  2375. return true;
  2376. }
  2377. return false; /* timeout */
  2378. }
  2379. static void atl2_force_ps(struct atl2_hw *hw)
  2380. {
  2381. u16 phy_val;
  2382. atl2_write_phy_reg(hw, MII_DBG_ADDR, 0);
  2383. atl2_read_phy_reg(hw, MII_DBG_DATA, &phy_val);
  2384. atl2_write_phy_reg(hw, MII_DBG_DATA, phy_val | 0x1000);
  2385. atl2_write_phy_reg(hw, MII_DBG_ADDR, 2);
  2386. atl2_write_phy_reg(hw, MII_DBG_DATA, 0x3000);
  2387. atl2_write_phy_reg(hw, MII_DBG_ADDR, 3);
  2388. atl2_write_phy_reg(hw, MII_DBG_DATA, 0);
  2389. }
  2390. /* This is the only thing that needs to be changed to adjust the
  2391. * maximum number of ports that the driver can manage.
  2392. */
  2393. #define ATL2_MAX_NIC 4
  2394. #define OPTION_UNSET -1
  2395. #define OPTION_DISABLED 0
  2396. #define OPTION_ENABLED 1
  2397. /* All parameters are treated the same, as an integer array of values.
  2398. * This macro just reduces the need to repeat the same declaration code
  2399. * over and over (plus this helps to avoid typo bugs).
  2400. */
  2401. #define ATL2_PARAM_INIT {[0 ... ATL2_MAX_NIC] = OPTION_UNSET}
  2402. #ifndef module_param_array
  2403. /* Module Parameters are always initialized to -1, so that the driver
  2404. * can tell the difference between no user specified value or the
  2405. * user asking for the default value.
  2406. * The true default values are loaded in when atl2_check_options is called.
  2407. *
  2408. * This is a GCC extension to ANSI C.
  2409. * See the item "Labeled Elements in Initializers" in the section
  2410. * "Extensions to the C Language Family" of the GCC documentation.
  2411. */
  2412. #define ATL2_PARAM(X, desc) \
  2413. static const int __devinitdata X[ATL2_MAX_NIC + 1] = ATL2_PARAM_INIT; \
  2414. MODULE_PARM(X, "1-" __MODULE_STRING(ATL2_MAX_NIC) "i"); \
  2415. MODULE_PARM_DESC(X, desc);
  2416. #else
  2417. #define ATL2_PARAM(X, desc) \
  2418. static int __devinitdata X[ATL2_MAX_NIC+1] = ATL2_PARAM_INIT; \
  2419. static int num_##X = 0; \
  2420. module_param_array_named(X, X, int, &num_##X, 0); \
  2421. MODULE_PARM_DESC(X, desc);
  2422. #endif
  2423. /*
  2424. * Transmit Memory Size
  2425. * Valid Range: 64-2048
  2426. * Default Value: 128
  2427. */
  2428. #define ATL2_MIN_TX_MEMSIZE 4 /* 4KB */
  2429. #define ATL2_MAX_TX_MEMSIZE 64 /* 64KB */
  2430. #define ATL2_DEFAULT_TX_MEMSIZE 8 /* 8KB */
  2431. ATL2_PARAM(TxMemSize, "Bytes of Transmit Memory");
  2432. /*
  2433. * Receive Memory Block Count
  2434. * Valid Range: 16-512
  2435. * Default Value: 128
  2436. */
  2437. #define ATL2_MIN_RXD_COUNT 16
  2438. #define ATL2_MAX_RXD_COUNT 512
  2439. #define ATL2_DEFAULT_RXD_COUNT 64
  2440. ATL2_PARAM(RxMemBlock, "Number of receive memory block");
  2441. /*
  2442. * User Specified MediaType Override
  2443. *
  2444. * Valid Range: 0-5
  2445. * - 0 - auto-negotiate at all supported speeds
  2446. * - 1 - only link at 1000Mbps Full Duplex
  2447. * - 2 - only link at 100Mbps Full Duplex
  2448. * - 3 - only link at 100Mbps Half Duplex
  2449. * - 4 - only link at 10Mbps Full Duplex
  2450. * - 5 - only link at 10Mbps Half Duplex
  2451. * Default Value: 0
  2452. */
  2453. ATL2_PARAM(MediaType, "MediaType Select");
  2454. /*
  2455. * Interrupt Moderate Timer in units of 2048 ns (~2 us)
  2456. * Valid Range: 10-65535
  2457. * Default Value: 45000(90ms)
  2458. */
  2459. #define INT_MOD_DEFAULT_CNT 100 /* 200us */
  2460. #define INT_MOD_MAX_CNT 65000
  2461. #define INT_MOD_MIN_CNT 50
  2462. ATL2_PARAM(IntModTimer, "Interrupt Moderator Timer");
  2463. /*
  2464. * FlashVendor
  2465. * Valid Range: 0-2
  2466. * 0 - Atmel
  2467. * 1 - SST
  2468. * 2 - ST
  2469. */
  2470. ATL2_PARAM(FlashVendor, "SPI Flash Vendor");
  2471. #define AUTONEG_ADV_DEFAULT 0x2F
  2472. #define AUTONEG_ADV_MASK 0x2F
  2473. #define FLOW_CONTROL_DEFAULT FLOW_CONTROL_FULL
  2474. #define FLASH_VENDOR_DEFAULT 0
  2475. #define FLASH_VENDOR_MIN 0
  2476. #define FLASH_VENDOR_MAX 2
  2477. struct atl2_option {
  2478. enum { enable_option, range_option, list_option } type;
  2479. char *name;
  2480. char *err;
  2481. int def;
  2482. union {
  2483. struct { /* range_option info */
  2484. int min;
  2485. int max;
  2486. } r;
  2487. struct { /* list_option info */
  2488. int nr;
  2489. struct atl2_opt_list { int i; char *str; } *p;
  2490. } l;
  2491. } arg;
  2492. };
  2493. static int __devinit atl2_validate_option(int *value, struct atl2_option *opt)
  2494. {
  2495. int i;
  2496. struct atl2_opt_list *ent;
  2497. if (*value == OPTION_UNSET) {
  2498. *value = opt->def;
  2499. return 0;
  2500. }
  2501. switch (opt->type) {
  2502. case enable_option:
  2503. switch (*value) {
  2504. case OPTION_ENABLED:
  2505. printk(KERN_INFO "%s Enabled\n", opt->name);
  2506. return 0;
  2507. break;
  2508. case OPTION_DISABLED:
  2509. printk(KERN_INFO "%s Disabled\n", opt->name);
  2510. return 0;
  2511. break;
  2512. }
  2513. break;
  2514. case range_option:
  2515. if (*value >= opt->arg.r.min && *value <= opt->arg.r.max) {
  2516. printk(KERN_INFO "%s set to %i\n", opt->name, *value);
  2517. return 0;
  2518. }
  2519. break;
  2520. case list_option:
  2521. for (i = 0; i < opt->arg.l.nr; i++) {
  2522. ent = &opt->arg.l.p[i];
  2523. if (*value == ent->i) {
  2524. if (ent->str[0] != '\0')
  2525. printk(KERN_INFO "%s\n", ent->str);
  2526. return 0;
  2527. }
  2528. }
  2529. break;
  2530. default:
  2531. BUG();
  2532. }
  2533. printk(KERN_INFO "Invalid %s specified (%i) %s\n",
  2534. opt->name, *value, opt->err);
  2535. *value = opt->def;
  2536. return -1;
  2537. }
  2538. /*
  2539. * atl2_check_options - Range Checking for Command Line Parameters
  2540. * @adapter: board private structure
  2541. *
  2542. * This routine checks all command line parameters for valid user
  2543. * input. If an invalid value is given, or if no user specified
  2544. * value exists, a default value is used. The final value is stored
  2545. * in a variable in the adapter structure.
  2546. */
  2547. static void __devinit atl2_check_options(struct atl2_adapter *adapter)
  2548. {
  2549. int val;
  2550. struct atl2_option opt;
  2551. int bd = adapter->bd_number;
  2552. if (bd >= ATL2_MAX_NIC) {
  2553. printk(KERN_NOTICE "Warning: no configuration for board #%i\n",
  2554. bd);
  2555. printk(KERN_NOTICE "Using defaults for all values\n");
  2556. #ifndef module_param_array
  2557. bd = ATL2_MAX_NIC;
  2558. #endif
  2559. }
  2560. /* Bytes of Transmit Memory */
  2561. opt.type = range_option;
  2562. opt.name = "Bytes of Transmit Memory";
  2563. opt.err = "using default of " __MODULE_STRING(ATL2_DEFAULT_TX_MEMSIZE);
  2564. opt.def = ATL2_DEFAULT_TX_MEMSIZE;
  2565. opt.arg.r.min = ATL2_MIN_TX_MEMSIZE;
  2566. opt.arg.r.max = ATL2_MAX_TX_MEMSIZE;
  2567. #ifdef module_param_array
  2568. if (num_TxMemSize > bd) {
  2569. #endif
  2570. val = TxMemSize[bd];
  2571. atl2_validate_option(&val, &opt);
  2572. adapter->txd_ring_size = ((u32) val) * 1024;
  2573. #ifdef module_param_array
  2574. } else
  2575. adapter->txd_ring_size = ((u32)opt.def) * 1024;
  2576. #endif
  2577. /* txs ring size: */
  2578. adapter->txs_ring_size = adapter->txd_ring_size / 128;
  2579. if (adapter->txs_ring_size > 160)
  2580. adapter->txs_ring_size = 160;
  2581. /* Receive Memory Block Count */
  2582. opt.type = range_option;
  2583. opt.name = "Number of receive memory block";
  2584. opt.err = "using default of " __MODULE_STRING(ATL2_DEFAULT_RXD_COUNT);
  2585. opt.def = ATL2_DEFAULT_RXD_COUNT;
  2586. opt.arg.r.min = ATL2_MIN_RXD_COUNT;
  2587. opt.arg.r.max = ATL2_MAX_RXD_COUNT;
  2588. #ifdef module_param_array
  2589. if (num_RxMemBlock > bd) {
  2590. #endif
  2591. val = RxMemBlock[bd];
  2592. atl2_validate_option(&val, &opt);
  2593. adapter->rxd_ring_size = (u32)val;
  2594. /* FIXME */
  2595. /* ((u16)val)&~1; */ /* even number */
  2596. #ifdef module_param_array
  2597. } else
  2598. adapter->rxd_ring_size = (u32)opt.def;
  2599. #endif
  2600. /* init RXD Flow control value */
  2601. adapter->hw.fc_rxd_hi = (adapter->rxd_ring_size / 8) * 7;
  2602. adapter->hw.fc_rxd_lo = (ATL2_MIN_RXD_COUNT / 8) >
  2603. (adapter->rxd_ring_size / 12) ? (ATL2_MIN_RXD_COUNT / 8) :
  2604. (adapter->rxd_ring_size / 12);
  2605. /* Interrupt Moderate Timer */
  2606. opt.type = range_option;
  2607. opt.name = "Interrupt Moderate Timer";
  2608. opt.err = "using default of " __MODULE_STRING(INT_MOD_DEFAULT_CNT);
  2609. opt.def = INT_MOD_DEFAULT_CNT;
  2610. opt.arg.r.min = INT_MOD_MIN_CNT;
  2611. opt.arg.r.max = INT_MOD_MAX_CNT;
  2612. #ifdef module_param_array
  2613. if (num_IntModTimer > bd) {
  2614. #endif
  2615. val = IntModTimer[bd];
  2616. atl2_validate_option(&val, &opt);
  2617. adapter->imt = (u16) val;
  2618. #ifdef module_param_array
  2619. } else
  2620. adapter->imt = (u16)(opt.def);
  2621. #endif
  2622. /* Flash Vendor */
  2623. opt.type = range_option;
  2624. opt.name = "SPI Flash Vendor";
  2625. opt.err = "using default of " __MODULE_STRING(FLASH_VENDOR_DEFAULT);
  2626. opt.def = FLASH_VENDOR_DEFAULT;
  2627. opt.arg.r.min = FLASH_VENDOR_MIN;
  2628. opt.arg.r.max = FLASH_VENDOR_MAX;
  2629. #ifdef module_param_array
  2630. if (num_FlashVendor > bd) {
  2631. #endif
  2632. val = FlashVendor[bd];
  2633. atl2_validate_option(&val, &opt);
  2634. adapter->hw.flash_vendor = (u8) val;
  2635. #ifdef module_param_array
  2636. } else
  2637. adapter->hw.flash_vendor = (u8)(opt.def);
  2638. #endif
  2639. /* MediaType */
  2640. opt.type = range_option;
  2641. opt.name = "Speed/Duplex Selection";
  2642. opt.err = "using default of " __MODULE_STRING(MEDIA_TYPE_AUTO_SENSOR);
  2643. opt.def = MEDIA_TYPE_AUTO_SENSOR;
  2644. opt.arg.r.min = MEDIA_TYPE_AUTO_SENSOR;
  2645. opt.arg.r.max = MEDIA_TYPE_10M_HALF;
  2646. #ifdef module_param_array
  2647. if (num_MediaType > bd) {
  2648. #endif
  2649. val = MediaType[bd];
  2650. atl2_validate_option(&val, &opt);
  2651. adapter->hw.MediaType = (u16) val;
  2652. #ifdef module_param_array
  2653. } else
  2654. adapter->hw.MediaType = (u16)(opt.def);
  2655. #endif
  2656. }