talitos.c 76 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834
  1. /*
  2. * talitos - Freescale Integrated Security Engine (SEC) device driver
  3. *
  4. * Copyright (c) 2008-2011 Freescale Semiconductor, Inc.
  5. *
  6. * Scatterlist Crypto API glue code copied from files with the following:
  7. * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
  8. *
  9. * Crypto algorithm registration code copied from hifn driver:
  10. * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
  11. * All rights reserved.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/mod_devicetable.h>
  30. #include <linux/device.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/crypto.h>
  33. #include <linux/hw_random.h>
  34. #include <linux/of_platform.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/io.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/rtnetlink.h>
  39. #include <linux/slab.h>
  40. #include <crypto/algapi.h>
  41. #include <crypto/aes.h>
  42. #include <crypto/des.h>
  43. #include <crypto/sha.h>
  44. #include <crypto/md5.h>
  45. #include <crypto/aead.h>
  46. #include <crypto/authenc.h>
  47. #include <crypto/skcipher.h>
  48. #include <crypto/hash.h>
  49. #include <crypto/internal/hash.h>
  50. #include <crypto/scatterwalk.h>
  51. #include "talitos.h"
  52. #define TALITOS_TIMEOUT 100000
  53. #define TALITOS_MAX_DATA_LEN 65535
  54. #define DESC_TYPE(desc_hdr) ((be32_to_cpu(desc_hdr) >> 3) & 0x1f)
  55. #define PRIMARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 28) & 0xf)
  56. #define SECONDARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 16) & 0xf)
  57. /* descriptor pointer entry */
  58. struct talitos_ptr {
  59. __be16 len; /* length */
  60. u8 j_extent; /* jump to sg link table and/or extent */
  61. u8 eptr; /* extended address */
  62. __be32 ptr; /* address */
  63. };
  64. static const struct talitos_ptr zero_entry = {
  65. .len = 0,
  66. .j_extent = 0,
  67. .eptr = 0,
  68. .ptr = 0
  69. };
  70. /* descriptor */
  71. struct talitos_desc {
  72. __be32 hdr; /* header high bits */
  73. __be32 hdr_lo; /* header low bits */
  74. struct talitos_ptr ptr[7]; /* ptr/len pair array */
  75. };
  76. /**
  77. * talitos_request - descriptor submission request
  78. * @desc: descriptor pointer (kernel virtual)
  79. * @dma_desc: descriptor's physical bus address
  80. * @callback: whom to call when descriptor processing is done
  81. * @context: caller context (optional)
  82. */
  83. struct talitos_request {
  84. struct talitos_desc *desc;
  85. dma_addr_t dma_desc;
  86. void (*callback) (struct device *dev, struct talitos_desc *desc,
  87. void *context, int error);
  88. void *context;
  89. };
  90. /* per-channel fifo management */
  91. struct talitos_channel {
  92. /* request fifo */
  93. struct talitos_request *fifo;
  94. /* number of requests pending in channel h/w fifo */
  95. atomic_t submit_count ____cacheline_aligned;
  96. /* request submission (head) lock */
  97. spinlock_t head_lock ____cacheline_aligned;
  98. /* index to next free descriptor request */
  99. int head;
  100. /* request release (tail) lock */
  101. spinlock_t tail_lock ____cacheline_aligned;
  102. /* index to next in-progress/done descriptor request */
  103. int tail;
  104. };
  105. struct talitos_private {
  106. struct device *dev;
  107. struct platform_device *ofdev;
  108. void __iomem *reg;
  109. int irq;
  110. /* SEC version geometry (from device tree node) */
  111. unsigned int num_channels;
  112. unsigned int chfifo_len;
  113. unsigned int exec_units;
  114. unsigned int desc_types;
  115. /* SEC Compatibility info */
  116. unsigned long features;
  117. /*
  118. * length of the request fifo
  119. * fifo_len is chfifo_len rounded up to next power of 2
  120. * so we can use bitwise ops to wrap
  121. */
  122. unsigned int fifo_len;
  123. struct talitos_channel *chan;
  124. /* next channel to be assigned next incoming descriptor */
  125. atomic_t last_chan ____cacheline_aligned;
  126. /* request callback tasklet */
  127. struct tasklet_struct done_task;
  128. /* list of registered algorithms */
  129. struct list_head alg_list;
  130. /* hwrng device */
  131. struct hwrng rng;
  132. };
  133. /* .features flag */
  134. #define TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT 0x00000001
  135. #define TALITOS_FTR_HW_AUTH_CHECK 0x00000002
  136. #define TALITOS_FTR_SHA224_HWINIT 0x00000004
  137. #define TALITOS_FTR_HMAC_OK 0x00000008
  138. static void to_talitos_ptr(struct talitos_ptr *talitos_ptr, dma_addr_t dma_addr)
  139. {
  140. talitos_ptr->ptr = cpu_to_be32(lower_32_bits(dma_addr));
  141. talitos_ptr->eptr = upper_32_bits(dma_addr);
  142. }
  143. /*
  144. * map virtual single (contiguous) pointer to h/w descriptor pointer
  145. */
  146. static void map_single_talitos_ptr(struct device *dev,
  147. struct talitos_ptr *talitos_ptr,
  148. unsigned short len, void *data,
  149. unsigned char extent,
  150. enum dma_data_direction dir)
  151. {
  152. dma_addr_t dma_addr = dma_map_single(dev, data, len, dir);
  153. talitos_ptr->len = cpu_to_be16(len);
  154. to_talitos_ptr(talitos_ptr, dma_addr);
  155. talitos_ptr->j_extent = extent;
  156. }
  157. /*
  158. * unmap bus single (contiguous) h/w descriptor pointer
  159. */
  160. static void unmap_single_talitos_ptr(struct device *dev,
  161. struct talitos_ptr *talitos_ptr,
  162. enum dma_data_direction dir)
  163. {
  164. dma_unmap_single(dev, be32_to_cpu(talitos_ptr->ptr),
  165. be16_to_cpu(talitos_ptr->len), dir);
  166. }
  167. static int reset_channel(struct device *dev, int ch)
  168. {
  169. struct talitos_private *priv = dev_get_drvdata(dev);
  170. unsigned int timeout = TALITOS_TIMEOUT;
  171. setbits32(priv->reg + TALITOS_CCCR(ch), TALITOS_CCCR_RESET);
  172. while ((in_be32(priv->reg + TALITOS_CCCR(ch)) & TALITOS_CCCR_RESET)
  173. && --timeout)
  174. cpu_relax();
  175. if (timeout == 0) {
  176. dev_err(dev, "failed to reset channel %d\n", ch);
  177. return -EIO;
  178. }
  179. /* set 36-bit addressing, done writeback enable and done IRQ enable */
  180. setbits32(priv->reg + TALITOS_CCCR_LO(ch), TALITOS_CCCR_LO_EAE |
  181. TALITOS_CCCR_LO_CDWE | TALITOS_CCCR_LO_CDIE);
  182. /* and ICCR writeback, if available */
  183. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  184. setbits32(priv->reg + TALITOS_CCCR_LO(ch),
  185. TALITOS_CCCR_LO_IWSE);
  186. return 0;
  187. }
  188. static int reset_device(struct device *dev)
  189. {
  190. struct talitos_private *priv = dev_get_drvdata(dev);
  191. unsigned int timeout = TALITOS_TIMEOUT;
  192. setbits32(priv->reg + TALITOS_MCR, TALITOS_MCR_SWR);
  193. while ((in_be32(priv->reg + TALITOS_MCR) & TALITOS_MCR_SWR)
  194. && --timeout)
  195. cpu_relax();
  196. if (timeout == 0) {
  197. dev_err(dev, "failed to reset device\n");
  198. return -EIO;
  199. }
  200. return 0;
  201. }
  202. /*
  203. * Reset and initialize the device
  204. */
  205. static int init_device(struct device *dev)
  206. {
  207. struct talitos_private *priv = dev_get_drvdata(dev);
  208. int ch, err;
  209. /*
  210. * Master reset
  211. * errata documentation: warning: certain SEC interrupts
  212. * are not fully cleared by writing the MCR:SWR bit,
  213. * set bit twice to completely reset
  214. */
  215. err = reset_device(dev);
  216. if (err)
  217. return err;
  218. err = reset_device(dev);
  219. if (err)
  220. return err;
  221. /* reset channels */
  222. for (ch = 0; ch < priv->num_channels; ch++) {
  223. err = reset_channel(dev, ch);
  224. if (err)
  225. return err;
  226. }
  227. /* enable channel done and error interrupts */
  228. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  229. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  230. /* disable integrity check error interrupts (use writeback instead) */
  231. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  232. setbits32(priv->reg + TALITOS_MDEUICR_LO,
  233. TALITOS_MDEUICR_LO_ICE);
  234. return 0;
  235. }
  236. /**
  237. * talitos_submit - submits a descriptor to the device for processing
  238. * @dev: the SEC device to be used
  239. * @ch: the SEC device channel to be used
  240. * @desc: the descriptor to be processed by the device
  241. * @callback: whom to call when processing is complete
  242. * @context: a handle for use by caller (optional)
  243. *
  244. * desc must contain valid dma-mapped (bus physical) address pointers.
  245. * callback must check err and feedback in descriptor header
  246. * for device processing status.
  247. */
  248. static int talitos_submit(struct device *dev, int ch, struct talitos_desc *desc,
  249. void (*callback)(struct device *dev,
  250. struct talitos_desc *desc,
  251. void *context, int error),
  252. void *context)
  253. {
  254. struct talitos_private *priv = dev_get_drvdata(dev);
  255. struct talitos_request *request;
  256. unsigned long flags;
  257. int head;
  258. spin_lock_irqsave(&priv->chan[ch].head_lock, flags);
  259. if (!atomic_inc_not_zero(&priv->chan[ch].submit_count)) {
  260. /* h/w fifo is full */
  261. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  262. return -EAGAIN;
  263. }
  264. head = priv->chan[ch].head;
  265. request = &priv->chan[ch].fifo[head];
  266. /* map descriptor and save caller data */
  267. request->dma_desc = dma_map_single(dev, desc, sizeof(*desc),
  268. DMA_BIDIRECTIONAL);
  269. request->callback = callback;
  270. request->context = context;
  271. /* increment fifo head */
  272. priv->chan[ch].head = (priv->chan[ch].head + 1) & (priv->fifo_len - 1);
  273. smp_wmb();
  274. request->desc = desc;
  275. /* GO! */
  276. wmb();
  277. out_be32(priv->reg + TALITOS_FF(ch), upper_32_bits(request->dma_desc));
  278. out_be32(priv->reg + TALITOS_FF_LO(ch),
  279. lower_32_bits(request->dma_desc));
  280. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  281. return -EINPROGRESS;
  282. }
  283. /*
  284. * process what was done, notify callback of error if not
  285. */
  286. static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
  287. {
  288. struct talitos_private *priv = dev_get_drvdata(dev);
  289. struct talitos_request *request, saved_req;
  290. unsigned long flags;
  291. int tail, status;
  292. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  293. tail = priv->chan[ch].tail;
  294. while (priv->chan[ch].fifo[tail].desc) {
  295. request = &priv->chan[ch].fifo[tail];
  296. /* descriptors with their done bits set don't get the error */
  297. rmb();
  298. if ((request->desc->hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
  299. status = 0;
  300. else
  301. if (!error)
  302. break;
  303. else
  304. status = error;
  305. dma_unmap_single(dev, request->dma_desc,
  306. sizeof(struct talitos_desc),
  307. DMA_BIDIRECTIONAL);
  308. /* copy entries so we can call callback outside lock */
  309. saved_req.desc = request->desc;
  310. saved_req.callback = request->callback;
  311. saved_req.context = request->context;
  312. /* release request entry in fifo */
  313. smp_wmb();
  314. request->desc = NULL;
  315. /* increment fifo tail */
  316. priv->chan[ch].tail = (tail + 1) & (priv->fifo_len - 1);
  317. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  318. atomic_dec(&priv->chan[ch].submit_count);
  319. saved_req.callback(dev, saved_req.desc, saved_req.context,
  320. status);
  321. /* channel may resume processing in single desc error case */
  322. if (error && !reset_ch && status == error)
  323. return;
  324. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  325. tail = priv->chan[ch].tail;
  326. }
  327. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  328. }
  329. /*
  330. * process completed requests for channels that have done status
  331. */
  332. static void talitos_done(unsigned long data)
  333. {
  334. struct device *dev = (struct device *)data;
  335. struct talitos_private *priv = dev_get_drvdata(dev);
  336. int ch;
  337. for (ch = 0; ch < priv->num_channels; ch++)
  338. flush_channel(dev, ch, 0, 0);
  339. /* At this point, all completed channels have been processed.
  340. * Unmask done interrupts for channels completed later on.
  341. */
  342. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  343. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  344. }
  345. /*
  346. * locate current (offending) descriptor
  347. */
  348. static u32 current_desc_hdr(struct device *dev, int ch)
  349. {
  350. struct talitos_private *priv = dev_get_drvdata(dev);
  351. int tail = priv->chan[ch].tail;
  352. dma_addr_t cur_desc;
  353. cur_desc = in_be32(priv->reg + TALITOS_CDPR_LO(ch));
  354. while (priv->chan[ch].fifo[tail].dma_desc != cur_desc) {
  355. tail = (tail + 1) & (priv->fifo_len - 1);
  356. if (tail == priv->chan[ch].tail) {
  357. dev_err(dev, "couldn't locate current descriptor\n");
  358. return 0;
  359. }
  360. }
  361. return priv->chan[ch].fifo[tail].desc->hdr;
  362. }
  363. /*
  364. * user diagnostics; report root cause of error based on execution unit status
  365. */
  366. static void report_eu_error(struct device *dev, int ch, u32 desc_hdr)
  367. {
  368. struct talitos_private *priv = dev_get_drvdata(dev);
  369. int i;
  370. if (!desc_hdr)
  371. desc_hdr = in_be32(priv->reg + TALITOS_DESCBUF(ch));
  372. switch (desc_hdr & DESC_HDR_SEL0_MASK) {
  373. case DESC_HDR_SEL0_AFEU:
  374. dev_err(dev, "AFEUISR 0x%08x_%08x\n",
  375. in_be32(priv->reg + TALITOS_AFEUISR),
  376. in_be32(priv->reg + TALITOS_AFEUISR_LO));
  377. break;
  378. case DESC_HDR_SEL0_DEU:
  379. dev_err(dev, "DEUISR 0x%08x_%08x\n",
  380. in_be32(priv->reg + TALITOS_DEUISR),
  381. in_be32(priv->reg + TALITOS_DEUISR_LO));
  382. break;
  383. case DESC_HDR_SEL0_MDEUA:
  384. case DESC_HDR_SEL0_MDEUB:
  385. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  386. in_be32(priv->reg + TALITOS_MDEUISR),
  387. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  388. break;
  389. case DESC_HDR_SEL0_RNG:
  390. dev_err(dev, "RNGUISR 0x%08x_%08x\n",
  391. in_be32(priv->reg + TALITOS_RNGUISR),
  392. in_be32(priv->reg + TALITOS_RNGUISR_LO));
  393. break;
  394. case DESC_HDR_SEL0_PKEU:
  395. dev_err(dev, "PKEUISR 0x%08x_%08x\n",
  396. in_be32(priv->reg + TALITOS_PKEUISR),
  397. in_be32(priv->reg + TALITOS_PKEUISR_LO));
  398. break;
  399. case DESC_HDR_SEL0_AESU:
  400. dev_err(dev, "AESUISR 0x%08x_%08x\n",
  401. in_be32(priv->reg + TALITOS_AESUISR),
  402. in_be32(priv->reg + TALITOS_AESUISR_LO));
  403. break;
  404. case DESC_HDR_SEL0_CRCU:
  405. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  406. in_be32(priv->reg + TALITOS_CRCUISR),
  407. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  408. break;
  409. case DESC_HDR_SEL0_KEU:
  410. dev_err(dev, "KEUISR 0x%08x_%08x\n",
  411. in_be32(priv->reg + TALITOS_KEUISR),
  412. in_be32(priv->reg + TALITOS_KEUISR_LO));
  413. break;
  414. }
  415. switch (desc_hdr & DESC_HDR_SEL1_MASK) {
  416. case DESC_HDR_SEL1_MDEUA:
  417. case DESC_HDR_SEL1_MDEUB:
  418. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  419. in_be32(priv->reg + TALITOS_MDEUISR),
  420. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  421. break;
  422. case DESC_HDR_SEL1_CRCU:
  423. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  424. in_be32(priv->reg + TALITOS_CRCUISR),
  425. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  426. break;
  427. }
  428. for (i = 0; i < 8; i++)
  429. dev_err(dev, "DESCBUF 0x%08x_%08x\n",
  430. in_be32(priv->reg + TALITOS_DESCBUF(ch) + 8*i),
  431. in_be32(priv->reg + TALITOS_DESCBUF_LO(ch) + 8*i));
  432. }
  433. /*
  434. * recover from error interrupts
  435. */
  436. static void talitos_error(unsigned long data, u32 isr, u32 isr_lo)
  437. {
  438. struct device *dev = (struct device *)data;
  439. struct talitos_private *priv = dev_get_drvdata(dev);
  440. unsigned int timeout = TALITOS_TIMEOUT;
  441. int ch, error, reset_dev = 0, reset_ch = 0;
  442. u32 v, v_lo;
  443. for (ch = 0; ch < priv->num_channels; ch++) {
  444. /* skip channels without errors */
  445. if (!(isr & (1 << (ch * 2 + 1))))
  446. continue;
  447. error = -EINVAL;
  448. v = in_be32(priv->reg + TALITOS_CCPSR(ch));
  449. v_lo = in_be32(priv->reg + TALITOS_CCPSR_LO(ch));
  450. if (v_lo & TALITOS_CCPSR_LO_DOF) {
  451. dev_err(dev, "double fetch fifo overflow error\n");
  452. error = -EAGAIN;
  453. reset_ch = 1;
  454. }
  455. if (v_lo & TALITOS_CCPSR_LO_SOF) {
  456. /* h/w dropped descriptor */
  457. dev_err(dev, "single fetch fifo overflow error\n");
  458. error = -EAGAIN;
  459. }
  460. if (v_lo & TALITOS_CCPSR_LO_MDTE)
  461. dev_err(dev, "master data transfer error\n");
  462. if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
  463. dev_err(dev, "s/g data length zero error\n");
  464. if (v_lo & TALITOS_CCPSR_LO_FPZ)
  465. dev_err(dev, "fetch pointer zero error\n");
  466. if (v_lo & TALITOS_CCPSR_LO_IDH)
  467. dev_err(dev, "illegal descriptor header error\n");
  468. if (v_lo & TALITOS_CCPSR_LO_IEU)
  469. dev_err(dev, "invalid execution unit error\n");
  470. if (v_lo & TALITOS_CCPSR_LO_EU)
  471. report_eu_error(dev, ch, current_desc_hdr(dev, ch));
  472. if (v_lo & TALITOS_CCPSR_LO_GB)
  473. dev_err(dev, "gather boundary error\n");
  474. if (v_lo & TALITOS_CCPSR_LO_GRL)
  475. dev_err(dev, "gather return/length error\n");
  476. if (v_lo & TALITOS_CCPSR_LO_SB)
  477. dev_err(dev, "scatter boundary error\n");
  478. if (v_lo & TALITOS_CCPSR_LO_SRL)
  479. dev_err(dev, "scatter return/length error\n");
  480. flush_channel(dev, ch, error, reset_ch);
  481. if (reset_ch) {
  482. reset_channel(dev, ch);
  483. } else {
  484. setbits32(priv->reg + TALITOS_CCCR(ch),
  485. TALITOS_CCCR_CONT);
  486. setbits32(priv->reg + TALITOS_CCCR_LO(ch), 0);
  487. while ((in_be32(priv->reg + TALITOS_CCCR(ch)) &
  488. TALITOS_CCCR_CONT) && --timeout)
  489. cpu_relax();
  490. if (timeout == 0) {
  491. dev_err(dev, "failed to restart channel %d\n",
  492. ch);
  493. reset_dev = 1;
  494. }
  495. }
  496. }
  497. if (reset_dev || isr & ~TALITOS_ISR_CHERR || isr_lo) {
  498. dev_err(dev, "done overflow, internal time out, or rngu error: "
  499. "ISR 0x%08x_%08x\n", isr, isr_lo);
  500. /* purge request queues */
  501. for (ch = 0; ch < priv->num_channels; ch++)
  502. flush_channel(dev, ch, -EIO, 1);
  503. /* reset and reinitialize the device */
  504. init_device(dev);
  505. }
  506. }
  507. static irqreturn_t talitos_interrupt(int irq, void *data)
  508. {
  509. struct device *dev = data;
  510. struct talitos_private *priv = dev_get_drvdata(dev);
  511. u32 isr, isr_lo;
  512. isr = in_be32(priv->reg + TALITOS_ISR);
  513. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO);
  514. /* Acknowledge interrupt */
  515. out_be32(priv->reg + TALITOS_ICR, isr);
  516. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo);
  517. if (unlikely((isr & ~TALITOS_ISR_CHDONE) || isr_lo))
  518. talitos_error((unsigned long)data, isr, isr_lo);
  519. else
  520. if (likely(isr & TALITOS_ISR_CHDONE)) {
  521. /* mask further done interrupts. */
  522. clrbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_DONE);
  523. /* done_task will unmask done interrupts at exit */
  524. tasklet_schedule(&priv->done_task);
  525. }
  526. return (isr || isr_lo) ? IRQ_HANDLED : IRQ_NONE;
  527. }
  528. /*
  529. * hwrng
  530. */
  531. static int talitos_rng_data_present(struct hwrng *rng, int wait)
  532. {
  533. struct device *dev = (struct device *)rng->priv;
  534. struct talitos_private *priv = dev_get_drvdata(dev);
  535. u32 ofl;
  536. int i;
  537. for (i = 0; i < 20; i++) {
  538. ofl = in_be32(priv->reg + TALITOS_RNGUSR_LO) &
  539. TALITOS_RNGUSR_LO_OFL;
  540. if (ofl || !wait)
  541. break;
  542. udelay(10);
  543. }
  544. return !!ofl;
  545. }
  546. static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
  547. {
  548. struct device *dev = (struct device *)rng->priv;
  549. struct talitos_private *priv = dev_get_drvdata(dev);
  550. /* rng fifo requires 64-bit accesses */
  551. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO);
  552. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO_LO);
  553. return sizeof(u32);
  554. }
  555. static int talitos_rng_init(struct hwrng *rng)
  556. {
  557. struct device *dev = (struct device *)rng->priv;
  558. struct talitos_private *priv = dev_get_drvdata(dev);
  559. unsigned int timeout = TALITOS_TIMEOUT;
  560. setbits32(priv->reg + TALITOS_RNGURCR_LO, TALITOS_RNGURCR_LO_SR);
  561. while (!(in_be32(priv->reg + TALITOS_RNGUSR_LO) & TALITOS_RNGUSR_LO_RD)
  562. && --timeout)
  563. cpu_relax();
  564. if (timeout == 0) {
  565. dev_err(dev, "failed to reset rng hw\n");
  566. return -ENODEV;
  567. }
  568. /* start generating */
  569. setbits32(priv->reg + TALITOS_RNGUDSR_LO, 0);
  570. return 0;
  571. }
  572. static int talitos_register_rng(struct device *dev)
  573. {
  574. struct talitos_private *priv = dev_get_drvdata(dev);
  575. priv->rng.name = dev_driver_string(dev),
  576. priv->rng.init = talitos_rng_init,
  577. priv->rng.data_present = talitos_rng_data_present,
  578. priv->rng.data_read = talitos_rng_data_read,
  579. priv->rng.priv = (unsigned long)dev;
  580. return hwrng_register(&priv->rng);
  581. }
  582. static void talitos_unregister_rng(struct device *dev)
  583. {
  584. struct talitos_private *priv = dev_get_drvdata(dev);
  585. hwrng_unregister(&priv->rng);
  586. }
  587. /*
  588. * crypto alg
  589. */
  590. #define TALITOS_CRA_PRIORITY 3000
  591. #define TALITOS_MAX_KEY_SIZE 64
  592. #define TALITOS_MAX_IV_LENGTH 16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
  593. #define MD5_BLOCK_SIZE 64
  594. struct talitos_ctx {
  595. struct device *dev;
  596. int ch;
  597. __be32 desc_hdr_template;
  598. u8 key[TALITOS_MAX_KEY_SIZE];
  599. u8 iv[TALITOS_MAX_IV_LENGTH];
  600. unsigned int keylen;
  601. unsigned int enckeylen;
  602. unsigned int authkeylen;
  603. unsigned int authsize;
  604. };
  605. #define HASH_MAX_BLOCK_SIZE SHA512_BLOCK_SIZE
  606. #define TALITOS_MDEU_MAX_CONTEXT_SIZE TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512
  607. struct talitos_ahash_req_ctx {
  608. u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
  609. unsigned int hw_context_size;
  610. u8 buf[HASH_MAX_BLOCK_SIZE];
  611. u8 bufnext[HASH_MAX_BLOCK_SIZE];
  612. unsigned int swinit;
  613. unsigned int first;
  614. unsigned int last;
  615. unsigned int to_hash_later;
  616. u64 nbuf;
  617. struct scatterlist bufsl[2];
  618. struct scatterlist *psrc;
  619. };
  620. static int aead_setauthsize(struct crypto_aead *authenc,
  621. unsigned int authsize)
  622. {
  623. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  624. ctx->authsize = authsize;
  625. return 0;
  626. }
  627. static int aead_setkey(struct crypto_aead *authenc,
  628. const u8 *key, unsigned int keylen)
  629. {
  630. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  631. struct rtattr *rta = (void *)key;
  632. struct crypto_authenc_key_param *param;
  633. unsigned int authkeylen;
  634. unsigned int enckeylen;
  635. if (!RTA_OK(rta, keylen))
  636. goto badkey;
  637. if (rta->rta_type != CRYPTO_AUTHENC_KEYA_PARAM)
  638. goto badkey;
  639. if (RTA_PAYLOAD(rta) < sizeof(*param))
  640. goto badkey;
  641. param = RTA_DATA(rta);
  642. enckeylen = be32_to_cpu(param->enckeylen);
  643. key += RTA_ALIGN(rta->rta_len);
  644. keylen -= RTA_ALIGN(rta->rta_len);
  645. if (keylen < enckeylen)
  646. goto badkey;
  647. authkeylen = keylen - enckeylen;
  648. if (keylen > TALITOS_MAX_KEY_SIZE)
  649. goto badkey;
  650. memcpy(&ctx->key, key, keylen);
  651. ctx->keylen = keylen;
  652. ctx->enckeylen = enckeylen;
  653. ctx->authkeylen = authkeylen;
  654. return 0;
  655. badkey:
  656. crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
  657. return -EINVAL;
  658. }
  659. /*
  660. * talitos_edesc - s/w-extended descriptor
  661. * @src_nents: number of segments in input scatterlist
  662. * @dst_nents: number of segments in output scatterlist
  663. * @dma_len: length of dma mapped link_tbl space
  664. * @dma_link_tbl: bus physical address of link_tbl
  665. * @desc: h/w descriptor
  666. * @link_tbl: input and output h/w link tables (if {src,dst}_nents > 1)
  667. *
  668. * if decrypting (with authcheck), or either one of src_nents or dst_nents
  669. * is greater than 1, an integrity check value is concatenated to the end
  670. * of link_tbl data
  671. */
  672. struct talitos_edesc {
  673. int src_nents;
  674. int dst_nents;
  675. int src_is_chained;
  676. int dst_is_chained;
  677. int dma_len;
  678. dma_addr_t dma_link_tbl;
  679. struct talitos_desc desc;
  680. struct talitos_ptr link_tbl[0];
  681. };
  682. static int talitos_map_sg(struct device *dev, struct scatterlist *sg,
  683. unsigned int nents, enum dma_data_direction dir,
  684. int chained)
  685. {
  686. if (unlikely(chained))
  687. while (sg) {
  688. dma_map_sg(dev, sg, 1, dir);
  689. sg = scatterwalk_sg_next(sg);
  690. }
  691. else
  692. dma_map_sg(dev, sg, nents, dir);
  693. return nents;
  694. }
  695. static void talitos_unmap_sg_chain(struct device *dev, struct scatterlist *sg,
  696. enum dma_data_direction dir)
  697. {
  698. while (sg) {
  699. dma_unmap_sg(dev, sg, 1, dir);
  700. sg = scatterwalk_sg_next(sg);
  701. }
  702. }
  703. static void talitos_sg_unmap(struct device *dev,
  704. struct talitos_edesc *edesc,
  705. struct scatterlist *src,
  706. struct scatterlist *dst)
  707. {
  708. unsigned int src_nents = edesc->src_nents ? : 1;
  709. unsigned int dst_nents = edesc->dst_nents ? : 1;
  710. if (src != dst) {
  711. if (edesc->src_is_chained)
  712. talitos_unmap_sg_chain(dev, src, DMA_TO_DEVICE);
  713. else
  714. dma_unmap_sg(dev, src, src_nents, DMA_TO_DEVICE);
  715. if (dst) {
  716. if (edesc->dst_is_chained)
  717. talitos_unmap_sg_chain(dev, dst,
  718. DMA_FROM_DEVICE);
  719. else
  720. dma_unmap_sg(dev, dst, dst_nents,
  721. DMA_FROM_DEVICE);
  722. }
  723. } else
  724. if (edesc->src_is_chained)
  725. talitos_unmap_sg_chain(dev, src, DMA_BIDIRECTIONAL);
  726. else
  727. dma_unmap_sg(dev, src, src_nents, DMA_BIDIRECTIONAL);
  728. }
  729. static void ipsec_esp_unmap(struct device *dev,
  730. struct talitos_edesc *edesc,
  731. struct aead_request *areq)
  732. {
  733. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6], DMA_FROM_DEVICE);
  734. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[3], DMA_TO_DEVICE);
  735. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  736. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[0], DMA_TO_DEVICE);
  737. dma_unmap_sg(dev, areq->assoc, 1, DMA_TO_DEVICE);
  738. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  739. if (edesc->dma_len)
  740. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  741. DMA_BIDIRECTIONAL);
  742. }
  743. /*
  744. * ipsec_esp descriptor callbacks
  745. */
  746. static void ipsec_esp_encrypt_done(struct device *dev,
  747. struct talitos_desc *desc, void *context,
  748. int err)
  749. {
  750. struct aead_request *areq = context;
  751. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  752. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  753. struct talitos_edesc *edesc;
  754. struct scatterlist *sg;
  755. void *icvdata;
  756. edesc = container_of(desc, struct talitos_edesc, desc);
  757. ipsec_esp_unmap(dev, edesc, areq);
  758. /* copy the generated ICV to dst */
  759. if (edesc->dma_len) {
  760. icvdata = &edesc->link_tbl[edesc->src_nents +
  761. edesc->dst_nents + 2];
  762. sg = sg_last(areq->dst, edesc->dst_nents);
  763. memcpy((char *)sg_virt(sg) + sg->length - ctx->authsize,
  764. icvdata, ctx->authsize);
  765. }
  766. kfree(edesc);
  767. aead_request_complete(areq, err);
  768. }
  769. static void ipsec_esp_decrypt_swauth_done(struct device *dev,
  770. struct talitos_desc *desc,
  771. void *context, int err)
  772. {
  773. struct aead_request *req = context;
  774. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  775. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  776. struct talitos_edesc *edesc;
  777. struct scatterlist *sg;
  778. void *icvdata;
  779. edesc = container_of(desc, struct talitos_edesc, desc);
  780. ipsec_esp_unmap(dev, edesc, req);
  781. if (!err) {
  782. /* auth check */
  783. if (edesc->dma_len)
  784. icvdata = &edesc->link_tbl[edesc->src_nents +
  785. edesc->dst_nents + 2];
  786. else
  787. icvdata = &edesc->link_tbl[0];
  788. sg = sg_last(req->dst, edesc->dst_nents ? : 1);
  789. err = memcmp(icvdata, (char *)sg_virt(sg) + sg->length -
  790. ctx->authsize, ctx->authsize) ? -EBADMSG : 0;
  791. }
  792. kfree(edesc);
  793. aead_request_complete(req, err);
  794. }
  795. static void ipsec_esp_decrypt_hwauth_done(struct device *dev,
  796. struct talitos_desc *desc,
  797. void *context, int err)
  798. {
  799. struct aead_request *req = context;
  800. struct talitos_edesc *edesc;
  801. edesc = container_of(desc, struct talitos_edesc, desc);
  802. ipsec_esp_unmap(dev, edesc, req);
  803. /* check ICV auth status */
  804. if (!err && ((desc->hdr_lo & DESC_HDR_LO_ICCR1_MASK) !=
  805. DESC_HDR_LO_ICCR1_PASS))
  806. err = -EBADMSG;
  807. kfree(edesc);
  808. aead_request_complete(req, err);
  809. }
  810. /*
  811. * convert scatterlist to SEC h/w link table format
  812. * stop at cryptlen bytes
  813. */
  814. static int sg_to_link_tbl(struct scatterlist *sg, int sg_count,
  815. int cryptlen, struct talitos_ptr *link_tbl_ptr)
  816. {
  817. int n_sg = sg_count;
  818. while (n_sg--) {
  819. to_talitos_ptr(link_tbl_ptr, sg_dma_address(sg));
  820. link_tbl_ptr->len = cpu_to_be16(sg_dma_len(sg));
  821. link_tbl_ptr->j_extent = 0;
  822. link_tbl_ptr++;
  823. cryptlen -= sg_dma_len(sg);
  824. sg = scatterwalk_sg_next(sg);
  825. }
  826. /* adjust (decrease) last one (or two) entry's len to cryptlen */
  827. link_tbl_ptr--;
  828. while (be16_to_cpu(link_tbl_ptr->len) <= (-cryptlen)) {
  829. /* Empty this entry, and move to previous one */
  830. cryptlen += be16_to_cpu(link_tbl_ptr->len);
  831. link_tbl_ptr->len = 0;
  832. sg_count--;
  833. link_tbl_ptr--;
  834. }
  835. link_tbl_ptr->len = cpu_to_be16(be16_to_cpu(link_tbl_ptr->len)
  836. + cryptlen);
  837. /* tag end of link table */
  838. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  839. return sg_count;
  840. }
  841. /*
  842. * fill in and submit ipsec_esp descriptor
  843. */
  844. static int ipsec_esp(struct talitos_edesc *edesc, struct aead_request *areq,
  845. u8 *giv, u64 seq,
  846. void (*callback) (struct device *dev,
  847. struct talitos_desc *desc,
  848. void *context, int error))
  849. {
  850. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  851. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  852. struct device *dev = ctx->dev;
  853. struct talitos_desc *desc = &edesc->desc;
  854. unsigned int cryptlen = areq->cryptlen;
  855. unsigned int authsize = ctx->authsize;
  856. unsigned int ivsize = crypto_aead_ivsize(aead);
  857. int sg_count, ret;
  858. int sg_link_tbl_len;
  859. /* hmac key */
  860. map_single_talitos_ptr(dev, &desc->ptr[0], ctx->authkeylen, &ctx->key,
  861. 0, DMA_TO_DEVICE);
  862. /* hmac data */
  863. map_single_talitos_ptr(dev, &desc->ptr[1], areq->assoclen + ivsize,
  864. sg_virt(areq->assoc), 0, DMA_TO_DEVICE);
  865. /* cipher iv */
  866. map_single_talitos_ptr(dev, &desc->ptr[2], ivsize, giv ?: areq->iv, 0,
  867. DMA_TO_DEVICE);
  868. /* cipher key */
  869. map_single_talitos_ptr(dev, &desc->ptr[3], ctx->enckeylen,
  870. (char *)&ctx->key + ctx->authkeylen, 0,
  871. DMA_TO_DEVICE);
  872. /*
  873. * cipher in
  874. * map and adjust cipher len to aead request cryptlen.
  875. * extent is bytes of HMAC postpended to ciphertext,
  876. * typically 12 for ipsec
  877. */
  878. desc->ptr[4].len = cpu_to_be16(cryptlen);
  879. desc->ptr[4].j_extent = authsize;
  880. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  881. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  882. : DMA_TO_DEVICE,
  883. edesc->src_is_chained);
  884. if (sg_count == 1) {
  885. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->src));
  886. } else {
  887. sg_link_tbl_len = cryptlen;
  888. if (edesc->desc.hdr & DESC_HDR_MODE1_MDEU_CICV)
  889. sg_link_tbl_len = cryptlen + authsize;
  890. sg_count = sg_to_link_tbl(areq->src, sg_count, sg_link_tbl_len,
  891. &edesc->link_tbl[0]);
  892. if (sg_count > 1) {
  893. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  894. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl);
  895. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  896. edesc->dma_len,
  897. DMA_BIDIRECTIONAL);
  898. } else {
  899. /* Only one segment now, so no link tbl needed */
  900. to_talitos_ptr(&desc->ptr[4],
  901. sg_dma_address(areq->src));
  902. }
  903. }
  904. /* cipher out */
  905. desc->ptr[5].len = cpu_to_be16(cryptlen);
  906. desc->ptr[5].j_extent = authsize;
  907. if (areq->src != areq->dst)
  908. sg_count = talitos_map_sg(dev, areq->dst,
  909. edesc->dst_nents ? : 1,
  910. DMA_FROM_DEVICE,
  911. edesc->dst_is_chained);
  912. if (sg_count == 1) {
  913. to_talitos_ptr(&desc->ptr[5], sg_dma_address(areq->dst));
  914. } else {
  915. struct talitos_ptr *link_tbl_ptr =
  916. &edesc->link_tbl[edesc->src_nents + 1];
  917. to_talitos_ptr(&desc->ptr[5], edesc->dma_link_tbl +
  918. (edesc->src_nents + 1) *
  919. sizeof(struct talitos_ptr));
  920. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  921. link_tbl_ptr);
  922. /* Add an entry to the link table for ICV data */
  923. link_tbl_ptr += sg_count - 1;
  924. link_tbl_ptr->j_extent = 0;
  925. sg_count++;
  926. link_tbl_ptr++;
  927. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  928. link_tbl_ptr->len = cpu_to_be16(authsize);
  929. /* icv data follows link tables */
  930. to_talitos_ptr(link_tbl_ptr, edesc->dma_link_tbl +
  931. (edesc->src_nents + edesc->dst_nents + 2) *
  932. sizeof(struct talitos_ptr));
  933. desc->ptr[5].j_extent |= DESC_PTR_LNKTBL_JUMP;
  934. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  935. edesc->dma_len, DMA_BIDIRECTIONAL);
  936. }
  937. /* iv out */
  938. map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv, 0,
  939. DMA_FROM_DEVICE);
  940. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  941. if (ret != -EINPROGRESS) {
  942. ipsec_esp_unmap(dev, edesc, areq);
  943. kfree(edesc);
  944. }
  945. return ret;
  946. }
  947. /*
  948. * derive number of elements in scatterlist
  949. */
  950. static int sg_count(struct scatterlist *sg_list, int nbytes, int *chained)
  951. {
  952. struct scatterlist *sg = sg_list;
  953. int sg_nents = 0;
  954. *chained = 0;
  955. while (nbytes > 0) {
  956. sg_nents++;
  957. nbytes -= sg->length;
  958. if (!sg_is_last(sg) && (sg + 1)->length == 0)
  959. *chained = 1;
  960. sg = scatterwalk_sg_next(sg);
  961. }
  962. return sg_nents;
  963. }
  964. /**
  965. * sg_copy_end_to_buffer - Copy end data from SG list to a linear buffer
  966. * @sgl: The SG list
  967. * @nents: Number of SG entries
  968. * @buf: Where to copy to
  969. * @buflen: The number of bytes to copy
  970. * @skip: The number of bytes to skip before copying.
  971. * Note: skip + buflen should equal SG total size.
  972. *
  973. * Returns the number of copied bytes.
  974. *
  975. **/
  976. static size_t sg_copy_end_to_buffer(struct scatterlist *sgl, unsigned int nents,
  977. void *buf, size_t buflen, unsigned int skip)
  978. {
  979. unsigned int offset = 0;
  980. unsigned int boffset = 0;
  981. struct sg_mapping_iter miter;
  982. unsigned long flags;
  983. unsigned int sg_flags = SG_MITER_ATOMIC;
  984. size_t total_buffer = buflen + skip;
  985. sg_flags |= SG_MITER_FROM_SG;
  986. sg_miter_start(&miter, sgl, nents, sg_flags);
  987. local_irq_save(flags);
  988. while (sg_miter_next(&miter) && offset < total_buffer) {
  989. unsigned int len;
  990. unsigned int ignore;
  991. if ((offset + miter.length) > skip) {
  992. if (offset < skip) {
  993. /* Copy part of this segment */
  994. ignore = skip - offset;
  995. len = miter.length - ignore;
  996. if (boffset + len > buflen)
  997. len = buflen - boffset;
  998. memcpy(buf + boffset, miter.addr + ignore, len);
  999. } else {
  1000. /* Copy all of this segment (up to buflen) */
  1001. len = miter.length;
  1002. if (boffset + len > buflen)
  1003. len = buflen - boffset;
  1004. memcpy(buf + boffset, miter.addr, len);
  1005. }
  1006. boffset += len;
  1007. }
  1008. offset += miter.length;
  1009. }
  1010. sg_miter_stop(&miter);
  1011. local_irq_restore(flags);
  1012. return boffset;
  1013. }
  1014. /*
  1015. * allocate and map the extended descriptor
  1016. */
  1017. static struct talitos_edesc *talitos_edesc_alloc(struct device *dev,
  1018. struct scatterlist *src,
  1019. struct scatterlist *dst,
  1020. int hash_result,
  1021. unsigned int cryptlen,
  1022. unsigned int authsize,
  1023. int icv_stashing,
  1024. u32 cryptoflags)
  1025. {
  1026. struct talitos_edesc *edesc;
  1027. int src_nents, dst_nents, alloc_len, dma_len;
  1028. int src_chained, dst_chained = 0;
  1029. gfp_t flags = cryptoflags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
  1030. GFP_ATOMIC;
  1031. if (cryptlen + authsize > TALITOS_MAX_DATA_LEN) {
  1032. dev_err(dev, "length exceeds h/w max limit\n");
  1033. return ERR_PTR(-EINVAL);
  1034. }
  1035. src_nents = sg_count(src, cryptlen + authsize, &src_chained);
  1036. src_nents = (src_nents == 1) ? 0 : src_nents;
  1037. if (hash_result) {
  1038. dst_nents = 0;
  1039. } else {
  1040. if (dst == src) {
  1041. dst_nents = src_nents;
  1042. } else {
  1043. dst_nents = sg_count(dst, cryptlen + authsize,
  1044. &dst_chained);
  1045. dst_nents = (dst_nents == 1) ? 0 : dst_nents;
  1046. }
  1047. }
  1048. /*
  1049. * allocate space for base edesc plus the link tables,
  1050. * allowing for two separate entries for ICV and generated ICV (+ 2),
  1051. * and the ICV data itself
  1052. */
  1053. alloc_len = sizeof(struct talitos_edesc);
  1054. if (src_nents || dst_nents) {
  1055. dma_len = (src_nents + dst_nents + 2) *
  1056. sizeof(struct talitos_ptr) + authsize;
  1057. alloc_len += dma_len;
  1058. } else {
  1059. dma_len = 0;
  1060. alloc_len += icv_stashing ? authsize : 0;
  1061. }
  1062. edesc = kmalloc(alloc_len, GFP_DMA | flags);
  1063. if (!edesc) {
  1064. dev_err(dev, "could not allocate edescriptor\n");
  1065. return ERR_PTR(-ENOMEM);
  1066. }
  1067. edesc->src_nents = src_nents;
  1068. edesc->dst_nents = dst_nents;
  1069. edesc->src_is_chained = src_chained;
  1070. edesc->dst_is_chained = dst_chained;
  1071. edesc->dma_len = dma_len;
  1072. if (dma_len)
  1073. edesc->dma_link_tbl = dma_map_single(dev, &edesc->link_tbl[0],
  1074. edesc->dma_len,
  1075. DMA_BIDIRECTIONAL);
  1076. return edesc;
  1077. }
  1078. static struct talitos_edesc *aead_edesc_alloc(struct aead_request *areq,
  1079. int icv_stashing)
  1080. {
  1081. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1082. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1083. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst, 0,
  1084. areq->cryptlen, ctx->authsize, icv_stashing,
  1085. areq->base.flags);
  1086. }
  1087. static int aead_encrypt(struct aead_request *req)
  1088. {
  1089. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1090. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1091. struct talitos_edesc *edesc;
  1092. /* allocate extended descriptor */
  1093. edesc = aead_edesc_alloc(req, 0);
  1094. if (IS_ERR(edesc))
  1095. return PTR_ERR(edesc);
  1096. /* set encrypt */
  1097. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1098. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_encrypt_done);
  1099. }
  1100. static int aead_decrypt(struct aead_request *req)
  1101. {
  1102. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1103. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1104. unsigned int authsize = ctx->authsize;
  1105. struct talitos_private *priv = dev_get_drvdata(ctx->dev);
  1106. struct talitos_edesc *edesc;
  1107. struct scatterlist *sg;
  1108. void *icvdata;
  1109. req->cryptlen -= authsize;
  1110. /* allocate extended descriptor */
  1111. edesc = aead_edesc_alloc(req, 1);
  1112. if (IS_ERR(edesc))
  1113. return PTR_ERR(edesc);
  1114. if ((priv->features & TALITOS_FTR_HW_AUTH_CHECK) &&
  1115. ((!edesc->src_nents && !edesc->dst_nents) ||
  1116. priv->features & TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT)) {
  1117. /* decrypt and check the ICV */
  1118. edesc->desc.hdr = ctx->desc_hdr_template |
  1119. DESC_HDR_DIR_INBOUND |
  1120. DESC_HDR_MODE1_MDEU_CICV;
  1121. /* reset integrity check result bits */
  1122. edesc->desc.hdr_lo = 0;
  1123. return ipsec_esp(edesc, req, NULL, 0,
  1124. ipsec_esp_decrypt_hwauth_done);
  1125. }
  1126. /* Have to check the ICV with software */
  1127. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1128. /* stash incoming ICV for later cmp with ICV generated by the h/w */
  1129. if (edesc->dma_len)
  1130. icvdata = &edesc->link_tbl[edesc->src_nents +
  1131. edesc->dst_nents + 2];
  1132. else
  1133. icvdata = &edesc->link_tbl[0];
  1134. sg = sg_last(req->src, edesc->src_nents ? : 1);
  1135. memcpy(icvdata, (char *)sg_virt(sg) + sg->length - ctx->authsize,
  1136. ctx->authsize);
  1137. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_decrypt_swauth_done);
  1138. }
  1139. static int aead_givencrypt(struct aead_givcrypt_request *req)
  1140. {
  1141. struct aead_request *areq = &req->areq;
  1142. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1143. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1144. struct talitos_edesc *edesc;
  1145. /* allocate extended descriptor */
  1146. edesc = aead_edesc_alloc(areq, 0);
  1147. if (IS_ERR(edesc))
  1148. return PTR_ERR(edesc);
  1149. /* set encrypt */
  1150. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1151. memcpy(req->giv, ctx->iv, crypto_aead_ivsize(authenc));
  1152. /* avoid consecutive packets going out with same IV */
  1153. *(__be64 *)req->giv ^= cpu_to_be64(req->seq);
  1154. return ipsec_esp(edesc, areq, req->giv, req->seq,
  1155. ipsec_esp_encrypt_done);
  1156. }
  1157. static int ablkcipher_setkey(struct crypto_ablkcipher *cipher,
  1158. const u8 *key, unsigned int keylen)
  1159. {
  1160. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1161. memcpy(&ctx->key, key, keylen);
  1162. ctx->keylen = keylen;
  1163. return 0;
  1164. }
  1165. static void common_nonsnoop_unmap(struct device *dev,
  1166. struct talitos_edesc *edesc,
  1167. struct ablkcipher_request *areq)
  1168. {
  1169. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1170. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  1171. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1], DMA_TO_DEVICE);
  1172. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  1173. if (edesc->dma_len)
  1174. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1175. DMA_BIDIRECTIONAL);
  1176. }
  1177. static void ablkcipher_done(struct device *dev,
  1178. struct talitos_desc *desc, void *context,
  1179. int err)
  1180. {
  1181. struct ablkcipher_request *areq = context;
  1182. struct talitos_edesc *edesc;
  1183. edesc = container_of(desc, struct talitos_edesc, desc);
  1184. common_nonsnoop_unmap(dev, edesc, areq);
  1185. kfree(edesc);
  1186. areq->base.complete(&areq->base, err);
  1187. }
  1188. static int common_nonsnoop(struct talitos_edesc *edesc,
  1189. struct ablkcipher_request *areq,
  1190. void (*callback) (struct device *dev,
  1191. struct talitos_desc *desc,
  1192. void *context, int error))
  1193. {
  1194. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1195. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1196. struct device *dev = ctx->dev;
  1197. struct talitos_desc *desc = &edesc->desc;
  1198. unsigned int cryptlen = areq->nbytes;
  1199. unsigned int ivsize;
  1200. int sg_count, ret;
  1201. /* first DWORD empty */
  1202. desc->ptr[0].len = 0;
  1203. to_talitos_ptr(&desc->ptr[0], 0);
  1204. desc->ptr[0].j_extent = 0;
  1205. /* cipher iv */
  1206. ivsize = crypto_ablkcipher_ivsize(cipher);
  1207. map_single_talitos_ptr(dev, &desc->ptr[1], ivsize, areq->info, 0,
  1208. DMA_TO_DEVICE);
  1209. /* cipher key */
  1210. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1211. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1212. /*
  1213. * cipher in
  1214. */
  1215. desc->ptr[3].len = cpu_to_be16(cryptlen);
  1216. desc->ptr[3].j_extent = 0;
  1217. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  1218. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  1219. : DMA_TO_DEVICE,
  1220. edesc->src_is_chained);
  1221. if (sg_count == 1) {
  1222. to_talitos_ptr(&desc->ptr[3], sg_dma_address(areq->src));
  1223. } else {
  1224. sg_count = sg_to_link_tbl(areq->src, sg_count, cryptlen,
  1225. &edesc->link_tbl[0]);
  1226. if (sg_count > 1) {
  1227. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1228. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1229. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1230. edesc->dma_len,
  1231. DMA_BIDIRECTIONAL);
  1232. } else {
  1233. /* Only one segment now, so no link tbl needed */
  1234. to_talitos_ptr(&desc->ptr[3],
  1235. sg_dma_address(areq->src));
  1236. }
  1237. }
  1238. /* cipher out */
  1239. desc->ptr[4].len = cpu_to_be16(cryptlen);
  1240. desc->ptr[4].j_extent = 0;
  1241. if (areq->src != areq->dst)
  1242. sg_count = talitos_map_sg(dev, areq->dst,
  1243. edesc->dst_nents ? : 1,
  1244. DMA_FROM_DEVICE,
  1245. edesc->dst_is_chained);
  1246. if (sg_count == 1) {
  1247. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->dst));
  1248. } else {
  1249. struct talitos_ptr *link_tbl_ptr =
  1250. &edesc->link_tbl[edesc->src_nents + 1];
  1251. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl +
  1252. (edesc->src_nents + 1) *
  1253. sizeof(struct talitos_ptr));
  1254. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1255. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  1256. link_tbl_ptr);
  1257. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  1258. edesc->dma_len, DMA_BIDIRECTIONAL);
  1259. }
  1260. /* iv out */
  1261. map_single_talitos_ptr(dev, &desc->ptr[5], ivsize, ctx->iv, 0,
  1262. DMA_FROM_DEVICE);
  1263. /* last DWORD empty */
  1264. desc->ptr[6].len = 0;
  1265. to_talitos_ptr(&desc->ptr[6], 0);
  1266. desc->ptr[6].j_extent = 0;
  1267. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1268. if (ret != -EINPROGRESS) {
  1269. common_nonsnoop_unmap(dev, edesc, areq);
  1270. kfree(edesc);
  1271. }
  1272. return ret;
  1273. }
  1274. static struct talitos_edesc *ablkcipher_edesc_alloc(struct ablkcipher_request *
  1275. areq)
  1276. {
  1277. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1278. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1279. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst, 0,
  1280. areq->nbytes, 0, 0, areq->base.flags);
  1281. }
  1282. static int ablkcipher_encrypt(struct ablkcipher_request *areq)
  1283. {
  1284. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1285. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1286. struct talitos_edesc *edesc;
  1287. /* allocate extended descriptor */
  1288. edesc = ablkcipher_edesc_alloc(areq);
  1289. if (IS_ERR(edesc))
  1290. return PTR_ERR(edesc);
  1291. /* set encrypt */
  1292. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1293. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1294. }
  1295. static int ablkcipher_decrypt(struct ablkcipher_request *areq)
  1296. {
  1297. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1298. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1299. struct talitos_edesc *edesc;
  1300. /* allocate extended descriptor */
  1301. edesc = ablkcipher_edesc_alloc(areq);
  1302. if (IS_ERR(edesc))
  1303. return PTR_ERR(edesc);
  1304. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1305. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1306. }
  1307. static void common_nonsnoop_hash_unmap(struct device *dev,
  1308. struct talitos_edesc *edesc,
  1309. struct ahash_request *areq)
  1310. {
  1311. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1312. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1313. /* When using hashctx-in, must unmap it. */
  1314. if (edesc->desc.ptr[1].len)
  1315. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1],
  1316. DMA_TO_DEVICE);
  1317. if (edesc->desc.ptr[2].len)
  1318. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2],
  1319. DMA_TO_DEVICE);
  1320. talitos_sg_unmap(dev, edesc, req_ctx->psrc, NULL);
  1321. if (edesc->dma_len)
  1322. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1323. DMA_BIDIRECTIONAL);
  1324. }
  1325. static void ahash_done(struct device *dev,
  1326. struct talitos_desc *desc, void *context,
  1327. int err)
  1328. {
  1329. struct ahash_request *areq = context;
  1330. struct talitos_edesc *edesc =
  1331. container_of(desc, struct talitos_edesc, desc);
  1332. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1333. if (!req_ctx->last && req_ctx->to_hash_later) {
  1334. /* Position any partial block for next update/final/finup */
  1335. memcpy(req_ctx->buf, req_ctx->bufnext, req_ctx->to_hash_later);
  1336. req_ctx->nbuf = req_ctx->to_hash_later;
  1337. }
  1338. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1339. kfree(edesc);
  1340. areq->base.complete(&areq->base, err);
  1341. }
  1342. static int common_nonsnoop_hash(struct talitos_edesc *edesc,
  1343. struct ahash_request *areq, unsigned int length,
  1344. void (*callback) (struct device *dev,
  1345. struct talitos_desc *desc,
  1346. void *context, int error))
  1347. {
  1348. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1349. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1350. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1351. struct device *dev = ctx->dev;
  1352. struct talitos_desc *desc = &edesc->desc;
  1353. int sg_count, ret;
  1354. /* first DWORD empty */
  1355. desc->ptr[0] = zero_entry;
  1356. /* hash context in */
  1357. if (!req_ctx->first || req_ctx->swinit) {
  1358. map_single_talitos_ptr(dev, &desc->ptr[1],
  1359. req_ctx->hw_context_size,
  1360. (char *)req_ctx->hw_context, 0,
  1361. DMA_TO_DEVICE);
  1362. req_ctx->swinit = 0;
  1363. } else {
  1364. desc->ptr[1] = zero_entry;
  1365. /* Indicate next op is not the first. */
  1366. req_ctx->first = 0;
  1367. }
  1368. /* HMAC key */
  1369. if (ctx->keylen)
  1370. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1371. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1372. else
  1373. desc->ptr[2] = zero_entry;
  1374. /*
  1375. * data in
  1376. */
  1377. desc->ptr[3].len = cpu_to_be16(length);
  1378. desc->ptr[3].j_extent = 0;
  1379. sg_count = talitos_map_sg(dev, req_ctx->psrc,
  1380. edesc->src_nents ? : 1,
  1381. DMA_TO_DEVICE,
  1382. edesc->src_is_chained);
  1383. if (sg_count == 1) {
  1384. to_talitos_ptr(&desc->ptr[3], sg_dma_address(req_ctx->psrc));
  1385. } else {
  1386. sg_count = sg_to_link_tbl(req_ctx->psrc, sg_count, length,
  1387. &edesc->link_tbl[0]);
  1388. if (sg_count > 1) {
  1389. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1390. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1391. dma_sync_single_for_device(ctx->dev,
  1392. edesc->dma_link_tbl,
  1393. edesc->dma_len,
  1394. DMA_BIDIRECTIONAL);
  1395. } else {
  1396. /* Only one segment now, so no link tbl needed */
  1397. to_talitos_ptr(&desc->ptr[3],
  1398. sg_dma_address(req_ctx->psrc));
  1399. }
  1400. }
  1401. /* fifth DWORD empty */
  1402. desc->ptr[4] = zero_entry;
  1403. /* hash/HMAC out -or- hash context out */
  1404. if (req_ctx->last)
  1405. map_single_talitos_ptr(dev, &desc->ptr[5],
  1406. crypto_ahash_digestsize(tfm),
  1407. areq->result, 0, DMA_FROM_DEVICE);
  1408. else
  1409. map_single_talitos_ptr(dev, &desc->ptr[5],
  1410. req_ctx->hw_context_size,
  1411. req_ctx->hw_context, 0, DMA_FROM_DEVICE);
  1412. /* last DWORD empty */
  1413. desc->ptr[6] = zero_entry;
  1414. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1415. if (ret != -EINPROGRESS) {
  1416. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1417. kfree(edesc);
  1418. }
  1419. return ret;
  1420. }
  1421. static struct talitos_edesc *ahash_edesc_alloc(struct ahash_request *areq,
  1422. unsigned int nbytes)
  1423. {
  1424. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1425. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1426. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1427. return talitos_edesc_alloc(ctx->dev, req_ctx->psrc, NULL, 1,
  1428. nbytes, 0, 0, areq->base.flags);
  1429. }
  1430. static int ahash_init(struct ahash_request *areq)
  1431. {
  1432. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1433. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1434. /* Initialize the context */
  1435. req_ctx->nbuf = 0;
  1436. req_ctx->first = 1; /* first indicates h/w must init its context */
  1437. req_ctx->swinit = 0; /* assume h/w init of context */
  1438. req_ctx->hw_context_size =
  1439. (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
  1440. ? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
  1441. : TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
  1442. return 0;
  1443. }
  1444. /*
  1445. * on h/w without explicit sha224 support, we initialize h/w context
  1446. * manually with sha224 constants, and tell it to run sha256.
  1447. */
  1448. static int ahash_init_sha224_swinit(struct ahash_request *areq)
  1449. {
  1450. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1451. ahash_init(areq);
  1452. req_ctx->swinit = 1;/* prevent h/w initting context with sha256 values*/
  1453. req_ctx->hw_context[0] = SHA224_H0;
  1454. req_ctx->hw_context[1] = SHA224_H1;
  1455. req_ctx->hw_context[2] = SHA224_H2;
  1456. req_ctx->hw_context[3] = SHA224_H3;
  1457. req_ctx->hw_context[4] = SHA224_H4;
  1458. req_ctx->hw_context[5] = SHA224_H5;
  1459. req_ctx->hw_context[6] = SHA224_H6;
  1460. req_ctx->hw_context[7] = SHA224_H7;
  1461. /* init 64-bit count */
  1462. req_ctx->hw_context[8] = 0;
  1463. req_ctx->hw_context[9] = 0;
  1464. return 0;
  1465. }
  1466. static int ahash_process_req(struct ahash_request *areq, unsigned int nbytes)
  1467. {
  1468. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1469. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1470. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1471. struct talitos_edesc *edesc;
  1472. unsigned int blocksize =
  1473. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1474. unsigned int nbytes_to_hash;
  1475. unsigned int to_hash_later;
  1476. unsigned int nsg;
  1477. int chained;
  1478. if (!req_ctx->last && (nbytes + req_ctx->nbuf <= blocksize)) {
  1479. /* Buffer up to one whole block */
  1480. sg_copy_to_buffer(areq->src,
  1481. sg_count(areq->src, nbytes, &chained),
  1482. req_ctx->buf + req_ctx->nbuf, nbytes);
  1483. req_ctx->nbuf += nbytes;
  1484. return 0;
  1485. }
  1486. /* At least (blocksize + 1) bytes are available to hash */
  1487. nbytes_to_hash = nbytes + req_ctx->nbuf;
  1488. to_hash_later = nbytes_to_hash & (blocksize - 1);
  1489. if (req_ctx->last)
  1490. to_hash_later = 0;
  1491. else if (to_hash_later)
  1492. /* There is a partial block. Hash the full block(s) now */
  1493. nbytes_to_hash -= to_hash_later;
  1494. else {
  1495. /* Keep one block buffered */
  1496. nbytes_to_hash -= blocksize;
  1497. to_hash_later = blocksize;
  1498. }
  1499. /* Chain in any previously buffered data */
  1500. if (req_ctx->nbuf) {
  1501. nsg = (req_ctx->nbuf < nbytes_to_hash) ? 2 : 1;
  1502. sg_init_table(req_ctx->bufsl, nsg);
  1503. sg_set_buf(req_ctx->bufsl, req_ctx->buf, req_ctx->nbuf);
  1504. if (nsg > 1)
  1505. scatterwalk_sg_chain(req_ctx->bufsl, 2, areq->src);
  1506. req_ctx->psrc = req_ctx->bufsl;
  1507. } else
  1508. req_ctx->psrc = areq->src;
  1509. if (to_hash_later) {
  1510. int nents = sg_count(areq->src, nbytes, &chained);
  1511. sg_copy_end_to_buffer(areq->src, nents,
  1512. req_ctx->bufnext,
  1513. to_hash_later,
  1514. nbytes - to_hash_later);
  1515. }
  1516. req_ctx->to_hash_later = to_hash_later;
  1517. /* Allocate extended descriptor */
  1518. edesc = ahash_edesc_alloc(areq, nbytes_to_hash);
  1519. if (IS_ERR(edesc))
  1520. return PTR_ERR(edesc);
  1521. edesc->desc.hdr = ctx->desc_hdr_template;
  1522. /* On last one, request SEC to pad; otherwise continue */
  1523. if (req_ctx->last)
  1524. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_PAD;
  1525. else
  1526. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_CONT;
  1527. /* request SEC to INIT hash. */
  1528. if (req_ctx->first && !req_ctx->swinit)
  1529. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_INIT;
  1530. /* When the tfm context has a keylen, it's an HMAC.
  1531. * A first or last (ie. not middle) descriptor must request HMAC.
  1532. */
  1533. if (ctx->keylen && (req_ctx->first || req_ctx->last))
  1534. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_HMAC;
  1535. return common_nonsnoop_hash(edesc, areq, nbytes_to_hash,
  1536. ahash_done);
  1537. }
  1538. static int ahash_update(struct ahash_request *areq)
  1539. {
  1540. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1541. req_ctx->last = 0;
  1542. return ahash_process_req(areq, areq->nbytes);
  1543. }
  1544. static int ahash_final(struct ahash_request *areq)
  1545. {
  1546. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1547. req_ctx->last = 1;
  1548. return ahash_process_req(areq, 0);
  1549. }
  1550. static int ahash_finup(struct ahash_request *areq)
  1551. {
  1552. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1553. req_ctx->last = 1;
  1554. return ahash_process_req(areq, areq->nbytes);
  1555. }
  1556. static int ahash_digest(struct ahash_request *areq)
  1557. {
  1558. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1559. struct crypto_ahash *ahash = crypto_ahash_reqtfm(areq);
  1560. ahash->init(areq);
  1561. req_ctx->last = 1;
  1562. return ahash_process_req(areq, areq->nbytes);
  1563. }
  1564. struct keyhash_result {
  1565. struct completion completion;
  1566. int err;
  1567. };
  1568. static void keyhash_complete(struct crypto_async_request *req, int err)
  1569. {
  1570. struct keyhash_result *res = req->data;
  1571. if (err == -EINPROGRESS)
  1572. return;
  1573. res->err = err;
  1574. complete(&res->completion);
  1575. }
  1576. static int keyhash(struct crypto_ahash *tfm, const u8 *key, unsigned int keylen,
  1577. u8 *hash)
  1578. {
  1579. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1580. struct scatterlist sg[1];
  1581. struct ahash_request *req;
  1582. struct keyhash_result hresult;
  1583. int ret;
  1584. init_completion(&hresult.completion);
  1585. req = ahash_request_alloc(tfm, GFP_KERNEL);
  1586. if (!req)
  1587. return -ENOMEM;
  1588. /* Keep tfm keylen == 0 during hash of the long key */
  1589. ctx->keylen = 0;
  1590. ahash_request_set_callback(req, CRYPTO_TFM_REQ_MAY_BACKLOG,
  1591. keyhash_complete, &hresult);
  1592. sg_init_one(&sg[0], key, keylen);
  1593. ahash_request_set_crypt(req, sg, hash, keylen);
  1594. ret = crypto_ahash_digest(req);
  1595. switch (ret) {
  1596. case 0:
  1597. break;
  1598. case -EINPROGRESS:
  1599. case -EBUSY:
  1600. ret = wait_for_completion_interruptible(
  1601. &hresult.completion);
  1602. if (!ret)
  1603. ret = hresult.err;
  1604. break;
  1605. default:
  1606. break;
  1607. }
  1608. ahash_request_free(req);
  1609. return ret;
  1610. }
  1611. static int ahash_setkey(struct crypto_ahash *tfm, const u8 *key,
  1612. unsigned int keylen)
  1613. {
  1614. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1615. unsigned int blocksize =
  1616. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1617. unsigned int digestsize = crypto_ahash_digestsize(tfm);
  1618. unsigned int keysize = keylen;
  1619. u8 hash[SHA512_DIGEST_SIZE];
  1620. int ret;
  1621. if (keylen <= blocksize)
  1622. memcpy(ctx->key, key, keysize);
  1623. else {
  1624. /* Must get the hash of the long key */
  1625. ret = keyhash(tfm, key, keylen, hash);
  1626. if (ret) {
  1627. crypto_ahash_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
  1628. return -EINVAL;
  1629. }
  1630. keysize = digestsize;
  1631. memcpy(ctx->key, hash, digestsize);
  1632. }
  1633. ctx->keylen = keysize;
  1634. return 0;
  1635. }
  1636. struct talitos_alg_template {
  1637. u32 type;
  1638. union {
  1639. struct crypto_alg crypto;
  1640. struct ahash_alg hash;
  1641. } alg;
  1642. __be32 desc_hdr_template;
  1643. };
  1644. static struct talitos_alg_template driver_algs[] = {
  1645. /* AEAD algorithms. These use a single-pass ipsec_esp descriptor */
  1646. { .type = CRYPTO_ALG_TYPE_AEAD,
  1647. .alg.crypto = {
  1648. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1649. .cra_driver_name = "authenc-hmac-sha1-cbc-aes-talitos",
  1650. .cra_blocksize = AES_BLOCK_SIZE,
  1651. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1652. .cra_type = &crypto_aead_type,
  1653. .cra_aead = {
  1654. .setkey = aead_setkey,
  1655. .setauthsize = aead_setauthsize,
  1656. .encrypt = aead_encrypt,
  1657. .decrypt = aead_decrypt,
  1658. .givencrypt = aead_givencrypt,
  1659. .geniv = "<built-in>",
  1660. .ivsize = AES_BLOCK_SIZE,
  1661. .maxauthsize = SHA1_DIGEST_SIZE,
  1662. }
  1663. },
  1664. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1665. DESC_HDR_SEL0_AESU |
  1666. DESC_HDR_MODE0_AESU_CBC |
  1667. DESC_HDR_SEL1_MDEUA |
  1668. DESC_HDR_MODE1_MDEU_INIT |
  1669. DESC_HDR_MODE1_MDEU_PAD |
  1670. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1671. },
  1672. { .type = CRYPTO_ALG_TYPE_AEAD,
  1673. .alg.crypto = {
  1674. .cra_name = "authenc(hmac(sha1),cbc(des3_ede))",
  1675. .cra_driver_name = "authenc-hmac-sha1-cbc-3des-talitos",
  1676. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1677. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1678. .cra_type = &crypto_aead_type,
  1679. .cra_aead = {
  1680. .setkey = aead_setkey,
  1681. .setauthsize = aead_setauthsize,
  1682. .encrypt = aead_encrypt,
  1683. .decrypt = aead_decrypt,
  1684. .givencrypt = aead_givencrypt,
  1685. .geniv = "<built-in>",
  1686. .ivsize = DES3_EDE_BLOCK_SIZE,
  1687. .maxauthsize = SHA1_DIGEST_SIZE,
  1688. }
  1689. },
  1690. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1691. DESC_HDR_SEL0_DEU |
  1692. DESC_HDR_MODE0_DEU_CBC |
  1693. DESC_HDR_MODE0_DEU_3DES |
  1694. DESC_HDR_SEL1_MDEUA |
  1695. DESC_HDR_MODE1_MDEU_INIT |
  1696. DESC_HDR_MODE1_MDEU_PAD |
  1697. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1698. },
  1699. { .type = CRYPTO_ALG_TYPE_AEAD,
  1700. .alg.crypto = {
  1701. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  1702. .cra_driver_name = "authenc-hmac-sha256-cbc-aes-talitos",
  1703. .cra_blocksize = AES_BLOCK_SIZE,
  1704. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1705. .cra_type = &crypto_aead_type,
  1706. .cra_aead = {
  1707. .setkey = aead_setkey,
  1708. .setauthsize = aead_setauthsize,
  1709. .encrypt = aead_encrypt,
  1710. .decrypt = aead_decrypt,
  1711. .givencrypt = aead_givencrypt,
  1712. .geniv = "<built-in>",
  1713. .ivsize = AES_BLOCK_SIZE,
  1714. .maxauthsize = SHA256_DIGEST_SIZE,
  1715. }
  1716. },
  1717. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1718. DESC_HDR_SEL0_AESU |
  1719. DESC_HDR_MODE0_AESU_CBC |
  1720. DESC_HDR_SEL1_MDEUA |
  1721. DESC_HDR_MODE1_MDEU_INIT |
  1722. DESC_HDR_MODE1_MDEU_PAD |
  1723. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1724. },
  1725. { .type = CRYPTO_ALG_TYPE_AEAD,
  1726. .alg.crypto = {
  1727. .cra_name = "authenc(hmac(sha256),cbc(des3_ede))",
  1728. .cra_driver_name = "authenc-hmac-sha256-cbc-3des-talitos",
  1729. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1730. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1731. .cra_type = &crypto_aead_type,
  1732. .cra_aead = {
  1733. .setkey = aead_setkey,
  1734. .setauthsize = aead_setauthsize,
  1735. .encrypt = aead_encrypt,
  1736. .decrypt = aead_decrypt,
  1737. .givencrypt = aead_givencrypt,
  1738. .geniv = "<built-in>",
  1739. .ivsize = DES3_EDE_BLOCK_SIZE,
  1740. .maxauthsize = SHA256_DIGEST_SIZE,
  1741. }
  1742. },
  1743. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1744. DESC_HDR_SEL0_DEU |
  1745. DESC_HDR_MODE0_DEU_CBC |
  1746. DESC_HDR_MODE0_DEU_3DES |
  1747. DESC_HDR_SEL1_MDEUA |
  1748. DESC_HDR_MODE1_MDEU_INIT |
  1749. DESC_HDR_MODE1_MDEU_PAD |
  1750. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1751. },
  1752. { .type = CRYPTO_ALG_TYPE_AEAD,
  1753. .alg.crypto = {
  1754. .cra_name = "authenc(hmac(md5),cbc(aes))",
  1755. .cra_driver_name = "authenc-hmac-md5-cbc-aes-talitos",
  1756. .cra_blocksize = AES_BLOCK_SIZE,
  1757. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1758. .cra_type = &crypto_aead_type,
  1759. .cra_aead = {
  1760. .setkey = aead_setkey,
  1761. .setauthsize = aead_setauthsize,
  1762. .encrypt = aead_encrypt,
  1763. .decrypt = aead_decrypt,
  1764. .givencrypt = aead_givencrypt,
  1765. .geniv = "<built-in>",
  1766. .ivsize = AES_BLOCK_SIZE,
  1767. .maxauthsize = MD5_DIGEST_SIZE,
  1768. }
  1769. },
  1770. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1771. DESC_HDR_SEL0_AESU |
  1772. DESC_HDR_MODE0_AESU_CBC |
  1773. DESC_HDR_SEL1_MDEUA |
  1774. DESC_HDR_MODE1_MDEU_INIT |
  1775. DESC_HDR_MODE1_MDEU_PAD |
  1776. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1777. },
  1778. { .type = CRYPTO_ALG_TYPE_AEAD,
  1779. .alg.crypto = {
  1780. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  1781. .cra_driver_name = "authenc-hmac-md5-cbc-3des-talitos",
  1782. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1783. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1784. .cra_type = &crypto_aead_type,
  1785. .cra_aead = {
  1786. .setkey = aead_setkey,
  1787. .setauthsize = aead_setauthsize,
  1788. .encrypt = aead_encrypt,
  1789. .decrypt = aead_decrypt,
  1790. .givencrypt = aead_givencrypt,
  1791. .geniv = "<built-in>",
  1792. .ivsize = DES3_EDE_BLOCK_SIZE,
  1793. .maxauthsize = MD5_DIGEST_SIZE,
  1794. }
  1795. },
  1796. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1797. DESC_HDR_SEL0_DEU |
  1798. DESC_HDR_MODE0_DEU_CBC |
  1799. DESC_HDR_MODE0_DEU_3DES |
  1800. DESC_HDR_SEL1_MDEUA |
  1801. DESC_HDR_MODE1_MDEU_INIT |
  1802. DESC_HDR_MODE1_MDEU_PAD |
  1803. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1804. },
  1805. /* ABLKCIPHER algorithms. */
  1806. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1807. .alg.crypto = {
  1808. .cra_name = "cbc(aes)",
  1809. .cra_driver_name = "cbc-aes-talitos",
  1810. .cra_blocksize = AES_BLOCK_SIZE,
  1811. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1812. CRYPTO_ALG_ASYNC,
  1813. .cra_type = &crypto_ablkcipher_type,
  1814. .cra_ablkcipher = {
  1815. .setkey = ablkcipher_setkey,
  1816. .encrypt = ablkcipher_encrypt,
  1817. .decrypt = ablkcipher_decrypt,
  1818. .geniv = "eseqiv",
  1819. .min_keysize = AES_MIN_KEY_SIZE,
  1820. .max_keysize = AES_MAX_KEY_SIZE,
  1821. .ivsize = AES_BLOCK_SIZE,
  1822. }
  1823. },
  1824. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1825. DESC_HDR_SEL0_AESU |
  1826. DESC_HDR_MODE0_AESU_CBC,
  1827. },
  1828. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1829. .alg.crypto = {
  1830. .cra_name = "cbc(des3_ede)",
  1831. .cra_driver_name = "cbc-3des-talitos",
  1832. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1833. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1834. CRYPTO_ALG_ASYNC,
  1835. .cra_type = &crypto_ablkcipher_type,
  1836. .cra_ablkcipher = {
  1837. .setkey = ablkcipher_setkey,
  1838. .encrypt = ablkcipher_encrypt,
  1839. .decrypt = ablkcipher_decrypt,
  1840. .geniv = "eseqiv",
  1841. .min_keysize = DES3_EDE_KEY_SIZE,
  1842. .max_keysize = DES3_EDE_KEY_SIZE,
  1843. .ivsize = DES3_EDE_BLOCK_SIZE,
  1844. }
  1845. },
  1846. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1847. DESC_HDR_SEL0_DEU |
  1848. DESC_HDR_MODE0_DEU_CBC |
  1849. DESC_HDR_MODE0_DEU_3DES,
  1850. },
  1851. /* AHASH algorithms. */
  1852. { .type = CRYPTO_ALG_TYPE_AHASH,
  1853. .alg.hash = {
  1854. .init = ahash_init,
  1855. .update = ahash_update,
  1856. .final = ahash_final,
  1857. .finup = ahash_finup,
  1858. .digest = ahash_digest,
  1859. .halg.digestsize = MD5_DIGEST_SIZE,
  1860. .halg.base = {
  1861. .cra_name = "md5",
  1862. .cra_driver_name = "md5-talitos",
  1863. .cra_blocksize = MD5_BLOCK_SIZE,
  1864. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1865. CRYPTO_ALG_ASYNC,
  1866. .cra_type = &crypto_ahash_type
  1867. }
  1868. },
  1869. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1870. DESC_HDR_SEL0_MDEUA |
  1871. DESC_HDR_MODE0_MDEU_MD5,
  1872. },
  1873. { .type = CRYPTO_ALG_TYPE_AHASH,
  1874. .alg.hash = {
  1875. .init = ahash_init,
  1876. .update = ahash_update,
  1877. .final = ahash_final,
  1878. .finup = ahash_finup,
  1879. .digest = ahash_digest,
  1880. .halg.digestsize = SHA1_DIGEST_SIZE,
  1881. .halg.base = {
  1882. .cra_name = "sha1",
  1883. .cra_driver_name = "sha1-talitos",
  1884. .cra_blocksize = SHA1_BLOCK_SIZE,
  1885. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1886. CRYPTO_ALG_ASYNC,
  1887. .cra_type = &crypto_ahash_type
  1888. }
  1889. },
  1890. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1891. DESC_HDR_SEL0_MDEUA |
  1892. DESC_HDR_MODE0_MDEU_SHA1,
  1893. },
  1894. { .type = CRYPTO_ALG_TYPE_AHASH,
  1895. .alg.hash = {
  1896. .init = ahash_init,
  1897. .update = ahash_update,
  1898. .final = ahash_final,
  1899. .finup = ahash_finup,
  1900. .digest = ahash_digest,
  1901. .halg.digestsize = SHA224_DIGEST_SIZE,
  1902. .halg.base = {
  1903. .cra_name = "sha224",
  1904. .cra_driver_name = "sha224-talitos",
  1905. .cra_blocksize = SHA224_BLOCK_SIZE,
  1906. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1907. CRYPTO_ALG_ASYNC,
  1908. .cra_type = &crypto_ahash_type
  1909. }
  1910. },
  1911. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1912. DESC_HDR_SEL0_MDEUA |
  1913. DESC_HDR_MODE0_MDEU_SHA224,
  1914. },
  1915. { .type = CRYPTO_ALG_TYPE_AHASH,
  1916. .alg.hash = {
  1917. .init = ahash_init,
  1918. .update = ahash_update,
  1919. .final = ahash_final,
  1920. .finup = ahash_finup,
  1921. .digest = ahash_digest,
  1922. .halg.digestsize = SHA256_DIGEST_SIZE,
  1923. .halg.base = {
  1924. .cra_name = "sha256",
  1925. .cra_driver_name = "sha256-talitos",
  1926. .cra_blocksize = SHA256_BLOCK_SIZE,
  1927. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1928. CRYPTO_ALG_ASYNC,
  1929. .cra_type = &crypto_ahash_type
  1930. }
  1931. },
  1932. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1933. DESC_HDR_SEL0_MDEUA |
  1934. DESC_HDR_MODE0_MDEU_SHA256,
  1935. },
  1936. { .type = CRYPTO_ALG_TYPE_AHASH,
  1937. .alg.hash = {
  1938. .init = ahash_init,
  1939. .update = ahash_update,
  1940. .final = ahash_final,
  1941. .finup = ahash_finup,
  1942. .digest = ahash_digest,
  1943. .halg.digestsize = SHA384_DIGEST_SIZE,
  1944. .halg.base = {
  1945. .cra_name = "sha384",
  1946. .cra_driver_name = "sha384-talitos",
  1947. .cra_blocksize = SHA384_BLOCK_SIZE,
  1948. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1949. CRYPTO_ALG_ASYNC,
  1950. .cra_type = &crypto_ahash_type
  1951. }
  1952. },
  1953. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1954. DESC_HDR_SEL0_MDEUB |
  1955. DESC_HDR_MODE0_MDEUB_SHA384,
  1956. },
  1957. { .type = CRYPTO_ALG_TYPE_AHASH,
  1958. .alg.hash = {
  1959. .init = ahash_init,
  1960. .update = ahash_update,
  1961. .final = ahash_final,
  1962. .finup = ahash_finup,
  1963. .digest = ahash_digest,
  1964. .halg.digestsize = SHA512_DIGEST_SIZE,
  1965. .halg.base = {
  1966. .cra_name = "sha512",
  1967. .cra_driver_name = "sha512-talitos",
  1968. .cra_blocksize = SHA512_BLOCK_SIZE,
  1969. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1970. CRYPTO_ALG_ASYNC,
  1971. .cra_type = &crypto_ahash_type
  1972. }
  1973. },
  1974. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1975. DESC_HDR_SEL0_MDEUB |
  1976. DESC_HDR_MODE0_MDEUB_SHA512,
  1977. },
  1978. { .type = CRYPTO_ALG_TYPE_AHASH,
  1979. .alg.hash = {
  1980. .init = ahash_init,
  1981. .update = ahash_update,
  1982. .final = ahash_final,
  1983. .finup = ahash_finup,
  1984. .digest = ahash_digest,
  1985. .setkey = ahash_setkey,
  1986. .halg.digestsize = MD5_DIGEST_SIZE,
  1987. .halg.base = {
  1988. .cra_name = "hmac(md5)",
  1989. .cra_driver_name = "hmac-md5-talitos",
  1990. .cra_blocksize = MD5_BLOCK_SIZE,
  1991. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1992. CRYPTO_ALG_ASYNC,
  1993. .cra_type = &crypto_ahash_type
  1994. }
  1995. },
  1996. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1997. DESC_HDR_SEL0_MDEUA |
  1998. DESC_HDR_MODE0_MDEU_MD5,
  1999. },
  2000. { .type = CRYPTO_ALG_TYPE_AHASH,
  2001. .alg.hash = {
  2002. .init = ahash_init,
  2003. .update = ahash_update,
  2004. .final = ahash_final,
  2005. .finup = ahash_finup,
  2006. .digest = ahash_digest,
  2007. .setkey = ahash_setkey,
  2008. .halg.digestsize = SHA1_DIGEST_SIZE,
  2009. .halg.base = {
  2010. .cra_name = "hmac(sha1)",
  2011. .cra_driver_name = "hmac-sha1-talitos",
  2012. .cra_blocksize = SHA1_BLOCK_SIZE,
  2013. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2014. CRYPTO_ALG_ASYNC,
  2015. .cra_type = &crypto_ahash_type
  2016. }
  2017. },
  2018. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2019. DESC_HDR_SEL0_MDEUA |
  2020. DESC_HDR_MODE0_MDEU_SHA1,
  2021. },
  2022. { .type = CRYPTO_ALG_TYPE_AHASH,
  2023. .alg.hash = {
  2024. .init = ahash_init,
  2025. .update = ahash_update,
  2026. .final = ahash_final,
  2027. .finup = ahash_finup,
  2028. .digest = ahash_digest,
  2029. .setkey = ahash_setkey,
  2030. .halg.digestsize = SHA224_DIGEST_SIZE,
  2031. .halg.base = {
  2032. .cra_name = "hmac(sha224)",
  2033. .cra_driver_name = "hmac-sha224-talitos",
  2034. .cra_blocksize = SHA224_BLOCK_SIZE,
  2035. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2036. CRYPTO_ALG_ASYNC,
  2037. .cra_type = &crypto_ahash_type
  2038. }
  2039. },
  2040. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2041. DESC_HDR_SEL0_MDEUA |
  2042. DESC_HDR_MODE0_MDEU_SHA224,
  2043. },
  2044. { .type = CRYPTO_ALG_TYPE_AHASH,
  2045. .alg.hash = {
  2046. .init = ahash_init,
  2047. .update = ahash_update,
  2048. .final = ahash_final,
  2049. .finup = ahash_finup,
  2050. .digest = ahash_digest,
  2051. .setkey = ahash_setkey,
  2052. .halg.digestsize = SHA256_DIGEST_SIZE,
  2053. .halg.base = {
  2054. .cra_name = "hmac(sha256)",
  2055. .cra_driver_name = "hmac-sha256-talitos",
  2056. .cra_blocksize = SHA256_BLOCK_SIZE,
  2057. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2058. CRYPTO_ALG_ASYNC,
  2059. .cra_type = &crypto_ahash_type
  2060. }
  2061. },
  2062. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2063. DESC_HDR_SEL0_MDEUA |
  2064. DESC_HDR_MODE0_MDEU_SHA256,
  2065. },
  2066. { .type = CRYPTO_ALG_TYPE_AHASH,
  2067. .alg.hash = {
  2068. .init = ahash_init,
  2069. .update = ahash_update,
  2070. .final = ahash_final,
  2071. .finup = ahash_finup,
  2072. .digest = ahash_digest,
  2073. .setkey = ahash_setkey,
  2074. .halg.digestsize = SHA384_DIGEST_SIZE,
  2075. .halg.base = {
  2076. .cra_name = "hmac(sha384)",
  2077. .cra_driver_name = "hmac-sha384-talitos",
  2078. .cra_blocksize = SHA384_BLOCK_SIZE,
  2079. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2080. CRYPTO_ALG_ASYNC,
  2081. .cra_type = &crypto_ahash_type
  2082. }
  2083. },
  2084. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2085. DESC_HDR_SEL0_MDEUB |
  2086. DESC_HDR_MODE0_MDEUB_SHA384,
  2087. },
  2088. { .type = CRYPTO_ALG_TYPE_AHASH,
  2089. .alg.hash = {
  2090. .init = ahash_init,
  2091. .update = ahash_update,
  2092. .final = ahash_final,
  2093. .finup = ahash_finup,
  2094. .digest = ahash_digest,
  2095. .setkey = ahash_setkey,
  2096. .halg.digestsize = SHA512_DIGEST_SIZE,
  2097. .halg.base = {
  2098. .cra_name = "hmac(sha512)",
  2099. .cra_driver_name = "hmac-sha512-talitos",
  2100. .cra_blocksize = SHA512_BLOCK_SIZE,
  2101. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2102. CRYPTO_ALG_ASYNC,
  2103. .cra_type = &crypto_ahash_type
  2104. }
  2105. },
  2106. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2107. DESC_HDR_SEL0_MDEUB |
  2108. DESC_HDR_MODE0_MDEUB_SHA512,
  2109. }
  2110. };
  2111. struct talitos_crypto_alg {
  2112. struct list_head entry;
  2113. struct device *dev;
  2114. struct talitos_alg_template algt;
  2115. };
  2116. static int talitos_cra_init(struct crypto_tfm *tfm)
  2117. {
  2118. struct crypto_alg *alg = tfm->__crt_alg;
  2119. struct talitos_crypto_alg *talitos_alg;
  2120. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2121. struct talitos_private *priv;
  2122. if ((alg->cra_flags & CRYPTO_ALG_TYPE_MASK) == CRYPTO_ALG_TYPE_AHASH)
  2123. talitos_alg = container_of(__crypto_ahash_alg(alg),
  2124. struct talitos_crypto_alg,
  2125. algt.alg.hash);
  2126. else
  2127. talitos_alg = container_of(alg, struct talitos_crypto_alg,
  2128. algt.alg.crypto);
  2129. /* update context with ptr to dev */
  2130. ctx->dev = talitos_alg->dev;
  2131. /* assign SEC channel to tfm in round-robin fashion */
  2132. priv = dev_get_drvdata(ctx->dev);
  2133. ctx->ch = atomic_inc_return(&priv->last_chan) &
  2134. (priv->num_channels - 1);
  2135. /* copy descriptor header template value */
  2136. ctx->desc_hdr_template = talitos_alg->algt.desc_hdr_template;
  2137. /* select done notification */
  2138. ctx->desc_hdr_template |= DESC_HDR_DONE_NOTIFY;
  2139. return 0;
  2140. }
  2141. static int talitos_cra_init_aead(struct crypto_tfm *tfm)
  2142. {
  2143. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2144. talitos_cra_init(tfm);
  2145. /* random first IV */
  2146. get_random_bytes(ctx->iv, TALITOS_MAX_IV_LENGTH);
  2147. return 0;
  2148. }
  2149. static int talitos_cra_init_ahash(struct crypto_tfm *tfm)
  2150. {
  2151. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2152. talitos_cra_init(tfm);
  2153. ctx->keylen = 0;
  2154. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  2155. sizeof(struct talitos_ahash_req_ctx));
  2156. return 0;
  2157. }
  2158. /*
  2159. * given the alg's descriptor header template, determine whether descriptor
  2160. * type and primary/secondary execution units required match the hw
  2161. * capabilities description provided in the device tree node.
  2162. */
  2163. static int hw_supports(struct device *dev, __be32 desc_hdr_template)
  2164. {
  2165. struct talitos_private *priv = dev_get_drvdata(dev);
  2166. int ret;
  2167. ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
  2168. (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);
  2169. if (SECONDARY_EU(desc_hdr_template))
  2170. ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
  2171. & priv->exec_units);
  2172. return ret;
  2173. }
  2174. static int talitos_remove(struct platform_device *ofdev)
  2175. {
  2176. struct device *dev = &ofdev->dev;
  2177. struct talitos_private *priv = dev_get_drvdata(dev);
  2178. struct talitos_crypto_alg *t_alg, *n;
  2179. int i;
  2180. list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
  2181. switch (t_alg->algt.type) {
  2182. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2183. case CRYPTO_ALG_TYPE_AEAD:
  2184. crypto_unregister_alg(&t_alg->algt.alg.crypto);
  2185. break;
  2186. case CRYPTO_ALG_TYPE_AHASH:
  2187. crypto_unregister_ahash(&t_alg->algt.alg.hash);
  2188. break;
  2189. }
  2190. list_del(&t_alg->entry);
  2191. kfree(t_alg);
  2192. }
  2193. if (hw_supports(dev, DESC_HDR_SEL0_RNG))
  2194. talitos_unregister_rng(dev);
  2195. for (i = 0; i < priv->num_channels; i++)
  2196. kfree(priv->chan[i].fifo);
  2197. kfree(priv->chan);
  2198. if (priv->irq != NO_IRQ) {
  2199. free_irq(priv->irq, dev);
  2200. irq_dispose_mapping(priv->irq);
  2201. }
  2202. tasklet_kill(&priv->done_task);
  2203. iounmap(priv->reg);
  2204. dev_set_drvdata(dev, NULL);
  2205. kfree(priv);
  2206. return 0;
  2207. }
  2208. static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
  2209. struct talitos_alg_template
  2210. *template)
  2211. {
  2212. struct talitos_private *priv = dev_get_drvdata(dev);
  2213. struct talitos_crypto_alg *t_alg;
  2214. struct crypto_alg *alg;
  2215. t_alg = kzalloc(sizeof(struct talitos_crypto_alg), GFP_KERNEL);
  2216. if (!t_alg)
  2217. return ERR_PTR(-ENOMEM);
  2218. t_alg->algt = *template;
  2219. switch (t_alg->algt.type) {
  2220. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2221. alg = &t_alg->algt.alg.crypto;
  2222. alg->cra_init = talitos_cra_init;
  2223. break;
  2224. case CRYPTO_ALG_TYPE_AEAD:
  2225. alg = &t_alg->algt.alg.crypto;
  2226. alg->cra_init = talitos_cra_init_aead;
  2227. break;
  2228. case CRYPTO_ALG_TYPE_AHASH:
  2229. alg = &t_alg->algt.alg.hash.halg.base;
  2230. alg->cra_init = talitos_cra_init_ahash;
  2231. if (!(priv->features & TALITOS_FTR_HMAC_OK) &&
  2232. !strncmp(alg->cra_name, "hmac", 4))
  2233. return ERR_PTR(-ENOTSUPP);
  2234. if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
  2235. (!strcmp(alg->cra_name, "sha224") ||
  2236. !strcmp(alg->cra_name, "hmac(sha224)"))) {
  2237. t_alg->algt.alg.hash.init = ahash_init_sha224_swinit;
  2238. t_alg->algt.desc_hdr_template =
  2239. DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2240. DESC_HDR_SEL0_MDEUA |
  2241. DESC_HDR_MODE0_MDEU_SHA256;
  2242. }
  2243. break;
  2244. default:
  2245. dev_err(dev, "unknown algorithm type %d\n", t_alg->algt.type);
  2246. return ERR_PTR(-EINVAL);
  2247. }
  2248. alg->cra_module = THIS_MODULE;
  2249. alg->cra_priority = TALITOS_CRA_PRIORITY;
  2250. alg->cra_alignmask = 0;
  2251. alg->cra_ctxsize = sizeof(struct talitos_ctx);
  2252. t_alg->dev = dev;
  2253. return t_alg;
  2254. }
  2255. static int talitos_probe(struct platform_device *ofdev)
  2256. {
  2257. struct device *dev = &ofdev->dev;
  2258. struct device_node *np = ofdev->dev.of_node;
  2259. struct talitos_private *priv;
  2260. const unsigned int *prop;
  2261. int i, err;
  2262. priv = kzalloc(sizeof(struct talitos_private), GFP_KERNEL);
  2263. if (!priv)
  2264. return -ENOMEM;
  2265. dev_set_drvdata(dev, priv);
  2266. priv->ofdev = ofdev;
  2267. tasklet_init(&priv->done_task, talitos_done, (unsigned long)dev);
  2268. INIT_LIST_HEAD(&priv->alg_list);
  2269. priv->irq = irq_of_parse_and_map(np, 0);
  2270. if (priv->irq == NO_IRQ) {
  2271. dev_err(dev, "failed to map irq\n");
  2272. err = -EINVAL;
  2273. goto err_out;
  2274. }
  2275. /* get the irq line */
  2276. err = request_irq(priv->irq, talitos_interrupt, 0,
  2277. dev_driver_string(dev), dev);
  2278. if (err) {
  2279. dev_err(dev, "failed to request irq %d\n", priv->irq);
  2280. irq_dispose_mapping(priv->irq);
  2281. priv->irq = NO_IRQ;
  2282. goto err_out;
  2283. }
  2284. priv->reg = of_iomap(np, 0);
  2285. if (!priv->reg) {
  2286. dev_err(dev, "failed to of_iomap\n");
  2287. err = -ENOMEM;
  2288. goto err_out;
  2289. }
  2290. /* get SEC version capabilities from device tree */
  2291. prop = of_get_property(np, "fsl,num-channels", NULL);
  2292. if (prop)
  2293. priv->num_channels = *prop;
  2294. prop = of_get_property(np, "fsl,channel-fifo-len", NULL);
  2295. if (prop)
  2296. priv->chfifo_len = *prop;
  2297. prop = of_get_property(np, "fsl,exec-units-mask", NULL);
  2298. if (prop)
  2299. priv->exec_units = *prop;
  2300. prop = of_get_property(np, "fsl,descriptor-types-mask", NULL);
  2301. if (prop)
  2302. priv->desc_types = *prop;
  2303. if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
  2304. !priv->exec_units || !priv->desc_types) {
  2305. dev_err(dev, "invalid property data in device tree node\n");
  2306. err = -EINVAL;
  2307. goto err_out;
  2308. }
  2309. if (of_device_is_compatible(np, "fsl,sec3.0"))
  2310. priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;
  2311. if (of_device_is_compatible(np, "fsl,sec2.1"))
  2312. priv->features |= TALITOS_FTR_HW_AUTH_CHECK |
  2313. TALITOS_FTR_SHA224_HWINIT |
  2314. TALITOS_FTR_HMAC_OK;
  2315. priv->chan = kzalloc(sizeof(struct talitos_channel) *
  2316. priv->num_channels, GFP_KERNEL);
  2317. if (!priv->chan) {
  2318. dev_err(dev, "failed to allocate channel management space\n");
  2319. err = -ENOMEM;
  2320. goto err_out;
  2321. }
  2322. for (i = 0; i < priv->num_channels; i++) {
  2323. spin_lock_init(&priv->chan[i].head_lock);
  2324. spin_lock_init(&priv->chan[i].tail_lock);
  2325. }
  2326. priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);
  2327. for (i = 0; i < priv->num_channels; i++) {
  2328. priv->chan[i].fifo = kzalloc(sizeof(struct talitos_request) *
  2329. priv->fifo_len, GFP_KERNEL);
  2330. if (!priv->chan[i].fifo) {
  2331. dev_err(dev, "failed to allocate request fifo %d\n", i);
  2332. err = -ENOMEM;
  2333. goto err_out;
  2334. }
  2335. }
  2336. for (i = 0; i < priv->num_channels; i++)
  2337. atomic_set(&priv->chan[i].submit_count,
  2338. -(priv->chfifo_len - 1));
  2339. dma_set_mask(dev, DMA_BIT_MASK(36));
  2340. /* reset and initialize the h/w */
  2341. err = init_device(dev);
  2342. if (err) {
  2343. dev_err(dev, "failed to initialize device\n");
  2344. goto err_out;
  2345. }
  2346. /* register the RNG, if available */
  2347. if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
  2348. err = talitos_register_rng(dev);
  2349. if (err) {
  2350. dev_err(dev, "failed to register hwrng: %d\n", err);
  2351. goto err_out;
  2352. } else
  2353. dev_info(dev, "hwrng\n");
  2354. }
  2355. /* register crypto algorithms the device supports */
  2356. for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
  2357. if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
  2358. struct talitos_crypto_alg *t_alg;
  2359. char *name = NULL;
  2360. t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
  2361. if (IS_ERR(t_alg)) {
  2362. err = PTR_ERR(t_alg);
  2363. if (err == -ENOTSUPP) {
  2364. kfree(t_alg);
  2365. continue;
  2366. }
  2367. goto err_out;
  2368. }
  2369. switch (t_alg->algt.type) {
  2370. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2371. case CRYPTO_ALG_TYPE_AEAD:
  2372. err = crypto_register_alg(
  2373. &t_alg->algt.alg.crypto);
  2374. name = t_alg->algt.alg.crypto.cra_driver_name;
  2375. break;
  2376. case CRYPTO_ALG_TYPE_AHASH:
  2377. err = crypto_register_ahash(
  2378. &t_alg->algt.alg.hash);
  2379. name =
  2380. t_alg->algt.alg.hash.halg.base.cra_driver_name;
  2381. break;
  2382. }
  2383. if (err) {
  2384. dev_err(dev, "%s alg registration failed\n",
  2385. name);
  2386. kfree(t_alg);
  2387. } else {
  2388. list_add_tail(&t_alg->entry, &priv->alg_list);
  2389. dev_info(dev, "%s\n", name);
  2390. }
  2391. }
  2392. }
  2393. return 0;
  2394. err_out:
  2395. talitos_remove(ofdev);
  2396. return err;
  2397. }
  2398. static const struct of_device_id talitos_match[] = {
  2399. {
  2400. .compatible = "fsl,sec2.0",
  2401. },
  2402. {},
  2403. };
  2404. MODULE_DEVICE_TABLE(of, talitos_match);
  2405. static struct platform_driver talitos_driver = {
  2406. .driver = {
  2407. .name = "talitos",
  2408. .owner = THIS_MODULE,
  2409. .of_match_table = talitos_match,
  2410. },
  2411. .probe = talitos_probe,
  2412. .remove = talitos_remove,
  2413. };
  2414. static int __init talitos_init(void)
  2415. {
  2416. return platform_driver_register(&talitos_driver);
  2417. }
  2418. module_init(talitos_init);
  2419. static void __exit talitos_exit(void)
  2420. {
  2421. platform_driver_unregister(&talitos_driver);
  2422. }
  2423. module_exit(talitos_exit);
  2424. MODULE_LICENSE("GPL");
  2425. MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
  2426. MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");