gpio.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135
  1. /*
  2. * linux/arch/arm/plat-omap/gpio.c
  3. *
  4. * Support functions for OMAP GPIO
  5. *
  6. * Copyright (C) 2003-2005 Nokia Corporation
  7. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  8. *
  9. * Copyright (C) 2009 Texas Instruments
  10. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/module.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/err.h>
  21. #include <linux/clk.h>
  22. #include <linux/io.h>
  23. #include <linux/slab.h>
  24. #include <linux/pm_runtime.h>
  25. #include <mach/hardware.h>
  26. #include <asm/irq.h>
  27. #include <mach/irqs.h>
  28. #include <mach/gpio.h>
  29. #include <asm/mach/irq.h>
  30. #include <plat/powerdomain.h>
  31. /*
  32. * OMAP1510 GPIO registers
  33. */
  34. #define OMAP1510_GPIO_DATA_INPUT 0x00
  35. #define OMAP1510_GPIO_DATA_OUTPUT 0x04
  36. #define OMAP1510_GPIO_DIR_CONTROL 0x08
  37. #define OMAP1510_GPIO_INT_CONTROL 0x0c
  38. #define OMAP1510_GPIO_INT_MASK 0x10
  39. #define OMAP1510_GPIO_INT_STATUS 0x14
  40. #define OMAP1510_GPIO_PIN_CONTROL 0x18
  41. #define OMAP1510_IH_GPIO_BASE 64
  42. /*
  43. * OMAP1610 specific GPIO registers
  44. */
  45. #define OMAP1610_GPIO_REVISION 0x0000
  46. #define OMAP1610_GPIO_SYSCONFIG 0x0010
  47. #define OMAP1610_GPIO_SYSSTATUS 0x0014
  48. #define OMAP1610_GPIO_IRQSTATUS1 0x0018
  49. #define OMAP1610_GPIO_IRQENABLE1 0x001c
  50. #define OMAP1610_GPIO_WAKEUPENABLE 0x0028
  51. #define OMAP1610_GPIO_DATAIN 0x002c
  52. #define OMAP1610_GPIO_DATAOUT 0x0030
  53. #define OMAP1610_GPIO_DIRECTION 0x0034
  54. #define OMAP1610_GPIO_EDGE_CTRL1 0x0038
  55. #define OMAP1610_GPIO_EDGE_CTRL2 0x003c
  56. #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
  57. #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
  58. #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
  59. #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
  60. #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
  61. #define OMAP1610_GPIO_SET_DATAOUT 0x00f0
  62. /*
  63. * OMAP7XX specific GPIO registers
  64. */
  65. #define OMAP7XX_GPIO_DATA_INPUT 0x00
  66. #define OMAP7XX_GPIO_DATA_OUTPUT 0x04
  67. #define OMAP7XX_GPIO_DIR_CONTROL 0x08
  68. #define OMAP7XX_GPIO_INT_CONTROL 0x0c
  69. #define OMAP7XX_GPIO_INT_MASK 0x10
  70. #define OMAP7XX_GPIO_INT_STATUS 0x14
  71. /*
  72. * omap2+ specific GPIO registers
  73. */
  74. #define OMAP24XX_GPIO_REVISION 0x0000
  75. #define OMAP24XX_GPIO_IRQSTATUS1 0x0018
  76. #define OMAP24XX_GPIO_IRQSTATUS2 0x0028
  77. #define OMAP24XX_GPIO_IRQENABLE2 0x002c
  78. #define OMAP24XX_GPIO_IRQENABLE1 0x001c
  79. #define OMAP24XX_GPIO_WAKE_EN 0x0020
  80. #define OMAP24XX_GPIO_CTRL 0x0030
  81. #define OMAP24XX_GPIO_OE 0x0034
  82. #define OMAP24XX_GPIO_DATAIN 0x0038
  83. #define OMAP24XX_GPIO_DATAOUT 0x003c
  84. #define OMAP24XX_GPIO_LEVELDETECT0 0x0040
  85. #define OMAP24XX_GPIO_LEVELDETECT1 0x0044
  86. #define OMAP24XX_GPIO_RISINGDETECT 0x0048
  87. #define OMAP24XX_GPIO_FALLINGDETECT 0x004c
  88. #define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
  89. #define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
  90. #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
  91. #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
  92. #define OMAP24XX_GPIO_CLEARWKUENA 0x0080
  93. #define OMAP24XX_GPIO_SETWKUENA 0x0084
  94. #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
  95. #define OMAP24XX_GPIO_SETDATAOUT 0x0094
  96. #define OMAP4_GPIO_REVISION 0x0000
  97. #define OMAP4_GPIO_EOI 0x0020
  98. #define OMAP4_GPIO_IRQSTATUSRAW0 0x0024
  99. #define OMAP4_GPIO_IRQSTATUSRAW1 0x0028
  100. #define OMAP4_GPIO_IRQSTATUS0 0x002c
  101. #define OMAP4_GPIO_IRQSTATUS1 0x0030
  102. #define OMAP4_GPIO_IRQSTATUSSET0 0x0034
  103. #define OMAP4_GPIO_IRQSTATUSSET1 0x0038
  104. #define OMAP4_GPIO_IRQSTATUSCLR0 0x003c
  105. #define OMAP4_GPIO_IRQSTATUSCLR1 0x0040
  106. #define OMAP4_GPIO_IRQWAKEN0 0x0044
  107. #define OMAP4_GPIO_IRQWAKEN1 0x0048
  108. #define OMAP4_GPIO_IRQENABLE1 0x011c
  109. #define OMAP4_GPIO_WAKE_EN 0x0120
  110. #define OMAP4_GPIO_IRQSTATUS2 0x0128
  111. #define OMAP4_GPIO_IRQENABLE2 0x012c
  112. #define OMAP4_GPIO_CTRL 0x0130
  113. #define OMAP4_GPIO_OE 0x0134
  114. #define OMAP4_GPIO_DATAIN 0x0138
  115. #define OMAP4_GPIO_DATAOUT 0x013c
  116. #define OMAP4_GPIO_LEVELDETECT0 0x0140
  117. #define OMAP4_GPIO_LEVELDETECT1 0x0144
  118. #define OMAP4_GPIO_RISINGDETECT 0x0148
  119. #define OMAP4_GPIO_FALLINGDETECT 0x014c
  120. #define OMAP4_GPIO_DEBOUNCENABLE 0x0150
  121. #define OMAP4_GPIO_DEBOUNCINGTIME 0x0154
  122. #define OMAP4_GPIO_CLEARIRQENABLE1 0x0160
  123. #define OMAP4_GPIO_SETIRQENABLE1 0x0164
  124. #define OMAP4_GPIO_CLEARWKUENA 0x0180
  125. #define OMAP4_GPIO_SETWKUENA 0x0184
  126. #define OMAP4_GPIO_CLEARDATAOUT 0x0190
  127. #define OMAP4_GPIO_SETDATAOUT 0x0194
  128. struct gpio_bank {
  129. unsigned long pbase;
  130. void __iomem *base;
  131. u16 irq;
  132. u16 virtual_irq_start;
  133. int method;
  134. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  135. u32 suspend_wakeup;
  136. u32 saved_wakeup;
  137. #endif
  138. u32 non_wakeup_gpios;
  139. u32 enabled_non_wakeup_gpios;
  140. u32 saved_datain;
  141. u32 saved_fallingdetect;
  142. u32 saved_risingdetect;
  143. u32 level_mask;
  144. u32 toggle_mask;
  145. spinlock_t lock;
  146. struct gpio_chip chip;
  147. struct clk *dbck;
  148. u32 mod_usage;
  149. u32 dbck_enable_mask;
  150. struct device *dev;
  151. bool dbck_flag;
  152. int stride;
  153. };
  154. #ifdef CONFIG_ARCH_OMAP3
  155. struct omap3_gpio_regs {
  156. u32 irqenable1;
  157. u32 irqenable2;
  158. u32 wake_en;
  159. u32 ctrl;
  160. u32 oe;
  161. u32 leveldetect0;
  162. u32 leveldetect1;
  163. u32 risingdetect;
  164. u32 fallingdetect;
  165. u32 dataout;
  166. };
  167. static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
  168. #endif
  169. /*
  170. * TODO: Cleanup gpio_bank usage as it is having information
  171. * related to all instances of the device
  172. */
  173. static struct gpio_bank *gpio_bank;
  174. static int bank_width;
  175. /* TODO: Analyze removing gpio_bank_count usage from driver code */
  176. int gpio_bank_count;
  177. static inline struct gpio_bank *get_gpio_bank(int gpio)
  178. {
  179. if (cpu_is_omap15xx()) {
  180. if (OMAP_GPIO_IS_MPUIO(gpio))
  181. return &gpio_bank[0];
  182. return &gpio_bank[1];
  183. }
  184. if (cpu_is_omap16xx()) {
  185. if (OMAP_GPIO_IS_MPUIO(gpio))
  186. return &gpio_bank[0];
  187. return &gpio_bank[1 + (gpio >> 4)];
  188. }
  189. if (cpu_is_omap7xx()) {
  190. if (OMAP_GPIO_IS_MPUIO(gpio))
  191. return &gpio_bank[0];
  192. return &gpio_bank[1 + (gpio >> 5)];
  193. }
  194. if (cpu_is_omap24xx())
  195. return &gpio_bank[gpio >> 5];
  196. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  197. return &gpio_bank[gpio >> 5];
  198. BUG();
  199. return NULL;
  200. }
  201. static inline int get_gpio_index(int gpio)
  202. {
  203. if (cpu_is_omap7xx())
  204. return gpio & 0x1f;
  205. if (cpu_is_omap24xx())
  206. return gpio & 0x1f;
  207. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  208. return gpio & 0x1f;
  209. return gpio & 0x0f;
  210. }
  211. static inline int gpio_valid(int gpio)
  212. {
  213. if (gpio < 0)
  214. return -1;
  215. if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
  216. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  217. return -1;
  218. return 0;
  219. }
  220. if (cpu_is_omap15xx() && gpio < 16)
  221. return 0;
  222. if ((cpu_is_omap16xx()) && gpio < 64)
  223. return 0;
  224. if (cpu_is_omap7xx() && gpio < 192)
  225. return 0;
  226. if (cpu_is_omap2420() && gpio < 128)
  227. return 0;
  228. if (cpu_is_omap2430() && gpio < 160)
  229. return 0;
  230. if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
  231. return 0;
  232. return -1;
  233. }
  234. static int check_gpio(int gpio)
  235. {
  236. if (unlikely(gpio_valid(gpio) < 0)) {
  237. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  238. dump_stack();
  239. return -1;
  240. }
  241. return 0;
  242. }
  243. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  244. {
  245. void __iomem *reg = bank->base;
  246. u32 l;
  247. switch (bank->method) {
  248. #ifdef CONFIG_ARCH_OMAP1
  249. case METHOD_MPUIO:
  250. reg += OMAP_MPUIO_IO_CNTL / bank->stride;
  251. break;
  252. #endif
  253. #ifdef CONFIG_ARCH_OMAP15XX
  254. case METHOD_GPIO_1510:
  255. reg += OMAP1510_GPIO_DIR_CONTROL;
  256. break;
  257. #endif
  258. #ifdef CONFIG_ARCH_OMAP16XX
  259. case METHOD_GPIO_1610:
  260. reg += OMAP1610_GPIO_DIRECTION;
  261. break;
  262. #endif
  263. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  264. case METHOD_GPIO_7XX:
  265. reg += OMAP7XX_GPIO_DIR_CONTROL;
  266. break;
  267. #endif
  268. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  269. case METHOD_GPIO_24XX:
  270. reg += OMAP24XX_GPIO_OE;
  271. break;
  272. #endif
  273. #if defined(CONFIG_ARCH_OMAP4)
  274. case METHOD_GPIO_44XX:
  275. reg += OMAP4_GPIO_OE;
  276. break;
  277. #endif
  278. default:
  279. WARN_ON(1);
  280. return;
  281. }
  282. l = __raw_readl(reg);
  283. if (is_input)
  284. l |= 1 << gpio;
  285. else
  286. l &= ~(1 << gpio);
  287. __raw_writel(l, reg);
  288. }
  289. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  290. {
  291. void __iomem *reg = bank->base;
  292. u32 l = 0;
  293. switch (bank->method) {
  294. #ifdef CONFIG_ARCH_OMAP1
  295. case METHOD_MPUIO:
  296. reg += OMAP_MPUIO_OUTPUT / bank->stride;
  297. l = __raw_readl(reg);
  298. if (enable)
  299. l |= 1 << gpio;
  300. else
  301. l &= ~(1 << gpio);
  302. break;
  303. #endif
  304. #ifdef CONFIG_ARCH_OMAP15XX
  305. case METHOD_GPIO_1510:
  306. reg += OMAP1510_GPIO_DATA_OUTPUT;
  307. l = __raw_readl(reg);
  308. if (enable)
  309. l |= 1 << gpio;
  310. else
  311. l &= ~(1 << gpio);
  312. break;
  313. #endif
  314. #ifdef CONFIG_ARCH_OMAP16XX
  315. case METHOD_GPIO_1610:
  316. if (enable)
  317. reg += OMAP1610_GPIO_SET_DATAOUT;
  318. else
  319. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  320. l = 1 << gpio;
  321. break;
  322. #endif
  323. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  324. case METHOD_GPIO_7XX:
  325. reg += OMAP7XX_GPIO_DATA_OUTPUT;
  326. l = __raw_readl(reg);
  327. if (enable)
  328. l |= 1 << gpio;
  329. else
  330. l &= ~(1 << gpio);
  331. break;
  332. #endif
  333. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  334. case METHOD_GPIO_24XX:
  335. if (enable)
  336. reg += OMAP24XX_GPIO_SETDATAOUT;
  337. else
  338. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  339. l = 1 << gpio;
  340. break;
  341. #endif
  342. #ifdef CONFIG_ARCH_OMAP4
  343. case METHOD_GPIO_44XX:
  344. if (enable)
  345. reg += OMAP4_GPIO_SETDATAOUT;
  346. else
  347. reg += OMAP4_GPIO_CLEARDATAOUT;
  348. l = 1 << gpio;
  349. break;
  350. #endif
  351. default:
  352. WARN_ON(1);
  353. return;
  354. }
  355. __raw_writel(l, reg);
  356. }
  357. static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
  358. {
  359. void __iomem *reg;
  360. if (check_gpio(gpio) < 0)
  361. return -EINVAL;
  362. reg = bank->base;
  363. switch (bank->method) {
  364. #ifdef CONFIG_ARCH_OMAP1
  365. case METHOD_MPUIO:
  366. reg += OMAP_MPUIO_INPUT_LATCH / bank->stride;
  367. break;
  368. #endif
  369. #ifdef CONFIG_ARCH_OMAP15XX
  370. case METHOD_GPIO_1510:
  371. reg += OMAP1510_GPIO_DATA_INPUT;
  372. break;
  373. #endif
  374. #ifdef CONFIG_ARCH_OMAP16XX
  375. case METHOD_GPIO_1610:
  376. reg += OMAP1610_GPIO_DATAIN;
  377. break;
  378. #endif
  379. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  380. case METHOD_GPIO_7XX:
  381. reg += OMAP7XX_GPIO_DATA_INPUT;
  382. break;
  383. #endif
  384. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  385. case METHOD_GPIO_24XX:
  386. reg += OMAP24XX_GPIO_DATAIN;
  387. break;
  388. #endif
  389. #ifdef CONFIG_ARCH_OMAP4
  390. case METHOD_GPIO_44XX:
  391. reg += OMAP4_GPIO_DATAIN;
  392. break;
  393. #endif
  394. default:
  395. return -EINVAL;
  396. }
  397. return (__raw_readl(reg)
  398. & (1 << get_gpio_index(gpio))) != 0;
  399. }
  400. static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
  401. {
  402. void __iomem *reg;
  403. if (check_gpio(gpio) < 0)
  404. return -EINVAL;
  405. reg = bank->base;
  406. switch (bank->method) {
  407. #ifdef CONFIG_ARCH_OMAP1
  408. case METHOD_MPUIO:
  409. reg += OMAP_MPUIO_OUTPUT / bank->stride;
  410. break;
  411. #endif
  412. #ifdef CONFIG_ARCH_OMAP15XX
  413. case METHOD_GPIO_1510:
  414. reg += OMAP1510_GPIO_DATA_OUTPUT;
  415. break;
  416. #endif
  417. #ifdef CONFIG_ARCH_OMAP16XX
  418. case METHOD_GPIO_1610:
  419. reg += OMAP1610_GPIO_DATAOUT;
  420. break;
  421. #endif
  422. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  423. case METHOD_GPIO_7XX:
  424. reg += OMAP7XX_GPIO_DATA_OUTPUT;
  425. break;
  426. #endif
  427. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  428. case METHOD_GPIO_24XX:
  429. reg += OMAP24XX_GPIO_DATAOUT;
  430. break;
  431. #endif
  432. #ifdef CONFIG_ARCH_OMAP4
  433. case METHOD_GPIO_44XX:
  434. reg += OMAP4_GPIO_DATAOUT;
  435. break;
  436. #endif
  437. default:
  438. return -EINVAL;
  439. }
  440. return (__raw_readl(reg) & (1 << get_gpio_index(gpio))) != 0;
  441. }
  442. #define MOD_REG_BIT(reg, bit_mask, set) \
  443. do { \
  444. int l = __raw_readl(base + reg); \
  445. if (set) l |= bit_mask; \
  446. else l &= ~bit_mask; \
  447. __raw_writel(l, base + reg); \
  448. } while(0)
  449. /**
  450. * _set_gpio_debounce - low level gpio debounce time
  451. * @bank: the gpio bank we're acting upon
  452. * @gpio: the gpio number on this @gpio
  453. * @debounce: debounce time to use
  454. *
  455. * OMAP's debounce time is in 31us steps so we need
  456. * to convert and round up to the closest unit.
  457. */
  458. static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
  459. unsigned debounce)
  460. {
  461. void __iomem *reg = bank->base;
  462. u32 val;
  463. u32 l;
  464. if (!bank->dbck_flag)
  465. return;
  466. if (debounce < 32)
  467. debounce = 0x01;
  468. else if (debounce > 7936)
  469. debounce = 0xff;
  470. else
  471. debounce = (debounce / 0x1f) - 1;
  472. l = 1 << get_gpio_index(gpio);
  473. if (bank->method == METHOD_GPIO_44XX)
  474. reg += OMAP4_GPIO_DEBOUNCINGTIME;
  475. else
  476. reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
  477. __raw_writel(debounce, reg);
  478. reg = bank->base;
  479. if (bank->method == METHOD_GPIO_44XX)
  480. reg += OMAP4_GPIO_DEBOUNCENABLE;
  481. else
  482. reg += OMAP24XX_GPIO_DEBOUNCE_EN;
  483. val = __raw_readl(reg);
  484. if (debounce) {
  485. val |= l;
  486. clk_enable(bank->dbck);
  487. } else {
  488. val &= ~l;
  489. clk_disable(bank->dbck);
  490. }
  491. bank->dbck_enable_mask = val;
  492. __raw_writel(val, reg);
  493. }
  494. #ifdef CONFIG_ARCH_OMAP2PLUS
  495. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  496. int trigger)
  497. {
  498. void __iomem *base = bank->base;
  499. u32 gpio_bit = 1 << gpio;
  500. u32 val;
  501. if (cpu_is_omap44xx()) {
  502. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
  503. trigger & IRQ_TYPE_LEVEL_LOW);
  504. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
  505. trigger & IRQ_TYPE_LEVEL_HIGH);
  506. MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
  507. trigger & IRQ_TYPE_EDGE_RISING);
  508. MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
  509. trigger & IRQ_TYPE_EDGE_FALLING);
  510. } else {
  511. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  512. trigger & IRQ_TYPE_LEVEL_LOW);
  513. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  514. trigger & IRQ_TYPE_LEVEL_HIGH);
  515. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  516. trigger & IRQ_TYPE_EDGE_RISING);
  517. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  518. trigger & IRQ_TYPE_EDGE_FALLING);
  519. }
  520. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  521. if (cpu_is_omap44xx()) {
  522. if (trigger != 0)
  523. __raw_writel(1 << gpio, bank->base+
  524. OMAP4_GPIO_IRQWAKEN0);
  525. else {
  526. val = __raw_readl(bank->base +
  527. OMAP4_GPIO_IRQWAKEN0);
  528. __raw_writel(val & (~(1 << gpio)), bank->base +
  529. OMAP4_GPIO_IRQWAKEN0);
  530. }
  531. } else {
  532. /*
  533. * GPIO wakeup request can only be generated on edge
  534. * transitions
  535. */
  536. if (trigger & IRQ_TYPE_EDGE_BOTH)
  537. __raw_writel(1 << gpio, bank->base
  538. + OMAP24XX_GPIO_SETWKUENA);
  539. else
  540. __raw_writel(1 << gpio, bank->base
  541. + OMAP24XX_GPIO_CLEARWKUENA);
  542. }
  543. }
  544. /* This part needs to be executed always for OMAP34xx */
  545. if (cpu_is_omap34xx() || (bank->non_wakeup_gpios & gpio_bit)) {
  546. /*
  547. * Log the edge gpio and manually trigger the IRQ
  548. * after resume if the input level changes
  549. * to avoid irq lost during PER RET/OFF mode
  550. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  551. */
  552. if (trigger & IRQ_TYPE_EDGE_BOTH)
  553. bank->enabled_non_wakeup_gpios |= gpio_bit;
  554. else
  555. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  556. }
  557. if (cpu_is_omap44xx()) {
  558. bank->level_mask =
  559. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
  560. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
  561. } else {
  562. bank->level_mask =
  563. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
  564. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  565. }
  566. }
  567. #endif
  568. #ifdef CONFIG_ARCH_OMAP1
  569. /*
  570. * This only applies to chips that can't do both rising and falling edge
  571. * detection at once. For all other chips, this function is a noop.
  572. */
  573. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  574. {
  575. void __iomem *reg = bank->base;
  576. u32 l = 0;
  577. switch (bank->method) {
  578. case METHOD_MPUIO:
  579. reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
  580. break;
  581. #ifdef CONFIG_ARCH_OMAP15XX
  582. case METHOD_GPIO_1510:
  583. reg += OMAP1510_GPIO_INT_CONTROL;
  584. break;
  585. #endif
  586. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  587. case METHOD_GPIO_7XX:
  588. reg += OMAP7XX_GPIO_INT_CONTROL;
  589. break;
  590. #endif
  591. default:
  592. return;
  593. }
  594. l = __raw_readl(reg);
  595. if ((l >> gpio) & 1)
  596. l &= ~(1 << gpio);
  597. else
  598. l |= 1 << gpio;
  599. __raw_writel(l, reg);
  600. }
  601. #endif
  602. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  603. {
  604. void __iomem *reg = bank->base;
  605. u32 l = 0;
  606. switch (bank->method) {
  607. #ifdef CONFIG_ARCH_OMAP1
  608. case METHOD_MPUIO:
  609. reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
  610. l = __raw_readl(reg);
  611. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  612. bank->toggle_mask |= 1 << gpio;
  613. if (trigger & IRQ_TYPE_EDGE_RISING)
  614. l |= 1 << gpio;
  615. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  616. l &= ~(1 << gpio);
  617. else
  618. goto bad;
  619. break;
  620. #endif
  621. #ifdef CONFIG_ARCH_OMAP15XX
  622. case METHOD_GPIO_1510:
  623. reg += OMAP1510_GPIO_INT_CONTROL;
  624. l = __raw_readl(reg);
  625. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  626. bank->toggle_mask |= 1 << gpio;
  627. if (trigger & IRQ_TYPE_EDGE_RISING)
  628. l |= 1 << gpio;
  629. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  630. l &= ~(1 << gpio);
  631. else
  632. goto bad;
  633. break;
  634. #endif
  635. #ifdef CONFIG_ARCH_OMAP16XX
  636. case METHOD_GPIO_1610:
  637. if (gpio & 0x08)
  638. reg += OMAP1610_GPIO_EDGE_CTRL2;
  639. else
  640. reg += OMAP1610_GPIO_EDGE_CTRL1;
  641. gpio &= 0x07;
  642. l = __raw_readl(reg);
  643. l &= ~(3 << (gpio << 1));
  644. if (trigger & IRQ_TYPE_EDGE_RISING)
  645. l |= 2 << (gpio << 1);
  646. if (trigger & IRQ_TYPE_EDGE_FALLING)
  647. l |= 1 << (gpio << 1);
  648. if (trigger)
  649. /* Enable wake-up during idle for dynamic tick */
  650. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  651. else
  652. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  653. break;
  654. #endif
  655. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  656. case METHOD_GPIO_7XX:
  657. reg += OMAP7XX_GPIO_INT_CONTROL;
  658. l = __raw_readl(reg);
  659. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  660. bank->toggle_mask |= 1 << gpio;
  661. if (trigger & IRQ_TYPE_EDGE_RISING)
  662. l |= 1 << gpio;
  663. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  664. l &= ~(1 << gpio);
  665. else
  666. goto bad;
  667. break;
  668. #endif
  669. #ifdef CONFIG_ARCH_OMAP2PLUS
  670. case METHOD_GPIO_24XX:
  671. case METHOD_GPIO_44XX:
  672. set_24xx_gpio_triggering(bank, gpio, trigger);
  673. break;
  674. #endif
  675. default:
  676. goto bad;
  677. }
  678. __raw_writel(l, reg);
  679. return 0;
  680. bad:
  681. return -EINVAL;
  682. }
  683. static int gpio_irq_type(unsigned irq, unsigned type)
  684. {
  685. struct gpio_bank *bank;
  686. unsigned gpio;
  687. int retval;
  688. unsigned long flags;
  689. if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
  690. gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  691. else
  692. gpio = irq - IH_GPIO_BASE;
  693. if (check_gpio(gpio) < 0)
  694. return -EINVAL;
  695. if (type & ~IRQ_TYPE_SENSE_MASK)
  696. return -EINVAL;
  697. /* OMAP1 allows only only edge triggering */
  698. if (!cpu_class_is_omap2()
  699. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  700. return -EINVAL;
  701. bank = get_irq_chip_data(irq);
  702. spin_lock_irqsave(&bank->lock, flags);
  703. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  704. if (retval == 0) {
  705. irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
  706. irq_desc[irq].status |= type;
  707. }
  708. spin_unlock_irqrestore(&bank->lock, flags);
  709. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  710. __set_irq_handler_unlocked(irq, handle_level_irq);
  711. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  712. __set_irq_handler_unlocked(irq, handle_edge_irq);
  713. return retval;
  714. }
  715. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  716. {
  717. void __iomem *reg = bank->base;
  718. switch (bank->method) {
  719. #ifdef CONFIG_ARCH_OMAP1
  720. case METHOD_MPUIO:
  721. /* MPUIO irqstatus is reset by reading the status register,
  722. * so do nothing here */
  723. return;
  724. #endif
  725. #ifdef CONFIG_ARCH_OMAP15XX
  726. case METHOD_GPIO_1510:
  727. reg += OMAP1510_GPIO_INT_STATUS;
  728. break;
  729. #endif
  730. #ifdef CONFIG_ARCH_OMAP16XX
  731. case METHOD_GPIO_1610:
  732. reg += OMAP1610_GPIO_IRQSTATUS1;
  733. break;
  734. #endif
  735. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  736. case METHOD_GPIO_7XX:
  737. reg += OMAP7XX_GPIO_INT_STATUS;
  738. break;
  739. #endif
  740. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  741. case METHOD_GPIO_24XX:
  742. reg += OMAP24XX_GPIO_IRQSTATUS1;
  743. break;
  744. #endif
  745. #if defined(CONFIG_ARCH_OMAP4)
  746. case METHOD_GPIO_44XX:
  747. reg += OMAP4_GPIO_IRQSTATUS0;
  748. break;
  749. #endif
  750. default:
  751. WARN_ON(1);
  752. return;
  753. }
  754. __raw_writel(gpio_mask, reg);
  755. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  756. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  757. reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
  758. else if (cpu_is_omap44xx())
  759. reg = bank->base + OMAP4_GPIO_IRQSTATUS1;
  760. if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  761. __raw_writel(gpio_mask, reg);
  762. /* Flush posted write for the irq status to avoid spurious interrupts */
  763. __raw_readl(reg);
  764. }
  765. }
  766. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  767. {
  768. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  769. }
  770. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  771. {
  772. void __iomem *reg = bank->base;
  773. int inv = 0;
  774. u32 l;
  775. u32 mask;
  776. switch (bank->method) {
  777. #ifdef CONFIG_ARCH_OMAP1
  778. case METHOD_MPUIO:
  779. reg += OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  780. mask = 0xffff;
  781. inv = 1;
  782. break;
  783. #endif
  784. #ifdef CONFIG_ARCH_OMAP15XX
  785. case METHOD_GPIO_1510:
  786. reg += OMAP1510_GPIO_INT_MASK;
  787. mask = 0xffff;
  788. inv = 1;
  789. break;
  790. #endif
  791. #ifdef CONFIG_ARCH_OMAP16XX
  792. case METHOD_GPIO_1610:
  793. reg += OMAP1610_GPIO_IRQENABLE1;
  794. mask = 0xffff;
  795. break;
  796. #endif
  797. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  798. case METHOD_GPIO_7XX:
  799. reg += OMAP7XX_GPIO_INT_MASK;
  800. mask = 0xffffffff;
  801. inv = 1;
  802. break;
  803. #endif
  804. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  805. case METHOD_GPIO_24XX:
  806. reg += OMAP24XX_GPIO_IRQENABLE1;
  807. mask = 0xffffffff;
  808. break;
  809. #endif
  810. #if defined(CONFIG_ARCH_OMAP4)
  811. case METHOD_GPIO_44XX:
  812. reg += OMAP4_GPIO_IRQSTATUSSET0;
  813. mask = 0xffffffff;
  814. break;
  815. #endif
  816. default:
  817. WARN_ON(1);
  818. return 0;
  819. }
  820. l = __raw_readl(reg);
  821. if (inv)
  822. l = ~l;
  823. l &= mask;
  824. return l;
  825. }
  826. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  827. {
  828. void __iomem *reg = bank->base;
  829. u32 l;
  830. switch (bank->method) {
  831. #ifdef CONFIG_ARCH_OMAP1
  832. case METHOD_MPUIO:
  833. reg += OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  834. l = __raw_readl(reg);
  835. if (enable)
  836. l &= ~(gpio_mask);
  837. else
  838. l |= gpio_mask;
  839. break;
  840. #endif
  841. #ifdef CONFIG_ARCH_OMAP15XX
  842. case METHOD_GPIO_1510:
  843. reg += OMAP1510_GPIO_INT_MASK;
  844. l = __raw_readl(reg);
  845. if (enable)
  846. l &= ~(gpio_mask);
  847. else
  848. l |= gpio_mask;
  849. break;
  850. #endif
  851. #ifdef CONFIG_ARCH_OMAP16XX
  852. case METHOD_GPIO_1610:
  853. if (enable)
  854. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  855. else
  856. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  857. l = gpio_mask;
  858. break;
  859. #endif
  860. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  861. case METHOD_GPIO_7XX:
  862. reg += OMAP7XX_GPIO_INT_MASK;
  863. l = __raw_readl(reg);
  864. if (enable)
  865. l &= ~(gpio_mask);
  866. else
  867. l |= gpio_mask;
  868. break;
  869. #endif
  870. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  871. case METHOD_GPIO_24XX:
  872. if (enable)
  873. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  874. else
  875. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  876. l = gpio_mask;
  877. break;
  878. #endif
  879. #ifdef CONFIG_ARCH_OMAP4
  880. case METHOD_GPIO_44XX:
  881. if (enable)
  882. reg += OMAP4_GPIO_IRQSTATUSSET0;
  883. else
  884. reg += OMAP4_GPIO_IRQSTATUSCLR0;
  885. l = gpio_mask;
  886. break;
  887. #endif
  888. default:
  889. WARN_ON(1);
  890. return;
  891. }
  892. __raw_writel(l, reg);
  893. }
  894. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  895. {
  896. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  897. }
  898. /*
  899. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  900. * 1510 does not seem to have a wake-up register. If JTAG is connected
  901. * to the target, system will wake up always on GPIO events. While
  902. * system is running all registered GPIO interrupts need to have wake-up
  903. * enabled. When system is suspended, only selected GPIO interrupts need
  904. * to have wake-up enabled.
  905. */
  906. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  907. {
  908. unsigned long uninitialized_var(flags);
  909. switch (bank->method) {
  910. #ifdef CONFIG_ARCH_OMAP16XX
  911. case METHOD_MPUIO:
  912. case METHOD_GPIO_1610:
  913. spin_lock_irqsave(&bank->lock, flags);
  914. if (enable)
  915. bank->suspend_wakeup |= (1 << gpio);
  916. else
  917. bank->suspend_wakeup &= ~(1 << gpio);
  918. spin_unlock_irqrestore(&bank->lock, flags);
  919. return 0;
  920. #endif
  921. #ifdef CONFIG_ARCH_OMAP2PLUS
  922. case METHOD_GPIO_24XX:
  923. case METHOD_GPIO_44XX:
  924. if (bank->non_wakeup_gpios & (1 << gpio)) {
  925. printk(KERN_ERR "Unable to modify wakeup on "
  926. "non-wakeup GPIO%d\n",
  927. (bank - gpio_bank) * 32 + gpio);
  928. return -EINVAL;
  929. }
  930. spin_lock_irqsave(&bank->lock, flags);
  931. if (enable)
  932. bank->suspend_wakeup |= (1 << gpio);
  933. else
  934. bank->suspend_wakeup &= ~(1 << gpio);
  935. spin_unlock_irqrestore(&bank->lock, flags);
  936. return 0;
  937. #endif
  938. default:
  939. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  940. bank->method);
  941. return -EINVAL;
  942. }
  943. }
  944. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  945. {
  946. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  947. _set_gpio_irqenable(bank, gpio, 0);
  948. _clear_gpio_irqstatus(bank, gpio);
  949. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  950. }
  951. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  952. static int gpio_wake_enable(unsigned int irq, unsigned int enable)
  953. {
  954. unsigned int gpio = irq - IH_GPIO_BASE;
  955. struct gpio_bank *bank;
  956. int retval;
  957. if (check_gpio(gpio) < 0)
  958. return -ENODEV;
  959. bank = get_irq_chip_data(irq);
  960. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  961. return retval;
  962. }
  963. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  964. {
  965. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  966. unsigned long flags;
  967. spin_lock_irqsave(&bank->lock, flags);
  968. /* Set trigger to none. You need to enable the desired trigger with
  969. * request_irq() or set_irq_type().
  970. */
  971. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  972. #ifdef CONFIG_ARCH_OMAP15XX
  973. if (bank->method == METHOD_GPIO_1510) {
  974. void __iomem *reg;
  975. /* Claim the pin for MPU */
  976. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  977. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  978. }
  979. #endif
  980. if (!cpu_class_is_omap1()) {
  981. if (!bank->mod_usage) {
  982. void __iomem *reg = bank->base;
  983. u32 ctrl;
  984. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  985. reg += OMAP24XX_GPIO_CTRL;
  986. else if (cpu_is_omap44xx())
  987. reg += OMAP4_GPIO_CTRL;
  988. ctrl = __raw_readl(reg);
  989. /* Module is enabled, clocks are not gated */
  990. ctrl &= 0xFFFFFFFE;
  991. __raw_writel(ctrl, reg);
  992. }
  993. bank->mod_usage |= 1 << offset;
  994. }
  995. spin_unlock_irqrestore(&bank->lock, flags);
  996. return 0;
  997. }
  998. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  999. {
  1000. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  1001. unsigned long flags;
  1002. spin_lock_irqsave(&bank->lock, flags);
  1003. #ifdef CONFIG_ARCH_OMAP16XX
  1004. if (bank->method == METHOD_GPIO_1610) {
  1005. /* Disable wake-up during idle for dynamic tick */
  1006. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1007. __raw_writel(1 << offset, reg);
  1008. }
  1009. #endif
  1010. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1011. if (bank->method == METHOD_GPIO_24XX) {
  1012. /* Disable wake-up during idle for dynamic tick */
  1013. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1014. __raw_writel(1 << offset, reg);
  1015. }
  1016. #endif
  1017. #ifdef CONFIG_ARCH_OMAP4
  1018. if (bank->method == METHOD_GPIO_44XX) {
  1019. /* Disable wake-up during idle for dynamic tick */
  1020. void __iomem *reg = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1021. __raw_writel(1 << offset, reg);
  1022. }
  1023. #endif
  1024. if (!cpu_class_is_omap1()) {
  1025. bank->mod_usage &= ~(1 << offset);
  1026. if (!bank->mod_usage) {
  1027. void __iomem *reg = bank->base;
  1028. u32 ctrl;
  1029. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  1030. reg += OMAP24XX_GPIO_CTRL;
  1031. else if (cpu_is_omap44xx())
  1032. reg += OMAP4_GPIO_CTRL;
  1033. ctrl = __raw_readl(reg);
  1034. /* Module is disabled, clocks are gated */
  1035. ctrl |= 1;
  1036. __raw_writel(ctrl, reg);
  1037. }
  1038. }
  1039. _reset_gpio(bank, bank->chip.base + offset);
  1040. spin_unlock_irqrestore(&bank->lock, flags);
  1041. }
  1042. /*
  1043. * We need to unmask the GPIO bank interrupt as soon as possible to
  1044. * avoid missing GPIO interrupts for other lines in the bank.
  1045. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  1046. * in the bank to avoid missing nested interrupts for a GPIO line.
  1047. * If we wait to unmask individual GPIO lines in the bank after the
  1048. * line's interrupt handler has been run, we may miss some nested
  1049. * interrupts.
  1050. */
  1051. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  1052. {
  1053. void __iomem *isr_reg = NULL;
  1054. u32 isr;
  1055. unsigned int gpio_irq, gpio_index;
  1056. struct gpio_bank *bank;
  1057. u32 retrigger = 0;
  1058. int unmasked = 0;
  1059. desc->chip->ack(irq);
  1060. bank = get_irq_data(irq);
  1061. #ifdef CONFIG_ARCH_OMAP1
  1062. if (bank->method == METHOD_MPUIO)
  1063. isr_reg = bank->base +
  1064. OMAP_MPUIO_GPIO_INT / bank->stride;
  1065. #endif
  1066. #ifdef CONFIG_ARCH_OMAP15XX
  1067. if (bank->method == METHOD_GPIO_1510)
  1068. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  1069. #endif
  1070. #if defined(CONFIG_ARCH_OMAP16XX)
  1071. if (bank->method == METHOD_GPIO_1610)
  1072. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  1073. #endif
  1074. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  1075. if (bank->method == METHOD_GPIO_7XX)
  1076. isr_reg = bank->base + OMAP7XX_GPIO_INT_STATUS;
  1077. #endif
  1078. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1079. if (bank->method == METHOD_GPIO_24XX)
  1080. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  1081. #endif
  1082. #if defined(CONFIG_ARCH_OMAP4)
  1083. if (bank->method == METHOD_GPIO_44XX)
  1084. isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
  1085. #endif
  1086. if (WARN_ON(!isr_reg))
  1087. goto exit;
  1088. while(1) {
  1089. u32 isr_saved, level_mask = 0;
  1090. u32 enabled;
  1091. enabled = _get_gpio_irqbank_mask(bank);
  1092. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  1093. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  1094. isr &= 0x0000ffff;
  1095. if (cpu_class_is_omap2()) {
  1096. level_mask = bank->level_mask & enabled;
  1097. }
  1098. /* clear edge sensitive interrupts before handler(s) are
  1099. called so that we don't miss any interrupt occurred while
  1100. executing them */
  1101. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  1102. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  1103. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  1104. /* if there is only edge sensitive GPIO pin interrupts
  1105. configured, we could unmask GPIO bank interrupt immediately */
  1106. if (!level_mask && !unmasked) {
  1107. unmasked = 1;
  1108. desc->chip->unmask(irq);
  1109. }
  1110. isr |= retrigger;
  1111. retrigger = 0;
  1112. if (!isr)
  1113. break;
  1114. gpio_irq = bank->virtual_irq_start;
  1115. for (; isr != 0; isr >>= 1, gpio_irq++) {
  1116. gpio_index = get_gpio_index(irq_to_gpio(gpio_irq));
  1117. if (!(isr & 1))
  1118. continue;
  1119. #ifdef CONFIG_ARCH_OMAP1
  1120. /*
  1121. * Some chips can't respond to both rising and falling
  1122. * at the same time. If this irq was requested with
  1123. * both flags, we need to flip the ICR data for the IRQ
  1124. * to respond to the IRQ for the opposite direction.
  1125. * This will be indicated in the bank toggle_mask.
  1126. */
  1127. if (bank->toggle_mask & (1 << gpio_index))
  1128. _toggle_gpio_edge_triggering(bank, gpio_index);
  1129. #endif
  1130. generic_handle_irq(gpio_irq);
  1131. }
  1132. }
  1133. /* if bank has any level sensitive GPIO pin interrupt
  1134. configured, we must unmask the bank interrupt only after
  1135. handler(s) are executed in order to avoid spurious bank
  1136. interrupt */
  1137. exit:
  1138. if (!unmasked)
  1139. desc->chip->unmask(irq);
  1140. }
  1141. static void gpio_irq_shutdown(unsigned int irq)
  1142. {
  1143. unsigned int gpio = irq - IH_GPIO_BASE;
  1144. struct gpio_bank *bank = get_irq_chip_data(irq);
  1145. _reset_gpio(bank, gpio);
  1146. }
  1147. static void gpio_ack_irq(unsigned int irq)
  1148. {
  1149. unsigned int gpio = irq - IH_GPIO_BASE;
  1150. struct gpio_bank *bank = get_irq_chip_data(irq);
  1151. _clear_gpio_irqstatus(bank, gpio);
  1152. }
  1153. static void gpio_mask_irq(unsigned int irq)
  1154. {
  1155. unsigned int gpio = irq - IH_GPIO_BASE;
  1156. struct gpio_bank *bank = get_irq_chip_data(irq);
  1157. _set_gpio_irqenable(bank, gpio, 0);
  1158. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  1159. }
  1160. static void gpio_unmask_irq(unsigned int irq)
  1161. {
  1162. unsigned int gpio = irq - IH_GPIO_BASE;
  1163. struct gpio_bank *bank = get_irq_chip_data(irq);
  1164. unsigned int irq_mask = 1 << get_gpio_index(gpio);
  1165. struct irq_desc *desc = irq_to_desc(irq);
  1166. u32 trigger = desc->status & IRQ_TYPE_SENSE_MASK;
  1167. if (trigger)
  1168. _set_gpio_triggering(bank, get_gpio_index(gpio), trigger);
  1169. /* For level-triggered GPIOs, the clearing must be done after
  1170. * the HW source is cleared, thus after the handler has run */
  1171. if (bank->level_mask & irq_mask) {
  1172. _set_gpio_irqenable(bank, gpio, 0);
  1173. _clear_gpio_irqstatus(bank, gpio);
  1174. }
  1175. _set_gpio_irqenable(bank, gpio, 1);
  1176. }
  1177. static struct irq_chip gpio_irq_chip = {
  1178. .name = "GPIO",
  1179. .shutdown = gpio_irq_shutdown,
  1180. .ack = gpio_ack_irq,
  1181. .mask = gpio_mask_irq,
  1182. .unmask = gpio_unmask_irq,
  1183. .set_type = gpio_irq_type,
  1184. .set_wake = gpio_wake_enable,
  1185. };
  1186. /*---------------------------------------------------------------------*/
  1187. #ifdef CONFIG_ARCH_OMAP1
  1188. /* MPUIO uses the always-on 32k clock */
  1189. static void mpuio_ack_irq(unsigned int irq)
  1190. {
  1191. /* The ISR is reset automatically, so do nothing here. */
  1192. }
  1193. static void mpuio_mask_irq(unsigned int irq)
  1194. {
  1195. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1196. struct gpio_bank *bank = get_irq_chip_data(irq);
  1197. _set_gpio_irqenable(bank, gpio, 0);
  1198. }
  1199. static void mpuio_unmask_irq(unsigned int irq)
  1200. {
  1201. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1202. struct gpio_bank *bank = get_irq_chip_data(irq);
  1203. _set_gpio_irqenable(bank, gpio, 1);
  1204. }
  1205. static struct irq_chip mpuio_irq_chip = {
  1206. .name = "MPUIO",
  1207. .ack = mpuio_ack_irq,
  1208. .mask = mpuio_mask_irq,
  1209. .unmask = mpuio_unmask_irq,
  1210. .set_type = gpio_irq_type,
  1211. #ifdef CONFIG_ARCH_OMAP16XX
  1212. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  1213. .set_wake = gpio_wake_enable,
  1214. #endif
  1215. };
  1216. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  1217. #ifdef CONFIG_ARCH_OMAP16XX
  1218. #include <linux/platform_device.h>
  1219. static int omap_mpuio_suspend_noirq(struct device *dev)
  1220. {
  1221. struct platform_device *pdev = to_platform_device(dev);
  1222. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1223. void __iomem *mask_reg = bank->base +
  1224. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  1225. unsigned long flags;
  1226. spin_lock_irqsave(&bank->lock, flags);
  1227. bank->saved_wakeup = __raw_readl(mask_reg);
  1228. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  1229. spin_unlock_irqrestore(&bank->lock, flags);
  1230. return 0;
  1231. }
  1232. static int omap_mpuio_resume_noirq(struct device *dev)
  1233. {
  1234. struct platform_device *pdev = to_platform_device(dev);
  1235. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1236. void __iomem *mask_reg = bank->base +
  1237. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  1238. unsigned long flags;
  1239. spin_lock_irqsave(&bank->lock, flags);
  1240. __raw_writel(bank->saved_wakeup, mask_reg);
  1241. spin_unlock_irqrestore(&bank->lock, flags);
  1242. return 0;
  1243. }
  1244. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  1245. .suspend_noirq = omap_mpuio_suspend_noirq,
  1246. .resume_noirq = omap_mpuio_resume_noirq,
  1247. };
  1248. /* use platform_driver for this, now that there's no longer any
  1249. * point to sys_device (other than not disturbing old code).
  1250. */
  1251. static struct platform_driver omap_mpuio_driver = {
  1252. .driver = {
  1253. .name = "mpuio",
  1254. .pm = &omap_mpuio_dev_pm_ops,
  1255. },
  1256. };
  1257. static struct platform_device omap_mpuio_device = {
  1258. .name = "mpuio",
  1259. .id = -1,
  1260. .dev = {
  1261. .driver = &omap_mpuio_driver.driver,
  1262. }
  1263. /* could list the /proc/iomem resources */
  1264. };
  1265. static inline void mpuio_init(void)
  1266. {
  1267. struct gpio_bank *bank = get_gpio_bank(OMAP_MPUIO(0));
  1268. platform_set_drvdata(&omap_mpuio_device, bank);
  1269. if (platform_driver_register(&omap_mpuio_driver) == 0)
  1270. (void) platform_device_register(&omap_mpuio_device);
  1271. }
  1272. #else
  1273. static inline void mpuio_init(void) {}
  1274. #endif /* 16xx */
  1275. #else
  1276. extern struct irq_chip mpuio_irq_chip;
  1277. #define bank_is_mpuio(bank) 0
  1278. static inline void mpuio_init(void) {}
  1279. #endif
  1280. /*---------------------------------------------------------------------*/
  1281. /* REVISIT these are stupid implementations! replace by ones that
  1282. * don't switch on METHOD_* and which mostly avoid spinlocks
  1283. */
  1284. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  1285. {
  1286. struct gpio_bank *bank;
  1287. unsigned long flags;
  1288. bank = container_of(chip, struct gpio_bank, chip);
  1289. spin_lock_irqsave(&bank->lock, flags);
  1290. _set_gpio_direction(bank, offset, 1);
  1291. spin_unlock_irqrestore(&bank->lock, flags);
  1292. return 0;
  1293. }
  1294. static int gpio_is_input(struct gpio_bank *bank, int mask)
  1295. {
  1296. void __iomem *reg = bank->base;
  1297. switch (bank->method) {
  1298. case METHOD_MPUIO:
  1299. reg += OMAP_MPUIO_IO_CNTL / bank->stride;
  1300. break;
  1301. case METHOD_GPIO_1510:
  1302. reg += OMAP1510_GPIO_DIR_CONTROL;
  1303. break;
  1304. case METHOD_GPIO_1610:
  1305. reg += OMAP1610_GPIO_DIRECTION;
  1306. break;
  1307. case METHOD_GPIO_7XX:
  1308. reg += OMAP7XX_GPIO_DIR_CONTROL;
  1309. break;
  1310. case METHOD_GPIO_24XX:
  1311. reg += OMAP24XX_GPIO_OE;
  1312. break;
  1313. case METHOD_GPIO_44XX:
  1314. reg += OMAP4_GPIO_OE;
  1315. break;
  1316. default:
  1317. WARN_ONCE(1, "gpio_is_input: incorrect OMAP GPIO method");
  1318. return -EINVAL;
  1319. }
  1320. return __raw_readl(reg) & mask;
  1321. }
  1322. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  1323. {
  1324. struct gpio_bank *bank;
  1325. void __iomem *reg;
  1326. int gpio;
  1327. u32 mask;
  1328. gpio = chip->base + offset;
  1329. bank = get_gpio_bank(gpio);
  1330. reg = bank->base;
  1331. mask = 1 << get_gpio_index(gpio);
  1332. if (gpio_is_input(bank, mask))
  1333. return _get_gpio_datain(bank, gpio);
  1334. else
  1335. return _get_gpio_dataout(bank, gpio);
  1336. }
  1337. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  1338. {
  1339. struct gpio_bank *bank;
  1340. unsigned long flags;
  1341. bank = container_of(chip, struct gpio_bank, chip);
  1342. spin_lock_irqsave(&bank->lock, flags);
  1343. _set_gpio_dataout(bank, offset, value);
  1344. _set_gpio_direction(bank, offset, 0);
  1345. spin_unlock_irqrestore(&bank->lock, flags);
  1346. return 0;
  1347. }
  1348. static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
  1349. unsigned debounce)
  1350. {
  1351. struct gpio_bank *bank;
  1352. unsigned long flags;
  1353. bank = container_of(chip, struct gpio_bank, chip);
  1354. if (!bank->dbck) {
  1355. bank->dbck = clk_get(bank->dev, "dbclk");
  1356. if (IS_ERR(bank->dbck))
  1357. dev_err(bank->dev, "Could not get gpio dbck\n");
  1358. }
  1359. spin_lock_irqsave(&bank->lock, flags);
  1360. _set_gpio_debounce(bank, offset, debounce);
  1361. spin_unlock_irqrestore(&bank->lock, flags);
  1362. return 0;
  1363. }
  1364. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1365. {
  1366. struct gpio_bank *bank;
  1367. unsigned long flags;
  1368. bank = container_of(chip, struct gpio_bank, chip);
  1369. spin_lock_irqsave(&bank->lock, flags);
  1370. _set_gpio_dataout(bank, offset, value);
  1371. spin_unlock_irqrestore(&bank->lock, flags);
  1372. }
  1373. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  1374. {
  1375. struct gpio_bank *bank;
  1376. bank = container_of(chip, struct gpio_bank, chip);
  1377. return bank->virtual_irq_start + offset;
  1378. }
  1379. /*---------------------------------------------------------------------*/
  1380. static void __init omap_gpio_show_rev(struct gpio_bank *bank)
  1381. {
  1382. u32 rev;
  1383. if (cpu_is_omap16xx() && !(bank->method != METHOD_MPUIO))
  1384. rev = __raw_readw(bank->base + OMAP1610_GPIO_REVISION);
  1385. else if (cpu_is_omap24xx() || cpu_is_omap34xx())
  1386. rev = __raw_readl(bank->base + OMAP24XX_GPIO_REVISION);
  1387. else if (cpu_is_omap44xx())
  1388. rev = __raw_readl(bank->base + OMAP4_GPIO_REVISION);
  1389. else
  1390. return;
  1391. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1392. (rev >> 4) & 0x0f, rev & 0x0f);
  1393. }
  1394. /* This lock class tells lockdep that GPIO irqs are in a different
  1395. * category than their parents, so it won't report false recursion.
  1396. */
  1397. static struct lock_class_key gpio_lock_class;
  1398. static inline int init_gpio_info(struct platform_device *pdev)
  1399. {
  1400. /* TODO: Analyze removing gpio_bank_count usage from driver code */
  1401. gpio_bank = kzalloc(gpio_bank_count * sizeof(struct gpio_bank),
  1402. GFP_KERNEL);
  1403. if (!gpio_bank) {
  1404. dev_err(&pdev->dev, "Memory alloc failed for gpio_bank\n");
  1405. return -ENOMEM;
  1406. }
  1407. return 0;
  1408. }
  1409. /* TODO: Cleanup cpu_is_* checks */
  1410. static void omap_gpio_mod_init(struct gpio_bank *bank, int id)
  1411. {
  1412. if (cpu_class_is_omap2()) {
  1413. if (cpu_is_omap44xx()) {
  1414. __raw_writel(0xffffffff, bank->base +
  1415. OMAP4_GPIO_IRQSTATUSCLR0);
  1416. __raw_writel(0x00000000, bank->base +
  1417. OMAP4_GPIO_DEBOUNCENABLE);
  1418. /* Initialize interface clk ungated, module enabled */
  1419. __raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
  1420. } else if (cpu_is_omap34xx()) {
  1421. __raw_writel(0x00000000, bank->base +
  1422. OMAP24XX_GPIO_IRQENABLE1);
  1423. __raw_writel(0xffffffff, bank->base +
  1424. OMAP24XX_GPIO_IRQSTATUS1);
  1425. __raw_writel(0x00000000, bank->base +
  1426. OMAP24XX_GPIO_DEBOUNCE_EN);
  1427. /* Initialize interface clk ungated, module enabled */
  1428. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  1429. } else if (cpu_is_omap24xx()) {
  1430. static const u32 non_wakeup_gpios[] = {
  1431. 0xe203ffc0, 0x08700040
  1432. };
  1433. if (id < ARRAY_SIZE(non_wakeup_gpios))
  1434. bank->non_wakeup_gpios = non_wakeup_gpios[id];
  1435. }
  1436. } else if (cpu_class_is_omap1()) {
  1437. if (bank_is_mpuio(bank))
  1438. __raw_writew(0xffff, bank->base +
  1439. OMAP_MPUIO_GPIO_MASKIT / bank->stride);
  1440. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  1441. __raw_writew(0xffff, bank->base
  1442. + OMAP1510_GPIO_INT_MASK);
  1443. __raw_writew(0x0000, bank->base
  1444. + OMAP1510_GPIO_INT_STATUS);
  1445. }
  1446. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  1447. __raw_writew(0x0000, bank->base
  1448. + OMAP1610_GPIO_IRQENABLE1);
  1449. __raw_writew(0xffff, bank->base
  1450. + OMAP1610_GPIO_IRQSTATUS1);
  1451. __raw_writew(0x0014, bank->base
  1452. + OMAP1610_GPIO_SYSCONFIG);
  1453. /*
  1454. * Enable system clock for GPIO module.
  1455. * The CAM_CLK_CTRL *is* really the right place.
  1456. */
  1457. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04,
  1458. ULPD_CAM_CLK_CTRL);
  1459. }
  1460. if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
  1461. __raw_writel(0xffffffff, bank->base
  1462. + OMAP7XX_GPIO_INT_MASK);
  1463. __raw_writel(0x00000000, bank->base
  1464. + OMAP7XX_GPIO_INT_STATUS);
  1465. }
  1466. }
  1467. }
  1468. static void __init omap_gpio_chip_init(struct gpio_bank *bank)
  1469. {
  1470. int j;
  1471. static int gpio;
  1472. bank->mod_usage = 0;
  1473. /*
  1474. * REVISIT eventually switch from OMAP-specific gpio structs
  1475. * over to the generic ones
  1476. */
  1477. bank->chip.request = omap_gpio_request;
  1478. bank->chip.free = omap_gpio_free;
  1479. bank->chip.direction_input = gpio_input;
  1480. bank->chip.get = gpio_get;
  1481. bank->chip.direction_output = gpio_output;
  1482. bank->chip.set_debounce = gpio_debounce;
  1483. bank->chip.set = gpio_set;
  1484. bank->chip.to_irq = gpio_2irq;
  1485. if (bank_is_mpuio(bank)) {
  1486. bank->chip.label = "mpuio";
  1487. #ifdef CONFIG_ARCH_OMAP16XX
  1488. bank->chip.dev = &omap_mpuio_device.dev;
  1489. #endif
  1490. bank->chip.base = OMAP_MPUIO(0);
  1491. } else {
  1492. bank->chip.label = "gpio";
  1493. bank->chip.base = gpio;
  1494. gpio += bank_width;
  1495. }
  1496. bank->chip.ngpio = bank_width;
  1497. gpiochip_add(&bank->chip);
  1498. for (j = bank->virtual_irq_start;
  1499. j < bank->virtual_irq_start + bank_width; j++) {
  1500. lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
  1501. set_irq_chip_data(j, bank);
  1502. if (bank_is_mpuio(bank))
  1503. set_irq_chip(j, &mpuio_irq_chip);
  1504. else
  1505. set_irq_chip(j, &gpio_irq_chip);
  1506. set_irq_handler(j, handle_simple_irq);
  1507. set_irq_flags(j, IRQF_VALID);
  1508. }
  1509. set_irq_chained_handler(bank->irq, gpio_irq_handler);
  1510. set_irq_data(bank->irq, bank);
  1511. }
  1512. static int __devinit omap_gpio_probe(struct platform_device *pdev)
  1513. {
  1514. static int gpio_init_done;
  1515. struct omap_gpio_platform_data *pdata;
  1516. struct resource *res;
  1517. int id;
  1518. struct gpio_bank *bank;
  1519. if (!pdev->dev.platform_data)
  1520. return -EINVAL;
  1521. pdata = pdev->dev.platform_data;
  1522. if (!gpio_init_done) {
  1523. int ret;
  1524. ret = init_gpio_info(pdev);
  1525. if (ret)
  1526. return ret;
  1527. }
  1528. id = pdev->id;
  1529. bank = &gpio_bank[id];
  1530. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1531. if (unlikely(!res)) {
  1532. dev_err(&pdev->dev, "GPIO Bank %i Invalid IRQ resource\n", id);
  1533. return -ENODEV;
  1534. }
  1535. bank->irq = res->start;
  1536. bank->virtual_irq_start = pdata->virtual_irq_start;
  1537. bank->method = pdata->bank_type;
  1538. bank->dev = &pdev->dev;
  1539. bank->dbck_flag = pdata->dbck_flag;
  1540. bank->stride = pdata->bank_stride;
  1541. bank_width = pdata->bank_width;
  1542. spin_lock_init(&bank->lock);
  1543. /* Static mapping, never released */
  1544. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1545. if (unlikely(!res)) {
  1546. dev_err(&pdev->dev, "GPIO Bank %i Invalid mem resource\n", id);
  1547. return -ENODEV;
  1548. }
  1549. bank->base = ioremap(res->start, resource_size(res));
  1550. if (!bank->base) {
  1551. dev_err(&pdev->dev, "Could not ioremap gpio bank%i\n", id);
  1552. return -ENOMEM;
  1553. }
  1554. pm_runtime_enable(bank->dev);
  1555. pm_runtime_get_sync(bank->dev);
  1556. omap_gpio_mod_init(bank, id);
  1557. omap_gpio_chip_init(bank);
  1558. omap_gpio_show_rev(bank);
  1559. if (!gpio_init_done)
  1560. gpio_init_done = 1;
  1561. return 0;
  1562. }
  1563. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  1564. static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
  1565. {
  1566. int i;
  1567. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1568. return 0;
  1569. for (i = 0; i < gpio_bank_count; i++) {
  1570. struct gpio_bank *bank = &gpio_bank[i];
  1571. void __iomem *wake_status;
  1572. void __iomem *wake_clear;
  1573. void __iomem *wake_set;
  1574. unsigned long flags;
  1575. switch (bank->method) {
  1576. #ifdef CONFIG_ARCH_OMAP16XX
  1577. case METHOD_GPIO_1610:
  1578. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1579. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1580. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1581. break;
  1582. #endif
  1583. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1584. case METHOD_GPIO_24XX:
  1585. wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
  1586. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1587. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1588. break;
  1589. #endif
  1590. #ifdef CONFIG_ARCH_OMAP4
  1591. case METHOD_GPIO_44XX:
  1592. wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1593. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1594. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1595. break;
  1596. #endif
  1597. default:
  1598. continue;
  1599. }
  1600. spin_lock_irqsave(&bank->lock, flags);
  1601. bank->saved_wakeup = __raw_readl(wake_status);
  1602. __raw_writel(0xffffffff, wake_clear);
  1603. __raw_writel(bank->suspend_wakeup, wake_set);
  1604. spin_unlock_irqrestore(&bank->lock, flags);
  1605. }
  1606. return 0;
  1607. }
  1608. static int omap_gpio_resume(struct sys_device *dev)
  1609. {
  1610. int i;
  1611. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1612. return 0;
  1613. for (i = 0; i < gpio_bank_count; i++) {
  1614. struct gpio_bank *bank = &gpio_bank[i];
  1615. void __iomem *wake_clear;
  1616. void __iomem *wake_set;
  1617. unsigned long flags;
  1618. switch (bank->method) {
  1619. #ifdef CONFIG_ARCH_OMAP16XX
  1620. case METHOD_GPIO_1610:
  1621. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1622. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1623. break;
  1624. #endif
  1625. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1626. case METHOD_GPIO_24XX:
  1627. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1628. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1629. break;
  1630. #endif
  1631. #ifdef CONFIG_ARCH_OMAP4
  1632. case METHOD_GPIO_44XX:
  1633. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1634. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1635. break;
  1636. #endif
  1637. default:
  1638. continue;
  1639. }
  1640. spin_lock_irqsave(&bank->lock, flags);
  1641. __raw_writel(0xffffffff, wake_clear);
  1642. __raw_writel(bank->saved_wakeup, wake_set);
  1643. spin_unlock_irqrestore(&bank->lock, flags);
  1644. }
  1645. return 0;
  1646. }
  1647. static struct sysdev_class omap_gpio_sysclass = {
  1648. .name = "gpio",
  1649. .suspend = omap_gpio_suspend,
  1650. .resume = omap_gpio_resume,
  1651. };
  1652. static struct sys_device omap_gpio_device = {
  1653. .id = 0,
  1654. .cls = &omap_gpio_sysclass,
  1655. };
  1656. #endif
  1657. #ifdef CONFIG_ARCH_OMAP2PLUS
  1658. static int workaround_enabled;
  1659. void omap2_gpio_prepare_for_idle(int power_state)
  1660. {
  1661. int i, c = 0;
  1662. int min = 0;
  1663. if (cpu_is_omap34xx())
  1664. min = 1;
  1665. for (i = min; i < gpio_bank_count; i++) {
  1666. struct gpio_bank *bank = &gpio_bank[i];
  1667. u32 l1 = 0, l2 = 0;
  1668. int j;
  1669. for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
  1670. clk_disable(bank->dbck);
  1671. if (power_state > PWRDM_POWER_OFF)
  1672. continue;
  1673. /* If going to OFF, remove triggering for all
  1674. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  1675. * generated. See OMAP2420 Errata item 1.101. */
  1676. if (!(bank->enabled_non_wakeup_gpios))
  1677. continue;
  1678. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1679. bank->saved_datain = __raw_readl(bank->base +
  1680. OMAP24XX_GPIO_DATAIN);
  1681. l1 = __raw_readl(bank->base +
  1682. OMAP24XX_GPIO_FALLINGDETECT);
  1683. l2 = __raw_readl(bank->base +
  1684. OMAP24XX_GPIO_RISINGDETECT);
  1685. }
  1686. if (cpu_is_omap44xx()) {
  1687. bank->saved_datain = __raw_readl(bank->base +
  1688. OMAP4_GPIO_DATAIN);
  1689. l1 = __raw_readl(bank->base +
  1690. OMAP4_GPIO_FALLINGDETECT);
  1691. l2 = __raw_readl(bank->base +
  1692. OMAP4_GPIO_RISINGDETECT);
  1693. }
  1694. bank->saved_fallingdetect = l1;
  1695. bank->saved_risingdetect = l2;
  1696. l1 &= ~bank->enabled_non_wakeup_gpios;
  1697. l2 &= ~bank->enabled_non_wakeup_gpios;
  1698. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1699. __raw_writel(l1, bank->base +
  1700. OMAP24XX_GPIO_FALLINGDETECT);
  1701. __raw_writel(l2, bank->base +
  1702. OMAP24XX_GPIO_RISINGDETECT);
  1703. }
  1704. if (cpu_is_omap44xx()) {
  1705. __raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
  1706. __raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
  1707. }
  1708. c++;
  1709. }
  1710. if (!c) {
  1711. workaround_enabled = 0;
  1712. return;
  1713. }
  1714. workaround_enabled = 1;
  1715. }
  1716. void omap2_gpio_resume_after_idle(void)
  1717. {
  1718. int i;
  1719. int min = 0;
  1720. if (cpu_is_omap34xx())
  1721. min = 1;
  1722. for (i = min; i < gpio_bank_count; i++) {
  1723. struct gpio_bank *bank = &gpio_bank[i];
  1724. u32 l = 0, gen, gen0, gen1;
  1725. int j;
  1726. for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
  1727. clk_enable(bank->dbck);
  1728. if (!workaround_enabled)
  1729. continue;
  1730. if (!(bank->enabled_non_wakeup_gpios))
  1731. continue;
  1732. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1733. __raw_writel(bank->saved_fallingdetect,
  1734. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1735. __raw_writel(bank->saved_risingdetect,
  1736. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1737. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1738. }
  1739. if (cpu_is_omap44xx()) {
  1740. __raw_writel(bank->saved_fallingdetect,
  1741. bank->base + OMAP4_GPIO_FALLINGDETECT);
  1742. __raw_writel(bank->saved_risingdetect,
  1743. bank->base + OMAP4_GPIO_RISINGDETECT);
  1744. l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
  1745. }
  1746. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1747. * state. If so, generate an IRQ by software. This is
  1748. * horribly racy, but it's the best we can do to work around
  1749. * this silicon bug. */
  1750. l ^= bank->saved_datain;
  1751. l &= bank->enabled_non_wakeup_gpios;
  1752. /*
  1753. * No need to generate IRQs for the rising edge for gpio IRQs
  1754. * configured with falling edge only; and vice versa.
  1755. */
  1756. gen0 = l & bank->saved_fallingdetect;
  1757. gen0 &= bank->saved_datain;
  1758. gen1 = l & bank->saved_risingdetect;
  1759. gen1 &= ~(bank->saved_datain);
  1760. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1761. gen = l & (~(bank->saved_fallingdetect) &
  1762. ~(bank->saved_risingdetect));
  1763. /* Consider all GPIO IRQs needed to be updated */
  1764. gen |= gen0 | gen1;
  1765. if (gen) {
  1766. u32 old0, old1;
  1767. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1768. old0 = __raw_readl(bank->base +
  1769. OMAP24XX_GPIO_LEVELDETECT0);
  1770. old1 = __raw_readl(bank->base +
  1771. OMAP24XX_GPIO_LEVELDETECT1);
  1772. __raw_writel(old0 | gen, bank->base +
  1773. OMAP24XX_GPIO_LEVELDETECT0);
  1774. __raw_writel(old1 | gen, bank->base +
  1775. OMAP24XX_GPIO_LEVELDETECT1);
  1776. __raw_writel(old0, bank->base +
  1777. OMAP24XX_GPIO_LEVELDETECT0);
  1778. __raw_writel(old1, bank->base +
  1779. OMAP24XX_GPIO_LEVELDETECT1);
  1780. }
  1781. if (cpu_is_omap44xx()) {
  1782. old0 = __raw_readl(bank->base +
  1783. OMAP4_GPIO_LEVELDETECT0);
  1784. old1 = __raw_readl(bank->base +
  1785. OMAP4_GPIO_LEVELDETECT1);
  1786. __raw_writel(old0 | l, bank->base +
  1787. OMAP4_GPIO_LEVELDETECT0);
  1788. __raw_writel(old1 | l, bank->base +
  1789. OMAP4_GPIO_LEVELDETECT1);
  1790. __raw_writel(old0, bank->base +
  1791. OMAP4_GPIO_LEVELDETECT0);
  1792. __raw_writel(old1, bank->base +
  1793. OMAP4_GPIO_LEVELDETECT1);
  1794. }
  1795. }
  1796. }
  1797. }
  1798. #endif
  1799. #ifdef CONFIG_ARCH_OMAP3
  1800. /* save the registers of bank 2-6 */
  1801. void omap_gpio_save_context(void)
  1802. {
  1803. int i;
  1804. /* saving banks from 2-6 only since GPIO1 is in WKUP */
  1805. for (i = 1; i < gpio_bank_count; i++) {
  1806. struct gpio_bank *bank = &gpio_bank[i];
  1807. gpio_context[i].irqenable1 =
  1808. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1809. gpio_context[i].irqenable2 =
  1810. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
  1811. gpio_context[i].wake_en =
  1812. __raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
  1813. gpio_context[i].ctrl =
  1814. __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
  1815. gpio_context[i].oe =
  1816. __raw_readl(bank->base + OMAP24XX_GPIO_OE);
  1817. gpio_context[i].leveldetect0 =
  1818. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1819. gpio_context[i].leveldetect1 =
  1820. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1821. gpio_context[i].risingdetect =
  1822. __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1823. gpio_context[i].fallingdetect =
  1824. __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1825. gpio_context[i].dataout =
  1826. __raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
  1827. }
  1828. }
  1829. /* restore the required registers of bank 2-6 */
  1830. void omap_gpio_restore_context(void)
  1831. {
  1832. int i;
  1833. for (i = 1; i < gpio_bank_count; i++) {
  1834. struct gpio_bank *bank = &gpio_bank[i];
  1835. __raw_writel(gpio_context[i].irqenable1,
  1836. bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1837. __raw_writel(gpio_context[i].irqenable2,
  1838. bank->base + OMAP24XX_GPIO_IRQENABLE2);
  1839. __raw_writel(gpio_context[i].wake_en,
  1840. bank->base + OMAP24XX_GPIO_WAKE_EN);
  1841. __raw_writel(gpio_context[i].ctrl,
  1842. bank->base + OMAP24XX_GPIO_CTRL);
  1843. __raw_writel(gpio_context[i].oe,
  1844. bank->base + OMAP24XX_GPIO_OE);
  1845. __raw_writel(gpio_context[i].leveldetect0,
  1846. bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1847. __raw_writel(gpio_context[i].leveldetect1,
  1848. bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1849. __raw_writel(gpio_context[i].risingdetect,
  1850. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1851. __raw_writel(gpio_context[i].fallingdetect,
  1852. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1853. __raw_writel(gpio_context[i].dataout,
  1854. bank->base + OMAP24XX_GPIO_DATAOUT);
  1855. }
  1856. }
  1857. #endif
  1858. static struct platform_driver omap_gpio_driver = {
  1859. .probe = omap_gpio_probe,
  1860. .driver = {
  1861. .name = "omap_gpio",
  1862. },
  1863. };
  1864. /*
  1865. * gpio driver register needs to be done before
  1866. * machine_init functions access gpio APIs.
  1867. * Hence omap_gpio_drv_reg() is a postcore_initcall.
  1868. */
  1869. static int __init omap_gpio_drv_reg(void)
  1870. {
  1871. return platform_driver_register(&omap_gpio_driver);
  1872. }
  1873. postcore_initcall(omap_gpio_drv_reg);
  1874. static int __init omap_gpio_sysinit(void)
  1875. {
  1876. int ret = 0;
  1877. mpuio_init();
  1878. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  1879. if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
  1880. if (ret == 0) {
  1881. ret = sysdev_class_register(&omap_gpio_sysclass);
  1882. if (ret == 0)
  1883. ret = sysdev_register(&omap_gpio_device);
  1884. }
  1885. }
  1886. #endif
  1887. return ret;
  1888. }
  1889. arch_initcall(omap_gpio_sysinit);