clock-mx51.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889
  1. /*
  2. * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright (C) 2009-2010 Amit Kucheria <amit.kucheria@canonical.com>
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/mm.h>
  13. #include <linux/delay.h>
  14. #include <linux/clk.h>
  15. #include <linux/io.h>
  16. #include <asm/clkdev.h>
  17. #include <asm/div64.h>
  18. #include <mach/hardware.h>
  19. #include <mach/common.h>
  20. #include <mach/clock.h>
  21. #include "crm_regs.h"
  22. /* External clock values passed-in by the board code */
  23. static unsigned long external_high_reference, external_low_reference;
  24. static unsigned long oscillator_reference, ckih2_reference;
  25. static struct clk osc_clk;
  26. static struct clk pll1_main_clk;
  27. static struct clk pll1_sw_clk;
  28. static struct clk pll2_sw_clk;
  29. static struct clk pll3_sw_clk;
  30. static struct clk lp_apm_clk;
  31. static struct clk periph_apm_clk;
  32. static struct clk ahb_clk;
  33. static struct clk ipg_clk;
  34. static struct clk usboh3_clk;
  35. #define MAX_DPLL_WAIT_TRIES 1000 /* 1000 * udelay(1) = 1ms */
  36. static void _clk_ccgr_setclk(struct clk *clk, unsigned mode)
  37. {
  38. u32 reg = __raw_readl(clk->enable_reg);
  39. reg &= ~(MXC_CCM_CCGRx_CG_MASK << clk->enable_shift);
  40. reg |= mode << clk->enable_shift;
  41. __raw_writel(reg, clk->enable_reg);
  42. }
  43. static int _clk_ccgr_enable(struct clk *clk)
  44. {
  45. _clk_ccgr_setclk(clk, MXC_CCM_CCGRx_MOD_ON);
  46. return 0;
  47. }
  48. static void _clk_ccgr_disable(struct clk *clk)
  49. {
  50. _clk_ccgr_setclk(clk, MXC_CCM_CCGRx_MOD_OFF);
  51. }
  52. static int _clk_ccgr_enable_inrun(struct clk *clk)
  53. {
  54. _clk_ccgr_setclk(clk, MXC_CCM_CCGRx_MOD_IDLE);
  55. return 0;
  56. }
  57. static void _clk_ccgr_disable_inwait(struct clk *clk)
  58. {
  59. _clk_ccgr_setclk(clk, MXC_CCM_CCGRx_MOD_IDLE);
  60. }
  61. /*
  62. * For the 4-to-1 muxed input clock
  63. */
  64. static inline u32 _get_mux(struct clk *parent, struct clk *m0,
  65. struct clk *m1, struct clk *m2, struct clk *m3)
  66. {
  67. if (parent == m0)
  68. return 0;
  69. else if (parent == m1)
  70. return 1;
  71. else if (parent == m2)
  72. return 2;
  73. else if (parent == m3)
  74. return 3;
  75. else
  76. BUG();
  77. return -EINVAL;
  78. }
  79. static inline void __iomem *_get_pll_base(struct clk *pll)
  80. {
  81. if (pll == &pll1_main_clk)
  82. return MX51_DPLL1_BASE;
  83. else if (pll == &pll2_sw_clk)
  84. return MX51_DPLL2_BASE;
  85. else if (pll == &pll3_sw_clk)
  86. return MX51_DPLL3_BASE;
  87. else
  88. BUG();
  89. return NULL;
  90. }
  91. static unsigned long clk_pll_get_rate(struct clk *clk)
  92. {
  93. long mfi, mfn, mfd, pdf, ref_clk, mfn_abs;
  94. unsigned long dp_op, dp_mfd, dp_mfn, dp_ctl, pll_hfsm, dbl;
  95. void __iomem *pllbase;
  96. s64 temp;
  97. unsigned long parent_rate;
  98. parent_rate = clk_get_rate(clk->parent);
  99. pllbase = _get_pll_base(clk);
  100. dp_ctl = __raw_readl(pllbase + MXC_PLL_DP_CTL);
  101. pll_hfsm = dp_ctl & MXC_PLL_DP_CTL_HFSM;
  102. dbl = dp_ctl & MXC_PLL_DP_CTL_DPDCK0_2_EN;
  103. if (pll_hfsm == 0) {
  104. dp_op = __raw_readl(pllbase + MXC_PLL_DP_OP);
  105. dp_mfd = __raw_readl(pllbase + MXC_PLL_DP_MFD);
  106. dp_mfn = __raw_readl(pllbase + MXC_PLL_DP_MFN);
  107. } else {
  108. dp_op = __raw_readl(pllbase + MXC_PLL_DP_HFS_OP);
  109. dp_mfd = __raw_readl(pllbase + MXC_PLL_DP_HFS_MFD);
  110. dp_mfn = __raw_readl(pllbase + MXC_PLL_DP_HFS_MFN);
  111. }
  112. pdf = dp_op & MXC_PLL_DP_OP_PDF_MASK;
  113. mfi = (dp_op & MXC_PLL_DP_OP_MFI_MASK) >> MXC_PLL_DP_OP_MFI_OFFSET;
  114. mfi = (mfi <= 5) ? 5 : mfi;
  115. mfd = dp_mfd & MXC_PLL_DP_MFD_MASK;
  116. mfn = mfn_abs = dp_mfn & MXC_PLL_DP_MFN_MASK;
  117. /* Sign extend to 32-bits */
  118. if (mfn >= 0x04000000) {
  119. mfn |= 0xFC000000;
  120. mfn_abs = -mfn;
  121. }
  122. ref_clk = 2 * parent_rate;
  123. if (dbl != 0)
  124. ref_clk *= 2;
  125. ref_clk /= (pdf + 1);
  126. temp = (u64) ref_clk * mfn_abs;
  127. do_div(temp, mfd + 1);
  128. if (mfn < 0)
  129. temp = -temp;
  130. temp = (ref_clk * mfi) + temp;
  131. return temp;
  132. }
  133. static int _clk_pll_set_rate(struct clk *clk, unsigned long rate)
  134. {
  135. u32 reg;
  136. void __iomem *pllbase;
  137. long mfi, pdf, mfn, mfd = 999999;
  138. s64 temp64;
  139. unsigned long quad_parent_rate;
  140. unsigned long pll_hfsm, dp_ctl;
  141. unsigned long parent_rate;
  142. parent_rate = clk_get_rate(clk->parent);
  143. pllbase = _get_pll_base(clk);
  144. quad_parent_rate = 4 * parent_rate;
  145. pdf = mfi = -1;
  146. while (++pdf < 16 && mfi < 5)
  147. mfi = rate * (pdf+1) / quad_parent_rate;
  148. if (mfi > 15)
  149. return -EINVAL;
  150. pdf--;
  151. temp64 = rate * (pdf+1) - quad_parent_rate * mfi;
  152. do_div(temp64, quad_parent_rate/1000000);
  153. mfn = (long)temp64;
  154. dp_ctl = __raw_readl(pllbase + MXC_PLL_DP_CTL);
  155. /* use dpdck0_2 */
  156. __raw_writel(dp_ctl | 0x1000L, pllbase + MXC_PLL_DP_CTL);
  157. pll_hfsm = dp_ctl & MXC_PLL_DP_CTL_HFSM;
  158. if (pll_hfsm == 0) {
  159. reg = mfi << 4 | pdf;
  160. __raw_writel(reg, pllbase + MXC_PLL_DP_OP);
  161. __raw_writel(mfd, pllbase + MXC_PLL_DP_MFD);
  162. __raw_writel(mfn, pllbase + MXC_PLL_DP_MFN);
  163. } else {
  164. reg = mfi << 4 | pdf;
  165. __raw_writel(reg, pllbase + MXC_PLL_DP_HFS_OP);
  166. __raw_writel(mfd, pllbase + MXC_PLL_DP_HFS_MFD);
  167. __raw_writel(mfn, pllbase + MXC_PLL_DP_HFS_MFN);
  168. }
  169. return 0;
  170. }
  171. static int _clk_pll_enable(struct clk *clk)
  172. {
  173. u32 reg;
  174. void __iomem *pllbase;
  175. int i = 0;
  176. pllbase = _get_pll_base(clk);
  177. reg = __raw_readl(pllbase + MXC_PLL_DP_CTL) | MXC_PLL_DP_CTL_UPEN;
  178. __raw_writel(reg, pllbase + MXC_PLL_DP_CTL);
  179. /* Wait for lock */
  180. do {
  181. reg = __raw_readl(pllbase + MXC_PLL_DP_CTL);
  182. if (reg & MXC_PLL_DP_CTL_LRF)
  183. break;
  184. udelay(1);
  185. } while (++i < MAX_DPLL_WAIT_TRIES);
  186. if (i == MAX_DPLL_WAIT_TRIES) {
  187. pr_err("MX5: pll locking failed\n");
  188. return -EINVAL;
  189. }
  190. return 0;
  191. }
  192. static void _clk_pll_disable(struct clk *clk)
  193. {
  194. u32 reg;
  195. void __iomem *pllbase;
  196. pllbase = _get_pll_base(clk);
  197. reg = __raw_readl(pllbase + MXC_PLL_DP_CTL) & ~MXC_PLL_DP_CTL_UPEN;
  198. __raw_writel(reg, pllbase + MXC_PLL_DP_CTL);
  199. }
  200. static int _clk_pll1_sw_set_parent(struct clk *clk, struct clk *parent)
  201. {
  202. u32 reg, step;
  203. reg = __raw_readl(MXC_CCM_CCSR);
  204. /* When switching from pll_main_clk to a bypass clock, first select a
  205. * multiplexed clock in 'step_sel', then shift the glitchless mux
  206. * 'pll1_sw_clk_sel'.
  207. *
  208. * When switching back, do it in reverse order
  209. */
  210. if (parent == &pll1_main_clk) {
  211. /* Switch to pll1_main_clk */
  212. reg &= ~MXC_CCM_CCSR_PLL1_SW_CLK_SEL;
  213. __raw_writel(reg, MXC_CCM_CCSR);
  214. /* step_clk mux switched to lp_apm, to save power. */
  215. reg = __raw_readl(MXC_CCM_CCSR);
  216. reg &= ~MXC_CCM_CCSR_STEP_SEL_MASK;
  217. reg |= (MXC_CCM_CCSR_STEP_SEL_LP_APM <<
  218. MXC_CCM_CCSR_STEP_SEL_OFFSET);
  219. } else {
  220. if (parent == &lp_apm_clk) {
  221. step = MXC_CCM_CCSR_STEP_SEL_LP_APM;
  222. } else if (parent == &pll2_sw_clk) {
  223. step = MXC_CCM_CCSR_STEP_SEL_PLL2_DIVIDED;
  224. } else if (parent == &pll3_sw_clk) {
  225. step = MXC_CCM_CCSR_STEP_SEL_PLL3_DIVIDED;
  226. } else
  227. return -EINVAL;
  228. reg &= ~MXC_CCM_CCSR_STEP_SEL_MASK;
  229. reg |= (step << MXC_CCM_CCSR_STEP_SEL_OFFSET);
  230. __raw_writel(reg, MXC_CCM_CCSR);
  231. /* Switch to step_clk */
  232. reg = __raw_readl(MXC_CCM_CCSR);
  233. reg |= MXC_CCM_CCSR_PLL1_SW_CLK_SEL;
  234. }
  235. __raw_writel(reg, MXC_CCM_CCSR);
  236. return 0;
  237. }
  238. static unsigned long clk_pll1_sw_get_rate(struct clk *clk)
  239. {
  240. u32 reg, div;
  241. unsigned long parent_rate;
  242. parent_rate = clk_get_rate(clk->parent);
  243. reg = __raw_readl(MXC_CCM_CCSR);
  244. if (clk->parent == &pll2_sw_clk) {
  245. div = ((reg & MXC_CCM_CCSR_PLL2_PODF_MASK) >>
  246. MXC_CCM_CCSR_PLL2_PODF_OFFSET) + 1;
  247. } else if (clk->parent == &pll3_sw_clk) {
  248. div = ((reg & MXC_CCM_CCSR_PLL3_PODF_MASK) >>
  249. MXC_CCM_CCSR_PLL3_PODF_OFFSET) + 1;
  250. } else
  251. div = 1;
  252. return parent_rate / div;
  253. }
  254. static int _clk_pll2_sw_set_parent(struct clk *clk, struct clk *parent)
  255. {
  256. u32 reg;
  257. reg = __raw_readl(MXC_CCM_CCSR);
  258. if (parent == &pll2_sw_clk)
  259. reg &= ~MXC_CCM_CCSR_PLL2_SW_CLK_SEL;
  260. else
  261. reg |= MXC_CCM_CCSR_PLL2_SW_CLK_SEL;
  262. __raw_writel(reg, MXC_CCM_CCSR);
  263. return 0;
  264. }
  265. static int _clk_lp_apm_set_parent(struct clk *clk, struct clk *parent)
  266. {
  267. u32 reg;
  268. if (parent == &osc_clk)
  269. reg = __raw_readl(MXC_CCM_CCSR) & ~MXC_CCM_CCSR_LP_APM_SEL;
  270. else
  271. return -EINVAL;
  272. __raw_writel(reg, MXC_CCM_CCSR);
  273. return 0;
  274. }
  275. static unsigned long clk_arm_get_rate(struct clk *clk)
  276. {
  277. u32 cacrr, div;
  278. unsigned long parent_rate;
  279. parent_rate = clk_get_rate(clk->parent);
  280. cacrr = __raw_readl(MXC_CCM_CACRR);
  281. div = (cacrr & MXC_CCM_CACRR_ARM_PODF_MASK) + 1;
  282. return parent_rate / div;
  283. }
  284. static int _clk_periph_apm_set_parent(struct clk *clk, struct clk *parent)
  285. {
  286. u32 reg, mux;
  287. int i = 0;
  288. mux = _get_mux(parent, &pll1_sw_clk, &pll3_sw_clk, &lp_apm_clk, NULL);
  289. reg = __raw_readl(MXC_CCM_CBCMR) & ~MXC_CCM_CBCMR_PERIPH_CLK_SEL_MASK;
  290. reg |= mux << MXC_CCM_CBCMR_PERIPH_CLK_SEL_OFFSET;
  291. __raw_writel(reg, MXC_CCM_CBCMR);
  292. /* Wait for lock */
  293. do {
  294. reg = __raw_readl(MXC_CCM_CDHIPR);
  295. if (!(reg & MXC_CCM_CDHIPR_PERIPH_CLK_SEL_BUSY))
  296. break;
  297. udelay(1);
  298. } while (++i < MAX_DPLL_WAIT_TRIES);
  299. if (i == MAX_DPLL_WAIT_TRIES) {
  300. pr_err("MX5: Set parent for periph_apm clock failed\n");
  301. return -EINVAL;
  302. }
  303. return 0;
  304. }
  305. static int _clk_main_bus_set_parent(struct clk *clk, struct clk *parent)
  306. {
  307. u32 reg;
  308. reg = __raw_readl(MXC_CCM_CBCDR);
  309. if (parent == &pll2_sw_clk)
  310. reg &= ~MXC_CCM_CBCDR_PERIPH_CLK_SEL;
  311. else if (parent == &periph_apm_clk)
  312. reg |= MXC_CCM_CBCDR_PERIPH_CLK_SEL;
  313. else
  314. return -EINVAL;
  315. __raw_writel(reg, MXC_CCM_CBCDR);
  316. return 0;
  317. }
  318. static struct clk main_bus_clk = {
  319. .parent = &pll2_sw_clk,
  320. .set_parent = _clk_main_bus_set_parent,
  321. };
  322. static unsigned long clk_ahb_get_rate(struct clk *clk)
  323. {
  324. u32 reg, div;
  325. unsigned long parent_rate;
  326. parent_rate = clk_get_rate(clk->parent);
  327. reg = __raw_readl(MXC_CCM_CBCDR);
  328. div = ((reg & MXC_CCM_CBCDR_AHB_PODF_MASK) >>
  329. MXC_CCM_CBCDR_AHB_PODF_OFFSET) + 1;
  330. return parent_rate / div;
  331. }
  332. static int _clk_ahb_set_rate(struct clk *clk, unsigned long rate)
  333. {
  334. u32 reg, div;
  335. unsigned long parent_rate;
  336. int i = 0;
  337. parent_rate = clk_get_rate(clk->parent);
  338. div = parent_rate / rate;
  339. if (div > 8 || div < 1 || ((parent_rate / div) != rate))
  340. return -EINVAL;
  341. reg = __raw_readl(MXC_CCM_CBCDR);
  342. reg &= ~MXC_CCM_CBCDR_AHB_PODF_MASK;
  343. reg |= (div - 1) << MXC_CCM_CBCDR_AHB_PODF_OFFSET;
  344. __raw_writel(reg, MXC_CCM_CBCDR);
  345. /* Wait for lock */
  346. do {
  347. reg = __raw_readl(MXC_CCM_CDHIPR);
  348. if (!(reg & MXC_CCM_CDHIPR_AHB_PODF_BUSY))
  349. break;
  350. udelay(1);
  351. } while (++i < MAX_DPLL_WAIT_TRIES);
  352. if (i == MAX_DPLL_WAIT_TRIES) {
  353. pr_err("MX5: clk_ahb_set_rate failed\n");
  354. return -EINVAL;
  355. }
  356. return 0;
  357. }
  358. static unsigned long _clk_ahb_round_rate(struct clk *clk,
  359. unsigned long rate)
  360. {
  361. u32 div;
  362. unsigned long parent_rate;
  363. parent_rate = clk_get_rate(clk->parent);
  364. div = parent_rate / rate;
  365. if (div > 8)
  366. div = 8;
  367. else if (div == 0)
  368. div++;
  369. return parent_rate / div;
  370. }
  371. static int _clk_max_enable(struct clk *clk)
  372. {
  373. u32 reg;
  374. _clk_ccgr_enable(clk);
  375. /* Handshake with MAX when LPM is entered. */
  376. reg = __raw_readl(MXC_CCM_CLPCR);
  377. reg &= ~MXC_CCM_CLPCR_BYPASS_MAX_LPM_HS;
  378. __raw_writel(reg, MXC_CCM_CLPCR);
  379. return 0;
  380. }
  381. static void _clk_max_disable(struct clk *clk)
  382. {
  383. u32 reg;
  384. _clk_ccgr_disable_inwait(clk);
  385. /* No Handshake with MAX when LPM is entered as its disabled. */
  386. reg = __raw_readl(MXC_CCM_CLPCR);
  387. reg |= MXC_CCM_CLPCR_BYPASS_MAX_LPM_HS;
  388. __raw_writel(reg, MXC_CCM_CLPCR);
  389. }
  390. static unsigned long clk_ipg_get_rate(struct clk *clk)
  391. {
  392. u32 reg, div;
  393. unsigned long parent_rate;
  394. parent_rate = clk_get_rate(clk->parent);
  395. reg = __raw_readl(MXC_CCM_CBCDR);
  396. div = ((reg & MXC_CCM_CBCDR_IPG_PODF_MASK) >>
  397. MXC_CCM_CBCDR_IPG_PODF_OFFSET) + 1;
  398. return parent_rate / div;
  399. }
  400. static unsigned long clk_ipg_per_get_rate(struct clk *clk)
  401. {
  402. u32 reg, prediv1, prediv2, podf;
  403. unsigned long parent_rate;
  404. parent_rate = clk_get_rate(clk->parent);
  405. if (clk->parent == &main_bus_clk || clk->parent == &lp_apm_clk) {
  406. /* the main_bus_clk is the one before the DVFS engine */
  407. reg = __raw_readl(MXC_CCM_CBCDR);
  408. prediv1 = ((reg & MXC_CCM_CBCDR_PERCLK_PRED1_MASK) >>
  409. MXC_CCM_CBCDR_PERCLK_PRED1_OFFSET) + 1;
  410. prediv2 = ((reg & MXC_CCM_CBCDR_PERCLK_PRED2_MASK) >>
  411. MXC_CCM_CBCDR_PERCLK_PRED2_OFFSET) + 1;
  412. podf = ((reg & MXC_CCM_CBCDR_PERCLK_PODF_MASK) >>
  413. MXC_CCM_CBCDR_PERCLK_PODF_OFFSET) + 1;
  414. return parent_rate / (prediv1 * prediv2 * podf);
  415. } else if (clk->parent == &ipg_clk)
  416. return parent_rate;
  417. else
  418. BUG();
  419. }
  420. static int _clk_ipg_per_set_parent(struct clk *clk, struct clk *parent)
  421. {
  422. u32 reg;
  423. reg = __raw_readl(MXC_CCM_CBCMR);
  424. reg &= ~MXC_CCM_CBCMR_PERCLK_LP_APM_CLK_SEL;
  425. reg &= ~MXC_CCM_CBCMR_PERCLK_IPG_CLK_SEL;
  426. if (parent == &ipg_clk)
  427. reg |= MXC_CCM_CBCMR_PERCLK_IPG_CLK_SEL;
  428. else if (parent == &lp_apm_clk)
  429. reg |= MXC_CCM_CBCMR_PERCLK_LP_APM_CLK_SEL;
  430. else if (parent != &main_bus_clk)
  431. return -EINVAL;
  432. __raw_writel(reg, MXC_CCM_CBCMR);
  433. return 0;
  434. }
  435. static unsigned long clk_uart_get_rate(struct clk *clk)
  436. {
  437. u32 reg, prediv, podf;
  438. unsigned long parent_rate;
  439. parent_rate = clk_get_rate(clk->parent);
  440. reg = __raw_readl(MXC_CCM_CSCDR1);
  441. prediv = ((reg & MXC_CCM_CSCDR1_UART_CLK_PRED_MASK) >>
  442. MXC_CCM_CSCDR1_UART_CLK_PRED_OFFSET) + 1;
  443. podf = ((reg & MXC_CCM_CSCDR1_UART_CLK_PODF_MASK) >>
  444. MXC_CCM_CSCDR1_UART_CLK_PODF_OFFSET) + 1;
  445. return parent_rate / (prediv * podf);
  446. }
  447. static int _clk_uart_set_parent(struct clk *clk, struct clk *parent)
  448. {
  449. u32 reg, mux;
  450. mux = _get_mux(parent, &pll1_sw_clk, &pll2_sw_clk, &pll3_sw_clk,
  451. &lp_apm_clk);
  452. reg = __raw_readl(MXC_CCM_CSCMR1) & ~MXC_CCM_CSCMR1_UART_CLK_SEL_MASK;
  453. reg |= mux << MXC_CCM_CSCMR1_UART_CLK_SEL_OFFSET;
  454. __raw_writel(reg, MXC_CCM_CSCMR1);
  455. return 0;
  456. }
  457. static unsigned long clk_usboh3_get_rate(struct clk *clk)
  458. {
  459. u32 reg, prediv, podf;
  460. unsigned long parent_rate;
  461. parent_rate = clk_get_rate(clk->parent);
  462. reg = __raw_readl(MXC_CCM_CSCDR1);
  463. prediv = ((reg & MXC_CCM_CSCDR1_USBOH3_CLK_PRED_MASK) >>
  464. MXC_CCM_CSCDR1_USBOH3_CLK_PRED_OFFSET) + 1;
  465. podf = ((reg & MXC_CCM_CSCDR1_USBOH3_CLK_PODF_MASK) >>
  466. MXC_CCM_CSCDR1_USBOH3_CLK_PODF_OFFSET) + 1;
  467. return parent_rate / (prediv * podf);
  468. }
  469. static int _clk_usboh3_set_parent(struct clk *clk, struct clk *parent)
  470. {
  471. u32 reg, mux;
  472. mux = _get_mux(parent, &pll1_sw_clk, &pll2_sw_clk, &pll3_sw_clk,
  473. &lp_apm_clk);
  474. reg = __raw_readl(MXC_CCM_CSCMR1) & ~MXC_CCM_CSCMR1_USBOH3_CLK_SEL_MASK;
  475. reg |= mux << MXC_CCM_CSCMR1_USBOH3_CLK_SEL_OFFSET;
  476. __raw_writel(reg, MXC_CCM_CSCMR1);
  477. return 0;
  478. }
  479. static unsigned long get_high_reference_clock_rate(struct clk *clk)
  480. {
  481. return external_high_reference;
  482. }
  483. static unsigned long get_low_reference_clock_rate(struct clk *clk)
  484. {
  485. return external_low_reference;
  486. }
  487. static unsigned long get_oscillator_reference_clock_rate(struct clk *clk)
  488. {
  489. return oscillator_reference;
  490. }
  491. static unsigned long get_ckih2_reference_clock_rate(struct clk *clk)
  492. {
  493. return ckih2_reference;
  494. }
  495. /* External high frequency clock */
  496. static struct clk ckih_clk = {
  497. .get_rate = get_high_reference_clock_rate,
  498. };
  499. static struct clk ckih2_clk = {
  500. .get_rate = get_ckih2_reference_clock_rate,
  501. };
  502. static struct clk osc_clk = {
  503. .get_rate = get_oscillator_reference_clock_rate,
  504. };
  505. /* External low frequency (32kHz) clock */
  506. static struct clk ckil_clk = {
  507. .get_rate = get_low_reference_clock_rate,
  508. };
  509. static struct clk pll1_main_clk = {
  510. .parent = &osc_clk,
  511. .get_rate = clk_pll_get_rate,
  512. .enable = _clk_pll_enable,
  513. .disable = _clk_pll_disable,
  514. };
  515. /* Clock tree block diagram (WIP):
  516. * CCM: Clock Controller Module
  517. *
  518. * PLL output -> |
  519. * | CCM Switcher -> CCM_CLK_ROOT_GEN ->
  520. * PLL bypass -> |
  521. *
  522. */
  523. /* PLL1 SW supplies to ARM core */
  524. static struct clk pll1_sw_clk = {
  525. .parent = &pll1_main_clk,
  526. .set_parent = _clk_pll1_sw_set_parent,
  527. .get_rate = clk_pll1_sw_get_rate,
  528. };
  529. /* PLL2 SW supplies to AXI/AHB/IP buses */
  530. static struct clk pll2_sw_clk = {
  531. .parent = &osc_clk,
  532. .get_rate = clk_pll_get_rate,
  533. .set_rate = _clk_pll_set_rate,
  534. .set_parent = _clk_pll2_sw_set_parent,
  535. .enable = _clk_pll_enable,
  536. .disable = _clk_pll_disable,
  537. };
  538. /* PLL3 SW supplies to serial clocks like USB, SSI, etc. */
  539. static struct clk pll3_sw_clk = {
  540. .parent = &osc_clk,
  541. .set_rate = _clk_pll_set_rate,
  542. .get_rate = clk_pll_get_rate,
  543. .enable = _clk_pll_enable,
  544. .disable = _clk_pll_disable,
  545. };
  546. /* Low-power Audio Playback Mode clock */
  547. static struct clk lp_apm_clk = {
  548. .parent = &osc_clk,
  549. .set_parent = _clk_lp_apm_set_parent,
  550. };
  551. static struct clk periph_apm_clk = {
  552. .parent = &pll1_sw_clk,
  553. .set_parent = _clk_periph_apm_set_parent,
  554. };
  555. static struct clk cpu_clk = {
  556. .parent = &pll1_sw_clk,
  557. .get_rate = clk_arm_get_rate,
  558. };
  559. static struct clk ahb_clk = {
  560. .parent = &main_bus_clk,
  561. .get_rate = clk_ahb_get_rate,
  562. .set_rate = _clk_ahb_set_rate,
  563. .round_rate = _clk_ahb_round_rate,
  564. };
  565. /* Main IP interface clock for access to registers */
  566. static struct clk ipg_clk = {
  567. .parent = &ahb_clk,
  568. .get_rate = clk_ipg_get_rate,
  569. };
  570. static struct clk ipg_perclk = {
  571. .parent = &lp_apm_clk,
  572. .get_rate = clk_ipg_per_get_rate,
  573. .set_parent = _clk_ipg_per_set_parent,
  574. };
  575. static struct clk uart_root_clk = {
  576. .parent = &pll2_sw_clk,
  577. .get_rate = clk_uart_get_rate,
  578. .set_parent = _clk_uart_set_parent,
  579. };
  580. static struct clk usboh3_clk = {
  581. .parent = &pll2_sw_clk,
  582. .get_rate = clk_usboh3_get_rate,
  583. .set_parent = _clk_usboh3_set_parent,
  584. };
  585. static struct clk ahb_max_clk = {
  586. .parent = &ahb_clk,
  587. .enable_reg = MXC_CCM_CCGR0,
  588. .enable_shift = MXC_CCM_CCGRx_CG14_OFFSET,
  589. .enable = _clk_max_enable,
  590. .disable = _clk_max_disable,
  591. };
  592. static struct clk aips_tz1_clk = {
  593. .parent = &ahb_clk,
  594. .secondary = &ahb_max_clk,
  595. .enable_reg = MXC_CCM_CCGR0,
  596. .enable_shift = MXC_CCM_CCGRx_CG12_OFFSET,
  597. .enable = _clk_ccgr_enable,
  598. .disable = _clk_ccgr_disable_inwait,
  599. };
  600. static struct clk aips_tz2_clk = {
  601. .parent = &ahb_clk,
  602. .secondary = &ahb_max_clk,
  603. .enable_reg = MXC_CCM_CCGR0,
  604. .enable_shift = MXC_CCM_CCGRx_CG13_OFFSET,
  605. .enable = _clk_ccgr_enable,
  606. .disable = _clk_ccgr_disable_inwait,
  607. };
  608. static struct clk gpt_32k_clk = {
  609. .id = 0,
  610. .parent = &ckil_clk,
  611. };
  612. static struct clk kpp_clk = {
  613. .id = 0,
  614. };
  615. #define DEFINE_CLOCK(name, i, er, es, gr, sr, p, s) \
  616. static struct clk name = { \
  617. .id = i, \
  618. .enable_reg = er, \
  619. .enable_shift = es, \
  620. .get_rate = gr, \
  621. .set_rate = sr, \
  622. .enable = _clk_ccgr_enable, \
  623. .disable = _clk_ccgr_disable, \
  624. .parent = p, \
  625. .secondary = s, \
  626. }
  627. /* DEFINE_CLOCK(name, id, enable_reg, enable_shift,
  628. get_rate, set_rate, parent, secondary); */
  629. /* Shared peripheral bus arbiter */
  630. DEFINE_CLOCK(spba_clk, 0, MXC_CCM_CCGR5, MXC_CCM_CCGRx_CG0_OFFSET,
  631. NULL, NULL, &ipg_clk, NULL);
  632. /* UART */
  633. DEFINE_CLOCK(uart1_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG4_OFFSET,
  634. NULL, NULL, &uart_root_clk, NULL);
  635. DEFINE_CLOCK(uart2_clk, 1, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG6_OFFSET,
  636. NULL, NULL, &uart_root_clk, NULL);
  637. DEFINE_CLOCK(uart3_clk, 2, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG8_OFFSET,
  638. NULL, NULL, &uart_root_clk, NULL);
  639. DEFINE_CLOCK(uart1_ipg_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG3_OFFSET,
  640. NULL, NULL, &ipg_clk, &aips_tz1_clk);
  641. DEFINE_CLOCK(uart2_ipg_clk, 1, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG5_OFFSET,
  642. NULL, NULL, &ipg_clk, &aips_tz1_clk);
  643. DEFINE_CLOCK(uart3_ipg_clk, 2, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG7_OFFSET,
  644. NULL, NULL, &ipg_clk, &spba_clk);
  645. /* GPT */
  646. DEFINE_CLOCK(gpt_clk, 0, MXC_CCM_CCGR2, MXC_CCM_CCGRx_CG9_OFFSET,
  647. NULL, NULL, &ipg_clk, NULL);
  648. DEFINE_CLOCK(gpt_ipg_clk, 0, MXC_CCM_CCGR2, MXC_CCM_CCGRx_CG10_OFFSET,
  649. NULL, NULL, &ipg_clk, NULL);
  650. /* I2C */
  651. DEFINE_CLOCK(i2c1_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG9_OFFSET,
  652. NULL, NULL, &ipg_clk, NULL);
  653. DEFINE_CLOCK(i2c2_clk, 1, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG10_OFFSET,
  654. NULL, NULL, &ipg_clk, NULL);
  655. DEFINE_CLOCK(hsi2c_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG11_OFFSET,
  656. NULL, NULL, &ipg_clk, NULL);
  657. /* FEC */
  658. DEFINE_CLOCK(fec_clk, 0, MXC_CCM_CCGR2, MXC_CCM_CCGRx_CG12_OFFSET,
  659. NULL, NULL, &ipg_clk, NULL);
  660. #define _REGISTER_CLOCK(d, n, c) \
  661. { \
  662. .dev_id = d, \
  663. .con_id = n, \
  664. .clk = &c, \
  665. },
  666. static struct clk_lookup lookups[] = {
  667. _REGISTER_CLOCK("imx-uart.0", NULL, uart1_clk)
  668. _REGISTER_CLOCK("imx-uart.1", NULL, uart2_clk)
  669. _REGISTER_CLOCK("imx-uart.2", NULL, uart3_clk)
  670. _REGISTER_CLOCK(NULL, "gpt", gpt_clk)
  671. _REGISTER_CLOCK("fec.0", NULL, fec_clk)
  672. _REGISTER_CLOCK("imx-i2c.0", NULL, i2c1_clk)
  673. _REGISTER_CLOCK("imx-i2c.1", NULL, i2c2_clk)
  674. _REGISTER_CLOCK("imx-i2c.2", NULL, hsi2c_clk)
  675. _REGISTER_CLOCK("mxc-ehci.0", "usb", usboh3_clk)
  676. _REGISTER_CLOCK("mxc-ehci.0", "usb_ahb", ahb_clk)
  677. _REGISTER_CLOCK("mxc-ehci.1", "usb", usboh3_clk)
  678. _REGISTER_CLOCK("mxc-ehci.1", "usb_ahb", ahb_clk)
  679. _REGISTER_CLOCK("fsl-usb2-udc", "usb", usboh3_clk)
  680. _REGISTER_CLOCK("fsl-usb2-udc", "usb_ahb", ahb_clk)
  681. _REGISTER_CLOCK("imx-keypad.0", NULL, kpp_clk)
  682. };
  683. static void clk_tree_init(void)
  684. {
  685. u32 reg;
  686. ipg_perclk.set_parent(&ipg_perclk, &lp_apm_clk);
  687. /*
  688. * Initialise the IPG PER CLK dividers to 3. IPG_PER_CLK should be at
  689. * 8MHz, its derived from lp_apm.
  690. *
  691. * FIXME: Verify if true for all boards
  692. */
  693. reg = __raw_readl(MXC_CCM_CBCDR);
  694. reg &= ~MXC_CCM_CBCDR_PERCLK_PRED1_MASK;
  695. reg &= ~MXC_CCM_CBCDR_PERCLK_PRED2_MASK;
  696. reg &= ~MXC_CCM_CBCDR_PERCLK_PODF_MASK;
  697. reg |= (2 << MXC_CCM_CBCDR_PERCLK_PRED1_OFFSET);
  698. __raw_writel(reg, MXC_CCM_CBCDR);
  699. }
  700. int __init mx51_clocks_init(unsigned long ckil, unsigned long osc,
  701. unsigned long ckih1, unsigned long ckih2)
  702. {
  703. int i;
  704. external_low_reference = ckil;
  705. external_high_reference = ckih1;
  706. ckih2_reference = ckih2;
  707. oscillator_reference = osc;
  708. for (i = 0; i < ARRAY_SIZE(lookups); i++)
  709. clkdev_add(&lookups[i]);
  710. clk_tree_init();
  711. clk_enable(&cpu_clk);
  712. clk_enable(&main_bus_clk);
  713. /* set the usboh3_clk parent to pll2_sw_clk */
  714. clk_set_parent(&usboh3_clk, &pll2_sw_clk);
  715. /* System timer */
  716. mxc_timer_init(&gpt_clk, MX51_IO_ADDRESS(MX51_GPT1_BASE_ADDR),
  717. MX51_MXC_INT_GPT);
  718. return 0;
  719. }