pgtable.c 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260
  1. /*
  2. * This file contains common routines for dealing with free of page tables
  3. * Along with common page table handling code
  4. *
  5. * Derived from arch/powerpc/mm/tlb_64.c:
  6. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  7. *
  8. * Modifications by Paul Mackerras (PowerMac) (paulus@cs.anu.edu.au)
  9. * and Cort Dougan (PReP) (cort@cs.nmt.edu)
  10. * Copyright (C) 1996 Paul Mackerras
  11. *
  12. * Derived from "arch/i386/mm/init.c"
  13. * Copyright (C) 1991, 1992, 1993, 1994 Linus Torvalds
  14. *
  15. * Dave Engebretsen <engebret@us.ibm.com>
  16. * Rework for PPC64 port.
  17. *
  18. * This program is free software; you can redistribute it and/or
  19. * modify it under the terms of the GNU General Public License
  20. * as published by the Free Software Foundation; either version
  21. * 2 of the License, or (at your option) any later version.
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/mm.h>
  25. #include <linux/init.h>
  26. #include <linux/percpu.h>
  27. #include <linux/hardirq.h>
  28. #include <asm/pgalloc.h>
  29. #include <asm/tlbflush.h>
  30. #include <asm/tlb.h>
  31. DEFINE_PER_CPU(struct mmu_gather, mmu_gathers);
  32. #ifdef CONFIG_SMP
  33. /*
  34. * Handle batching of page table freeing on SMP. Page tables are
  35. * queued up and send to be freed later by RCU in order to avoid
  36. * freeing a page table page that is being walked without locks
  37. */
  38. static DEFINE_PER_CPU(struct pte_freelist_batch *, pte_freelist_cur);
  39. static unsigned long pte_freelist_forced_free;
  40. struct pte_freelist_batch
  41. {
  42. struct rcu_head rcu;
  43. unsigned int index;
  44. pgtable_free_t tables[0];
  45. };
  46. #define PTE_FREELIST_SIZE \
  47. ((PAGE_SIZE - sizeof(struct pte_freelist_batch)) \
  48. / sizeof(pgtable_free_t))
  49. static void pte_free_smp_sync(void *arg)
  50. {
  51. /* Do nothing, just ensure we sync with all CPUs */
  52. }
  53. /* This is only called when we are critically out of memory
  54. * (and fail to get a page in pte_free_tlb).
  55. */
  56. static void pgtable_free_now(pgtable_free_t pgf)
  57. {
  58. pte_freelist_forced_free++;
  59. smp_call_function(pte_free_smp_sync, NULL, 1);
  60. pgtable_free(pgf);
  61. }
  62. static void pte_free_rcu_callback(struct rcu_head *head)
  63. {
  64. struct pte_freelist_batch *batch =
  65. container_of(head, struct pte_freelist_batch, rcu);
  66. unsigned int i;
  67. for (i = 0; i < batch->index; i++)
  68. pgtable_free(batch->tables[i]);
  69. free_page((unsigned long)batch);
  70. }
  71. static void pte_free_submit(struct pte_freelist_batch *batch)
  72. {
  73. INIT_RCU_HEAD(&batch->rcu);
  74. call_rcu(&batch->rcu, pte_free_rcu_callback);
  75. }
  76. void pgtable_free_tlb(struct mmu_gather *tlb, pgtable_free_t pgf)
  77. {
  78. /* This is safe since tlb_gather_mmu has disabled preemption */
  79. struct pte_freelist_batch **batchp = &__get_cpu_var(pte_freelist_cur);
  80. if (atomic_read(&tlb->mm->mm_users) < 2 ||
  81. cpumask_equal(mm_cpumask(tlb->mm), cpumask_of(smp_processor_id()))){
  82. pgtable_free(pgf);
  83. return;
  84. }
  85. if (*batchp == NULL) {
  86. *batchp = (struct pte_freelist_batch *)__get_free_page(GFP_ATOMIC);
  87. if (*batchp == NULL) {
  88. pgtable_free_now(pgf);
  89. return;
  90. }
  91. (*batchp)->index = 0;
  92. }
  93. (*batchp)->tables[(*batchp)->index++] = pgf;
  94. if ((*batchp)->index == PTE_FREELIST_SIZE) {
  95. pte_free_submit(*batchp);
  96. *batchp = NULL;
  97. }
  98. }
  99. void pte_free_finish(void)
  100. {
  101. /* This is safe since tlb_gather_mmu has disabled preemption */
  102. struct pte_freelist_batch **batchp = &__get_cpu_var(pte_freelist_cur);
  103. if (*batchp == NULL)
  104. return;
  105. pte_free_submit(*batchp);
  106. *batchp = NULL;
  107. }
  108. #endif /* CONFIG_SMP */
  109. /*
  110. * Handle i/d cache flushing, called from set_pte_at() or ptep_set_access_flags()
  111. */
  112. static pte_t do_dcache_icache_coherency(pte_t pte)
  113. {
  114. unsigned long pfn = pte_pfn(pte);
  115. struct page *page;
  116. if (unlikely(!pfn_valid(pfn)))
  117. return pte;
  118. page = pfn_to_page(pfn);
  119. if (!PageReserved(page) && !test_bit(PG_arch_1, &page->flags)) {
  120. pr_devel("do_dcache_icache_coherency... flushing\n");
  121. flush_dcache_icache_page(page);
  122. set_bit(PG_arch_1, &page->flags);
  123. }
  124. else
  125. pr_devel("do_dcache_icache_coherency... already clean\n");
  126. return __pte(pte_val(pte) | _PAGE_HWEXEC);
  127. }
  128. static inline int is_exec_fault(void)
  129. {
  130. return current->thread.regs && TRAP(current->thread.regs) == 0x400;
  131. }
  132. /* We only try to do i/d cache coherency on stuff that looks like
  133. * reasonably "normal" PTEs. We currently require a PTE to be present
  134. * and we avoid _PAGE_SPECIAL and _PAGE_NO_CACHE
  135. */
  136. static inline int pte_looks_normal(pte_t pte)
  137. {
  138. return (pte_val(pte) &
  139. (_PAGE_PRESENT | _PAGE_SPECIAL | _PAGE_NO_CACHE)) ==
  140. (_PAGE_PRESENT);
  141. }
  142. #if defined(CONFIG_PPC_STD_MMU)
  143. /* Server-style MMU handles coherency when hashing if HW exec permission
  144. * is supposed per page (currently 64-bit only). Else, we always flush
  145. * valid PTEs in set_pte.
  146. */
  147. static inline int pte_need_exec_flush(pte_t pte, int set_pte)
  148. {
  149. return set_pte && pte_looks_normal(pte) &&
  150. !(cpu_has_feature(CPU_FTR_COHERENT_ICACHE) ||
  151. cpu_has_feature(CPU_FTR_NOEXECUTE));
  152. }
  153. #elif _PAGE_HWEXEC == 0
  154. /* Embedded type MMU without HW exec support (8xx only so far), we flush
  155. * the cache for any present PTE
  156. */
  157. static inline int pte_need_exec_flush(pte_t pte, int set_pte)
  158. {
  159. return set_pte && pte_looks_normal(pte);
  160. }
  161. #else
  162. /* Other embedded CPUs with HW exec support per-page, we flush on exec
  163. * fault if HWEXEC is not set
  164. */
  165. static inline int pte_need_exec_flush(pte_t pte, int set_pte)
  166. {
  167. return pte_looks_normal(pte) && is_exec_fault() &&
  168. !(pte_val(pte) & _PAGE_HWEXEC);
  169. }
  170. #endif
  171. /*
  172. * set_pte stores a linux PTE into the linux page table.
  173. */
  174. void set_pte_at(struct mm_struct *mm, unsigned long addr, pte_t *ptep, pte_t pte)
  175. {
  176. #ifdef CONFIG_DEBUG_VM
  177. WARN_ON(pte_present(*ptep));
  178. #endif
  179. /* Note: mm->context.id might not yet have been assigned as
  180. * this context might not have been activated yet when this
  181. * is called.
  182. */
  183. pte = __pte(pte_val(pte) & ~_PAGE_HPTEFLAGS);
  184. if (pte_need_exec_flush(pte, 1))
  185. pte = do_dcache_icache_coherency(pte);
  186. /* Perform the setting of the PTE */
  187. __set_pte_at(mm, addr, ptep, pte, 0);
  188. }
  189. /*
  190. * This is called when relaxing access to a PTE. It's also called in the page
  191. * fault path when we don't hit any of the major fault cases, ie, a minor
  192. * update of _PAGE_ACCESSED, _PAGE_DIRTY, etc... The generic code will have
  193. * handled those two for us, we additionally deal with missing execute
  194. * permission here on some processors
  195. */
  196. int ptep_set_access_flags(struct vm_area_struct *vma, unsigned long address,
  197. pte_t *ptep, pte_t entry, int dirty)
  198. {
  199. int changed;
  200. if (!dirty && pte_need_exec_flush(entry, 0))
  201. entry = do_dcache_icache_coherency(entry);
  202. changed = !pte_same(*(ptep), entry);
  203. if (changed) {
  204. if (!(vma->vm_flags & VM_HUGETLB))
  205. assert_pte_locked(vma->vm_mm, address);
  206. __ptep_set_access_flags(ptep, entry);
  207. flush_tlb_page_nohash(vma, address);
  208. }
  209. return changed;
  210. }
  211. #ifdef CONFIG_DEBUG_VM
  212. void assert_pte_locked(struct mm_struct *mm, unsigned long addr)
  213. {
  214. pgd_t *pgd;
  215. pud_t *pud;
  216. pmd_t *pmd;
  217. if (mm == &init_mm)
  218. return;
  219. pgd = mm->pgd + pgd_index(addr);
  220. BUG_ON(pgd_none(*pgd));
  221. pud = pud_offset(pgd, addr);
  222. BUG_ON(pud_none(*pud));
  223. pmd = pmd_offset(pud, addr);
  224. BUG_ON(!pmd_present(*pmd));
  225. assert_spin_locked(pte_lockptr(mm, pmd));
  226. }
  227. #endif /* CONFIG_DEBUG_VM */