qlcnic_ctx.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2010 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. static u32
  9. qlcnic_poll_rsp(struct qlcnic_adapter *adapter)
  10. {
  11. u32 rsp;
  12. int timeout = 0;
  13. do {
  14. /* give atleast 1ms for firmware to respond */
  15. mdelay(1);
  16. if (++timeout > QLCNIC_OS_CRB_RETRY_COUNT)
  17. return QLCNIC_CDRP_RSP_TIMEOUT;
  18. rsp = QLCRD32(adapter, QLCNIC_CDRP_CRB_OFFSET);
  19. } while (!QLCNIC_CDRP_IS_RSP(rsp));
  20. return rsp;
  21. }
  22. void
  23. qlcnic_issue_cmd(struct qlcnic_adapter *adapter, struct qlcnic_cmd_args *cmd)
  24. {
  25. u32 rsp;
  26. u32 signature;
  27. struct pci_dev *pdev = adapter->pdev;
  28. struct qlcnic_hardware_context *ahw = adapter->ahw;
  29. signature = QLCNIC_CDRP_SIGNATURE_MAKE(ahw->pci_func,
  30. adapter->ahw->fw_hal_version);
  31. /* Acquire semaphore before accessing CRB */
  32. if (qlcnic_api_lock(adapter)) {
  33. cmd->rsp.cmd = QLCNIC_RCODE_TIMEOUT;
  34. return;
  35. }
  36. QLCWR32(adapter, QLCNIC_SIGN_CRB_OFFSET, signature);
  37. QLCWR32(adapter, QLCNIC_ARG1_CRB_OFFSET, cmd->req.arg1);
  38. QLCWR32(adapter, QLCNIC_ARG2_CRB_OFFSET, cmd->req.arg2);
  39. QLCWR32(adapter, QLCNIC_ARG3_CRB_OFFSET, cmd->req.arg3);
  40. QLCWR32(adapter, QLCNIC_CDRP_CRB_OFFSET,
  41. QLCNIC_CDRP_FORM_CMD(cmd->req.cmd));
  42. rsp = qlcnic_poll_rsp(adapter);
  43. if (rsp == QLCNIC_CDRP_RSP_TIMEOUT) {
  44. dev_err(&pdev->dev, "CDRP response timeout.\n");
  45. cmd->rsp.cmd = QLCNIC_RCODE_TIMEOUT;
  46. } else if (rsp == QLCNIC_CDRP_RSP_FAIL) {
  47. cmd->rsp.cmd = QLCRD32(adapter, QLCNIC_ARG1_CRB_OFFSET);
  48. switch (cmd->rsp.cmd) {
  49. case QLCNIC_RCODE_INVALID_ARGS:
  50. dev_err(&pdev->dev, "CDRP invalid args: 0x%x.\n",
  51. cmd->rsp.cmd);
  52. break;
  53. case QLCNIC_RCODE_NOT_SUPPORTED:
  54. case QLCNIC_RCODE_NOT_IMPL:
  55. dev_err(&pdev->dev,
  56. "CDRP command not supported: 0x%x.\n",
  57. cmd->rsp.cmd);
  58. break;
  59. case QLCNIC_RCODE_NOT_PERMITTED:
  60. dev_err(&pdev->dev,
  61. "CDRP requested action not permitted: 0x%x.\n",
  62. cmd->rsp.cmd);
  63. break;
  64. case QLCNIC_RCODE_INVALID:
  65. dev_err(&pdev->dev,
  66. "CDRP invalid or unknown cmd received: 0x%x.\n",
  67. cmd->rsp.cmd);
  68. break;
  69. case QLCNIC_RCODE_TIMEOUT:
  70. dev_err(&pdev->dev, "CDRP command timeout: 0x%x.\n",
  71. cmd->rsp.cmd);
  72. break;
  73. default:
  74. dev_err(&pdev->dev, "CDRP command failed: 0x%x.\n",
  75. cmd->rsp.cmd);
  76. }
  77. } else if (rsp == QLCNIC_CDRP_RSP_OK) {
  78. cmd->rsp.cmd = QLCNIC_RCODE_SUCCESS;
  79. if (cmd->rsp.arg2)
  80. cmd->rsp.arg2 = QLCRD32(adapter,
  81. QLCNIC_ARG2_CRB_OFFSET);
  82. if (cmd->rsp.arg3)
  83. cmd->rsp.arg3 = QLCRD32(adapter,
  84. QLCNIC_ARG3_CRB_OFFSET);
  85. }
  86. if (cmd->rsp.arg1)
  87. cmd->rsp.arg1 = QLCRD32(adapter, QLCNIC_ARG1_CRB_OFFSET);
  88. /* Release semaphore */
  89. qlcnic_api_unlock(adapter);
  90. }
  91. static uint32_t qlcnic_temp_checksum(uint32_t *temp_buffer, u32 temp_size)
  92. {
  93. uint64_t sum = 0;
  94. int count = temp_size / sizeof(uint32_t);
  95. while (count-- > 0)
  96. sum += *temp_buffer++;
  97. while (sum >> 32)
  98. sum = (sum & 0xFFFFFFFF) + (sum >> 32);
  99. return ~sum;
  100. }
  101. int qlcnic_fw_cmd_get_minidump_temp(struct qlcnic_adapter *adapter)
  102. {
  103. int err, i;
  104. void *tmp_addr;
  105. u32 temp_size, version, csum, *template;
  106. __le32 *tmp_buf;
  107. struct qlcnic_cmd_args cmd;
  108. struct qlcnic_hardware_context *ahw;
  109. struct qlcnic_dump_template_hdr *tmpl_hdr, *tmp_tmpl;
  110. dma_addr_t tmp_addr_t = 0;
  111. ahw = adapter->ahw;
  112. memset(&cmd, 0, sizeof(cmd));
  113. cmd.req.cmd = QLCNIC_CDRP_CMD_TEMP_SIZE;
  114. memset(&cmd.rsp, 1, sizeof(struct _cdrp_cmd));
  115. qlcnic_issue_cmd(adapter, &cmd);
  116. if (cmd.rsp.cmd != QLCNIC_RCODE_SUCCESS) {
  117. dev_info(&adapter->pdev->dev,
  118. "Can't get template size %d\n", cmd.rsp.cmd);
  119. err = -EIO;
  120. return err;
  121. }
  122. temp_size = cmd.rsp.arg2;
  123. version = cmd.rsp.arg3;
  124. if (!temp_size)
  125. return -EIO;
  126. tmp_addr = dma_alloc_coherent(&adapter->pdev->dev, temp_size,
  127. &tmp_addr_t, GFP_KERNEL);
  128. if (!tmp_addr) {
  129. dev_err(&adapter->pdev->dev,
  130. "Can't get memory for FW dump template\n");
  131. return -ENOMEM;
  132. }
  133. memset(&cmd.rsp, 0, sizeof(struct _cdrp_cmd));
  134. cmd.req.cmd = QLCNIC_CDRP_CMD_GET_TEMP_HDR;
  135. cmd.req.arg1 = LSD(tmp_addr_t);
  136. cmd.req.arg2 = MSD(tmp_addr_t);
  137. cmd.req.arg3 = temp_size;
  138. qlcnic_issue_cmd(adapter, &cmd);
  139. err = cmd.rsp.cmd;
  140. if (err != QLCNIC_RCODE_SUCCESS) {
  141. dev_err(&adapter->pdev->dev,
  142. "Failed to get mini dump template header %d\n", err);
  143. err = -EIO;
  144. goto error;
  145. }
  146. tmp_tmpl = tmp_addr;
  147. ahw->fw_dump.tmpl_hdr = vzalloc(temp_size);
  148. if (!ahw->fw_dump.tmpl_hdr) {
  149. err = -EIO;
  150. goto error;
  151. }
  152. tmp_buf = tmp_addr;
  153. template = (u32 *) ahw->fw_dump.tmpl_hdr;
  154. for (i = 0; i < temp_size/sizeof(u32); i++)
  155. *template++ = __le32_to_cpu(*tmp_buf++);
  156. csum = qlcnic_temp_checksum((u32 *)ahw->fw_dump.tmpl_hdr, temp_size);
  157. if (csum) {
  158. dev_err(&adapter->pdev->dev,
  159. "Template header checksum validation failed\n");
  160. err = -EIO;
  161. goto error;
  162. }
  163. tmpl_hdr = ahw->fw_dump.tmpl_hdr;
  164. tmpl_hdr->drv_cap_mask = QLCNIC_DUMP_MASK_DEF;
  165. ahw->fw_dump.enable = 1;
  166. error:
  167. dma_free_coherent(&adapter->pdev->dev, temp_size, tmp_addr, tmp_addr_t);
  168. return err;
  169. }
  170. int
  171. qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu)
  172. {
  173. struct qlcnic_cmd_args cmd;
  174. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  175. memset(&cmd, 0, sizeof(cmd));
  176. cmd.req.cmd = QLCNIC_CDRP_CMD_SET_MTU;
  177. cmd.req.arg1 = recv_ctx->context_id;
  178. cmd.req.arg2 = mtu;
  179. cmd.req.arg3 = 0;
  180. if (recv_ctx->state == QLCNIC_HOST_CTX_STATE_ACTIVE) {
  181. qlcnic_issue_cmd(adapter, &cmd);
  182. if (cmd.rsp.cmd) {
  183. dev_err(&adapter->pdev->dev, "Failed to set mtu\n");
  184. return -EIO;
  185. }
  186. }
  187. return 0;
  188. }
  189. static int
  190. qlcnic_fw_cmd_create_rx_ctx(struct qlcnic_adapter *adapter)
  191. {
  192. void *addr;
  193. struct qlcnic_hostrq_rx_ctx *prq;
  194. struct qlcnic_cardrsp_rx_ctx *prsp;
  195. struct qlcnic_hostrq_rds_ring *prq_rds;
  196. struct qlcnic_hostrq_sds_ring *prq_sds;
  197. struct qlcnic_cardrsp_rds_ring *prsp_rds;
  198. struct qlcnic_cardrsp_sds_ring *prsp_sds;
  199. struct qlcnic_host_rds_ring *rds_ring;
  200. struct qlcnic_host_sds_ring *sds_ring;
  201. struct qlcnic_cmd_args cmd;
  202. dma_addr_t hostrq_phys_addr, cardrsp_phys_addr;
  203. u64 phys_addr;
  204. u8 i, nrds_rings, nsds_rings;
  205. size_t rq_size, rsp_size;
  206. u32 cap, reg, val, reg2;
  207. int err;
  208. u16 temp;
  209. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  210. nrds_rings = adapter->max_rds_rings;
  211. nsds_rings = adapter->max_sds_rings;
  212. rq_size =
  213. SIZEOF_HOSTRQ_RX(struct qlcnic_hostrq_rx_ctx, nrds_rings,
  214. nsds_rings);
  215. rsp_size =
  216. SIZEOF_CARDRSP_RX(struct qlcnic_cardrsp_rx_ctx, nrds_rings,
  217. nsds_rings);
  218. addr = dma_alloc_coherent(&adapter->pdev->dev, rq_size,
  219. &hostrq_phys_addr, GFP_KERNEL);
  220. if (addr == NULL)
  221. return -ENOMEM;
  222. prq = addr;
  223. addr = dma_alloc_coherent(&adapter->pdev->dev, rsp_size,
  224. &cardrsp_phys_addr, GFP_KERNEL);
  225. if (addr == NULL) {
  226. err = -ENOMEM;
  227. goto out_free_rq;
  228. }
  229. prsp = addr;
  230. prq->host_rsp_dma_addr = cpu_to_le64(cardrsp_phys_addr);
  231. cap = (QLCNIC_CAP0_LEGACY_CONTEXT | QLCNIC_CAP0_LEGACY_MN
  232. | QLCNIC_CAP0_VALIDOFF);
  233. cap |= (QLCNIC_CAP0_JUMBO_CONTIGUOUS | QLCNIC_CAP0_LRO_CONTIGUOUS);
  234. if (adapter->flags & QLCNIC_FW_LRO_MSS_CAP)
  235. cap |= QLCNIC_CAP0_LRO_MSS;
  236. temp = offsetof(struct qlcnic_hostrq_rx_ctx, msix_handler);
  237. prq->valid_field_offset = cpu_to_le16(temp);
  238. prq->txrx_sds_binding = nsds_rings - 1;
  239. prq->capabilities[0] = cpu_to_le32(cap);
  240. prq->host_int_crb_mode =
  241. cpu_to_le32(QLCNIC_HOST_INT_CRB_MODE_SHARED);
  242. prq->host_rds_crb_mode =
  243. cpu_to_le32(QLCNIC_HOST_RDS_CRB_MODE_UNIQUE);
  244. prq->num_rds_rings = cpu_to_le16(nrds_rings);
  245. prq->num_sds_rings = cpu_to_le16(nsds_rings);
  246. prq->rds_ring_offset = 0;
  247. val = le32_to_cpu(prq->rds_ring_offset) +
  248. (sizeof(struct qlcnic_hostrq_rds_ring) * nrds_rings);
  249. prq->sds_ring_offset = cpu_to_le32(val);
  250. prq_rds = (struct qlcnic_hostrq_rds_ring *)(prq->data +
  251. le32_to_cpu(prq->rds_ring_offset));
  252. for (i = 0; i < nrds_rings; i++) {
  253. rds_ring = &recv_ctx->rds_rings[i];
  254. rds_ring->producer = 0;
  255. prq_rds[i].host_phys_addr = cpu_to_le64(rds_ring->phys_addr);
  256. prq_rds[i].ring_size = cpu_to_le32(rds_ring->num_desc);
  257. prq_rds[i].ring_kind = cpu_to_le32(i);
  258. prq_rds[i].buff_size = cpu_to_le64(rds_ring->dma_size);
  259. }
  260. prq_sds = (struct qlcnic_hostrq_sds_ring *)(prq->data +
  261. le32_to_cpu(prq->sds_ring_offset));
  262. for (i = 0; i < nsds_rings; i++) {
  263. sds_ring = &recv_ctx->sds_rings[i];
  264. sds_ring->consumer = 0;
  265. memset(sds_ring->desc_head, 0, STATUS_DESC_RINGSIZE(sds_ring));
  266. prq_sds[i].host_phys_addr = cpu_to_le64(sds_ring->phys_addr);
  267. prq_sds[i].ring_size = cpu_to_le32(sds_ring->num_desc);
  268. prq_sds[i].msi_index = cpu_to_le16(i);
  269. }
  270. phys_addr = hostrq_phys_addr;
  271. memset(&cmd, 0, sizeof(cmd));
  272. cmd.req.arg1 = (u32) (phys_addr >> 32);
  273. cmd.req.arg2 = (u32) (phys_addr & 0xffffffff);
  274. cmd.req.arg3 = rq_size;
  275. cmd.req.cmd = QLCNIC_CDRP_CMD_CREATE_RX_CTX;
  276. qlcnic_issue_cmd(adapter, &cmd);
  277. err = cmd.rsp.cmd;
  278. if (err) {
  279. dev_err(&adapter->pdev->dev,
  280. "Failed to create rx ctx in firmware%d\n", err);
  281. goto out_free_rsp;
  282. }
  283. prsp_rds = ((struct qlcnic_cardrsp_rds_ring *)
  284. &prsp->data[le32_to_cpu(prsp->rds_ring_offset)]);
  285. for (i = 0; i < le16_to_cpu(prsp->num_rds_rings); i++) {
  286. rds_ring = &recv_ctx->rds_rings[i];
  287. reg = le32_to_cpu(prsp_rds[i].host_producer_crb);
  288. rds_ring->crb_rcv_producer = adapter->ahw->pci_base0 + reg;
  289. }
  290. prsp_sds = ((struct qlcnic_cardrsp_sds_ring *)
  291. &prsp->data[le32_to_cpu(prsp->sds_ring_offset)]);
  292. for (i = 0; i < le16_to_cpu(prsp->num_sds_rings); i++) {
  293. sds_ring = &recv_ctx->sds_rings[i];
  294. reg = le32_to_cpu(prsp_sds[i].host_consumer_crb);
  295. reg2 = le32_to_cpu(prsp_sds[i].interrupt_crb);
  296. sds_ring->crb_sts_consumer = adapter->ahw->pci_base0 + reg;
  297. sds_ring->crb_intr_mask = adapter->ahw->pci_base0 + reg2;
  298. }
  299. recv_ctx->state = le32_to_cpu(prsp->host_ctx_state);
  300. recv_ctx->context_id = le16_to_cpu(prsp->context_id);
  301. recv_ctx->virt_port = prsp->virt_port;
  302. out_free_rsp:
  303. dma_free_coherent(&adapter->pdev->dev, rsp_size, prsp,
  304. cardrsp_phys_addr);
  305. out_free_rq:
  306. dma_free_coherent(&adapter->pdev->dev, rq_size, prq, hostrq_phys_addr);
  307. return err;
  308. }
  309. static void
  310. qlcnic_fw_cmd_destroy_rx_ctx(struct qlcnic_adapter *adapter)
  311. {
  312. struct qlcnic_cmd_args cmd;
  313. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  314. memset(&cmd, 0, sizeof(cmd));
  315. cmd.req.arg1 = recv_ctx->context_id;
  316. cmd.req.arg2 = QLCNIC_DESTROY_CTX_RESET;
  317. cmd.req.arg3 = 0;
  318. cmd.req.cmd = QLCNIC_CDRP_CMD_DESTROY_RX_CTX;
  319. qlcnic_issue_cmd(adapter, &cmd);
  320. if (cmd.rsp.cmd)
  321. dev_err(&adapter->pdev->dev,
  322. "Failed to destroy rx ctx in firmware\n");
  323. recv_ctx->state = QLCNIC_HOST_CTX_STATE_FREED;
  324. }
  325. static int
  326. qlcnic_fw_cmd_create_tx_ctx(struct qlcnic_adapter *adapter)
  327. {
  328. struct qlcnic_hostrq_tx_ctx *prq;
  329. struct qlcnic_hostrq_cds_ring *prq_cds;
  330. struct qlcnic_cardrsp_tx_ctx *prsp;
  331. void *rq_addr, *rsp_addr;
  332. size_t rq_size, rsp_size;
  333. u32 temp;
  334. struct qlcnic_cmd_args cmd;
  335. int err;
  336. u64 phys_addr;
  337. dma_addr_t rq_phys_addr, rsp_phys_addr;
  338. struct qlcnic_host_tx_ring *tx_ring = adapter->tx_ring;
  339. /* reset host resources */
  340. tx_ring->producer = 0;
  341. tx_ring->sw_consumer = 0;
  342. *(tx_ring->hw_consumer) = 0;
  343. rq_size = SIZEOF_HOSTRQ_TX(struct qlcnic_hostrq_tx_ctx);
  344. rq_addr = dma_alloc_coherent(&adapter->pdev->dev, rq_size,
  345. &rq_phys_addr, GFP_KERNEL);
  346. if (!rq_addr)
  347. return -ENOMEM;
  348. rsp_size = SIZEOF_CARDRSP_TX(struct qlcnic_cardrsp_tx_ctx);
  349. rsp_addr = dma_alloc_coherent(&adapter->pdev->dev, rsp_size,
  350. &rsp_phys_addr, GFP_KERNEL);
  351. if (!rsp_addr) {
  352. err = -ENOMEM;
  353. goto out_free_rq;
  354. }
  355. memset(rq_addr, 0, rq_size);
  356. prq = rq_addr;
  357. memset(rsp_addr, 0, rsp_size);
  358. prsp = rsp_addr;
  359. prq->host_rsp_dma_addr = cpu_to_le64(rsp_phys_addr);
  360. temp = (QLCNIC_CAP0_LEGACY_CONTEXT | QLCNIC_CAP0_LEGACY_MN |
  361. QLCNIC_CAP0_LSO);
  362. prq->capabilities[0] = cpu_to_le32(temp);
  363. prq->host_int_crb_mode =
  364. cpu_to_le32(QLCNIC_HOST_INT_CRB_MODE_SHARED);
  365. prq->interrupt_ctl = 0;
  366. prq->msi_index = 0;
  367. prq->cmd_cons_dma_addr = cpu_to_le64(tx_ring->hw_cons_phys_addr);
  368. prq_cds = &prq->cds_ring;
  369. prq_cds->host_phys_addr = cpu_to_le64(tx_ring->phys_addr);
  370. prq_cds->ring_size = cpu_to_le32(tx_ring->num_desc);
  371. phys_addr = rq_phys_addr;
  372. memset(&cmd, 0, sizeof(cmd));
  373. cmd.req.arg1 = (u32)(phys_addr >> 32);
  374. cmd.req.arg2 = ((u32)phys_addr & 0xffffffff);
  375. cmd.req.arg3 = rq_size;
  376. cmd.req.cmd = QLCNIC_CDRP_CMD_CREATE_TX_CTX;
  377. qlcnic_issue_cmd(adapter, &cmd);
  378. err = cmd.rsp.cmd;
  379. if (err == QLCNIC_RCODE_SUCCESS) {
  380. temp = le32_to_cpu(prsp->cds_ring.host_producer_crb);
  381. tx_ring->crb_cmd_producer = adapter->ahw->pci_base0 + temp;
  382. adapter->tx_ring->ctx_id = le16_to_cpu(prsp->context_id);
  383. } else {
  384. dev_err(&adapter->pdev->dev,
  385. "Failed to create tx ctx in firmware%d\n", err);
  386. err = -EIO;
  387. }
  388. dma_free_coherent(&adapter->pdev->dev, rsp_size, rsp_addr,
  389. rsp_phys_addr);
  390. out_free_rq:
  391. dma_free_coherent(&adapter->pdev->dev, rq_size, rq_addr, rq_phys_addr);
  392. return err;
  393. }
  394. static void
  395. qlcnic_fw_cmd_destroy_tx_ctx(struct qlcnic_adapter *adapter)
  396. {
  397. struct qlcnic_cmd_args cmd;
  398. memset(&cmd, 0, sizeof(cmd));
  399. cmd.req.arg1 = adapter->tx_ring->ctx_id;
  400. cmd.req.arg2 = QLCNIC_DESTROY_CTX_RESET;
  401. cmd.req.arg3 = 0;
  402. cmd.req.cmd = QLCNIC_CDRP_CMD_DESTROY_TX_CTX;
  403. qlcnic_issue_cmd(adapter, &cmd);
  404. if (cmd.rsp.cmd)
  405. dev_err(&adapter->pdev->dev,
  406. "Failed to destroy tx ctx in firmware\n");
  407. }
  408. int
  409. qlcnic_fw_cmd_set_port(struct qlcnic_adapter *adapter, u32 config)
  410. {
  411. struct qlcnic_cmd_args cmd;
  412. memset(&cmd, 0, sizeof(cmd));
  413. cmd.req.arg1 = config;
  414. cmd.req.cmd = QLCNIC_CDRP_CMD_CONFIG_PORT;
  415. qlcnic_issue_cmd(adapter, &cmd);
  416. return cmd.rsp.cmd;
  417. }
  418. int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter)
  419. {
  420. void *addr;
  421. int err;
  422. int ring;
  423. struct qlcnic_recv_context *recv_ctx;
  424. struct qlcnic_host_rds_ring *rds_ring;
  425. struct qlcnic_host_sds_ring *sds_ring;
  426. struct qlcnic_host_tx_ring *tx_ring;
  427. struct pci_dev *pdev = adapter->pdev;
  428. recv_ctx = adapter->recv_ctx;
  429. tx_ring = adapter->tx_ring;
  430. tx_ring->hw_consumer = (__le32 *) dma_alloc_coherent(&pdev->dev,
  431. sizeof(u32), &tx_ring->hw_cons_phys_addr, GFP_KERNEL);
  432. if (tx_ring->hw_consumer == NULL) {
  433. dev_err(&pdev->dev, "failed to allocate tx consumer\n");
  434. return -ENOMEM;
  435. }
  436. /* cmd desc ring */
  437. addr = dma_alloc_coherent(&pdev->dev, TX_DESC_RINGSIZE(tx_ring),
  438. &tx_ring->phys_addr, GFP_KERNEL);
  439. if (addr == NULL) {
  440. dev_err(&pdev->dev, "failed to allocate tx desc ring\n");
  441. err = -ENOMEM;
  442. goto err_out_free;
  443. }
  444. tx_ring->desc_head = addr;
  445. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  446. rds_ring = &recv_ctx->rds_rings[ring];
  447. addr = dma_alloc_coherent(&adapter->pdev->dev,
  448. RCV_DESC_RINGSIZE(rds_ring),
  449. &rds_ring->phys_addr, GFP_KERNEL);
  450. if (addr == NULL) {
  451. dev_err(&pdev->dev,
  452. "failed to allocate rds ring [%d]\n", ring);
  453. err = -ENOMEM;
  454. goto err_out_free;
  455. }
  456. rds_ring->desc_head = addr;
  457. }
  458. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  459. sds_ring = &recv_ctx->sds_rings[ring];
  460. addr = dma_alloc_coherent(&adapter->pdev->dev,
  461. STATUS_DESC_RINGSIZE(sds_ring),
  462. &sds_ring->phys_addr, GFP_KERNEL);
  463. if (addr == NULL) {
  464. dev_err(&pdev->dev,
  465. "failed to allocate sds ring [%d]\n", ring);
  466. err = -ENOMEM;
  467. goto err_out_free;
  468. }
  469. sds_ring->desc_head = addr;
  470. }
  471. return 0;
  472. err_out_free:
  473. qlcnic_free_hw_resources(adapter);
  474. return err;
  475. }
  476. int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter)
  477. {
  478. int err;
  479. if (adapter->flags & QLCNIC_NEED_FLR) {
  480. pci_reset_function(adapter->pdev);
  481. adapter->flags &= ~QLCNIC_NEED_FLR;
  482. }
  483. err = qlcnic_fw_cmd_create_rx_ctx(adapter);
  484. if (err)
  485. return err;
  486. err = qlcnic_fw_cmd_create_tx_ctx(adapter);
  487. if (err) {
  488. qlcnic_fw_cmd_destroy_rx_ctx(adapter);
  489. return err;
  490. }
  491. set_bit(__QLCNIC_FW_ATTACHED, &adapter->state);
  492. return 0;
  493. }
  494. void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter)
  495. {
  496. if (test_and_clear_bit(__QLCNIC_FW_ATTACHED, &adapter->state)) {
  497. qlcnic_fw_cmd_destroy_rx_ctx(adapter);
  498. qlcnic_fw_cmd_destroy_tx_ctx(adapter);
  499. /* Allow dma queues to drain after context reset */
  500. mdelay(20);
  501. }
  502. }
  503. void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter)
  504. {
  505. struct qlcnic_recv_context *recv_ctx;
  506. struct qlcnic_host_rds_ring *rds_ring;
  507. struct qlcnic_host_sds_ring *sds_ring;
  508. struct qlcnic_host_tx_ring *tx_ring;
  509. int ring;
  510. recv_ctx = adapter->recv_ctx;
  511. tx_ring = adapter->tx_ring;
  512. if (tx_ring->hw_consumer != NULL) {
  513. dma_free_coherent(&adapter->pdev->dev,
  514. sizeof(u32),
  515. tx_ring->hw_consumer,
  516. tx_ring->hw_cons_phys_addr);
  517. tx_ring->hw_consumer = NULL;
  518. }
  519. if (tx_ring->desc_head != NULL) {
  520. dma_free_coherent(&adapter->pdev->dev,
  521. TX_DESC_RINGSIZE(tx_ring),
  522. tx_ring->desc_head, tx_ring->phys_addr);
  523. tx_ring->desc_head = NULL;
  524. }
  525. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  526. rds_ring = &recv_ctx->rds_rings[ring];
  527. if (rds_ring->desc_head != NULL) {
  528. dma_free_coherent(&adapter->pdev->dev,
  529. RCV_DESC_RINGSIZE(rds_ring),
  530. rds_ring->desc_head,
  531. rds_ring->phys_addr);
  532. rds_ring->desc_head = NULL;
  533. }
  534. }
  535. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  536. sds_ring = &recv_ctx->sds_rings[ring];
  537. if (sds_ring->desc_head != NULL) {
  538. dma_free_coherent(&adapter->pdev->dev,
  539. STATUS_DESC_RINGSIZE(sds_ring),
  540. sds_ring->desc_head,
  541. sds_ring->phys_addr);
  542. sds_ring->desc_head = NULL;
  543. }
  544. }
  545. }
  546. /* Get MAC address of a NIC partition */
  547. int qlcnic_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac)
  548. {
  549. int err;
  550. struct qlcnic_cmd_args cmd;
  551. memset(&cmd, 0, sizeof(cmd));
  552. cmd.req.arg1 = adapter->ahw->pci_func | BIT_8;
  553. cmd.req.cmd = QLCNIC_CDRP_CMD_MAC_ADDRESS;
  554. cmd.rsp.arg1 = cmd.rsp.arg2 = 1;
  555. qlcnic_issue_cmd(adapter, &cmd);
  556. err = cmd.rsp.cmd;
  557. if (err == QLCNIC_RCODE_SUCCESS)
  558. qlcnic_fetch_mac(cmd.rsp.arg1, cmd.rsp.arg2, 0, mac);
  559. else {
  560. dev_err(&adapter->pdev->dev,
  561. "Failed to get mac address%d\n", err);
  562. err = -EIO;
  563. }
  564. return err;
  565. }
  566. /* Get info of a NIC partition */
  567. int qlcnic_get_nic_info(struct qlcnic_adapter *adapter,
  568. struct qlcnic_info *npar_info, u8 func_id)
  569. {
  570. int err;
  571. dma_addr_t nic_dma_t;
  572. struct qlcnic_info_le *nic_info;
  573. void *nic_info_addr;
  574. struct qlcnic_cmd_args cmd;
  575. size_t nic_size = sizeof(struct qlcnic_info_le);
  576. nic_info_addr = dma_alloc_coherent(&adapter->pdev->dev, nic_size,
  577. &nic_dma_t, GFP_KERNEL);
  578. if (!nic_info_addr)
  579. return -ENOMEM;
  580. memset(nic_info_addr, 0, nic_size);
  581. nic_info = nic_info_addr;
  582. memset(&cmd, 0, sizeof(cmd));
  583. cmd.req.cmd = QLCNIC_CDRP_CMD_GET_NIC_INFO;
  584. cmd.req.arg1 = MSD(nic_dma_t);
  585. cmd.req.arg2 = LSD(nic_dma_t);
  586. cmd.req.arg3 = (func_id << 16 | nic_size);
  587. qlcnic_issue_cmd(adapter, &cmd);
  588. err = cmd.rsp.cmd;
  589. if (err == QLCNIC_RCODE_SUCCESS) {
  590. npar_info->pci_func = le16_to_cpu(nic_info->pci_func);
  591. npar_info->op_mode = le16_to_cpu(nic_info->op_mode);
  592. npar_info->phys_port = le16_to_cpu(nic_info->phys_port);
  593. npar_info->switch_mode = le16_to_cpu(nic_info->switch_mode);
  594. npar_info->max_tx_ques = le16_to_cpu(nic_info->max_tx_ques);
  595. npar_info->max_rx_ques = le16_to_cpu(nic_info->max_rx_ques);
  596. npar_info->min_tx_bw = le16_to_cpu(nic_info->min_tx_bw);
  597. npar_info->max_tx_bw = le16_to_cpu(nic_info->max_tx_bw);
  598. npar_info->capabilities = le32_to_cpu(nic_info->capabilities);
  599. npar_info->max_mtu = le16_to_cpu(nic_info->max_mtu);
  600. dev_info(&adapter->pdev->dev,
  601. "phy port: %d switch_mode: %d,\n"
  602. "\tmax_tx_q: %d max_rx_q: %d min_tx_bw: 0x%x,\n"
  603. "\tmax_tx_bw: 0x%x max_mtu:0x%x, capabilities: 0x%x\n",
  604. npar_info->phys_port, npar_info->switch_mode,
  605. npar_info->max_tx_ques, npar_info->max_rx_ques,
  606. npar_info->min_tx_bw, npar_info->max_tx_bw,
  607. npar_info->max_mtu, npar_info->capabilities);
  608. } else {
  609. dev_err(&adapter->pdev->dev,
  610. "Failed to get nic info%d\n", err);
  611. err = -EIO;
  612. }
  613. dma_free_coherent(&adapter->pdev->dev, nic_size, nic_info_addr,
  614. nic_dma_t);
  615. return err;
  616. }
  617. /* Configure a NIC partition */
  618. int qlcnic_set_nic_info(struct qlcnic_adapter *adapter, struct qlcnic_info *nic)
  619. {
  620. int err = -EIO;
  621. dma_addr_t nic_dma_t;
  622. void *nic_info_addr;
  623. struct qlcnic_cmd_args cmd;
  624. struct qlcnic_info_le *nic_info;
  625. size_t nic_size = sizeof(struct qlcnic_info_le);
  626. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC)
  627. return err;
  628. nic_info_addr = dma_alloc_coherent(&adapter->pdev->dev, nic_size,
  629. &nic_dma_t, GFP_KERNEL);
  630. if (!nic_info_addr)
  631. return -ENOMEM;
  632. memset(nic_info_addr, 0, nic_size);
  633. nic_info = nic_info_addr;
  634. nic_info->pci_func = cpu_to_le16(nic->pci_func);
  635. nic_info->op_mode = cpu_to_le16(nic->op_mode);
  636. nic_info->phys_port = cpu_to_le16(nic->phys_port);
  637. nic_info->switch_mode = cpu_to_le16(nic->switch_mode);
  638. nic_info->capabilities = cpu_to_le32(nic->capabilities);
  639. nic_info->max_mac_filters = nic->max_mac_filters;
  640. nic_info->max_tx_ques = cpu_to_le16(nic->max_tx_ques);
  641. nic_info->max_rx_ques = cpu_to_le16(nic->max_rx_ques);
  642. nic_info->min_tx_bw = cpu_to_le16(nic->min_tx_bw);
  643. nic_info->max_tx_bw = cpu_to_le16(nic->max_tx_bw);
  644. memset(&cmd, 0, sizeof(cmd));
  645. cmd.req.cmd = QLCNIC_CDRP_CMD_SET_NIC_INFO;
  646. cmd.req.arg1 = MSD(nic_dma_t);
  647. cmd.req.arg2 = LSD(nic_dma_t);
  648. cmd.req.arg3 = ((nic->pci_func << 16) | nic_size);
  649. qlcnic_issue_cmd(adapter, &cmd);
  650. err = cmd.rsp.cmd;
  651. if (err != QLCNIC_RCODE_SUCCESS) {
  652. dev_err(&adapter->pdev->dev,
  653. "Failed to set nic info%d\n", err);
  654. err = -EIO;
  655. }
  656. dma_free_coherent(&adapter->pdev->dev, nic_size, nic_info_addr,
  657. nic_dma_t);
  658. return err;
  659. }
  660. /* Get PCI Info of a partition */
  661. int qlcnic_get_pci_info(struct qlcnic_adapter *adapter,
  662. struct qlcnic_pci_info *pci_info)
  663. {
  664. int err = 0, i;
  665. struct qlcnic_cmd_args cmd;
  666. dma_addr_t pci_info_dma_t;
  667. struct qlcnic_pci_info_le *npar;
  668. void *pci_info_addr;
  669. size_t npar_size = sizeof(struct qlcnic_pci_info_le);
  670. size_t pci_size = npar_size * QLCNIC_MAX_PCI_FUNC;
  671. pci_info_addr = dma_alloc_coherent(&adapter->pdev->dev, pci_size,
  672. &pci_info_dma_t, GFP_KERNEL);
  673. if (!pci_info_addr)
  674. return -ENOMEM;
  675. memset(pci_info_addr, 0, pci_size);
  676. npar = pci_info_addr;
  677. memset(&cmd, 0, sizeof(cmd));
  678. cmd.req.cmd = QLCNIC_CDRP_CMD_GET_PCI_INFO;
  679. cmd.req.arg1 = MSD(pci_info_dma_t);
  680. cmd.req.arg2 = LSD(pci_info_dma_t);
  681. cmd.req.arg3 = pci_size;
  682. qlcnic_issue_cmd(adapter, &cmd);
  683. err = cmd.rsp.cmd;
  684. if (err == QLCNIC_RCODE_SUCCESS) {
  685. for (i = 0; i < QLCNIC_MAX_PCI_FUNC; i++, npar++, pci_info++) {
  686. pci_info->id = le16_to_cpu(npar->id);
  687. pci_info->active = le16_to_cpu(npar->active);
  688. pci_info->type = le16_to_cpu(npar->type);
  689. pci_info->default_port =
  690. le16_to_cpu(npar->default_port);
  691. pci_info->tx_min_bw =
  692. le16_to_cpu(npar->tx_min_bw);
  693. pci_info->tx_max_bw =
  694. le16_to_cpu(npar->tx_max_bw);
  695. memcpy(pci_info->mac, npar->mac, ETH_ALEN);
  696. }
  697. } else {
  698. dev_err(&adapter->pdev->dev,
  699. "Failed to get PCI Info%d\n", err);
  700. err = -EIO;
  701. }
  702. dma_free_coherent(&adapter->pdev->dev, pci_size, pci_info_addr,
  703. pci_info_dma_t);
  704. return err;
  705. }
  706. /* Configure eSwitch for port mirroring */
  707. int qlcnic_config_port_mirroring(struct qlcnic_adapter *adapter, u8 id,
  708. u8 enable_mirroring, u8 pci_func)
  709. {
  710. int err = -EIO;
  711. u32 arg1;
  712. struct qlcnic_cmd_args cmd;
  713. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC ||
  714. !(adapter->eswitch[id].flags & QLCNIC_SWITCH_ENABLE))
  715. return err;
  716. arg1 = id | (enable_mirroring ? BIT_4 : 0);
  717. arg1 |= pci_func << 8;
  718. memset(&cmd, 0, sizeof(cmd));
  719. cmd.req.cmd = QLCNIC_CDRP_CMD_SET_PORTMIRRORING;
  720. cmd.req.arg1 = arg1;
  721. qlcnic_issue_cmd(adapter, &cmd);
  722. err = cmd.rsp.cmd;
  723. if (err != QLCNIC_RCODE_SUCCESS) {
  724. dev_err(&adapter->pdev->dev,
  725. "Failed to configure port mirroring%d on eswitch:%d\n",
  726. pci_func, id);
  727. } else {
  728. dev_info(&adapter->pdev->dev,
  729. "Configured eSwitch %d for port mirroring:%d\n",
  730. id, pci_func);
  731. }
  732. return err;
  733. }
  734. int qlcnic_get_port_stats(struct qlcnic_adapter *adapter, const u8 func,
  735. const u8 rx_tx, struct __qlcnic_esw_statistics *esw_stats) {
  736. size_t stats_size = sizeof(struct qlcnic_esw_stats_le);
  737. struct qlcnic_esw_stats_le *stats;
  738. dma_addr_t stats_dma_t;
  739. void *stats_addr;
  740. u32 arg1;
  741. struct qlcnic_cmd_args cmd;
  742. int err;
  743. if (esw_stats == NULL)
  744. return -ENOMEM;
  745. if ((adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) &&
  746. (func != adapter->ahw->pci_func)) {
  747. dev_err(&adapter->pdev->dev,
  748. "Not privilege to query stats for func=%d", func);
  749. return -EIO;
  750. }
  751. stats_addr = dma_alloc_coherent(&adapter->pdev->dev, stats_size,
  752. &stats_dma_t, GFP_KERNEL);
  753. if (!stats_addr) {
  754. dev_err(&adapter->pdev->dev, "Unable to allocate memory\n");
  755. return -ENOMEM;
  756. }
  757. memset(stats_addr, 0, stats_size);
  758. arg1 = func | QLCNIC_STATS_VERSION << 8 | QLCNIC_STATS_PORT << 12;
  759. arg1 |= rx_tx << 15 | stats_size << 16;
  760. memset(&cmd, 0, sizeof(cmd));
  761. cmd.req.cmd = QLCNIC_CDRP_CMD_GET_ESWITCH_STATS;
  762. cmd.req.arg1 = arg1;
  763. cmd.req.arg2 = MSD(stats_dma_t);
  764. cmd.req.arg3 = LSD(stats_dma_t);
  765. qlcnic_issue_cmd(adapter, &cmd);
  766. err = cmd.rsp.cmd;
  767. if (!err) {
  768. stats = stats_addr;
  769. esw_stats->context_id = le16_to_cpu(stats->context_id);
  770. esw_stats->version = le16_to_cpu(stats->version);
  771. esw_stats->size = le16_to_cpu(stats->size);
  772. esw_stats->multicast_frames =
  773. le64_to_cpu(stats->multicast_frames);
  774. esw_stats->broadcast_frames =
  775. le64_to_cpu(stats->broadcast_frames);
  776. esw_stats->unicast_frames = le64_to_cpu(stats->unicast_frames);
  777. esw_stats->dropped_frames = le64_to_cpu(stats->dropped_frames);
  778. esw_stats->local_frames = le64_to_cpu(stats->local_frames);
  779. esw_stats->errors = le64_to_cpu(stats->errors);
  780. esw_stats->numbytes = le64_to_cpu(stats->numbytes);
  781. }
  782. dma_free_coherent(&adapter->pdev->dev, stats_size, stats_addr,
  783. stats_dma_t);
  784. return err;
  785. }
  786. /* This routine will retrieve the MAC statistics from firmware */
  787. int qlcnic_get_mac_stats(struct qlcnic_adapter *adapter,
  788. struct qlcnic_mac_statistics *mac_stats)
  789. {
  790. struct qlcnic_mac_statistics_le *stats;
  791. struct qlcnic_cmd_args cmd;
  792. size_t stats_size = sizeof(struct qlcnic_mac_statistics_le);
  793. dma_addr_t stats_dma_t;
  794. void *stats_addr;
  795. int err;
  796. stats_addr = dma_alloc_coherent(&adapter->pdev->dev, stats_size,
  797. &stats_dma_t, GFP_KERNEL);
  798. if (!stats_addr) {
  799. dev_err(&adapter->pdev->dev,
  800. "%s: Unable to allocate memory.\n", __func__);
  801. return -ENOMEM;
  802. }
  803. memset(stats_addr, 0, stats_size);
  804. memset(&cmd, 0, sizeof(cmd));
  805. cmd.req.cmd = QLCNIC_CDRP_CMD_GET_MAC_STATS;
  806. cmd.req.arg1 = stats_size << 16;
  807. cmd.req.arg2 = MSD(stats_dma_t);
  808. cmd.req.arg3 = LSD(stats_dma_t);
  809. qlcnic_issue_cmd(adapter, &cmd);
  810. err = cmd.rsp.cmd;
  811. if (!err) {
  812. stats = stats_addr;
  813. mac_stats->mac_tx_frames = le64_to_cpu(stats->mac_tx_frames);
  814. mac_stats->mac_tx_bytes = le64_to_cpu(stats->mac_tx_bytes);
  815. mac_stats->mac_tx_mcast_pkts =
  816. le64_to_cpu(stats->mac_tx_mcast_pkts);
  817. mac_stats->mac_tx_bcast_pkts =
  818. le64_to_cpu(stats->mac_tx_bcast_pkts);
  819. mac_stats->mac_rx_frames = le64_to_cpu(stats->mac_rx_frames);
  820. mac_stats->mac_rx_bytes = le64_to_cpu(stats->mac_rx_bytes);
  821. mac_stats->mac_rx_mcast_pkts =
  822. le64_to_cpu(stats->mac_rx_mcast_pkts);
  823. mac_stats->mac_rx_length_error =
  824. le64_to_cpu(stats->mac_rx_length_error);
  825. mac_stats->mac_rx_length_small =
  826. le64_to_cpu(stats->mac_rx_length_small);
  827. mac_stats->mac_rx_length_large =
  828. le64_to_cpu(stats->mac_rx_length_large);
  829. mac_stats->mac_rx_jabber = le64_to_cpu(stats->mac_rx_jabber);
  830. mac_stats->mac_rx_dropped = le64_to_cpu(stats->mac_rx_dropped);
  831. mac_stats->mac_rx_crc_error = le64_to_cpu(stats->mac_rx_crc_error);
  832. }
  833. dma_free_coherent(&adapter->pdev->dev, stats_size, stats_addr,
  834. stats_dma_t);
  835. return err;
  836. }
  837. int qlcnic_get_eswitch_stats(struct qlcnic_adapter *adapter, const u8 eswitch,
  838. const u8 rx_tx, struct __qlcnic_esw_statistics *esw_stats) {
  839. struct __qlcnic_esw_statistics port_stats;
  840. u8 i;
  841. int ret = -EIO;
  842. if (esw_stats == NULL)
  843. return -ENOMEM;
  844. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC)
  845. return -EIO;
  846. if (adapter->npars == NULL)
  847. return -EIO;
  848. memset(esw_stats, 0, sizeof(u64));
  849. esw_stats->unicast_frames = QLCNIC_STATS_NOT_AVAIL;
  850. esw_stats->multicast_frames = QLCNIC_STATS_NOT_AVAIL;
  851. esw_stats->broadcast_frames = QLCNIC_STATS_NOT_AVAIL;
  852. esw_stats->dropped_frames = QLCNIC_STATS_NOT_AVAIL;
  853. esw_stats->errors = QLCNIC_STATS_NOT_AVAIL;
  854. esw_stats->local_frames = QLCNIC_STATS_NOT_AVAIL;
  855. esw_stats->numbytes = QLCNIC_STATS_NOT_AVAIL;
  856. esw_stats->context_id = eswitch;
  857. for (i = 0; i < QLCNIC_MAX_PCI_FUNC; i++) {
  858. if (adapter->npars[i].phy_port != eswitch)
  859. continue;
  860. memset(&port_stats, 0, sizeof(struct __qlcnic_esw_statistics));
  861. if (qlcnic_get_port_stats(adapter, i, rx_tx, &port_stats))
  862. continue;
  863. esw_stats->size = port_stats.size;
  864. esw_stats->version = port_stats.version;
  865. QLCNIC_ADD_ESW_STATS(esw_stats->unicast_frames,
  866. port_stats.unicast_frames);
  867. QLCNIC_ADD_ESW_STATS(esw_stats->multicast_frames,
  868. port_stats.multicast_frames);
  869. QLCNIC_ADD_ESW_STATS(esw_stats->broadcast_frames,
  870. port_stats.broadcast_frames);
  871. QLCNIC_ADD_ESW_STATS(esw_stats->dropped_frames,
  872. port_stats.dropped_frames);
  873. QLCNIC_ADD_ESW_STATS(esw_stats->errors,
  874. port_stats.errors);
  875. QLCNIC_ADD_ESW_STATS(esw_stats->local_frames,
  876. port_stats.local_frames);
  877. QLCNIC_ADD_ESW_STATS(esw_stats->numbytes,
  878. port_stats.numbytes);
  879. ret = 0;
  880. }
  881. return ret;
  882. }
  883. int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, const u8 func_esw,
  884. const u8 port, const u8 rx_tx)
  885. {
  886. u32 arg1;
  887. struct qlcnic_cmd_args cmd;
  888. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC)
  889. return -EIO;
  890. if (func_esw == QLCNIC_STATS_PORT) {
  891. if (port >= QLCNIC_MAX_PCI_FUNC)
  892. goto err_ret;
  893. } else if (func_esw == QLCNIC_STATS_ESWITCH) {
  894. if (port >= QLCNIC_NIU_MAX_XG_PORTS)
  895. goto err_ret;
  896. } else {
  897. goto err_ret;
  898. }
  899. if (rx_tx > QLCNIC_QUERY_TX_COUNTER)
  900. goto err_ret;
  901. arg1 = port | QLCNIC_STATS_VERSION << 8 | func_esw << 12;
  902. arg1 |= BIT_14 | rx_tx << 15;
  903. memset(&cmd, 0, sizeof(cmd));
  904. cmd.req.cmd = QLCNIC_CDRP_CMD_GET_ESWITCH_STATS;
  905. cmd.req.arg1 = arg1;
  906. qlcnic_issue_cmd(adapter, &cmd);
  907. return cmd.rsp.cmd;
  908. err_ret:
  909. dev_err(&adapter->pdev->dev, "Invalid argument func_esw=%d port=%d"
  910. "rx_ctx=%d\n", func_esw, port, rx_tx);
  911. return -EIO;
  912. }
  913. static int
  914. __qlcnic_get_eswitch_port_config(struct qlcnic_adapter *adapter,
  915. u32 *arg1, u32 *arg2)
  916. {
  917. int err = -EIO;
  918. struct qlcnic_cmd_args cmd;
  919. u8 pci_func;
  920. pci_func = (*arg1 >> 8);
  921. cmd.req.cmd = QLCNIC_CDRP_CMD_GET_ESWITCH_PORT_CONFIG;
  922. cmd.req.arg1 = *arg1;
  923. cmd.rsp.arg1 = cmd.rsp.arg2 = 1;
  924. qlcnic_issue_cmd(adapter, &cmd);
  925. *arg1 = cmd.rsp.arg1;
  926. *arg2 = cmd.rsp.arg2;
  927. err = cmd.rsp.cmd;
  928. if (err == QLCNIC_RCODE_SUCCESS) {
  929. dev_info(&adapter->pdev->dev,
  930. "eSwitch port config for pci func %d\n", pci_func);
  931. } else {
  932. dev_err(&adapter->pdev->dev,
  933. "Failed to get eswitch port config for pci func %d\n",
  934. pci_func);
  935. }
  936. return err;
  937. }
  938. /* Configure eSwitch port
  939. op_mode = 0 for setting default port behavior
  940. op_mode = 1 for setting vlan id
  941. op_mode = 2 for deleting vlan id
  942. op_type = 0 for vlan_id
  943. op_type = 1 for port vlan_id
  944. */
  945. int qlcnic_config_switch_port(struct qlcnic_adapter *adapter,
  946. struct qlcnic_esw_func_cfg *esw_cfg)
  947. {
  948. int err = -EIO;
  949. u32 arg1, arg2 = 0;
  950. struct qlcnic_cmd_args cmd;
  951. u8 pci_func;
  952. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC)
  953. return err;
  954. pci_func = esw_cfg->pci_func;
  955. arg1 = (adapter->npars[pci_func].phy_port & BIT_0);
  956. arg1 |= (pci_func << 8);
  957. if (__qlcnic_get_eswitch_port_config(adapter, &arg1, &arg2))
  958. return err;
  959. arg1 &= ~(0x0ff << 8);
  960. arg1 |= (pci_func << 8);
  961. arg1 &= ~(BIT_2 | BIT_3);
  962. switch (esw_cfg->op_mode) {
  963. case QLCNIC_PORT_DEFAULTS:
  964. arg1 |= (BIT_4 | BIT_6 | BIT_7);
  965. arg2 |= (BIT_0 | BIT_1);
  966. if (adapter->ahw->capabilities & QLCNIC_FW_CAPABILITY_TSO)
  967. arg2 |= (BIT_2 | BIT_3);
  968. if (!(esw_cfg->discard_tagged))
  969. arg1 &= ~BIT_4;
  970. if (!(esw_cfg->promisc_mode))
  971. arg1 &= ~BIT_6;
  972. if (!(esw_cfg->mac_override))
  973. arg1 &= ~BIT_7;
  974. if (!(esw_cfg->mac_anti_spoof))
  975. arg2 &= ~BIT_0;
  976. if (!(esw_cfg->offload_flags & BIT_0))
  977. arg2 &= ~(BIT_1 | BIT_2 | BIT_3);
  978. if (!(esw_cfg->offload_flags & BIT_1))
  979. arg2 &= ~BIT_2;
  980. if (!(esw_cfg->offload_flags & BIT_2))
  981. arg2 &= ~BIT_3;
  982. break;
  983. case QLCNIC_ADD_VLAN:
  984. arg1 |= (BIT_2 | BIT_5);
  985. arg1 |= (esw_cfg->vlan_id << 16);
  986. break;
  987. case QLCNIC_DEL_VLAN:
  988. arg1 |= (BIT_3 | BIT_5);
  989. arg1 &= ~(0x0ffff << 16);
  990. break;
  991. default:
  992. return err;
  993. }
  994. memset(&cmd, 0, sizeof(cmd));
  995. cmd.req.cmd = QLCNIC_CDRP_CMD_CONFIGURE_ESWITCH;
  996. cmd.req.arg1 = arg1;
  997. cmd.req.arg2 = arg2;
  998. qlcnic_issue_cmd(adapter, &cmd);
  999. err = cmd.rsp.cmd;
  1000. if (err != QLCNIC_RCODE_SUCCESS) {
  1001. dev_err(&adapter->pdev->dev,
  1002. "Failed to configure eswitch pci func %d\n", pci_func);
  1003. } else {
  1004. dev_info(&adapter->pdev->dev,
  1005. "Configured eSwitch for pci func %d\n", pci_func);
  1006. }
  1007. return err;
  1008. }
  1009. int
  1010. qlcnic_get_eswitch_port_config(struct qlcnic_adapter *adapter,
  1011. struct qlcnic_esw_func_cfg *esw_cfg)
  1012. {
  1013. u32 arg1, arg2;
  1014. u8 phy_port;
  1015. if (adapter->ahw->op_mode == QLCNIC_MGMT_FUNC)
  1016. phy_port = adapter->npars[esw_cfg->pci_func].phy_port;
  1017. else
  1018. phy_port = adapter->ahw->physical_port;
  1019. arg1 = phy_port;
  1020. arg1 |= (esw_cfg->pci_func << 8);
  1021. if (__qlcnic_get_eswitch_port_config(adapter, &arg1, &arg2))
  1022. return -EIO;
  1023. esw_cfg->discard_tagged = !!(arg1 & BIT_4);
  1024. esw_cfg->host_vlan_tag = !!(arg1 & BIT_5);
  1025. esw_cfg->promisc_mode = !!(arg1 & BIT_6);
  1026. esw_cfg->mac_override = !!(arg1 & BIT_7);
  1027. esw_cfg->vlan_id = LSW(arg1 >> 16);
  1028. esw_cfg->mac_anti_spoof = (arg2 & 0x1);
  1029. esw_cfg->offload_flags = ((arg2 >> 1) & 0x7);
  1030. return 0;
  1031. }