rme96.c 67 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417
  1. /*
  2. * ALSA driver for RME Digi96, Digi96/8 and Digi96/8 PRO/PAD/PST audio
  3. * interfaces
  4. *
  5. * Copyright (c) 2000, 2001 Anders Torger <torger@ludd.luth.se>
  6. *
  7. * Thanks to Henk Hesselink <henk@anda.nl> for the analog volume control
  8. * code.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. *
  24. */
  25. #include <sound/driver.h>
  26. #include <linux/delay.h>
  27. #include <linux/init.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/pci.h>
  30. #include <linux/slab.h>
  31. #include <linux/moduleparam.h>
  32. #include <sound/core.h>
  33. #include <sound/info.h>
  34. #include <sound/control.h>
  35. #include <sound/pcm.h>
  36. #include <sound/pcm_params.h>
  37. #include <sound/asoundef.h>
  38. #include <sound/initval.h>
  39. #include <asm/io.h>
  40. /* note, two last pcis should be equal, it is not a bug */
  41. MODULE_AUTHOR("Anders Torger <torger@ludd.luth.se>");
  42. MODULE_DESCRIPTION("RME Digi96, Digi96/8, Digi96/8 PRO, Digi96/8 PST, "
  43. "Digi96/8 PAD");
  44. MODULE_LICENSE("GPL");
  45. MODULE_SUPPORTED_DEVICE("{{RME,Digi96},"
  46. "{RME,Digi96/8},"
  47. "{RME,Digi96/8 PRO},"
  48. "{RME,Digi96/8 PST},"
  49. "{RME,Digi96/8 PAD}}");
  50. static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
  51. static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
  52. static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP; /* Enable this card */
  53. module_param_array(index, int, NULL, 0444);
  54. MODULE_PARM_DESC(index, "Index value for RME Digi96 soundcard.");
  55. module_param_array(id, charp, NULL, 0444);
  56. MODULE_PARM_DESC(id, "ID string for RME Digi96 soundcard.");
  57. module_param_array(enable, bool, NULL, 0444);
  58. MODULE_PARM_DESC(enable, "Enable RME Digi96 soundcard.");
  59. /*
  60. * Defines for RME Digi96 series, from internal RME reference documents
  61. * dated 12.01.00
  62. */
  63. #define RME96_SPDIF_NCHANNELS 2
  64. /* Playback and capture buffer size */
  65. #define RME96_BUFFER_SIZE 0x10000
  66. /* IO area size */
  67. #define RME96_IO_SIZE 0x60000
  68. /* IO area offsets */
  69. #define RME96_IO_PLAY_BUFFER 0x0
  70. #define RME96_IO_REC_BUFFER 0x10000
  71. #define RME96_IO_CONTROL_REGISTER 0x20000
  72. #define RME96_IO_ADDITIONAL_REG 0x20004
  73. #define RME96_IO_CONFIRM_PLAY_IRQ 0x20008
  74. #define RME96_IO_CONFIRM_REC_IRQ 0x2000C
  75. #define RME96_IO_SET_PLAY_POS 0x40000
  76. #define RME96_IO_RESET_PLAY_POS 0x4FFFC
  77. #define RME96_IO_SET_REC_POS 0x50000
  78. #define RME96_IO_RESET_REC_POS 0x5FFFC
  79. #define RME96_IO_GET_PLAY_POS 0x20000
  80. #define RME96_IO_GET_REC_POS 0x30000
  81. /* Write control register bits */
  82. #define RME96_WCR_START (1 << 0)
  83. #define RME96_WCR_START_2 (1 << 1)
  84. #define RME96_WCR_GAIN_0 (1 << 2)
  85. #define RME96_WCR_GAIN_1 (1 << 3)
  86. #define RME96_WCR_MODE24 (1 << 4)
  87. #define RME96_WCR_MODE24_2 (1 << 5)
  88. #define RME96_WCR_BM (1 << 6)
  89. #define RME96_WCR_BM_2 (1 << 7)
  90. #define RME96_WCR_ADAT (1 << 8)
  91. #define RME96_WCR_FREQ_0 (1 << 9)
  92. #define RME96_WCR_FREQ_1 (1 << 10)
  93. #define RME96_WCR_DS (1 << 11)
  94. #define RME96_WCR_PRO (1 << 12)
  95. #define RME96_WCR_EMP (1 << 13)
  96. #define RME96_WCR_SEL (1 << 14)
  97. #define RME96_WCR_MASTER (1 << 15)
  98. #define RME96_WCR_PD (1 << 16)
  99. #define RME96_WCR_INP_0 (1 << 17)
  100. #define RME96_WCR_INP_1 (1 << 18)
  101. #define RME96_WCR_THRU_0 (1 << 19)
  102. #define RME96_WCR_THRU_1 (1 << 20)
  103. #define RME96_WCR_THRU_2 (1 << 21)
  104. #define RME96_WCR_THRU_3 (1 << 22)
  105. #define RME96_WCR_THRU_4 (1 << 23)
  106. #define RME96_WCR_THRU_5 (1 << 24)
  107. #define RME96_WCR_THRU_6 (1 << 25)
  108. #define RME96_WCR_THRU_7 (1 << 26)
  109. #define RME96_WCR_DOLBY (1 << 27)
  110. #define RME96_WCR_MONITOR_0 (1 << 28)
  111. #define RME96_WCR_MONITOR_1 (1 << 29)
  112. #define RME96_WCR_ISEL (1 << 30)
  113. #define RME96_WCR_IDIS (1 << 31)
  114. #define RME96_WCR_BITPOS_GAIN_0 2
  115. #define RME96_WCR_BITPOS_GAIN_1 3
  116. #define RME96_WCR_BITPOS_FREQ_0 9
  117. #define RME96_WCR_BITPOS_FREQ_1 10
  118. #define RME96_WCR_BITPOS_INP_0 17
  119. #define RME96_WCR_BITPOS_INP_1 18
  120. #define RME96_WCR_BITPOS_MONITOR_0 28
  121. #define RME96_WCR_BITPOS_MONITOR_1 29
  122. /* Read control register bits */
  123. #define RME96_RCR_AUDIO_ADDR_MASK 0xFFFF
  124. #define RME96_RCR_IRQ_2 (1 << 16)
  125. #define RME96_RCR_T_OUT (1 << 17)
  126. #define RME96_RCR_DEV_ID_0 (1 << 21)
  127. #define RME96_RCR_DEV_ID_1 (1 << 22)
  128. #define RME96_RCR_LOCK (1 << 23)
  129. #define RME96_RCR_VERF (1 << 26)
  130. #define RME96_RCR_F0 (1 << 27)
  131. #define RME96_RCR_F1 (1 << 28)
  132. #define RME96_RCR_F2 (1 << 29)
  133. #define RME96_RCR_AUTOSYNC (1 << 30)
  134. #define RME96_RCR_IRQ (1 << 31)
  135. #define RME96_RCR_BITPOS_F0 27
  136. #define RME96_RCR_BITPOS_F1 28
  137. #define RME96_RCR_BITPOS_F2 29
  138. /* Additonal register bits */
  139. #define RME96_AR_WSEL (1 << 0)
  140. #define RME96_AR_ANALOG (1 << 1)
  141. #define RME96_AR_FREQPAD_0 (1 << 2)
  142. #define RME96_AR_FREQPAD_1 (1 << 3)
  143. #define RME96_AR_FREQPAD_2 (1 << 4)
  144. #define RME96_AR_PD2 (1 << 5)
  145. #define RME96_AR_DAC_EN (1 << 6)
  146. #define RME96_AR_CLATCH (1 << 7)
  147. #define RME96_AR_CCLK (1 << 8)
  148. #define RME96_AR_CDATA (1 << 9)
  149. #define RME96_AR_BITPOS_F0 2
  150. #define RME96_AR_BITPOS_F1 3
  151. #define RME96_AR_BITPOS_F2 4
  152. /* Monitor tracks */
  153. #define RME96_MONITOR_TRACKS_1_2 0
  154. #define RME96_MONITOR_TRACKS_3_4 1
  155. #define RME96_MONITOR_TRACKS_5_6 2
  156. #define RME96_MONITOR_TRACKS_7_8 3
  157. /* Attenuation */
  158. #define RME96_ATTENUATION_0 0
  159. #define RME96_ATTENUATION_6 1
  160. #define RME96_ATTENUATION_12 2
  161. #define RME96_ATTENUATION_18 3
  162. /* Input types */
  163. #define RME96_INPUT_OPTICAL 0
  164. #define RME96_INPUT_COAXIAL 1
  165. #define RME96_INPUT_INTERNAL 2
  166. #define RME96_INPUT_XLR 3
  167. #define RME96_INPUT_ANALOG 4
  168. /* Clock modes */
  169. #define RME96_CLOCKMODE_SLAVE 0
  170. #define RME96_CLOCKMODE_MASTER 1
  171. #define RME96_CLOCKMODE_WORDCLOCK 2
  172. /* Block sizes in bytes */
  173. #define RME96_SMALL_BLOCK_SIZE 2048
  174. #define RME96_LARGE_BLOCK_SIZE 8192
  175. /* Volume control */
  176. #define RME96_AD1852_VOL_BITS 14
  177. #define RME96_AD1855_VOL_BITS 10
  178. struct rme96 {
  179. spinlock_t lock;
  180. int irq;
  181. unsigned long port;
  182. void __iomem *iobase;
  183. u32 wcreg; /* cached write control register value */
  184. u32 wcreg_spdif; /* S/PDIF setup */
  185. u32 wcreg_spdif_stream; /* S/PDIF setup (temporary) */
  186. u32 rcreg; /* cached read control register value */
  187. u32 areg; /* cached additional register value */
  188. u16 vol[2]; /* cached volume of analog output */
  189. u8 rev; /* card revision number */
  190. struct snd_pcm_substream *playback_substream;
  191. struct snd_pcm_substream *capture_substream;
  192. int playback_frlog; /* log2 of framesize */
  193. int capture_frlog;
  194. size_t playback_periodsize; /* in bytes, zero if not used */
  195. size_t capture_periodsize; /* in bytes, zero if not used */
  196. struct snd_card *card;
  197. struct snd_pcm *spdif_pcm;
  198. struct snd_pcm *adat_pcm;
  199. struct pci_dev *pci;
  200. struct snd_kcontrol *spdif_ctl;
  201. };
  202. static struct pci_device_id snd_rme96_ids[] = {
  203. { PCI_VENDOR_ID_XILINX, PCI_DEVICE_ID_RME_DIGI96,
  204. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0, },
  205. { PCI_VENDOR_ID_XILINX, PCI_DEVICE_ID_RME_DIGI96_8,
  206. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0, },
  207. { PCI_VENDOR_ID_XILINX, PCI_DEVICE_ID_RME_DIGI96_8_PRO,
  208. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0, },
  209. { PCI_VENDOR_ID_XILINX, PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST,
  210. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0, },
  211. { 0, }
  212. };
  213. MODULE_DEVICE_TABLE(pci, snd_rme96_ids);
  214. #define RME96_ISPLAYING(rme96) ((rme96)->wcreg & RME96_WCR_START)
  215. #define RME96_ISRECORDING(rme96) ((rme96)->wcreg & RME96_WCR_START_2)
  216. #define RME96_HAS_ANALOG_IN(rme96) ((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST)
  217. #define RME96_HAS_ANALOG_OUT(rme96) ((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PRO || \
  218. (rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST)
  219. #define RME96_DAC_IS_1852(rme96) (RME96_HAS_ANALOG_OUT(rme96) && (rme96)->rev >= 4)
  220. #define RME96_DAC_IS_1855(rme96) (((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST && (rme96)->rev < 4) || \
  221. ((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PRO && (rme96)->rev == 2))
  222. #define RME96_185X_MAX_OUT(rme96) ((1 << (RME96_DAC_IS_1852(rme96) ? RME96_AD1852_VOL_BITS : RME96_AD1855_VOL_BITS)) - 1)
  223. static int
  224. snd_rme96_playback_prepare(struct snd_pcm_substream *substream);
  225. static int
  226. snd_rme96_capture_prepare(struct snd_pcm_substream *substream);
  227. static int
  228. snd_rme96_playback_trigger(struct snd_pcm_substream *substream,
  229. int cmd);
  230. static int
  231. snd_rme96_capture_trigger(struct snd_pcm_substream *substream,
  232. int cmd);
  233. static snd_pcm_uframes_t
  234. snd_rme96_playback_pointer(struct snd_pcm_substream *substream);
  235. static snd_pcm_uframes_t
  236. snd_rme96_capture_pointer(struct snd_pcm_substream *substream);
  237. static void __devinit
  238. snd_rme96_proc_init(struct rme96 *rme96);
  239. static int
  240. snd_rme96_create_switches(struct snd_card *card,
  241. struct rme96 *rme96);
  242. static int
  243. snd_rme96_getinputtype(struct rme96 *rme96);
  244. static inline unsigned int
  245. snd_rme96_playback_ptr(struct rme96 *rme96)
  246. {
  247. return (readl(rme96->iobase + RME96_IO_GET_PLAY_POS)
  248. & RME96_RCR_AUDIO_ADDR_MASK) >> rme96->playback_frlog;
  249. }
  250. static inline unsigned int
  251. snd_rme96_capture_ptr(struct rme96 *rme96)
  252. {
  253. return (readl(rme96->iobase + RME96_IO_GET_REC_POS)
  254. & RME96_RCR_AUDIO_ADDR_MASK) >> rme96->capture_frlog;
  255. }
  256. static int
  257. snd_rme96_playback_silence(struct snd_pcm_substream *substream,
  258. int channel, /* not used (interleaved data) */
  259. snd_pcm_uframes_t pos,
  260. snd_pcm_uframes_t count)
  261. {
  262. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  263. count <<= rme96->playback_frlog;
  264. pos <<= rme96->playback_frlog;
  265. memset_io(rme96->iobase + RME96_IO_PLAY_BUFFER + pos,
  266. 0, count);
  267. return 0;
  268. }
  269. static int
  270. snd_rme96_playback_copy(struct snd_pcm_substream *substream,
  271. int channel, /* not used (interleaved data) */
  272. snd_pcm_uframes_t pos,
  273. void __user *src,
  274. snd_pcm_uframes_t count)
  275. {
  276. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  277. count <<= rme96->playback_frlog;
  278. pos <<= rme96->playback_frlog;
  279. copy_from_user_toio(rme96->iobase + RME96_IO_PLAY_BUFFER + pos, src,
  280. count);
  281. return 0;
  282. }
  283. static int
  284. snd_rme96_capture_copy(struct snd_pcm_substream *substream,
  285. int channel, /* not used (interleaved data) */
  286. snd_pcm_uframes_t pos,
  287. void __user *dst,
  288. snd_pcm_uframes_t count)
  289. {
  290. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  291. count <<= rme96->capture_frlog;
  292. pos <<= rme96->capture_frlog;
  293. copy_to_user_fromio(dst, rme96->iobase + RME96_IO_REC_BUFFER + pos,
  294. count);
  295. return 0;
  296. }
  297. /*
  298. * Digital output capabilities (S/PDIF)
  299. */
  300. static struct snd_pcm_hardware snd_rme96_playback_spdif_info =
  301. {
  302. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  303. SNDRV_PCM_INFO_MMAP_VALID |
  304. SNDRV_PCM_INFO_INTERLEAVED |
  305. SNDRV_PCM_INFO_PAUSE),
  306. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  307. SNDRV_PCM_FMTBIT_S32_LE),
  308. .rates = (SNDRV_PCM_RATE_32000 |
  309. SNDRV_PCM_RATE_44100 |
  310. SNDRV_PCM_RATE_48000 |
  311. SNDRV_PCM_RATE_64000 |
  312. SNDRV_PCM_RATE_88200 |
  313. SNDRV_PCM_RATE_96000),
  314. .rate_min = 32000,
  315. .rate_max = 96000,
  316. .channels_min = 2,
  317. .channels_max = 2,
  318. .buffer_bytes_max = RME96_BUFFER_SIZE,
  319. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  320. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  321. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  322. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  323. .fifo_size = 0,
  324. };
  325. /*
  326. * Digital input capabilities (S/PDIF)
  327. */
  328. static struct snd_pcm_hardware snd_rme96_capture_spdif_info =
  329. {
  330. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  331. SNDRV_PCM_INFO_MMAP_VALID |
  332. SNDRV_PCM_INFO_INTERLEAVED |
  333. SNDRV_PCM_INFO_PAUSE),
  334. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  335. SNDRV_PCM_FMTBIT_S32_LE),
  336. .rates = (SNDRV_PCM_RATE_32000 |
  337. SNDRV_PCM_RATE_44100 |
  338. SNDRV_PCM_RATE_48000 |
  339. SNDRV_PCM_RATE_64000 |
  340. SNDRV_PCM_RATE_88200 |
  341. SNDRV_PCM_RATE_96000),
  342. .rate_min = 32000,
  343. .rate_max = 96000,
  344. .channels_min = 2,
  345. .channels_max = 2,
  346. .buffer_bytes_max = RME96_BUFFER_SIZE,
  347. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  348. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  349. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  350. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  351. .fifo_size = 0,
  352. };
  353. /*
  354. * Digital output capabilities (ADAT)
  355. */
  356. static struct snd_pcm_hardware snd_rme96_playback_adat_info =
  357. {
  358. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  359. SNDRV_PCM_INFO_MMAP_VALID |
  360. SNDRV_PCM_INFO_INTERLEAVED |
  361. SNDRV_PCM_INFO_PAUSE),
  362. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  363. SNDRV_PCM_FMTBIT_S32_LE),
  364. .rates = (SNDRV_PCM_RATE_44100 |
  365. SNDRV_PCM_RATE_48000),
  366. .rate_min = 44100,
  367. .rate_max = 48000,
  368. .channels_min = 8,
  369. .channels_max = 8,
  370. .buffer_bytes_max = RME96_BUFFER_SIZE,
  371. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  372. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  373. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  374. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  375. .fifo_size = 0,
  376. };
  377. /*
  378. * Digital input capabilities (ADAT)
  379. */
  380. static struct snd_pcm_hardware snd_rme96_capture_adat_info =
  381. {
  382. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  383. SNDRV_PCM_INFO_MMAP_VALID |
  384. SNDRV_PCM_INFO_INTERLEAVED |
  385. SNDRV_PCM_INFO_PAUSE),
  386. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  387. SNDRV_PCM_FMTBIT_S32_LE),
  388. .rates = (SNDRV_PCM_RATE_44100 |
  389. SNDRV_PCM_RATE_48000),
  390. .rate_min = 44100,
  391. .rate_max = 48000,
  392. .channels_min = 8,
  393. .channels_max = 8,
  394. .buffer_bytes_max = RME96_BUFFER_SIZE,
  395. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  396. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  397. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  398. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  399. .fifo_size = 0,
  400. };
  401. /*
  402. * The CDATA, CCLK and CLATCH bits can be used to write to the SPI interface
  403. * of the AD1852 or AD1852 D/A converter on the board. CDATA must be set up
  404. * on the falling edge of CCLK and be stable on the rising edge. The rising
  405. * edge of CLATCH after the last data bit clocks in the whole data word.
  406. * A fast processor could probably drive the SPI interface faster than the
  407. * DAC can handle (3MHz for the 1855, unknown for the 1852). The udelay(1)
  408. * limits the data rate to 500KHz and only causes a delay of 33 microsecs.
  409. *
  410. * NOTE: increased delay from 1 to 10, since there where problems setting
  411. * the volume.
  412. */
  413. static void
  414. snd_rme96_write_SPI(struct rme96 *rme96, u16 val)
  415. {
  416. int i;
  417. for (i = 0; i < 16; i++) {
  418. if (val & 0x8000) {
  419. rme96->areg |= RME96_AR_CDATA;
  420. } else {
  421. rme96->areg &= ~RME96_AR_CDATA;
  422. }
  423. rme96->areg &= ~(RME96_AR_CCLK | RME96_AR_CLATCH);
  424. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  425. udelay(10);
  426. rme96->areg |= RME96_AR_CCLK;
  427. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  428. udelay(10);
  429. val <<= 1;
  430. }
  431. rme96->areg &= ~(RME96_AR_CCLK | RME96_AR_CDATA);
  432. rme96->areg |= RME96_AR_CLATCH;
  433. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  434. udelay(10);
  435. rme96->areg &= ~RME96_AR_CLATCH;
  436. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  437. }
  438. static void
  439. snd_rme96_apply_dac_volume(struct rme96 *rme96)
  440. {
  441. if (RME96_DAC_IS_1852(rme96)) {
  442. snd_rme96_write_SPI(rme96, (rme96->vol[0] << 2) | 0x0);
  443. snd_rme96_write_SPI(rme96, (rme96->vol[1] << 2) | 0x2);
  444. } else if (RME96_DAC_IS_1855(rme96)) {
  445. snd_rme96_write_SPI(rme96, (rme96->vol[0] & 0x3FF) | 0x000);
  446. snd_rme96_write_SPI(rme96, (rme96->vol[1] & 0x3FF) | 0x400);
  447. }
  448. }
  449. static void
  450. snd_rme96_reset_dac(struct rme96 *rme96)
  451. {
  452. writel(rme96->wcreg | RME96_WCR_PD,
  453. rme96->iobase + RME96_IO_CONTROL_REGISTER);
  454. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  455. }
  456. static int
  457. snd_rme96_getmontracks(struct rme96 *rme96)
  458. {
  459. return ((rme96->wcreg >> RME96_WCR_BITPOS_MONITOR_0) & 1) +
  460. (((rme96->wcreg >> RME96_WCR_BITPOS_MONITOR_1) & 1) << 1);
  461. }
  462. static int
  463. snd_rme96_setmontracks(struct rme96 *rme96,
  464. int montracks)
  465. {
  466. if (montracks & 1) {
  467. rme96->wcreg |= RME96_WCR_MONITOR_0;
  468. } else {
  469. rme96->wcreg &= ~RME96_WCR_MONITOR_0;
  470. }
  471. if (montracks & 2) {
  472. rme96->wcreg |= RME96_WCR_MONITOR_1;
  473. } else {
  474. rme96->wcreg &= ~RME96_WCR_MONITOR_1;
  475. }
  476. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  477. return 0;
  478. }
  479. static int
  480. snd_rme96_getattenuation(struct rme96 *rme96)
  481. {
  482. return ((rme96->wcreg >> RME96_WCR_BITPOS_GAIN_0) & 1) +
  483. (((rme96->wcreg >> RME96_WCR_BITPOS_GAIN_1) & 1) << 1);
  484. }
  485. static int
  486. snd_rme96_setattenuation(struct rme96 *rme96,
  487. int attenuation)
  488. {
  489. switch (attenuation) {
  490. case 0:
  491. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_GAIN_0) &
  492. ~RME96_WCR_GAIN_1;
  493. break;
  494. case 1:
  495. rme96->wcreg = (rme96->wcreg | RME96_WCR_GAIN_0) &
  496. ~RME96_WCR_GAIN_1;
  497. break;
  498. case 2:
  499. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_GAIN_0) |
  500. RME96_WCR_GAIN_1;
  501. break;
  502. case 3:
  503. rme96->wcreg = (rme96->wcreg | RME96_WCR_GAIN_0) |
  504. RME96_WCR_GAIN_1;
  505. break;
  506. default:
  507. return -EINVAL;
  508. }
  509. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  510. return 0;
  511. }
  512. static int
  513. snd_rme96_capture_getrate(struct rme96 *rme96,
  514. int *is_adat)
  515. {
  516. int n, rate;
  517. *is_adat = 0;
  518. if (rme96->areg & RME96_AR_ANALOG) {
  519. /* Analog input, overrides S/PDIF setting */
  520. n = ((rme96->areg >> RME96_AR_BITPOS_F0) & 1) +
  521. (((rme96->areg >> RME96_AR_BITPOS_F1) & 1) << 1);
  522. switch (n) {
  523. case 1:
  524. rate = 32000;
  525. break;
  526. case 2:
  527. rate = 44100;
  528. break;
  529. case 3:
  530. rate = 48000;
  531. break;
  532. default:
  533. return -1;
  534. }
  535. return (rme96->areg & RME96_AR_BITPOS_F2) ? rate << 1 : rate;
  536. }
  537. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  538. if (rme96->rcreg & RME96_RCR_LOCK) {
  539. /* ADAT rate */
  540. *is_adat = 1;
  541. if (rme96->rcreg & RME96_RCR_T_OUT) {
  542. return 48000;
  543. }
  544. return 44100;
  545. }
  546. if (rme96->rcreg & RME96_RCR_VERF) {
  547. return -1;
  548. }
  549. /* S/PDIF rate */
  550. n = ((rme96->rcreg >> RME96_RCR_BITPOS_F0) & 1) +
  551. (((rme96->rcreg >> RME96_RCR_BITPOS_F1) & 1) << 1) +
  552. (((rme96->rcreg >> RME96_RCR_BITPOS_F2) & 1) << 2);
  553. switch (n) {
  554. case 0:
  555. if (rme96->rcreg & RME96_RCR_T_OUT) {
  556. return 64000;
  557. }
  558. return -1;
  559. case 3: return 96000;
  560. case 4: return 88200;
  561. case 5: return 48000;
  562. case 6: return 44100;
  563. case 7: return 32000;
  564. default:
  565. break;
  566. }
  567. return -1;
  568. }
  569. static int
  570. snd_rme96_playback_getrate(struct rme96 *rme96)
  571. {
  572. int rate, dummy;
  573. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  574. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  575. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  576. {
  577. /* slave clock */
  578. return rate;
  579. }
  580. rate = ((rme96->wcreg >> RME96_WCR_BITPOS_FREQ_0) & 1) +
  581. (((rme96->wcreg >> RME96_WCR_BITPOS_FREQ_1) & 1) << 1);
  582. switch (rate) {
  583. case 1:
  584. rate = 32000;
  585. break;
  586. case 2:
  587. rate = 44100;
  588. break;
  589. case 3:
  590. rate = 48000;
  591. break;
  592. default:
  593. return -1;
  594. }
  595. return (rme96->wcreg & RME96_WCR_DS) ? rate << 1 : rate;
  596. }
  597. static int
  598. snd_rme96_playback_setrate(struct rme96 *rme96,
  599. int rate)
  600. {
  601. int ds;
  602. ds = rme96->wcreg & RME96_WCR_DS;
  603. switch (rate) {
  604. case 32000:
  605. rme96->wcreg &= ~RME96_WCR_DS;
  606. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) &
  607. ~RME96_WCR_FREQ_1;
  608. break;
  609. case 44100:
  610. rme96->wcreg &= ~RME96_WCR_DS;
  611. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_1) &
  612. ~RME96_WCR_FREQ_0;
  613. break;
  614. case 48000:
  615. rme96->wcreg &= ~RME96_WCR_DS;
  616. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) |
  617. RME96_WCR_FREQ_1;
  618. break;
  619. case 64000:
  620. rme96->wcreg |= RME96_WCR_DS;
  621. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) &
  622. ~RME96_WCR_FREQ_1;
  623. break;
  624. case 88200:
  625. rme96->wcreg |= RME96_WCR_DS;
  626. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_1) &
  627. ~RME96_WCR_FREQ_0;
  628. break;
  629. case 96000:
  630. rme96->wcreg |= RME96_WCR_DS;
  631. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) |
  632. RME96_WCR_FREQ_1;
  633. break;
  634. default:
  635. return -EINVAL;
  636. }
  637. if ((!ds && rme96->wcreg & RME96_WCR_DS) ||
  638. (ds && !(rme96->wcreg & RME96_WCR_DS)))
  639. {
  640. /* change to/from double-speed: reset the DAC (if available) */
  641. snd_rme96_reset_dac(rme96);
  642. } else {
  643. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  644. }
  645. return 0;
  646. }
  647. static int
  648. snd_rme96_capture_analog_setrate(struct rme96 *rme96,
  649. int rate)
  650. {
  651. switch (rate) {
  652. case 32000:
  653. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) &
  654. ~RME96_AR_FREQPAD_1) & ~RME96_AR_FREQPAD_2;
  655. break;
  656. case 44100:
  657. rme96->areg = ((rme96->areg & ~RME96_AR_FREQPAD_0) |
  658. RME96_AR_FREQPAD_1) & ~RME96_AR_FREQPAD_2;
  659. break;
  660. case 48000:
  661. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) |
  662. RME96_AR_FREQPAD_1) & ~RME96_AR_FREQPAD_2;
  663. break;
  664. case 64000:
  665. if (rme96->rev < 4) {
  666. return -EINVAL;
  667. }
  668. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) &
  669. ~RME96_AR_FREQPAD_1) | RME96_AR_FREQPAD_2;
  670. break;
  671. case 88200:
  672. if (rme96->rev < 4) {
  673. return -EINVAL;
  674. }
  675. rme96->areg = ((rme96->areg & ~RME96_AR_FREQPAD_0) |
  676. RME96_AR_FREQPAD_1) | RME96_AR_FREQPAD_2;
  677. break;
  678. case 96000:
  679. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) |
  680. RME96_AR_FREQPAD_1) | RME96_AR_FREQPAD_2;
  681. break;
  682. default:
  683. return -EINVAL;
  684. }
  685. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  686. return 0;
  687. }
  688. static int
  689. snd_rme96_setclockmode(struct rme96 *rme96,
  690. int mode)
  691. {
  692. switch (mode) {
  693. case RME96_CLOCKMODE_SLAVE:
  694. /* AutoSync */
  695. rme96->wcreg &= ~RME96_WCR_MASTER;
  696. rme96->areg &= ~RME96_AR_WSEL;
  697. break;
  698. case RME96_CLOCKMODE_MASTER:
  699. /* Internal */
  700. rme96->wcreg |= RME96_WCR_MASTER;
  701. rme96->areg &= ~RME96_AR_WSEL;
  702. break;
  703. case RME96_CLOCKMODE_WORDCLOCK:
  704. /* Word clock is a master mode */
  705. rme96->wcreg |= RME96_WCR_MASTER;
  706. rme96->areg |= RME96_AR_WSEL;
  707. break;
  708. default:
  709. return -EINVAL;
  710. }
  711. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  712. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  713. return 0;
  714. }
  715. static int
  716. snd_rme96_getclockmode(struct rme96 *rme96)
  717. {
  718. if (rme96->areg & RME96_AR_WSEL) {
  719. return RME96_CLOCKMODE_WORDCLOCK;
  720. }
  721. return (rme96->wcreg & RME96_WCR_MASTER) ? RME96_CLOCKMODE_MASTER :
  722. RME96_CLOCKMODE_SLAVE;
  723. }
  724. static int
  725. snd_rme96_setinputtype(struct rme96 *rme96,
  726. int type)
  727. {
  728. int n;
  729. switch (type) {
  730. case RME96_INPUT_OPTICAL:
  731. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_INP_0) &
  732. ~RME96_WCR_INP_1;
  733. break;
  734. case RME96_INPUT_COAXIAL:
  735. rme96->wcreg = (rme96->wcreg | RME96_WCR_INP_0) &
  736. ~RME96_WCR_INP_1;
  737. break;
  738. case RME96_INPUT_INTERNAL:
  739. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_INP_0) |
  740. RME96_WCR_INP_1;
  741. break;
  742. case RME96_INPUT_XLR:
  743. if ((rme96->pci->device != PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST &&
  744. rme96->pci->device != PCI_DEVICE_ID_RME_DIGI96_8_PRO) ||
  745. (rme96->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST &&
  746. rme96->rev > 4))
  747. {
  748. /* Only Digi96/8 PRO and Digi96/8 PAD supports XLR */
  749. return -EINVAL;
  750. }
  751. rme96->wcreg = (rme96->wcreg | RME96_WCR_INP_0) |
  752. RME96_WCR_INP_1;
  753. break;
  754. case RME96_INPUT_ANALOG:
  755. if (!RME96_HAS_ANALOG_IN(rme96)) {
  756. return -EINVAL;
  757. }
  758. rme96->areg |= RME96_AR_ANALOG;
  759. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  760. if (rme96->rev < 4) {
  761. /*
  762. * Revision less than 004 does not support 64 and
  763. * 88.2 kHz
  764. */
  765. if (snd_rme96_capture_getrate(rme96, &n) == 88200) {
  766. snd_rme96_capture_analog_setrate(rme96, 44100);
  767. }
  768. if (snd_rme96_capture_getrate(rme96, &n) == 64000) {
  769. snd_rme96_capture_analog_setrate(rme96, 32000);
  770. }
  771. }
  772. return 0;
  773. default:
  774. return -EINVAL;
  775. }
  776. if (type != RME96_INPUT_ANALOG && RME96_HAS_ANALOG_IN(rme96)) {
  777. rme96->areg &= ~RME96_AR_ANALOG;
  778. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  779. }
  780. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  781. return 0;
  782. }
  783. static int
  784. snd_rme96_getinputtype(struct rme96 *rme96)
  785. {
  786. if (rme96->areg & RME96_AR_ANALOG) {
  787. return RME96_INPUT_ANALOG;
  788. }
  789. return ((rme96->wcreg >> RME96_WCR_BITPOS_INP_0) & 1) +
  790. (((rme96->wcreg >> RME96_WCR_BITPOS_INP_1) & 1) << 1);
  791. }
  792. static void
  793. snd_rme96_setframelog(struct rme96 *rme96,
  794. int n_channels,
  795. int is_playback)
  796. {
  797. int frlog;
  798. if (n_channels == 2) {
  799. frlog = 1;
  800. } else {
  801. /* assume 8 channels */
  802. frlog = 3;
  803. }
  804. if (is_playback) {
  805. frlog += (rme96->wcreg & RME96_WCR_MODE24) ? 2 : 1;
  806. rme96->playback_frlog = frlog;
  807. } else {
  808. frlog += (rme96->wcreg & RME96_WCR_MODE24_2) ? 2 : 1;
  809. rme96->capture_frlog = frlog;
  810. }
  811. }
  812. static int
  813. snd_rme96_playback_setformat(struct rme96 *rme96,
  814. int format)
  815. {
  816. switch (format) {
  817. case SNDRV_PCM_FORMAT_S16_LE:
  818. rme96->wcreg &= ~RME96_WCR_MODE24;
  819. break;
  820. case SNDRV_PCM_FORMAT_S32_LE:
  821. rme96->wcreg |= RME96_WCR_MODE24;
  822. break;
  823. default:
  824. return -EINVAL;
  825. }
  826. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  827. return 0;
  828. }
  829. static int
  830. snd_rme96_capture_setformat(struct rme96 *rme96,
  831. int format)
  832. {
  833. switch (format) {
  834. case SNDRV_PCM_FORMAT_S16_LE:
  835. rme96->wcreg &= ~RME96_WCR_MODE24_2;
  836. break;
  837. case SNDRV_PCM_FORMAT_S32_LE:
  838. rme96->wcreg |= RME96_WCR_MODE24_2;
  839. break;
  840. default:
  841. return -EINVAL;
  842. }
  843. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  844. return 0;
  845. }
  846. static void
  847. snd_rme96_set_period_properties(struct rme96 *rme96,
  848. size_t period_bytes)
  849. {
  850. switch (period_bytes) {
  851. case RME96_LARGE_BLOCK_SIZE:
  852. rme96->wcreg &= ~RME96_WCR_ISEL;
  853. break;
  854. case RME96_SMALL_BLOCK_SIZE:
  855. rme96->wcreg |= RME96_WCR_ISEL;
  856. break;
  857. default:
  858. snd_BUG();
  859. break;
  860. }
  861. rme96->wcreg &= ~RME96_WCR_IDIS;
  862. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  863. }
  864. static int
  865. snd_rme96_playback_hw_params(struct snd_pcm_substream *substream,
  866. struct snd_pcm_hw_params *params)
  867. {
  868. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  869. struct snd_pcm_runtime *runtime = substream->runtime;
  870. int err, rate, dummy;
  871. runtime->dma_area = (void __force *)(rme96->iobase +
  872. RME96_IO_PLAY_BUFFER);
  873. runtime->dma_addr = rme96->port + RME96_IO_PLAY_BUFFER;
  874. runtime->dma_bytes = RME96_BUFFER_SIZE;
  875. spin_lock_irq(&rme96->lock);
  876. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  877. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  878. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  879. {
  880. /* slave clock */
  881. if ((int)params_rate(params) != rate) {
  882. spin_unlock_irq(&rme96->lock);
  883. return -EIO;
  884. }
  885. } else if ((err = snd_rme96_playback_setrate(rme96, params_rate(params))) < 0) {
  886. spin_unlock_irq(&rme96->lock);
  887. return err;
  888. }
  889. if ((err = snd_rme96_playback_setformat(rme96, params_format(params))) < 0) {
  890. spin_unlock_irq(&rme96->lock);
  891. return err;
  892. }
  893. snd_rme96_setframelog(rme96, params_channels(params), 1);
  894. if (rme96->capture_periodsize != 0) {
  895. if (params_period_size(params) << rme96->playback_frlog !=
  896. rme96->capture_periodsize)
  897. {
  898. spin_unlock_irq(&rme96->lock);
  899. return -EBUSY;
  900. }
  901. }
  902. rme96->playback_periodsize =
  903. params_period_size(params) << rme96->playback_frlog;
  904. snd_rme96_set_period_properties(rme96, rme96->playback_periodsize);
  905. /* S/PDIF setup */
  906. if ((rme96->wcreg & RME96_WCR_ADAT) == 0) {
  907. rme96->wcreg &= ~(RME96_WCR_PRO | RME96_WCR_DOLBY | RME96_WCR_EMP);
  908. writel(rme96->wcreg |= rme96->wcreg_spdif_stream, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  909. }
  910. spin_unlock_irq(&rme96->lock);
  911. return 0;
  912. }
  913. static int
  914. snd_rme96_capture_hw_params(struct snd_pcm_substream *substream,
  915. struct snd_pcm_hw_params *params)
  916. {
  917. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  918. struct snd_pcm_runtime *runtime = substream->runtime;
  919. int err, isadat, rate;
  920. runtime->dma_area = (void __force *)(rme96->iobase +
  921. RME96_IO_REC_BUFFER);
  922. runtime->dma_addr = rme96->port + RME96_IO_REC_BUFFER;
  923. runtime->dma_bytes = RME96_BUFFER_SIZE;
  924. spin_lock_irq(&rme96->lock);
  925. if ((err = snd_rme96_capture_setformat(rme96, params_format(params))) < 0) {
  926. spin_unlock_irq(&rme96->lock);
  927. return err;
  928. }
  929. if (snd_rme96_getinputtype(rme96) == RME96_INPUT_ANALOG) {
  930. if ((err = snd_rme96_capture_analog_setrate(rme96,
  931. params_rate(params))) < 0)
  932. {
  933. spin_unlock_irq(&rme96->lock);
  934. return err;
  935. }
  936. } else if ((rate = snd_rme96_capture_getrate(rme96, &isadat)) > 0) {
  937. if ((int)params_rate(params) != rate) {
  938. spin_unlock_irq(&rme96->lock);
  939. return -EIO;
  940. }
  941. if ((isadat && runtime->hw.channels_min == 2) ||
  942. (!isadat && runtime->hw.channels_min == 8))
  943. {
  944. spin_unlock_irq(&rme96->lock);
  945. return -EIO;
  946. }
  947. }
  948. snd_rme96_setframelog(rme96, params_channels(params), 0);
  949. if (rme96->playback_periodsize != 0) {
  950. if (params_period_size(params) << rme96->capture_frlog !=
  951. rme96->playback_periodsize)
  952. {
  953. spin_unlock_irq(&rme96->lock);
  954. return -EBUSY;
  955. }
  956. }
  957. rme96->capture_periodsize =
  958. params_period_size(params) << rme96->capture_frlog;
  959. snd_rme96_set_period_properties(rme96, rme96->capture_periodsize);
  960. spin_unlock_irq(&rme96->lock);
  961. return 0;
  962. }
  963. static void
  964. snd_rme96_playback_start(struct rme96 *rme96,
  965. int from_pause)
  966. {
  967. if (!from_pause) {
  968. writel(0, rme96->iobase + RME96_IO_RESET_PLAY_POS);
  969. }
  970. rme96->wcreg |= RME96_WCR_START;
  971. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  972. }
  973. static void
  974. snd_rme96_capture_start(struct rme96 *rme96,
  975. int from_pause)
  976. {
  977. if (!from_pause) {
  978. writel(0, rme96->iobase + RME96_IO_RESET_REC_POS);
  979. }
  980. rme96->wcreg |= RME96_WCR_START_2;
  981. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  982. }
  983. static void
  984. snd_rme96_playback_stop(struct rme96 *rme96)
  985. {
  986. /*
  987. * Check if there is an unconfirmed IRQ, if so confirm it, or else
  988. * the hardware will not stop generating interrupts
  989. */
  990. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  991. if (rme96->rcreg & RME96_RCR_IRQ) {
  992. writel(0, rme96->iobase + RME96_IO_CONFIRM_PLAY_IRQ);
  993. }
  994. rme96->wcreg &= ~RME96_WCR_START;
  995. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  996. }
  997. static void
  998. snd_rme96_capture_stop(struct rme96 *rme96)
  999. {
  1000. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1001. if (rme96->rcreg & RME96_RCR_IRQ_2) {
  1002. writel(0, rme96->iobase + RME96_IO_CONFIRM_REC_IRQ);
  1003. }
  1004. rme96->wcreg &= ~RME96_WCR_START_2;
  1005. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1006. }
  1007. static irqreturn_t
  1008. snd_rme96_interrupt(int irq,
  1009. void *dev_id)
  1010. {
  1011. struct rme96 *rme96 = (struct rme96 *)dev_id;
  1012. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1013. /* fastpath out, to ease interrupt sharing */
  1014. if (!((rme96->rcreg & RME96_RCR_IRQ) ||
  1015. (rme96->rcreg & RME96_RCR_IRQ_2)))
  1016. {
  1017. return IRQ_NONE;
  1018. }
  1019. if (rme96->rcreg & RME96_RCR_IRQ) {
  1020. /* playback */
  1021. snd_pcm_period_elapsed(rme96->playback_substream);
  1022. writel(0, rme96->iobase + RME96_IO_CONFIRM_PLAY_IRQ);
  1023. }
  1024. if (rme96->rcreg & RME96_RCR_IRQ_2) {
  1025. /* capture */
  1026. snd_pcm_period_elapsed(rme96->capture_substream);
  1027. writel(0, rme96->iobase + RME96_IO_CONFIRM_REC_IRQ);
  1028. }
  1029. return IRQ_HANDLED;
  1030. }
  1031. static unsigned int period_bytes[] = { RME96_SMALL_BLOCK_SIZE, RME96_LARGE_BLOCK_SIZE };
  1032. static struct snd_pcm_hw_constraint_list hw_constraints_period_bytes = {
  1033. .count = ARRAY_SIZE(period_bytes),
  1034. .list = period_bytes,
  1035. .mask = 0
  1036. };
  1037. static void
  1038. rme96_set_buffer_size_constraint(struct rme96 *rme96,
  1039. struct snd_pcm_runtime *runtime)
  1040. {
  1041. unsigned int size;
  1042. snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
  1043. RME96_BUFFER_SIZE, RME96_BUFFER_SIZE);
  1044. if ((size = rme96->playback_periodsize) != 0 ||
  1045. (size = rme96->capture_periodsize) != 0)
  1046. snd_pcm_hw_constraint_minmax(runtime,
  1047. SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
  1048. size, size);
  1049. else
  1050. snd_pcm_hw_constraint_list(runtime, 0,
  1051. SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
  1052. &hw_constraints_period_bytes);
  1053. }
  1054. static int
  1055. snd_rme96_playback_spdif_open(struct snd_pcm_substream *substream)
  1056. {
  1057. int rate, dummy;
  1058. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1059. struct snd_pcm_runtime *runtime = substream->runtime;
  1060. spin_lock_irq(&rme96->lock);
  1061. if (rme96->playback_substream != NULL) {
  1062. spin_unlock_irq(&rme96->lock);
  1063. return -EBUSY;
  1064. }
  1065. rme96->wcreg &= ~RME96_WCR_ADAT;
  1066. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1067. rme96->playback_substream = substream;
  1068. spin_unlock_irq(&rme96->lock);
  1069. runtime->hw = snd_rme96_playback_spdif_info;
  1070. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  1071. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  1072. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  1073. {
  1074. /* slave clock */
  1075. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1076. runtime->hw.rate_min = rate;
  1077. runtime->hw.rate_max = rate;
  1078. }
  1079. rme96_set_buffer_size_constraint(rme96, runtime);
  1080. rme96->wcreg_spdif_stream = rme96->wcreg_spdif;
  1081. rme96->spdif_ctl->vd[0].access &= ~SNDRV_CTL_ELEM_ACCESS_INACTIVE;
  1082. snd_ctl_notify(rme96->card, SNDRV_CTL_EVENT_MASK_VALUE |
  1083. SNDRV_CTL_EVENT_MASK_INFO, &rme96->spdif_ctl->id);
  1084. return 0;
  1085. }
  1086. static int
  1087. snd_rme96_capture_spdif_open(struct snd_pcm_substream *substream)
  1088. {
  1089. int isadat, rate;
  1090. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1091. struct snd_pcm_runtime *runtime = substream->runtime;
  1092. runtime->hw = snd_rme96_capture_spdif_info;
  1093. if (snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  1094. (rate = snd_rme96_capture_getrate(rme96, &isadat)) > 0)
  1095. {
  1096. if (isadat) {
  1097. return -EIO;
  1098. }
  1099. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1100. runtime->hw.rate_min = rate;
  1101. runtime->hw.rate_max = rate;
  1102. }
  1103. spin_lock_irq(&rme96->lock);
  1104. if (rme96->capture_substream != NULL) {
  1105. spin_unlock_irq(&rme96->lock);
  1106. return -EBUSY;
  1107. }
  1108. rme96->capture_substream = substream;
  1109. spin_unlock_irq(&rme96->lock);
  1110. rme96_set_buffer_size_constraint(rme96, runtime);
  1111. return 0;
  1112. }
  1113. static int
  1114. snd_rme96_playback_adat_open(struct snd_pcm_substream *substream)
  1115. {
  1116. int rate, dummy;
  1117. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1118. struct snd_pcm_runtime *runtime = substream->runtime;
  1119. spin_lock_irq(&rme96->lock);
  1120. if (rme96->playback_substream != NULL) {
  1121. spin_unlock_irq(&rme96->lock);
  1122. return -EBUSY;
  1123. }
  1124. rme96->wcreg |= RME96_WCR_ADAT;
  1125. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1126. rme96->playback_substream = substream;
  1127. spin_unlock_irq(&rme96->lock);
  1128. runtime->hw = snd_rme96_playback_adat_info;
  1129. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  1130. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  1131. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  1132. {
  1133. /* slave clock */
  1134. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1135. runtime->hw.rate_min = rate;
  1136. runtime->hw.rate_max = rate;
  1137. }
  1138. rme96_set_buffer_size_constraint(rme96, runtime);
  1139. return 0;
  1140. }
  1141. static int
  1142. snd_rme96_capture_adat_open(struct snd_pcm_substream *substream)
  1143. {
  1144. int isadat, rate;
  1145. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1146. struct snd_pcm_runtime *runtime = substream->runtime;
  1147. runtime->hw = snd_rme96_capture_adat_info;
  1148. if (snd_rme96_getinputtype(rme96) == RME96_INPUT_ANALOG) {
  1149. /* makes no sense to use analog input. Note that analog
  1150. expension cards AEB4/8-I are RME96_INPUT_INTERNAL */
  1151. return -EIO;
  1152. }
  1153. if ((rate = snd_rme96_capture_getrate(rme96, &isadat)) > 0) {
  1154. if (!isadat) {
  1155. return -EIO;
  1156. }
  1157. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1158. runtime->hw.rate_min = rate;
  1159. runtime->hw.rate_max = rate;
  1160. }
  1161. spin_lock_irq(&rme96->lock);
  1162. if (rme96->capture_substream != NULL) {
  1163. spin_unlock_irq(&rme96->lock);
  1164. return -EBUSY;
  1165. }
  1166. rme96->capture_substream = substream;
  1167. spin_unlock_irq(&rme96->lock);
  1168. rme96_set_buffer_size_constraint(rme96, runtime);
  1169. return 0;
  1170. }
  1171. static int
  1172. snd_rme96_playback_close(struct snd_pcm_substream *substream)
  1173. {
  1174. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1175. int spdif = 0;
  1176. spin_lock_irq(&rme96->lock);
  1177. if (RME96_ISPLAYING(rme96)) {
  1178. snd_rme96_playback_stop(rme96);
  1179. }
  1180. rme96->playback_substream = NULL;
  1181. rme96->playback_periodsize = 0;
  1182. spdif = (rme96->wcreg & RME96_WCR_ADAT) == 0;
  1183. spin_unlock_irq(&rme96->lock);
  1184. if (spdif) {
  1185. rme96->spdif_ctl->vd[0].access |= SNDRV_CTL_ELEM_ACCESS_INACTIVE;
  1186. snd_ctl_notify(rme96->card, SNDRV_CTL_EVENT_MASK_VALUE |
  1187. SNDRV_CTL_EVENT_MASK_INFO, &rme96->spdif_ctl->id);
  1188. }
  1189. return 0;
  1190. }
  1191. static int
  1192. snd_rme96_capture_close(struct snd_pcm_substream *substream)
  1193. {
  1194. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1195. spin_lock_irq(&rme96->lock);
  1196. if (RME96_ISRECORDING(rme96)) {
  1197. snd_rme96_capture_stop(rme96);
  1198. }
  1199. rme96->capture_substream = NULL;
  1200. rme96->capture_periodsize = 0;
  1201. spin_unlock_irq(&rme96->lock);
  1202. return 0;
  1203. }
  1204. static int
  1205. snd_rme96_playback_prepare(struct snd_pcm_substream *substream)
  1206. {
  1207. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1208. spin_lock_irq(&rme96->lock);
  1209. if (RME96_ISPLAYING(rme96)) {
  1210. snd_rme96_playback_stop(rme96);
  1211. }
  1212. writel(0, rme96->iobase + RME96_IO_RESET_PLAY_POS);
  1213. spin_unlock_irq(&rme96->lock);
  1214. return 0;
  1215. }
  1216. static int
  1217. snd_rme96_capture_prepare(struct snd_pcm_substream *substream)
  1218. {
  1219. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1220. spin_lock_irq(&rme96->lock);
  1221. if (RME96_ISRECORDING(rme96)) {
  1222. snd_rme96_capture_stop(rme96);
  1223. }
  1224. writel(0, rme96->iobase + RME96_IO_RESET_REC_POS);
  1225. spin_unlock_irq(&rme96->lock);
  1226. return 0;
  1227. }
  1228. static int
  1229. snd_rme96_playback_trigger(struct snd_pcm_substream *substream,
  1230. int cmd)
  1231. {
  1232. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1233. switch (cmd) {
  1234. case SNDRV_PCM_TRIGGER_START:
  1235. if (!RME96_ISPLAYING(rme96)) {
  1236. if (substream != rme96->playback_substream) {
  1237. return -EBUSY;
  1238. }
  1239. snd_rme96_playback_start(rme96, 0);
  1240. }
  1241. break;
  1242. case SNDRV_PCM_TRIGGER_STOP:
  1243. if (RME96_ISPLAYING(rme96)) {
  1244. if (substream != rme96->playback_substream) {
  1245. return -EBUSY;
  1246. }
  1247. snd_rme96_playback_stop(rme96);
  1248. }
  1249. break;
  1250. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1251. if (RME96_ISPLAYING(rme96)) {
  1252. snd_rme96_playback_stop(rme96);
  1253. }
  1254. break;
  1255. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1256. if (!RME96_ISPLAYING(rme96)) {
  1257. snd_rme96_playback_start(rme96, 1);
  1258. }
  1259. break;
  1260. default:
  1261. return -EINVAL;
  1262. }
  1263. return 0;
  1264. }
  1265. static int
  1266. snd_rme96_capture_trigger(struct snd_pcm_substream *substream,
  1267. int cmd)
  1268. {
  1269. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1270. switch (cmd) {
  1271. case SNDRV_PCM_TRIGGER_START:
  1272. if (!RME96_ISRECORDING(rme96)) {
  1273. if (substream != rme96->capture_substream) {
  1274. return -EBUSY;
  1275. }
  1276. snd_rme96_capture_start(rme96, 0);
  1277. }
  1278. break;
  1279. case SNDRV_PCM_TRIGGER_STOP:
  1280. if (RME96_ISRECORDING(rme96)) {
  1281. if (substream != rme96->capture_substream) {
  1282. return -EBUSY;
  1283. }
  1284. snd_rme96_capture_stop(rme96);
  1285. }
  1286. break;
  1287. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1288. if (RME96_ISRECORDING(rme96)) {
  1289. snd_rme96_capture_stop(rme96);
  1290. }
  1291. break;
  1292. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1293. if (!RME96_ISRECORDING(rme96)) {
  1294. snd_rme96_capture_start(rme96, 1);
  1295. }
  1296. break;
  1297. default:
  1298. return -EINVAL;
  1299. }
  1300. return 0;
  1301. }
  1302. static snd_pcm_uframes_t
  1303. snd_rme96_playback_pointer(struct snd_pcm_substream *substream)
  1304. {
  1305. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1306. return snd_rme96_playback_ptr(rme96);
  1307. }
  1308. static snd_pcm_uframes_t
  1309. snd_rme96_capture_pointer(struct snd_pcm_substream *substream)
  1310. {
  1311. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1312. return snd_rme96_capture_ptr(rme96);
  1313. }
  1314. static struct snd_pcm_ops snd_rme96_playback_spdif_ops = {
  1315. .open = snd_rme96_playback_spdif_open,
  1316. .close = snd_rme96_playback_close,
  1317. .ioctl = snd_pcm_lib_ioctl,
  1318. .hw_params = snd_rme96_playback_hw_params,
  1319. .prepare = snd_rme96_playback_prepare,
  1320. .trigger = snd_rme96_playback_trigger,
  1321. .pointer = snd_rme96_playback_pointer,
  1322. .copy = snd_rme96_playback_copy,
  1323. .silence = snd_rme96_playback_silence,
  1324. .mmap = snd_pcm_lib_mmap_iomem,
  1325. };
  1326. static struct snd_pcm_ops snd_rme96_capture_spdif_ops = {
  1327. .open = snd_rme96_capture_spdif_open,
  1328. .close = snd_rme96_capture_close,
  1329. .ioctl = snd_pcm_lib_ioctl,
  1330. .hw_params = snd_rme96_capture_hw_params,
  1331. .prepare = snd_rme96_capture_prepare,
  1332. .trigger = snd_rme96_capture_trigger,
  1333. .pointer = snd_rme96_capture_pointer,
  1334. .copy = snd_rme96_capture_copy,
  1335. .mmap = snd_pcm_lib_mmap_iomem,
  1336. };
  1337. static struct snd_pcm_ops snd_rme96_playback_adat_ops = {
  1338. .open = snd_rme96_playback_adat_open,
  1339. .close = snd_rme96_playback_close,
  1340. .ioctl = snd_pcm_lib_ioctl,
  1341. .hw_params = snd_rme96_playback_hw_params,
  1342. .prepare = snd_rme96_playback_prepare,
  1343. .trigger = snd_rme96_playback_trigger,
  1344. .pointer = snd_rme96_playback_pointer,
  1345. .copy = snd_rme96_playback_copy,
  1346. .silence = snd_rme96_playback_silence,
  1347. .mmap = snd_pcm_lib_mmap_iomem,
  1348. };
  1349. static struct snd_pcm_ops snd_rme96_capture_adat_ops = {
  1350. .open = snd_rme96_capture_adat_open,
  1351. .close = snd_rme96_capture_close,
  1352. .ioctl = snd_pcm_lib_ioctl,
  1353. .hw_params = snd_rme96_capture_hw_params,
  1354. .prepare = snd_rme96_capture_prepare,
  1355. .trigger = snd_rme96_capture_trigger,
  1356. .pointer = snd_rme96_capture_pointer,
  1357. .copy = snd_rme96_capture_copy,
  1358. .mmap = snd_pcm_lib_mmap_iomem,
  1359. };
  1360. static void
  1361. snd_rme96_free(void *private_data)
  1362. {
  1363. struct rme96 *rme96 = (struct rme96 *)private_data;
  1364. if (rme96 == NULL) {
  1365. return;
  1366. }
  1367. if (rme96->irq >= 0) {
  1368. snd_rme96_playback_stop(rme96);
  1369. snd_rme96_capture_stop(rme96);
  1370. rme96->areg &= ~RME96_AR_DAC_EN;
  1371. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1372. free_irq(rme96->irq, (void *)rme96);
  1373. rme96->irq = -1;
  1374. }
  1375. if (rme96->iobase) {
  1376. iounmap(rme96->iobase);
  1377. rme96->iobase = NULL;
  1378. }
  1379. if (rme96->port) {
  1380. pci_release_regions(rme96->pci);
  1381. rme96->port = 0;
  1382. }
  1383. pci_disable_device(rme96->pci);
  1384. }
  1385. static void
  1386. snd_rme96_free_spdif_pcm(struct snd_pcm *pcm)
  1387. {
  1388. struct rme96 *rme96 = (struct rme96 *) pcm->private_data;
  1389. rme96->spdif_pcm = NULL;
  1390. }
  1391. static void
  1392. snd_rme96_free_adat_pcm(struct snd_pcm *pcm)
  1393. {
  1394. struct rme96 *rme96 = (struct rme96 *) pcm->private_data;
  1395. rme96->adat_pcm = NULL;
  1396. }
  1397. static int __devinit
  1398. snd_rme96_create(struct rme96 *rme96)
  1399. {
  1400. struct pci_dev *pci = rme96->pci;
  1401. int err;
  1402. rme96->irq = -1;
  1403. spin_lock_init(&rme96->lock);
  1404. if ((err = pci_enable_device(pci)) < 0)
  1405. return err;
  1406. if ((err = pci_request_regions(pci, "RME96")) < 0)
  1407. return err;
  1408. rme96->port = pci_resource_start(rme96->pci, 0);
  1409. if ((rme96->iobase = ioremap_nocache(rme96->port, RME96_IO_SIZE)) == 0) {
  1410. snd_printk(KERN_ERR "unable to remap memory region 0x%lx-0x%lx\n", rme96->port, rme96->port + RME96_IO_SIZE - 1);
  1411. return -ENOMEM;
  1412. }
  1413. if (request_irq(pci->irq, snd_rme96_interrupt, IRQF_SHARED,
  1414. "RME96", rme96)) {
  1415. snd_printk(KERN_ERR "unable to grab IRQ %d\n", pci->irq);
  1416. return -EBUSY;
  1417. }
  1418. rme96->irq = pci->irq;
  1419. /* read the card's revision number */
  1420. pci_read_config_byte(pci, 8, &rme96->rev);
  1421. /* set up ALSA pcm device for S/PDIF */
  1422. if ((err = snd_pcm_new(rme96->card, "Digi96 IEC958", 0,
  1423. 1, 1, &rme96->spdif_pcm)) < 0)
  1424. {
  1425. return err;
  1426. }
  1427. rme96->spdif_pcm->private_data = rme96;
  1428. rme96->spdif_pcm->private_free = snd_rme96_free_spdif_pcm;
  1429. strcpy(rme96->spdif_pcm->name, "Digi96 IEC958");
  1430. snd_pcm_set_ops(rme96->spdif_pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_rme96_playback_spdif_ops);
  1431. snd_pcm_set_ops(rme96->spdif_pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_rme96_capture_spdif_ops);
  1432. rme96->spdif_pcm->info_flags = 0;
  1433. /* set up ALSA pcm device for ADAT */
  1434. if (pci->device == PCI_DEVICE_ID_RME_DIGI96) {
  1435. /* ADAT is not available on the base model */
  1436. rme96->adat_pcm = NULL;
  1437. } else {
  1438. if ((err = snd_pcm_new(rme96->card, "Digi96 ADAT", 1,
  1439. 1, 1, &rme96->adat_pcm)) < 0)
  1440. {
  1441. return err;
  1442. }
  1443. rme96->adat_pcm->private_data = rme96;
  1444. rme96->adat_pcm->private_free = snd_rme96_free_adat_pcm;
  1445. strcpy(rme96->adat_pcm->name, "Digi96 ADAT");
  1446. snd_pcm_set_ops(rme96->adat_pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_rme96_playback_adat_ops);
  1447. snd_pcm_set_ops(rme96->adat_pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_rme96_capture_adat_ops);
  1448. rme96->adat_pcm->info_flags = 0;
  1449. }
  1450. rme96->playback_periodsize = 0;
  1451. rme96->capture_periodsize = 0;
  1452. /* make sure playback/capture is stopped, if by some reason active */
  1453. snd_rme96_playback_stop(rme96);
  1454. snd_rme96_capture_stop(rme96);
  1455. /* set default values in registers */
  1456. rme96->wcreg =
  1457. RME96_WCR_FREQ_1 | /* set 44.1 kHz playback */
  1458. RME96_WCR_SEL | /* normal playback */
  1459. RME96_WCR_MASTER | /* set to master clock mode */
  1460. RME96_WCR_INP_0; /* set coaxial input */
  1461. rme96->areg = RME96_AR_FREQPAD_1; /* set 44.1 kHz analog capture */
  1462. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1463. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1464. /* reset the ADC */
  1465. writel(rme96->areg | RME96_AR_PD2,
  1466. rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1467. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1468. /* reset and enable the DAC (order is important). */
  1469. snd_rme96_reset_dac(rme96);
  1470. rme96->areg |= RME96_AR_DAC_EN;
  1471. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1472. /* reset playback and record buffer pointers */
  1473. writel(0, rme96->iobase + RME96_IO_RESET_PLAY_POS);
  1474. writel(0, rme96->iobase + RME96_IO_RESET_REC_POS);
  1475. /* reset volume */
  1476. rme96->vol[0] = rme96->vol[1] = 0;
  1477. if (RME96_HAS_ANALOG_OUT(rme96)) {
  1478. snd_rme96_apply_dac_volume(rme96);
  1479. }
  1480. /* init switch interface */
  1481. if ((err = snd_rme96_create_switches(rme96->card, rme96)) < 0) {
  1482. return err;
  1483. }
  1484. /* init proc interface */
  1485. snd_rme96_proc_init(rme96);
  1486. return 0;
  1487. }
  1488. /*
  1489. * proc interface
  1490. */
  1491. static void
  1492. snd_rme96_proc_read(struct snd_info_entry *entry, struct snd_info_buffer *buffer)
  1493. {
  1494. int n;
  1495. struct rme96 *rme96 = (struct rme96 *)entry->private_data;
  1496. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1497. snd_iprintf(buffer, rme96->card->longname);
  1498. snd_iprintf(buffer, " (index #%d)\n", rme96->card->number + 1);
  1499. snd_iprintf(buffer, "\nGeneral settings\n");
  1500. if (rme96->wcreg & RME96_WCR_IDIS) {
  1501. snd_iprintf(buffer, " period size: N/A (interrupts "
  1502. "disabled)\n");
  1503. } else if (rme96->wcreg & RME96_WCR_ISEL) {
  1504. snd_iprintf(buffer, " period size: 2048 bytes\n");
  1505. } else {
  1506. snd_iprintf(buffer, " period size: 8192 bytes\n");
  1507. }
  1508. snd_iprintf(buffer, "\nInput settings\n");
  1509. switch (snd_rme96_getinputtype(rme96)) {
  1510. case RME96_INPUT_OPTICAL:
  1511. snd_iprintf(buffer, " input: optical");
  1512. break;
  1513. case RME96_INPUT_COAXIAL:
  1514. snd_iprintf(buffer, " input: coaxial");
  1515. break;
  1516. case RME96_INPUT_INTERNAL:
  1517. snd_iprintf(buffer, " input: internal");
  1518. break;
  1519. case RME96_INPUT_XLR:
  1520. snd_iprintf(buffer, " input: XLR");
  1521. break;
  1522. case RME96_INPUT_ANALOG:
  1523. snd_iprintf(buffer, " input: analog");
  1524. break;
  1525. }
  1526. if (snd_rme96_capture_getrate(rme96, &n) < 0) {
  1527. snd_iprintf(buffer, "\n sample rate: no valid signal\n");
  1528. } else {
  1529. if (n) {
  1530. snd_iprintf(buffer, " (8 channels)\n");
  1531. } else {
  1532. snd_iprintf(buffer, " (2 channels)\n");
  1533. }
  1534. snd_iprintf(buffer, " sample rate: %d Hz\n",
  1535. snd_rme96_capture_getrate(rme96, &n));
  1536. }
  1537. if (rme96->wcreg & RME96_WCR_MODE24_2) {
  1538. snd_iprintf(buffer, " sample format: 24 bit\n");
  1539. } else {
  1540. snd_iprintf(buffer, " sample format: 16 bit\n");
  1541. }
  1542. snd_iprintf(buffer, "\nOutput settings\n");
  1543. if (rme96->wcreg & RME96_WCR_SEL) {
  1544. snd_iprintf(buffer, " output signal: normal playback\n");
  1545. } else {
  1546. snd_iprintf(buffer, " output signal: same as input\n");
  1547. }
  1548. snd_iprintf(buffer, " sample rate: %d Hz\n",
  1549. snd_rme96_playback_getrate(rme96));
  1550. if (rme96->wcreg & RME96_WCR_MODE24) {
  1551. snd_iprintf(buffer, " sample format: 24 bit\n");
  1552. } else {
  1553. snd_iprintf(buffer, " sample format: 16 bit\n");
  1554. }
  1555. if (rme96->areg & RME96_AR_WSEL) {
  1556. snd_iprintf(buffer, " sample clock source: word clock\n");
  1557. } else if (rme96->wcreg & RME96_WCR_MASTER) {
  1558. snd_iprintf(buffer, " sample clock source: internal\n");
  1559. } else if (snd_rme96_getinputtype(rme96) == RME96_INPUT_ANALOG) {
  1560. snd_iprintf(buffer, " sample clock source: autosync (internal anyway due to analog input setting)\n");
  1561. } else if (snd_rme96_capture_getrate(rme96, &n) < 0) {
  1562. snd_iprintf(buffer, " sample clock source: autosync (internal anyway due to no valid signal)\n");
  1563. } else {
  1564. snd_iprintf(buffer, " sample clock source: autosync\n");
  1565. }
  1566. if (rme96->wcreg & RME96_WCR_PRO) {
  1567. snd_iprintf(buffer, " format: AES/EBU (professional)\n");
  1568. } else {
  1569. snd_iprintf(buffer, " format: IEC958 (consumer)\n");
  1570. }
  1571. if (rme96->wcreg & RME96_WCR_EMP) {
  1572. snd_iprintf(buffer, " emphasis: on\n");
  1573. } else {
  1574. snd_iprintf(buffer, " emphasis: off\n");
  1575. }
  1576. if (rme96->wcreg & RME96_WCR_DOLBY) {
  1577. snd_iprintf(buffer, " non-audio (dolby): on\n");
  1578. } else {
  1579. snd_iprintf(buffer, " non-audio (dolby): off\n");
  1580. }
  1581. if (RME96_HAS_ANALOG_IN(rme96)) {
  1582. snd_iprintf(buffer, "\nAnalog output settings\n");
  1583. switch (snd_rme96_getmontracks(rme96)) {
  1584. case RME96_MONITOR_TRACKS_1_2:
  1585. snd_iprintf(buffer, " monitored ADAT tracks: 1+2\n");
  1586. break;
  1587. case RME96_MONITOR_TRACKS_3_4:
  1588. snd_iprintf(buffer, " monitored ADAT tracks: 3+4\n");
  1589. break;
  1590. case RME96_MONITOR_TRACKS_5_6:
  1591. snd_iprintf(buffer, " monitored ADAT tracks: 5+6\n");
  1592. break;
  1593. case RME96_MONITOR_TRACKS_7_8:
  1594. snd_iprintf(buffer, " monitored ADAT tracks: 7+8\n");
  1595. break;
  1596. }
  1597. switch (snd_rme96_getattenuation(rme96)) {
  1598. case RME96_ATTENUATION_0:
  1599. snd_iprintf(buffer, " attenuation: 0 dB\n");
  1600. break;
  1601. case RME96_ATTENUATION_6:
  1602. snd_iprintf(buffer, " attenuation: -6 dB\n");
  1603. break;
  1604. case RME96_ATTENUATION_12:
  1605. snd_iprintf(buffer, " attenuation: -12 dB\n");
  1606. break;
  1607. case RME96_ATTENUATION_18:
  1608. snd_iprintf(buffer, " attenuation: -18 dB\n");
  1609. break;
  1610. }
  1611. snd_iprintf(buffer, " volume left: %u\n", rme96->vol[0]);
  1612. snd_iprintf(buffer, " volume right: %u\n", rme96->vol[1]);
  1613. }
  1614. }
  1615. static void __devinit
  1616. snd_rme96_proc_init(struct rme96 *rme96)
  1617. {
  1618. struct snd_info_entry *entry;
  1619. if (! snd_card_proc_new(rme96->card, "rme96", &entry))
  1620. snd_info_set_text_ops(entry, rme96, snd_rme96_proc_read);
  1621. }
  1622. /*
  1623. * control interface
  1624. */
  1625. #define snd_rme96_info_loopback_control snd_ctl_boolean_mono_info
  1626. static int
  1627. snd_rme96_get_loopback_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1628. {
  1629. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1630. spin_lock_irq(&rme96->lock);
  1631. ucontrol->value.integer.value[0] = rme96->wcreg & RME96_WCR_SEL ? 0 : 1;
  1632. spin_unlock_irq(&rme96->lock);
  1633. return 0;
  1634. }
  1635. static int
  1636. snd_rme96_put_loopback_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1637. {
  1638. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1639. unsigned int val;
  1640. int change;
  1641. val = ucontrol->value.integer.value[0] ? 0 : RME96_WCR_SEL;
  1642. spin_lock_irq(&rme96->lock);
  1643. val = (rme96->wcreg & ~RME96_WCR_SEL) | val;
  1644. change = val != rme96->wcreg;
  1645. rme96->wcreg = val;
  1646. writel(val, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1647. spin_unlock_irq(&rme96->lock);
  1648. return change;
  1649. }
  1650. static int
  1651. snd_rme96_info_inputtype_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1652. {
  1653. static char *_texts[5] = { "Optical", "Coaxial", "Internal", "XLR", "Analog" };
  1654. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1655. char *texts[5] = { _texts[0], _texts[1], _texts[2], _texts[3], _texts[4] };
  1656. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1657. uinfo->count = 1;
  1658. switch (rme96->pci->device) {
  1659. case PCI_DEVICE_ID_RME_DIGI96:
  1660. case PCI_DEVICE_ID_RME_DIGI96_8:
  1661. uinfo->value.enumerated.items = 3;
  1662. break;
  1663. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  1664. uinfo->value.enumerated.items = 4;
  1665. break;
  1666. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  1667. if (rme96->rev > 4) {
  1668. /* PST */
  1669. uinfo->value.enumerated.items = 4;
  1670. texts[3] = _texts[4]; /* Analog instead of XLR */
  1671. } else {
  1672. /* PAD */
  1673. uinfo->value.enumerated.items = 5;
  1674. }
  1675. break;
  1676. default:
  1677. snd_BUG();
  1678. break;
  1679. }
  1680. if (uinfo->value.enumerated.item > uinfo->value.enumerated.items - 1) {
  1681. uinfo->value.enumerated.item = uinfo->value.enumerated.items - 1;
  1682. }
  1683. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1684. return 0;
  1685. }
  1686. static int
  1687. snd_rme96_get_inputtype_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1688. {
  1689. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1690. unsigned int items = 3;
  1691. spin_lock_irq(&rme96->lock);
  1692. ucontrol->value.enumerated.item[0] = snd_rme96_getinputtype(rme96);
  1693. switch (rme96->pci->device) {
  1694. case PCI_DEVICE_ID_RME_DIGI96:
  1695. case PCI_DEVICE_ID_RME_DIGI96_8:
  1696. items = 3;
  1697. break;
  1698. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  1699. items = 4;
  1700. break;
  1701. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  1702. if (rme96->rev > 4) {
  1703. /* for handling PST case, (INPUT_ANALOG is moved to INPUT_XLR */
  1704. if (ucontrol->value.enumerated.item[0] == RME96_INPUT_ANALOG) {
  1705. ucontrol->value.enumerated.item[0] = RME96_INPUT_XLR;
  1706. }
  1707. items = 4;
  1708. } else {
  1709. items = 5;
  1710. }
  1711. break;
  1712. default:
  1713. snd_BUG();
  1714. break;
  1715. }
  1716. if (ucontrol->value.enumerated.item[0] >= items) {
  1717. ucontrol->value.enumerated.item[0] = items - 1;
  1718. }
  1719. spin_unlock_irq(&rme96->lock);
  1720. return 0;
  1721. }
  1722. static int
  1723. snd_rme96_put_inputtype_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1724. {
  1725. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1726. unsigned int val;
  1727. int change, items = 3;
  1728. switch (rme96->pci->device) {
  1729. case PCI_DEVICE_ID_RME_DIGI96:
  1730. case PCI_DEVICE_ID_RME_DIGI96_8:
  1731. items = 3;
  1732. break;
  1733. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  1734. items = 4;
  1735. break;
  1736. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  1737. if (rme96->rev > 4) {
  1738. items = 4;
  1739. } else {
  1740. items = 5;
  1741. }
  1742. break;
  1743. default:
  1744. snd_BUG();
  1745. break;
  1746. }
  1747. val = ucontrol->value.enumerated.item[0] % items;
  1748. /* special case for PST */
  1749. if (rme96->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST && rme96->rev > 4) {
  1750. if (val == RME96_INPUT_XLR) {
  1751. val = RME96_INPUT_ANALOG;
  1752. }
  1753. }
  1754. spin_lock_irq(&rme96->lock);
  1755. change = (int)val != snd_rme96_getinputtype(rme96);
  1756. snd_rme96_setinputtype(rme96, val);
  1757. spin_unlock_irq(&rme96->lock);
  1758. return change;
  1759. }
  1760. static int
  1761. snd_rme96_info_clockmode_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1762. {
  1763. static char *texts[3] = { "AutoSync", "Internal", "Word" };
  1764. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1765. uinfo->count = 1;
  1766. uinfo->value.enumerated.items = 3;
  1767. if (uinfo->value.enumerated.item > 2) {
  1768. uinfo->value.enumerated.item = 2;
  1769. }
  1770. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1771. return 0;
  1772. }
  1773. static int
  1774. snd_rme96_get_clockmode_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1775. {
  1776. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1777. spin_lock_irq(&rme96->lock);
  1778. ucontrol->value.enumerated.item[0] = snd_rme96_getclockmode(rme96);
  1779. spin_unlock_irq(&rme96->lock);
  1780. return 0;
  1781. }
  1782. static int
  1783. snd_rme96_put_clockmode_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1784. {
  1785. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1786. unsigned int val;
  1787. int change;
  1788. val = ucontrol->value.enumerated.item[0] % 3;
  1789. spin_lock_irq(&rme96->lock);
  1790. change = (int)val != snd_rme96_getclockmode(rme96);
  1791. snd_rme96_setclockmode(rme96, val);
  1792. spin_unlock_irq(&rme96->lock);
  1793. return change;
  1794. }
  1795. static int
  1796. snd_rme96_info_attenuation_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1797. {
  1798. static char *texts[4] = { "0 dB", "-6 dB", "-12 dB", "-18 dB" };
  1799. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1800. uinfo->count = 1;
  1801. uinfo->value.enumerated.items = 4;
  1802. if (uinfo->value.enumerated.item > 3) {
  1803. uinfo->value.enumerated.item = 3;
  1804. }
  1805. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1806. return 0;
  1807. }
  1808. static int
  1809. snd_rme96_get_attenuation_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1810. {
  1811. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1812. spin_lock_irq(&rme96->lock);
  1813. ucontrol->value.enumerated.item[0] = snd_rme96_getattenuation(rme96);
  1814. spin_unlock_irq(&rme96->lock);
  1815. return 0;
  1816. }
  1817. static int
  1818. snd_rme96_put_attenuation_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1819. {
  1820. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1821. unsigned int val;
  1822. int change;
  1823. val = ucontrol->value.enumerated.item[0] % 4;
  1824. spin_lock_irq(&rme96->lock);
  1825. change = (int)val != snd_rme96_getattenuation(rme96);
  1826. snd_rme96_setattenuation(rme96, val);
  1827. spin_unlock_irq(&rme96->lock);
  1828. return change;
  1829. }
  1830. static int
  1831. snd_rme96_info_montracks_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1832. {
  1833. static char *texts[4] = { "1+2", "3+4", "5+6", "7+8" };
  1834. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1835. uinfo->count = 1;
  1836. uinfo->value.enumerated.items = 4;
  1837. if (uinfo->value.enumerated.item > 3) {
  1838. uinfo->value.enumerated.item = 3;
  1839. }
  1840. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1841. return 0;
  1842. }
  1843. static int
  1844. snd_rme96_get_montracks_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1845. {
  1846. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1847. spin_lock_irq(&rme96->lock);
  1848. ucontrol->value.enumerated.item[0] = snd_rme96_getmontracks(rme96);
  1849. spin_unlock_irq(&rme96->lock);
  1850. return 0;
  1851. }
  1852. static int
  1853. snd_rme96_put_montracks_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1854. {
  1855. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1856. unsigned int val;
  1857. int change;
  1858. val = ucontrol->value.enumerated.item[0] % 4;
  1859. spin_lock_irq(&rme96->lock);
  1860. change = (int)val != snd_rme96_getmontracks(rme96);
  1861. snd_rme96_setmontracks(rme96, val);
  1862. spin_unlock_irq(&rme96->lock);
  1863. return change;
  1864. }
  1865. static u32 snd_rme96_convert_from_aes(struct snd_aes_iec958 *aes)
  1866. {
  1867. u32 val = 0;
  1868. val |= (aes->status[0] & IEC958_AES0_PROFESSIONAL) ? RME96_WCR_PRO : 0;
  1869. val |= (aes->status[0] & IEC958_AES0_NONAUDIO) ? RME96_WCR_DOLBY : 0;
  1870. if (val & RME96_WCR_PRO)
  1871. val |= (aes->status[0] & IEC958_AES0_PRO_EMPHASIS_5015) ? RME96_WCR_EMP : 0;
  1872. else
  1873. val |= (aes->status[0] & IEC958_AES0_CON_EMPHASIS_5015) ? RME96_WCR_EMP : 0;
  1874. return val;
  1875. }
  1876. static void snd_rme96_convert_to_aes(struct snd_aes_iec958 *aes, u32 val)
  1877. {
  1878. aes->status[0] = ((val & RME96_WCR_PRO) ? IEC958_AES0_PROFESSIONAL : 0) |
  1879. ((val & RME96_WCR_DOLBY) ? IEC958_AES0_NONAUDIO : 0);
  1880. if (val & RME96_WCR_PRO)
  1881. aes->status[0] |= (val & RME96_WCR_EMP) ? IEC958_AES0_PRO_EMPHASIS_5015 : 0;
  1882. else
  1883. aes->status[0] |= (val & RME96_WCR_EMP) ? IEC958_AES0_CON_EMPHASIS_5015 : 0;
  1884. }
  1885. static int snd_rme96_control_spdif_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1886. {
  1887. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1888. uinfo->count = 1;
  1889. return 0;
  1890. }
  1891. static int snd_rme96_control_spdif_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1892. {
  1893. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1894. snd_rme96_convert_to_aes(&ucontrol->value.iec958, rme96->wcreg_spdif);
  1895. return 0;
  1896. }
  1897. static int snd_rme96_control_spdif_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1898. {
  1899. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1900. int change;
  1901. u32 val;
  1902. val = snd_rme96_convert_from_aes(&ucontrol->value.iec958);
  1903. spin_lock_irq(&rme96->lock);
  1904. change = val != rme96->wcreg_spdif;
  1905. rme96->wcreg_spdif = val;
  1906. spin_unlock_irq(&rme96->lock);
  1907. return change;
  1908. }
  1909. static int snd_rme96_control_spdif_stream_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1910. {
  1911. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1912. uinfo->count = 1;
  1913. return 0;
  1914. }
  1915. static int snd_rme96_control_spdif_stream_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1916. {
  1917. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1918. snd_rme96_convert_to_aes(&ucontrol->value.iec958, rme96->wcreg_spdif_stream);
  1919. return 0;
  1920. }
  1921. static int snd_rme96_control_spdif_stream_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1922. {
  1923. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1924. int change;
  1925. u32 val;
  1926. val = snd_rme96_convert_from_aes(&ucontrol->value.iec958);
  1927. spin_lock_irq(&rme96->lock);
  1928. change = val != rme96->wcreg_spdif_stream;
  1929. rme96->wcreg_spdif_stream = val;
  1930. rme96->wcreg &= ~(RME96_WCR_PRO | RME96_WCR_DOLBY | RME96_WCR_EMP);
  1931. rme96->wcreg |= val;
  1932. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1933. spin_unlock_irq(&rme96->lock);
  1934. return change;
  1935. }
  1936. static int snd_rme96_control_spdif_mask_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1937. {
  1938. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1939. uinfo->count = 1;
  1940. return 0;
  1941. }
  1942. static int snd_rme96_control_spdif_mask_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1943. {
  1944. ucontrol->value.iec958.status[0] = kcontrol->private_value;
  1945. return 0;
  1946. }
  1947. static int
  1948. snd_rme96_dac_volume_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1949. {
  1950. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1951. uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
  1952. uinfo->count = 2;
  1953. uinfo->value.integer.min = 0;
  1954. uinfo->value.integer.max = RME96_185X_MAX_OUT(rme96);
  1955. return 0;
  1956. }
  1957. static int
  1958. snd_rme96_dac_volume_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *u)
  1959. {
  1960. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1961. spin_lock_irq(&rme96->lock);
  1962. u->value.integer.value[0] = rme96->vol[0];
  1963. u->value.integer.value[1] = rme96->vol[1];
  1964. spin_unlock_irq(&rme96->lock);
  1965. return 0;
  1966. }
  1967. static int
  1968. snd_rme96_dac_volume_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *u)
  1969. {
  1970. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1971. int change = 0;
  1972. if (!RME96_HAS_ANALOG_OUT(rme96)) {
  1973. return -EINVAL;
  1974. }
  1975. spin_lock_irq(&rme96->lock);
  1976. if (u->value.integer.value[0] != rme96->vol[0]) {
  1977. rme96->vol[0] = u->value.integer.value[0];
  1978. change = 1;
  1979. }
  1980. if (u->value.integer.value[1] != rme96->vol[1]) {
  1981. rme96->vol[1] = u->value.integer.value[1];
  1982. change = 1;
  1983. }
  1984. if (change) {
  1985. snd_rme96_apply_dac_volume(rme96);
  1986. }
  1987. spin_unlock_irq(&rme96->lock);
  1988. return change;
  1989. }
  1990. static struct snd_kcontrol_new snd_rme96_controls[] = {
  1991. {
  1992. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  1993. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,DEFAULT),
  1994. .info = snd_rme96_control_spdif_info,
  1995. .get = snd_rme96_control_spdif_get,
  1996. .put = snd_rme96_control_spdif_put
  1997. },
  1998. {
  1999. .access = SNDRV_CTL_ELEM_ACCESS_READWRITE | SNDRV_CTL_ELEM_ACCESS_INACTIVE,
  2000. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2001. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,PCM_STREAM),
  2002. .info = snd_rme96_control_spdif_stream_info,
  2003. .get = snd_rme96_control_spdif_stream_get,
  2004. .put = snd_rme96_control_spdif_stream_put
  2005. },
  2006. {
  2007. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  2008. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2009. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,CON_MASK),
  2010. .info = snd_rme96_control_spdif_mask_info,
  2011. .get = snd_rme96_control_spdif_mask_get,
  2012. .private_value = IEC958_AES0_NONAUDIO |
  2013. IEC958_AES0_PROFESSIONAL |
  2014. IEC958_AES0_CON_EMPHASIS
  2015. },
  2016. {
  2017. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  2018. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2019. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,PRO_MASK),
  2020. .info = snd_rme96_control_spdif_mask_info,
  2021. .get = snd_rme96_control_spdif_mask_get,
  2022. .private_value = IEC958_AES0_NONAUDIO |
  2023. IEC958_AES0_PROFESSIONAL |
  2024. IEC958_AES0_PRO_EMPHASIS
  2025. },
  2026. {
  2027. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2028. .name = "Input Connector",
  2029. .info = snd_rme96_info_inputtype_control,
  2030. .get = snd_rme96_get_inputtype_control,
  2031. .put = snd_rme96_put_inputtype_control
  2032. },
  2033. {
  2034. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2035. .name = "Loopback Input",
  2036. .info = snd_rme96_info_loopback_control,
  2037. .get = snd_rme96_get_loopback_control,
  2038. .put = snd_rme96_put_loopback_control
  2039. },
  2040. {
  2041. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2042. .name = "Sample Clock Source",
  2043. .info = snd_rme96_info_clockmode_control,
  2044. .get = snd_rme96_get_clockmode_control,
  2045. .put = snd_rme96_put_clockmode_control
  2046. },
  2047. {
  2048. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2049. .name = "Monitor Tracks",
  2050. .info = snd_rme96_info_montracks_control,
  2051. .get = snd_rme96_get_montracks_control,
  2052. .put = snd_rme96_put_montracks_control
  2053. },
  2054. {
  2055. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2056. .name = "Attenuation",
  2057. .info = snd_rme96_info_attenuation_control,
  2058. .get = snd_rme96_get_attenuation_control,
  2059. .put = snd_rme96_put_attenuation_control
  2060. },
  2061. {
  2062. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2063. .name = "DAC Playback Volume",
  2064. .info = snd_rme96_dac_volume_info,
  2065. .get = snd_rme96_dac_volume_get,
  2066. .put = snd_rme96_dac_volume_put
  2067. }
  2068. };
  2069. static int
  2070. snd_rme96_create_switches(struct snd_card *card,
  2071. struct rme96 *rme96)
  2072. {
  2073. int idx, err;
  2074. struct snd_kcontrol *kctl;
  2075. for (idx = 0; idx < 7; idx++) {
  2076. if ((err = snd_ctl_add(card, kctl = snd_ctl_new1(&snd_rme96_controls[idx], rme96))) < 0)
  2077. return err;
  2078. if (idx == 1) /* IEC958 (S/PDIF) Stream */
  2079. rme96->spdif_ctl = kctl;
  2080. }
  2081. if (RME96_HAS_ANALOG_OUT(rme96)) {
  2082. for (idx = 7; idx < 10; idx++)
  2083. if ((err = snd_ctl_add(card, snd_ctl_new1(&snd_rme96_controls[idx], rme96))) < 0)
  2084. return err;
  2085. }
  2086. return 0;
  2087. }
  2088. /*
  2089. * Card initialisation
  2090. */
  2091. static void snd_rme96_card_free(struct snd_card *card)
  2092. {
  2093. snd_rme96_free(card->private_data);
  2094. }
  2095. static int __devinit
  2096. snd_rme96_probe(struct pci_dev *pci,
  2097. const struct pci_device_id *pci_id)
  2098. {
  2099. static int dev;
  2100. struct rme96 *rme96;
  2101. struct snd_card *card;
  2102. int err;
  2103. u8 val;
  2104. if (dev >= SNDRV_CARDS) {
  2105. return -ENODEV;
  2106. }
  2107. if (!enable[dev]) {
  2108. dev++;
  2109. return -ENOENT;
  2110. }
  2111. if ((card = snd_card_new(index[dev], id[dev], THIS_MODULE,
  2112. sizeof(struct rme96))) == NULL)
  2113. return -ENOMEM;
  2114. card->private_free = snd_rme96_card_free;
  2115. rme96 = (struct rme96 *)card->private_data;
  2116. rme96->card = card;
  2117. rme96->pci = pci;
  2118. snd_card_set_dev(card, &pci->dev);
  2119. if ((err = snd_rme96_create(rme96)) < 0) {
  2120. snd_card_free(card);
  2121. return err;
  2122. }
  2123. strcpy(card->driver, "Digi96");
  2124. switch (rme96->pci->device) {
  2125. case PCI_DEVICE_ID_RME_DIGI96:
  2126. strcpy(card->shortname, "RME Digi96");
  2127. break;
  2128. case PCI_DEVICE_ID_RME_DIGI96_8:
  2129. strcpy(card->shortname, "RME Digi96/8");
  2130. break;
  2131. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  2132. strcpy(card->shortname, "RME Digi96/8 PRO");
  2133. break;
  2134. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  2135. pci_read_config_byte(rme96->pci, 8, &val);
  2136. if (val < 5) {
  2137. strcpy(card->shortname, "RME Digi96/8 PAD");
  2138. } else {
  2139. strcpy(card->shortname, "RME Digi96/8 PST");
  2140. }
  2141. break;
  2142. }
  2143. sprintf(card->longname, "%s at 0x%lx, irq %d", card->shortname,
  2144. rme96->port, rme96->irq);
  2145. if ((err = snd_card_register(card)) < 0) {
  2146. snd_card_free(card);
  2147. return err;
  2148. }
  2149. pci_set_drvdata(pci, card);
  2150. dev++;
  2151. return 0;
  2152. }
  2153. static void __devexit snd_rme96_remove(struct pci_dev *pci)
  2154. {
  2155. snd_card_free(pci_get_drvdata(pci));
  2156. pci_set_drvdata(pci, NULL);
  2157. }
  2158. static struct pci_driver driver = {
  2159. .name = "RME Digi96",
  2160. .id_table = snd_rme96_ids,
  2161. .probe = snd_rme96_probe,
  2162. .remove = __devexit_p(snd_rme96_remove),
  2163. };
  2164. static int __init alsa_card_rme96_init(void)
  2165. {
  2166. return pci_register_driver(&driver);
  2167. }
  2168. static void __exit alsa_card_rme96_exit(void)
  2169. {
  2170. pci_unregister_driver(&driver);
  2171. }
  2172. module_init(alsa_card_rme96_init)
  2173. module_exit(alsa_card_rme96_exit)