hda_intel.c 52 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993
  1. /*
  2. *
  3. * hda_intel.c - Implementation of primary alsa driver code base
  4. * for Intel HD Audio.
  5. *
  6. * Copyright(c) 2004 Intel Corporation. All rights reserved.
  7. *
  8. * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
  9. * PeiSen Hou <pshou@realtek.com.tw>
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License as published by the Free
  13. * Software Foundation; either version 2 of the License, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful, but WITHOUT
  17. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  18. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  19. * more details.
  20. *
  21. * You should have received a copy of the GNU General Public License along with
  22. * this program; if not, write to the Free Software Foundation, Inc., 59
  23. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  24. *
  25. * CONTACTS:
  26. *
  27. * Matt Jared matt.jared@intel.com
  28. * Andy Kopp andy.kopp@intel.com
  29. * Dan Kogan dan.d.kogan@intel.com
  30. *
  31. * CHANGES:
  32. *
  33. * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
  34. *
  35. */
  36. #include <sound/driver.h>
  37. #include <asm/io.h>
  38. #include <linux/delay.h>
  39. #include <linux/interrupt.h>
  40. #include <linux/kernel.h>
  41. #include <linux/module.h>
  42. #include <linux/moduleparam.h>
  43. #include <linux/init.h>
  44. #include <linux/slab.h>
  45. #include <linux/pci.h>
  46. #include <linux/mutex.h>
  47. #include <sound/core.h>
  48. #include <sound/initval.h>
  49. #include "hda_codec.h"
  50. static int index = SNDRV_DEFAULT_IDX1;
  51. static char *id = SNDRV_DEFAULT_STR1;
  52. static char *model;
  53. static int position_fix;
  54. static int probe_mask = -1;
  55. static int single_cmd;
  56. static int enable_msi;
  57. module_param(index, int, 0444);
  58. MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
  59. module_param(id, charp, 0444);
  60. MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
  61. module_param(model, charp, 0444);
  62. MODULE_PARM_DESC(model, "Use the given board model.");
  63. module_param(position_fix, int, 0444);
  64. MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
  65. "(0 = auto, 1 = none, 2 = POSBUF, 3 = FIFO size).");
  66. module_param(probe_mask, int, 0444);
  67. MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
  68. module_param(single_cmd, bool, 0444);
  69. MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
  70. "(for debugging only).");
  71. module_param(enable_msi, int, 0);
  72. MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
  73. #ifdef CONFIG_SND_HDA_POWER_SAVE
  74. /* power_save option is defined in hda_codec.c */
  75. /* reset the HD-audio controller in power save mode.
  76. * this may give more power-saving, but will take longer time to
  77. * wake up.
  78. */
  79. static int power_save_controller = 1;
  80. module_param(power_save_controller, bool, 0644);
  81. MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
  82. #endif
  83. /* just for backward compatibility */
  84. static int enable;
  85. module_param(enable, bool, 0444);
  86. MODULE_LICENSE("GPL");
  87. MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
  88. "{Intel, ICH6M},"
  89. "{Intel, ICH7},"
  90. "{Intel, ESB2},"
  91. "{Intel, ICH8},"
  92. "{Intel, ICH9},"
  93. "{ATI, SB450},"
  94. "{ATI, SB600},"
  95. "{ATI, RS600},"
  96. "{ATI, RS690},"
  97. "{ATI, RS780},"
  98. "{ATI, R600},"
  99. "{VIA, VT8251},"
  100. "{VIA, VT8237A},"
  101. "{SiS, SIS966},"
  102. "{ULI, M5461}}");
  103. MODULE_DESCRIPTION("Intel HDA driver");
  104. #define SFX "hda-intel: "
  105. /*
  106. * registers
  107. */
  108. #define ICH6_REG_GCAP 0x00
  109. #define ICH6_REG_VMIN 0x02
  110. #define ICH6_REG_VMAJ 0x03
  111. #define ICH6_REG_OUTPAY 0x04
  112. #define ICH6_REG_INPAY 0x06
  113. #define ICH6_REG_GCTL 0x08
  114. #define ICH6_REG_WAKEEN 0x0c
  115. #define ICH6_REG_STATESTS 0x0e
  116. #define ICH6_REG_GSTS 0x10
  117. #define ICH6_REG_INTCTL 0x20
  118. #define ICH6_REG_INTSTS 0x24
  119. #define ICH6_REG_WALCLK 0x30
  120. #define ICH6_REG_SYNC 0x34
  121. #define ICH6_REG_CORBLBASE 0x40
  122. #define ICH6_REG_CORBUBASE 0x44
  123. #define ICH6_REG_CORBWP 0x48
  124. #define ICH6_REG_CORBRP 0x4A
  125. #define ICH6_REG_CORBCTL 0x4c
  126. #define ICH6_REG_CORBSTS 0x4d
  127. #define ICH6_REG_CORBSIZE 0x4e
  128. #define ICH6_REG_RIRBLBASE 0x50
  129. #define ICH6_REG_RIRBUBASE 0x54
  130. #define ICH6_REG_RIRBWP 0x58
  131. #define ICH6_REG_RINTCNT 0x5a
  132. #define ICH6_REG_RIRBCTL 0x5c
  133. #define ICH6_REG_RIRBSTS 0x5d
  134. #define ICH6_REG_RIRBSIZE 0x5e
  135. #define ICH6_REG_IC 0x60
  136. #define ICH6_REG_IR 0x64
  137. #define ICH6_REG_IRS 0x68
  138. #define ICH6_IRS_VALID (1<<1)
  139. #define ICH6_IRS_BUSY (1<<0)
  140. #define ICH6_REG_DPLBASE 0x70
  141. #define ICH6_REG_DPUBASE 0x74
  142. #define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
  143. /* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  144. enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
  145. /* stream register offsets from stream base */
  146. #define ICH6_REG_SD_CTL 0x00
  147. #define ICH6_REG_SD_STS 0x03
  148. #define ICH6_REG_SD_LPIB 0x04
  149. #define ICH6_REG_SD_CBL 0x08
  150. #define ICH6_REG_SD_LVI 0x0c
  151. #define ICH6_REG_SD_FIFOW 0x0e
  152. #define ICH6_REG_SD_FIFOSIZE 0x10
  153. #define ICH6_REG_SD_FORMAT 0x12
  154. #define ICH6_REG_SD_BDLPL 0x18
  155. #define ICH6_REG_SD_BDLPU 0x1c
  156. /* PCI space */
  157. #define ICH6_PCIREG_TCSEL 0x44
  158. /*
  159. * other constants
  160. */
  161. /* max number of SDs */
  162. /* ICH, ATI and VIA have 4 playback and 4 capture */
  163. #define ICH6_CAPTURE_INDEX 0
  164. #define ICH6_NUM_CAPTURE 4
  165. #define ICH6_PLAYBACK_INDEX 4
  166. #define ICH6_NUM_PLAYBACK 4
  167. /* ULI has 6 playback and 5 capture */
  168. #define ULI_CAPTURE_INDEX 0
  169. #define ULI_NUM_CAPTURE 5
  170. #define ULI_PLAYBACK_INDEX 5
  171. #define ULI_NUM_PLAYBACK 6
  172. /* ATI HDMI has 1 playback and 0 capture */
  173. #define ATIHDMI_CAPTURE_INDEX 0
  174. #define ATIHDMI_NUM_CAPTURE 0
  175. #define ATIHDMI_PLAYBACK_INDEX 0
  176. #define ATIHDMI_NUM_PLAYBACK 1
  177. /* this number is statically defined for simplicity */
  178. #define MAX_AZX_DEV 16
  179. /* max number of fragments - we may use more if allocating more pages for BDL */
  180. #define BDL_SIZE PAGE_ALIGN(8192)
  181. #define AZX_MAX_FRAG (BDL_SIZE / (MAX_AZX_DEV * 16))
  182. /* max buffer size - no h/w limit, you can increase as you like */
  183. #define AZX_MAX_BUF_SIZE (1024*1024*1024)
  184. /* max number of PCM devics per card */
  185. #define AZX_MAX_AUDIO_PCMS 6
  186. #define AZX_MAX_MODEM_PCMS 2
  187. #define AZX_MAX_PCMS (AZX_MAX_AUDIO_PCMS + AZX_MAX_MODEM_PCMS)
  188. /* RIRB int mask: overrun[2], response[0] */
  189. #define RIRB_INT_RESPONSE 0x01
  190. #define RIRB_INT_OVERRUN 0x04
  191. #define RIRB_INT_MASK 0x05
  192. /* STATESTS int mask: SD2,SD1,SD0 */
  193. #define AZX_MAX_CODECS 3
  194. #define STATESTS_INT_MASK 0x07
  195. /* SD_CTL bits */
  196. #define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
  197. #define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
  198. #define SD_CTL_STREAM_TAG_MASK (0xf << 20)
  199. #define SD_CTL_STREAM_TAG_SHIFT 20
  200. /* SD_CTL and SD_STS */
  201. #define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
  202. #define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
  203. #define SD_INT_COMPLETE 0x04 /* completion interrupt */
  204. #define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
  205. SD_INT_COMPLETE)
  206. /* SD_STS */
  207. #define SD_STS_FIFO_READY 0x20 /* FIFO ready */
  208. /* INTCTL and INTSTS */
  209. #define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
  210. #define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
  211. #define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
  212. /* GCTL unsolicited response enable bit */
  213. #define ICH6_GCTL_UREN (1<<8)
  214. /* GCTL reset bit */
  215. #define ICH6_GCTL_RESET (1<<0)
  216. /* CORB/RIRB control, read/write pointer */
  217. #define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
  218. #define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
  219. #define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
  220. /* below are so far hardcoded - should read registers in future */
  221. #define ICH6_MAX_CORB_ENTRIES 256
  222. #define ICH6_MAX_RIRB_ENTRIES 256
  223. /* position fix mode */
  224. enum {
  225. POS_FIX_AUTO,
  226. POS_FIX_NONE,
  227. POS_FIX_POSBUF,
  228. POS_FIX_FIFO,
  229. };
  230. /* Defines for ATI HD Audio support in SB450 south bridge */
  231. #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
  232. #define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
  233. /* Defines for Nvidia HDA support */
  234. #define NVIDIA_HDA_TRANSREG_ADDR 0x4e
  235. #define NVIDIA_HDA_ENABLE_COHBITS 0x0f
  236. /*
  237. */
  238. struct azx_dev {
  239. u32 *bdl; /* virtual address of the BDL */
  240. dma_addr_t bdl_addr; /* physical address of the BDL */
  241. u32 *posbuf; /* position buffer pointer */
  242. unsigned int bufsize; /* size of the play buffer in bytes */
  243. unsigned int fragsize; /* size of each period in bytes */
  244. unsigned int frags; /* number for period in the play buffer */
  245. unsigned int fifo_size; /* FIFO size */
  246. void __iomem *sd_addr; /* stream descriptor pointer */
  247. u32 sd_int_sta_mask; /* stream int status mask */
  248. /* pcm support */
  249. struct snd_pcm_substream *substream; /* assigned substream,
  250. * set in PCM open
  251. */
  252. unsigned int format_val; /* format value to be set in the
  253. * controller and the codec
  254. */
  255. unsigned char stream_tag; /* assigned stream */
  256. unsigned char index; /* stream index */
  257. /* for sanity check of position buffer */
  258. unsigned int period_intr;
  259. unsigned int opened :1;
  260. unsigned int running :1;
  261. };
  262. /* CORB/RIRB */
  263. struct azx_rb {
  264. u32 *buf; /* CORB/RIRB buffer
  265. * Each CORB entry is 4byte, RIRB is 8byte
  266. */
  267. dma_addr_t addr; /* physical address of CORB/RIRB buffer */
  268. /* for RIRB */
  269. unsigned short rp, wp; /* read/write pointers */
  270. int cmds; /* number of pending requests */
  271. u32 res; /* last read value */
  272. };
  273. struct azx {
  274. struct snd_card *card;
  275. struct pci_dev *pci;
  276. /* chip type specific */
  277. int driver_type;
  278. int playback_streams;
  279. int playback_index_offset;
  280. int capture_streams;
  281. int capture_index_offset;
  282. int num_streams;
  283. /* pci resources */
  284. unsigned long addr;
  285. void __iomem *remap_addr;
  286. int irq;
  287. /* locks */
  288. spinlock_t reg_lock;
  289. struct mutex open_mutex;
  290. /* streams (x num_streams) */
  291. struct azx_dev *azx_dev;
  292. /* PCM */
  293. unsigned int pcm_devs;
  294. struct snd_pcm *pcm[AZX_MAX_PCMS];
  295. /* HD codec */
  296. unsigned short codec_mask;
  297. struct hda_bus *bus;
  298. /* CORB/RIRB */
  299. struct azx_rb corb;
  300. struct azx_rb rirb;
  301. /* BDL, CORB/RIRB and position buffers */
  302. struct snd_dma_buffer bdl;
  303. struct snd_dma_buffer rb;
  304. struct snd_dma_buffer posbuf;
  305. /* flags */
  306. int position_fix;
  307. unsigned int running :1;
  308. unsigned int initialized :1;
  309. unsigned int single_cmd :1;
  310. unsigned int polling_mode :1;
  311. unsigned int msi :1;
  312. /* for debugging */
  313. unsigned int last_cmd; /* last issued command (to sync) */
  314. };
  315. /* driver types */
  316. enum {
  317. AZX_DRIVER_ICH,
  318. AZX_DRIVER_ATI,
  319. AZX_DRIVER_ATIHDMI,
  320. AZX_DRIVER_VIA,
  321. AZX_DRIVER_SIS,
  322. AZX_DRIVER_ULI,
  323. AZX_DRIVER_NVIDIA,
  324. };
  325. static char *driver_short_names[] __devinitdata = {
  326. [AZX_DRIVER_ICH] = "HDA Intel",
  327. [AZX_DRIVER_ATI] = "HDA ATI SB",
  328. [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
  329. [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
  330. [AZX_DRIVER_SIS] = "HDA SIS966",
  331. [AZX_DRIVER_ULI] = "HDA ULI M5461",
  332. [AZX_DRIVER_NVIDIA] = "HDA NVidia",
  333. };
  334. /*
  335. * macros for easy use
  336. */
  337. #define azx_writel(chip,reg,value) \
  338. writel(value, (chip)->remap_addr + ICH6_REG_##reg)
  339. #define azx_readl(chip,reg) \
  340. readl((chip)->remap_addr + ICH6_REG_##reg)
  341. #define azx_writew(chip,reg,value) \
  342. writew(value, (chip)->remap_addr + ICH6_REG_##reg)
  343. #define azx_readw(chip,reg) \
  344. readw((chip)->remap_addr + ICH6_REG_##reg)
  345. #define azx_writeb(chip,reg,value) \
  346. writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
  347. #define azx_readb(chip,reg) \
  348. readb((chip)->remap_addr + ICH6_REG_##reg)
  349. #define azx_sd_writel(dev,reg,value) \
  350. writel(value, (dev)->sd_addr + ICH6_REG_##reg)
  351. #define azx_sd_readl(dev,reg) \
  352. readl((dev)->sd_addr + ICH6_REG_##reg)
  353. #define azx_sd_writew(dev,reg,value) \
  354. writew(value, (dev)->sd_addr + ICH6_REG_##reg)
  355. #define azx_sd_readw(dev,reg) \
  356. readw((dev)->sd_addr + ICH6_REG_##reg)
  357. #define azx_sd_writeb(dev,reg,value) \
  358. writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
  359. #define azx_sd_readb(dev,reg) \
  360. readb((dev)->sd_addr + ICH6_REG_##reg)
  361. /* for pcm support */
  362. #define get_azx_dev(substream) (substream->runtime->private_data)
  363. /* Get the upper 32bit of the given dma_addr_t
  364. * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
  365. */
  366. #define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
  367. static int azx_acquire_irq(struct azx *chip, int do_disconnect);
  368. /*
  369. * Interface for HD codec
  370. */
  371. /*
  372. * CORB / RIRB interface
  373. */
  374. static int azx_alloc_cmd_io(struct azx *chip)
  375. {
  376. int err;
  377. /* single page (at least 4096 bytes) must suffice for both ringbuffes */
  378. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  379. snd_dma_pci_data(chip->pci),
  380. PAGE_SIZE, &chip->rb);
  381. if (err < 0) {
  382. snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
  383. return err;
  384. }
  385. return 0;
  386. }
  387. static void azx_init_cmd_io(struct azx *chip)
  388. {
  389. /* CORB set up */
  390. chip->corb.addr = chip->rb.addr;
  391. chip->corb.buf = (u32 *)chip->rb.area;
  392. azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
  393. azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
  394. /* set the corb size to 256 entries (ULI requires explicitly) */
  395. azx_writeb(chip, CORBSIZE, 0x02);
  396. /* set the corb write pointer to 0 */
  397. azx_writew(chip, CORBWP, 0);
  398. /* reset the corb hw read pointer */
  399. azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
  400. /* enable corb dma */
  401. azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
  402. /* RIRB set up */
  403. chip->rirb.addr = chip->rb.addr + 2048;
  404. chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
  405. azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
  406. azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
  407. /* set the rirb size to 256 entries (ULI requires explicitly) */
  408. azx_writeb(chip, RIRBSIZE, 0x02);
  409. /* reset the rirb hw write pointer */
  410. azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
  411. /* set N=1, get RIRB response interrupt for new entry */
  412. azx_writew(chip, RINTCNT, 1);
  413. /* enable rirb dma and response irq */
  414. azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
  415. chip->rirb.rp = chip->rirb.cmds = 0;
  416. }
  417. static void azx_free_cmd_io(struct azx *chip)
  418. {
  419. /* disable ringbuffer DMAs */
  420. azx_writeb(chip, RIRBCTL, 0);
  421. azx_writeb(chip, CORBCTL, 0);
  422. }
  423. /* send a command */
  424. static int azx_corb_send_cmd(struct hda_codec *codec, u32 val)
  425. {
  426. struct azx *chip = codec->bus->private_data;
  427. unsigned int wp;
  428. /* add command to corb */
  429. wp = azx_readb(chip, CORBWP);
  430. wp++;
  431. wp %= ICH6_MAX_CORB_ENTRIES;
  432. spin_lock_irq(&chip->reg_lock);
  433. chip->rirb.cmds++;
  434. chip->corb.buf[wp] = cpu_to_le32(val);
  435. azx_writel(chip, CORBWP, wp);
  436. spin_unlock_irq(&chip->reg_lock);
  437. return 0;
  438. }
  439. #define ICH6_RIRB_EX_UNSOL_EV (1<<4)
  440. /* retrieve RIRB entry - called from interrupt handler */
  441. static void azx_update_rirb(struct azx *chip)
  442. {
  443. unsigned int rp, wp;
  444. u32 res, res_ex;
  445. wp = azx_readb(chip, RIRBWP);
  446. if (wp == chip->rirb.wp)
  447. return;
  448. chip->rirb.wp = wp;
  449. while (chip->rirb.rp != wp) {
  450. chip->rirb.rp++;
  451. chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
  452. rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
  453. res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
  454. res = le32_to_cpu(chip->rirb.buf[rp]);
  455. if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
  456. snd_hda_queue_unsol_event(chip->bus, res, res_ex);
  457. else if (chip->rirb.cmds) {
  458. chip->rirb.cmds--;
  459. chip->rirb.res = res;
  460. }
  461. }
  462. }
  463. /* receive a response */
  464. static unsigned int azx_rirb_get_response(struct hda_codec *codec)
  465. {
  466. struct azx *chip = codec->bus->private_data;
  467. unsigned long timeout;
  468. again:
  469. timeout = jiffies + msecs_to_jiffies(1000);
  470. do {
  471. if (chip->polling_mode) {
  472. spin_lock_irq(&chip->reg_lock);
  473. azx_update_rirb(chip);
  474. spin_unlock_irq(&chip->reg_lock);
  475. }
  476. if (!chip->rirb.cmds)
  477. return chip->rirb.res; /* the last value */
  478. schedule_timeout_uninterruptible(1);
  479. } while (time_after_eq(timeout, jiffies));
  480. if (chip->msi) {
  481. snd_printk(KERN_WARNING "hda_intel: No response from codec, "
  482. "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
  483. free_irq(chip->irq, chip);
  484. chip->irq = -1;
  485. pci_disable_msi(chip->pci);
  486. chip->msi = 0;
  487. if (azx_acquire_irq(chip, 1) < 0)
  488. return -1;
  489. goto again;
  490. }
  491. if (!chip->polling_mode) {
  492. snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
  493. "switching to polling mode: last cmd=0x%08x\n",
  494. chip->last_cmd);
  495. chip->polling_mode = 1;
  496. goto again;
  497. }
  498. snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
  499. "switching to single_cmd mode: last cmd=0x%08x\n",
  500. chip->last_cmd);
  501. chip->rirb.rp = azx_readb(chip, RIRBWP);
  502. chip->rirb.cmds = 0;
  503. /* switch to single_cmd mode */
  504. chip->single_cmd = 1;
  505. azx_free_cmd_io(chip);
  506. return -1;
  507. }
  508. /*
  509. * Use the single immediate command instead of CORB/RIRB for simplicity
  510. *
  511. * Note: according to Intel, this is not preferred use. The command was
  512. * intended for the BIOS only, and may get confused with unsolicited
  513. * responses. So, we shouldn't use it for normal operation from the
  514. * driver.
  515. * I left the codes, however, for debugging/testing purposes.
  516. */
  517. /* send a command */
  518. static int azx_single_send_cmd(struct hda_codec *codec, u32 val)
  519. {
  520. struct azx *chip = codec->bus->private_data;
  521. int timeout = 50;
  522. while (timeout--) {
  523. /* check ICB busy bit */
  524. if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
  525. /* Clear IRV valid bit */
  526. azx_writew(chip, IRS, azx_readw(chip, IRS) |
  527. ICH6_IRS_VALID);
  528. azx_writel(chip, IC, val);
  529. azx_writew(chip, IRS, azx_readw(chip, IRS) |
  530. ICH6_IRS_BUSY);
  531. return 0;
  532. }
  533. udelay(1);
  534. }
  535. snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
  536. azx_readw(chip, IRS), val);
  537. return -EIO;
  538. }
  539. /* receive a response */
  540. static unsigned int azx_single_get_response(struct hda_codec *codec)
  541. {
  542. struct azx *chip = codec->bus->private_data;
  543. int timeout = 50;
  544. while (timeout--) {
  545. /* check IRV busy bit */
  546. if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
  547. return azx_readl(chip, IR);
  548. udelay(1);
  549. }
  550. snd_printd(SFX "get_response timeout: IRS=0x%x\n",
  551. azx_readw(chip, IRS));
  552. return (unsigned int)-1;
  553. }
  554. /*
  555. * The below are the main callbacks from hda_codec.
  556. *
  557. * They are just the skeleton to call sub-callbacks according to the
  558. * current setting of chip->single_cmd.
  559. */
  560. /* send a command */
  561. static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
  562. int direct, unsigned int verb,
  563. unsigned int para)
  564. {
  565. struct azx *chip = codec->bus->private_data;
  566. u32 val;
  567. val = (u32)(codec->addr & 0x0f) << 28;
  568. val |= (u32)direct << 27;
  569. val |= (u32)nid << 20;
  570. val |= verb << 8;
  571. val |= para;
  572. chip->last_cmd = val;
  573. if (chip->single_cmd)
  574. return azx_single_send_cmd(codec, val);
  575. else
  576. return azx_corb_send_cmd(codec, val);
  577. }
  578. /* get a response */
  579. static unsigned int azx_get_response(struct hda_codec *codec)
  580. {
  581. struct azx *chip = codec->bus->private_data;
  582. if (chip->single_cmd)
  583. return azx_single_get_response(codec);
  584. else
  585. return azx_rirb_get_response(codec);
  586. }
  587. #ifdef CONFIG_SND_HDA_POWER_SAVE
  588. static void azx_power_notify(struct hda_codec *codec);
  589. #endif
  590. /* reset codec link */
  591. static int azx_reset(struct azx *chip)
  592. {
  593. int count;
  594. /* clear STATESTS */
  595. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  596. /* reset controller */
  597. azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
  598. count = 50;
  599. while (azx_readb(chip, GCTL) && --count)
  600. msleep(1);
  601. /* delay for >= 100us for codec PLL to settle per spec
  602. * Rev 0.9 section 5.5.1
  603. */
  604. msleep(1);
  605. /* Bring controller out of reset */
  606. azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
  607. count = 50;
  608. while (!azx_readb(chip, GCTL) && --count)
  609. msleep(1);
  610. /* Brent Chartrand said to wait >= 540us for codecs to initialize */
  611. msleep(1);
  612. /* check to see if controller is ready */
  613. if (!azx_readb(chip, GCTL)) {
  614. snd_printd("azx_reset: controller not ready!\n");
  615. return -EBUSY;
  616. }
  617. /* Accept unsolicited responses */
  618. azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
  619. /* detect codecs */
  620. if (!chip->codec_mask) {
  621. chip->codec_mask = azx_readw(chip, STATESTS);
  622. snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
  623. }
  624. return 0;
  625. }
  626. /*
  627. * Lowlevel interface
  628. */
  629. /* enable interrupts */
  630. static void azx_int_enable(struct azx *chip)
  631. {
  632. /* enable controller CIE and GIE */
  633. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
  634. ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
  635. }
  636. /* disable interrupts */
  637. static void azx_int_disable(struct azx *chip)
  638. {
  639. int i;
  640. /* disable interrupts in stream descriptor */
  641. for (i = 0; i < chip->num_streams; i++) {
  642. struct azx_dev *azx_dev = &chip->azx_dev[i];
  643. azx_sd_writeb(azx_dev, SD_CTL,
  644. azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
  645. }
  646. /* disable SIE for all streams */
  647. azx_writeb(chip, INTCTL, 0);
  648. /* disable controller CIE and GIE */
  649. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
  650. ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
  651. }
  652. /* clear interrupts */
  653. static void azx_int_clear(struct azx *chip)
  654. {
  655. int i;
  656. /* clear stream status */
  657. for (i = 0; i < chip->num_streams; i++) {
  658. struct azx_dev *azx_dev = &chip->azx_dev[i];
  659. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  660. }
  661. /* clear STATESTS */
  662. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  663. /* clear rirb status */
  664. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  665. /* clear int status */
  666. azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
  667. }
  668. /* start a stream */
  669. static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
  670. {
  671. /* enable SIE */
  672. azx_writeb(chip, INTCTL,
  673. azx_readb(chip, INTCTL) | (1 << azx_dev->index));
  674. /* set DMA start and interrupt mask */
  675. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  676. SD_CTL_DMA_START | SD_INT_MASK);
  677. }
  678. /* stop a stream */
  679. static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
  680. {
  681. /* stop DMA */
  682. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  683. ~(SD_CTL_DMA_START | SD_INT_MASK));
  684. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
  685. /* disable SIE */
  686. azx_writeb(chip, INTCTL,
  687. azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
  688. }
  689. /*
  690. * reset and start the controller registers
  691. */
  692. static void azx_init_chip(struct azx *chip)
  693. {
  694. if (chip->initialized)
  695. return;
  696. /* reset controller */
  697. azx_reset(chip);
  698. /* initialize interrupts */
  699. azx_int_clear(chip);
  700. azx_int_enable(chip);
  701. /* initialize the codec command I/O */
  702. if (!chip->single_cmd)
  703. azx_init_cmd_io(chip);
  704. /* program the position buffer */
  705. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
  706. azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
  707. chip->initialized = 1;
  708. }
  709. /*
  710. * initialize the PCI registers
  711. */
  712. /* update bits in a PCI register byte */
  713. static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
  714. unsigned char mask, unsigned char val)
  715. {
  716. unsigned char data;
  717. pci_read_config_byte(pci, reg, &data);
  718. data &= ~mask;
  719. data |= (val & mask);
  720. pci_write_config_byte(pci, reg, data);
  721. }
  722. static void azx_init_pci(struct azx *chip)
  723. {
  724. /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
  725. * TCSEL == Traffic Class Select Register, which sets PCI express QOS
  726. * Ensuring these bits are 0 clears playback static on some HD Audio
  727. * codecs
  728. */
  729. update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
  730. switch (chip->driver_type) {
  731. case AZX_DRIVER_ATI:
  732. /* For ATI SB450 azalia HD audio, we need to enable snoop */
  733. update_pci_byte(chip->pci,
  734. ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  735. 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
  736. break;
  737. case AZX_DRIVER_NVIDIA:
  738. /* For NVIDIA HDA, enable snoop */
  739. update_pci_byte(chip->pci,
  740. NVIDIA_HDA_TRANSREG_ADDR,
  741. 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
  742. break;
  743. }
  744. }
  745. /*
  746. * interrupt handler
  747. */
  748. static irqreturn_t azx_interrupt(int irq, void *dev_id)
  749. {
  750. struct azx *chip = dev_id;
  751. struct azx_dev *azx_dev;
  752. u32 status;
  753. int i;
  754. spin_lock(&chip->reg_lock);
  755. status = azx_readl(chip, INTSTS);
  756. if (status == 0) {
  757. spin_unlock(&chip->reg_lock);
  758. return IRQ_NONE;
  759. }
  760. for (i = 0; i < chip->num_streams; i++) {
  761. azx_dev = &chip->azx_dev[i];
  762. if (status & azx_dev->sd_int_sta_mask) {
  763. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  764. if (azx_dev->substream && azx_dev->running) {
  765. azx_dev->period_intr++;
  766. spin_unlock(&chip->reg_lock);
  767. snd_pcm_period_elapsed(azx_dev->substream);
  768. spin_lock(&chip->reg_lock);
  769. }
  770. }
  771. }
  772. /* clear rirb int */
  773. status = azx_readb(chip, RIRBSTS);
  774. if (status & RIRB_INT_MASK) {
  775. if (!chip->single_cmd && (status & RIRB_INT_RESPONSE))
  776. azx_update_rirb(chip);
  777. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  778. }
  779. #if 0
  780. /* clear state status int */
  781. if (azx_readb(chip, STATESTS) & 0x04)
  782. azx_writeb(chip, STATESTS, 0x04);
  783. #endif
  784. spin_unlock(&chip->reg_lock);
  785. return IRQ_HANDLED;
  786. }
  787. /*
  788. * set up BDL entries
  789. */
  790. static void azx_setup_periods(struct azx_dev *azx_dev)
  791. {
  792. u32 *bdl = azx_dev->bdl;
  793. dma_addr_t dma_addr = azx_dev->substream->runtime->dma_addr;
  794. int idx;
  795. /* reset BDL address */
  796. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  797. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  798. /* program the initial BDL entries */
  799. for (idx = 0; idx < azx_dev->frags; idx++) {
  800. unsigned int off = idx << 2; /* 4 dword step */
  801. dma_addr_t addr = dma_addr + idx * azx_dev->fragsize;
  802. /* program the address field of the BDL entry */
  803. bdl[off] = cpu_to_le32((u32)addr);
  804. bdl[off+1] = cpu_to_le32(upper_32bit(addr));
  805. /* program the size field of the BDL entry */
  806. bdl[off+2] = cpu_to_le32(azx_dev->fragsize);
  807. /* program the IOC to enable interrupt when buffer completes */
  808. bdl[off+3] = cpu_to_le32(0x01);
  809. }
  810. }
  811. /*
  812. * set up the SD for streaming
  813. */
  814. static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
  815. {
  816. unsigned char val;
  817. int timeout;
  818. /* make sure the run bit is zero for SD */
  819. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  820. ~SD_CTL_DMA_START);
  821. /* reset stream */
  822. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  823. SD_CTL_STREAM_RESET);
  824. udelay(3);
  825. timeout = 300;
  826. while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  827. --timeout)
  828. ;
  829. val &= ~SD_CTL_STREAM_RESET;
  830. azx_sd_writeb(azx_dev, SD_CTL, val);
  831. udelay(3);
  832. timeout = 300;
  833. /* waiting for hardware to report that the stream is out of reset */
  834. while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  835. --timeout)
  836. ;
  837. /* program the stream_tag */
  838. azx_sd_writel(azx_dev, SD_CTL,
  839. (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
  840. (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
  841. /* program the length of samples in cyclic buffer */
  842. azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
  843. /* program the stream format */
  844. /* this value needs to be the same as the one programmed */
  845. azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
  846. /* program the stream LVI (last valid index) of the BDL */
  847. azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
  848. /* program the BDL address */
  849. /* lower BDL address */
  850. azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl_addr);
  851. /* upper BDL address */
  852. azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl_addr));
  853. /* enable the position buffer */
  854. if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
  855. azx_writel(chip, DPLBASE,
  856. (u32)chip->posbuf.addr |ICH6_DPLBASE_ENABLE);
  857. /* set the interrupt enable bits in the descriptor control register */
  858. azx_sd_writel(azx_dev, SD_CTL,
  859. azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
  860. return 0;
  861. }
  862. /*
  863. * Codec initialization
  864. */
  865. static unsigned int azx_max_codecs[] __devinitdata = {
  866. [AZX_DRIVER_ICH] = 3,
  867. [AZX_DRIVER_ATI] = 4,
  868. [AZX_DRIVER_ATIHDMI] = 4,
  869. [AZX_DRIVER_VIA] = 3, /* FIXME: correct? */
  870. [AZX_DRIVER_SIS] = 3, /* FIXME: correct? */
  871. [AZX_DRIVER_ULI] = 3, /* FIXME: correct? */
  872. [AZX_DRIVER_NVIDIA] = 3, /* FIXME: correct? */
  873. };
  874. static int __devinit azx_codec_create(struct azx *chip, const char *model)
  875. {
  876. struct hda_bus_template bus_temp;
  877. int c, codecs, audio_codecs, err;
  878. memset(&bus_temp, 0, sizeof(bus_temp));
  879. bus_temp.private_data = chip;
  880. bus_temp.modelname = model;
  881. bus_temp.pci = chip->pci;
  882. bus_temp.ops.command = azx_send_cmd;
  883. bus_temp.ops.get_response = azx_get_response;
  884. #ifdef CONFIG_SND_HDA_POWER_SAVE
  885. bus_temp.ops.pm_notify = azx_power_notify;
  886. #endif
  887. err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
  888. if (err < 0)
  889. return err;
  890. codecs = audio_codecs = 0;
  891. for (c = 0; c < AZX_MAX_CODECS; c++) {
  892. if ((chip->codec_mask & (1 << c)) & probe_mask) {
  893. struct hda_codec *codec;
  894. err = snd_hda_codec_new(chip->bus, c, &codec);
  895. if (err < 0)
  896. continue;
  897. codecs++;
  898. if (codec->afg)
  899. audio_codecs++;
  900. }
  901. }
  902. if (!audio_codecs) {
  903. /* probe additional slots if no codec is found */
  904. for (; c < azx_max_codecs[chip->driver_type]; c++) {
  905. if ((chip->codec_mask & (1 << c)) & probe_mask) {
  906. err = snd_hda_codec_new(chip->bus, c, NULL);
  907. if (err < 0)
  908. continue;
  909. codecs++;
  910. }
  911. }
  912. }
  913. if (!codecs) {
  914. snd_printk(KERN_ERR SFX "no codecs initialized\n");
  915. return -ENXIO;
  916. }
  917. return 0;
  918. }
  919. /*
  920. * PCM support
  921. */
  922. /* assign a stream for the PCM */
  923. static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
  924. {
  925. int dev, i, nums;
  926. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  927. dev = chip->playback_index_offset;
  928. nums = chip->playback_streams;
  929. } else {
  930. dev = chip->capture_index_offset;
  931. nums = chip->capture_streams;
  932. }
  933. for (i = 0; i < nums; i++, dev++)
  934. if (!chip->azx_dev[dev].opened) {
  935. chip->azx_dev[dev].opened = 1;
  936. return &chip->azx_dev[dev];
  937. }
  938. return NULL;
  939. }
  940. /* release the assigned stream */
  941. static inline void azx_release_device(struct azx_dev *azx_dev)
  942. {
  943. azx_dev->opened = 0;
  944. }
  945. static struct snd_pcm_hardware azx_pcm_hw = {
  946. .info = (SNDRV_PCM_INFO_MMAP |
  947. SNDRV_PCM_INFO_INTERLEAVED |
  948. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  949. SNDRV_PCM_INFO_MMAP_VALID |
  950. /* No full-resume yet implemented */
  951. /* SNDRV_PCM_INFO_RESUME |*/
  952. SNDRV_PCM_INFO_PAUSE),
  953. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  954. .rates = SNDRV_PCM_RATE_48000,
  955. .rate_min = 48000,
  956. .rate_max = 48000,
  957. .channels_min = 2,
  958. .channels_max = 2,
  959. .buffer_bytes_max = AZX_MAX_BUF_SIZE,
  960. .period_bytes_min = 128,
  961. .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
  962. .periods_min = 2,
  963. .periods_max = AZX_MAX_FRAG,
  964. .fifo_size = 0,
  965. };
  966. struct azx_pcm {
  967. struct azx *chip;
  968. struct hda_codec *codec;
  969. struct hda_pcm_stream *hinfo[2];
  970. };
  971. static int azx_pcm_open(struct snd_pcm_substream *substream)
  972. {
  973. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  974. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  975. struct azx *chip = apcm->chip;
  976. struct azx_dev *azx_dev;
  977. struct snd_pcm_runtime *runtime = substream->runtime;
  978. unsigned long flags;
  979. int err;
  980. mutex_lock(&chip->open_mutex);
  981. azx_dev = azx_assign_device(chip, substream->stream);
  982. if (azx_dev == NULL) {
  983. mutex_unlock(&chip->open_mutex);
  984. return -EBUSY;
  985. }
  986. runtime->hw = azx_pcm_hw;
  987. runtime->hw.channels_min = hinfo->channels_min;
  988. runtime->hw.channels_max = hinfo->channels_max;
  989. runtime->hw.formats = hinfo->formats;
  990. runtime->hw.rates = hinfo->rates;
  991. snd_pcm_limit_hw_rates(runtime);
  992. snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
  993. snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
  994. 128);
  995. snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
  996. 128);
  997. snd_hda_power_up(apcm->codec);
  998. err = hinfo->ops.open(hinfo, apcm->codec, substream);
  999. if (err < 0) {
  1000. azx_release_device(azx_dev);
  1001. snd_hda_power_down(apcm->codec);
  1002. mutex_unlock(&chip->open_mutex);
  1003. return err;
  1004. }
  1005. spin_lock_irqsave(&chip->reg_lock, flags);
  1006. azx_dev->substream = substream;
  1007. azx_dev->running = 0;
  1008. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1009. runtime->private_data = azx_dev;
  1010. mutex_unlock(&chip->open_mutex);
  1011. return 0;
  1012. }
  1013. static int azx_pcm_close(struct snd_pcm_substream *substream)
  1014. {
  1015. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1016. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1017. struct azx *chip = apcm->chip;
  1018. struct azx_dev *azx_dev = get_azx_dev(substream);
  1019. unsigned long flags;
  1020. mutex_lock(&chip->open_mutex);
  1021. spin_lock_irqsave(&chip->reg_lock, flags);
  1022. azx_dev->substream = NULL;
  1023. azx_dev->running = 0;
  1024. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1025. azx_release_device(azx_dev);
  1026. hinfo->ops.close(hinfo, apcm->codec, substream);
  1027. snd_hda_power_down(apcm->codec);
  1028. mutex_unlock(&chip->open_mutex);
  1029. return 0;
  1030. }
  1031. static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
  1032. struct snd_pcm_hw_params *hw_params)
  1033. {
  1034. return snd_pcm_lib_malloc_pages(substream,
  1035. params_buffer_bytes(hw_params));
  1036. }
  1037. static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
  1038. {
  1039. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1040. struct azx_dev *azx_dev = get_azx_dev(substream);
  1041. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1042. /* reset BDL address */
  1043. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  1044. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  1045. azx_sd_writel(azx_dev, SD_CTL, 0);
  1046. hinfo->ops.cleanup(hinfo, apcm->codec, substream);
  1047. return snd_pcm_lib_free_pages(substream);
  1048. }
  1049. static int azx_pcm_prepare(struct snd_pcm_substream *substream)
  1050. {
  1051. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1052. struct azx *chip = apcm->chip;
  1053. struct azx_dev *azx_dev = get_azx_dev(substream);
  1054. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1055. struct snd_pcm_runtime *runtime = substream->runtime;
  1056. azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
  1057. azx_dev->fragsize = snd_pcm_lib_period_bytes(substream);
  1058. azx_dev->frags = azx_dev->bufsize / azx_dev->fragsize;
  1059. azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
  1060. runtime->channels,
  1061. runtime->format,
  1062. hinfo->maxbps);
  1063. if (!azx_dev->format_val) {
  1064. snd_printk(KERN_ERR SFX
  1065. "invalid format_val, rate=%d, ch=%d, format=%d\n",
  1066. runtime->rate, runtime->channels, runtime->format);
  1067. return -EINVAL;
  1068. }
  1069. snd_printdd("azx_pcm_prepare: bufsize=0x%x, fragsize=0x%x, "
  1070. "format=0x%x\n",
  1071. azx_dev->bufsize, azx_dev->fragsize, azx_dev->format_val);
  1072. azx_setup_periods(azx_dev);
  1073. azx_setup_controller(chip, azx_dev);
  1074. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  1075. azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
  1076. else
  1077. azx_dev->fifo_size = 0;
  1078. return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
  1079. azx_dev->format_val, substream);
  1080. }
  1081. static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
  1082. {
  1083. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1084. struct azx_dev *azx_dev = get_azx_dev(substream);
  1085. struct azx *chip = apcm->chip;
  1086. int err = 0;
  1087. spin_lock(&chip->reg_lock);
  1088. switch (cmd) {
  1089. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1090. case SNDRV_PCM_TRIGGER_RESUME:
  1091. case SNDRV_PCM_TRIGGER_START:
  1092. azx_stream_start(chip, azx_dev);
  1093. azx_dev->running = 1;
  1094. break;
  1095. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1096. case SNDRV_PCM_TRIGGER_SUSPEND:
  1097. case SNDRV_PCM_TRIGGER_STOP:
  1098. azx_stream_stop(chip, azx_dev);
  1099. azx_dev->running = 0;
  1100. break;
  1101. default:
  1102. err = -EINVAL;
  1103. }
  1104. spin_unlock(&chip->reg_lock);
  1105. if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH ||
  1106. cmd == SNDRV_PCM_TRIGGER_SUSPEND ||
  1107. cmd == SNDRV_PCM_TRIGGER_STOP) {
  1108. int timeout = 5000;
  1109. while ((azx_sd_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START) &&
  1110. --timeout)
  1111. ;
  1112. }
  1113. return err;
  1114. }
  1115. static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
  1116. {
  1117. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1118. struct azx *chip = apcm->chip;
  1119. struct azx_dev *azx_dev = get_azx_dev(substream);
  1120. unsigned int pos;
  1121. if (chip->position_fix == POS_FIX_POSBUF ||
  1122. chip->position_fix == POS_FIX_AUTO) {
  1123. /* use the position buffer */
  1124. pos = le32_to_cpu(*azx_dev->posbuf);
  1125. if (chip->position_fix == POS_FIX_AUTO &&
  1126. azx_dev->period_intr == 1 && !pos) {
  1127. printk(KERN_WARNING
  1128. "hda-intel: Invalid position buffer, "
  1129. "using LPIB read method instead.\n");
  1130. chip->position_fix = POS_FIX_NONE;
  1131. goto read_lpib;
  1132. }
  1133. } else {
  1134. read_lpib:
  1135. /* read LPIB */
  1136. pos = azx_sd_readl(azx_dev, SD_LPIB);
  1137. if (chip->position_fix == POS_FIX_FIFO)
  1138. pos += azx_dev->fifo_size;
  1139. }
  1140. if (pos >= azx_dev->bufsize)
  1141. pos = 0;
  1142. return bytes_to_frames(substream->runtime, pos);
  1143. }
  1144. static struct snd_pcm_ops azx_pcm_ops = {
  1145. .open = azx_pcm_open,
  1146. .close = azx_pcm_close,
  1147. .ioctl = snd_pcm_lib_ioctl,
  1148. .hw_params = azx_pcm_hw_params,
  1149. .hw_free = azx_pcm_hw_free,
  1150. .prepare = azx_pcm_prepare,
  1151. .trigger = azx_pcm_trigger,
  1152. .pointer = azx_pcm_pointer,
  1153. };
  1154. static void azx_pcm_free(struct snd_pcm *pcm)
  1155. {
  1156. kfree(pcm->private_data);
  1157. }
  1158. static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
  1159. struct hda_pcm *cpcm, int pcm_dev)
  1160. {
  1161. int err;
  1162. struct snd_pcm *pcm;
  1163. struct azx_pcm *apcm;
  1164. /* if no substreams are defined for both playback and capture,
  1165. * it's just a placeholder. ignore it.
  1166. */
  1167. if (!cpcm->stream[0].substreams && !cpcm->stream[1].substreams)
  1168. return 0;
  1169. snd_assert(cpcm->name, return -EINVAL);
  1170. err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
  1171. cpcm->stream[0].substreams,
  1172. cpcm->stream[1].substreams,
  1173. &pcm);
  1174. if (err < 0)
  1175. return err;
  1176. strcpy(pcm->name, cpcm->name);
  1177. apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
  1178. if (apcm == NULL)
  1179. return -ENOMEM;
  1180. apcm->chip = chip;
  1181. apcm->codec = codec;
  1182. apcm->hinfo[0] = &cpcm->stream[0];
  1183. apcm->hinfo[1] = &cpcm->stream[1];
  1184. pcm->private_data = apcm;
  1185. pcm->private_free = azx_pcm_free;
  1186. if (cpcm->stream[0].substreams)
  1187. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
  1188. if (cpcm->stream[1].substreams)
  1189. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
  1190. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
  1191. snd_dma_pci_data(chip->pci),
  1192. 1024 * 64, 1024 * 1024);
  1193. chip->pcm[pcm_dev] = pcm;
  1194. if (chip->pcm_devs < pcm_dev + 1)
  1195. chip->pcm_devs = pcm_dev + 1;
  1196. return 0;
  1197. }
  1198. static int __devinit azx_pcm_create(struct azx *chip)
  1199. {
  1200. struct hda_codec *codec;
  1201. int c, err;
  1202. int pcm_dev;
  1203. err = snd_hda_build_pcms(chip->bus);
  1204. if (err < 0)
  1205. return err;
  1206. /* create audio PCMs */
  1207. pcm_dev = 0;
  1208. list_for_each_entry(codec, &chip->bus->codec_list, list) {
  1209. for (c = 0; c < codec->num_pcms; c++) {
  1210. if (codec->pcm_info[c].is_modem)
  1211. continue; /* create later */
  1212. if (pcm_dev >= AZX_MAX_AUDIO_PCMS) {
  1213. snd_printk(KERN_ERR SFX
  1214. "Too many audio PCMs\n");
  1215. return -EINVAL;
  1216. }
  1217. err = create_codec_pcm(chip, codec,
  1218. &codec->pcm_info[c], pcm_dev);
  1219. if (err < 0)
  1220. return err;
  1221. pcm_dev++;
  1222. }
  1223. }
  1224. /* create modem PCMs */
  1225. pcm_dev = AZX_MAX_AUDIO_PCMS;
  1226. list_for_each_entry(codec, &chip->bus->codec_list, list) {
  1227. for (c = 0; c < codec->num_pcms; c++) {
  1228. if (!codec->pcm_info[c].is_modem)
  1229. continue; /* already created */
  1230. if (pcm_dev >= AZX_MAX_PCMS) {
  1231. snd_printk(KERN_ERR SFX
  1232. "Too many modem PCMs\n");
  1233. return -EINVAL;
  1234. }
  1235. err = create_codec_pcm(chip, codec,
  1236. &codec->pcm_info[c], pcm_dev);
  1237. if (err < 0)
  1238. return err;
  1239. chip->pcm[pcm_dev]->dev_class = SNDRV_PCM_CLASS_MODEM;
  1240. pcm_dev++;
  1241. }
  1242. }
  1243. return 0;
  1244. }
  1245. /*
  1246. * mixer creation - all stuff is implemented in hda module
  1247. */
  1248. static int __devinit azx_mixer_create(struct azx *chip)
  1249. {
  1250. return snd_hda_build_controls(chip->bus);
  1251. }
  1252. /*
  1253. * initialize SD streams
  1254. */
  1255. static int __devinit azx_init_stream(struct azx *chip)
  1256. {
  1257. int i;
  1258. /* initialize each stream (aka device)
  1259. * assign the starting bdl address to each stream (device)
  1260. * and initialize
  1261. */
  1262. for (i = 0; i < chip->num_streams; i++) {
  1263. unsigned int off = sizeof(u32) * (i * AZX_MAX_FRAG * 4);
  1264. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1265. azx_dev->bdl = (u32 *)(chip->bdl.area + off);
  1266. azx_dev->bdl_addr = chip->bdl.addr + off;
  1267. azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
  1268. /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  1269. azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
  1270. /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
  1271. azx_dev->sd_int_sta_mask = 1 << i;
  1272. /* stream tag: must be non-zero and unique */
  1273. azx_dev->index = i;
  1274. azx_dev->stream_tag = i + 1;
  1275. }
  1276. return 0;
  1277. }
  1278. static int azx_acquire_irq(struct azx *chip, int do_disconnect)
  1279. {
  1280. if (request_irq(chip->pci->irq, azx_interrupt,
  1281. chip->msi ? 0 : IRQF_SHARED,
  1282. "HDA Intel", chip)) {
  1283. printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
  1284. "disabling device\n", chip->pci->irq);
  1285. if (do_disconnect)
  1286. snd_card_disconnect(chip->card);
  1287. return -1;
  1288. }
  1289. chip->irq = chip->pci->irq;
  1290. pci_intx(chip->pci, !chip->msi);
  1291. return 0;
  1292. }
  1293. static void azx_stop_chip(struct azx *chip)
  1294. {
  1295. if (!chip->initialized)
  1296. return;
  1297. /* disable interrupts */
  1298. azx_int_disable(chip);
  1299. azx_int_clear(chip);
  1300. /* disable CORB/RIRB */
  1301. azx_free_cmd_io(chip);
  1302. /* disable position buffer */
  1303. azx_writel(chip, DPLBASE, 0);
  1304. azx_writel(chip, DPUBASE, 0);
  1305. chip->initialized = 0;
  1306. }
  1307. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1308. /* power-up/down the controller */
  1309. static void azx_power_notify(struct hda_codec *codec)
  1310. {
  1311. struct azx *chip = codec->bus->private_data;
  1312. struct hda_codec *c;
  1313. int power_on = 0;
  1314. list_for_each_entry(c, &codec->bus->codec_list, list) {
  1315. if (c->power_on) {
  1316. power_on = 1;
  1317. break;
  1318. }
  1319. }
  1320. if (power_on)
  1321. azx_init_chip(chip);
  1322. else if (chip->running && power_save_controller)
  1323. azx_stop_chip(chip);
  1324. }
  1325. #endif /* CONFIG_SND_HDA_POWER_SAVE */
  1326. #ifdef CONFIG_PM
  1327. /*
  1328. * power management
  1329. */
  1330. static int azx_suspend(struct pci_dev *pci, pm_message_t state)
  1331. {
  1332. struct snd_card *card = pci_get_drvdata(pci);
  1333. struct azx *chip = card->private_data;
  1334. int i;
  1335. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  1336. for (i = 0; i < chip->pcm_devs; i++)
  1337. snd_pcm_suspend_all(chip->pcm[i]);
  1338. if (chip->initialized)
  1339. snd_hda_suspend(chip->bus, state);
  1340. azx_stop_chip(chip);
  1341. if (chip->irq >= 0) {
  1342. synchronize_irq(chip->irq);
  1343. free_irq(chip->irq, chip);
  1344. chip->irq = -1;
  1345. }
  1346. if (chip->msi)
  1347. pci_disable_msi(chip->pci);
  1348. pci_disable_device(pci);
  1349. pci_save_state(pci);
  1350. pci_set_power_state(pci, pci_choose_state(pci, state));
  1351. return 0;
  1352. }
  1353. static int azx_resume(struct pci_dev *pci)
  1354. {
  1355. struct snd_card *card = pci_get_drvdata(pci);
  1356. struct azx *chip = card->private_data;
  1357. pci_set_power_state(pci, PCI_D0);
  1358. pci_restore_state(pci);
  1359. if (pci_enable_device(pci) < 0) {
  1360. printk(KERN_ERR "hda-intel: pci_enable_device failed, "
  1361. "disabling device\n");
  1362. snd_card_disconnect(card);
  1363. return -EIO;
  1364. }
  1365. pci_set_master(pci);
  1366. if (chip->msi)
  1367. if (pci_enable_msi(pci) < 0)
  1368. chip->msi = 0;
  1369. if (azx_acquire_irq(chip, 1) < 0)
  1370. return -EIO;
  1371. azx_init_pci(chip);
  1372. if (snd_hda_codecs_inuse(chip->bus))
  1373. azx_init_chip(chip);
  1374. snd_hda_resume(chip->bus);
  1375. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  1376. return 0;
  1377. }
  1378. #endif /* CONFIG_PM */
  1379. /*
  1380. * destructor
  1381. */
  1382. static int azx_free(struct azx *chip)
  1383. {
  1384. if (chip->initialized) {
  1385. int i;
  1386. for (i = 0; i < chip->num_streams; i++)
  1387. azx_stream_stop(chip, &chip->azx_dev[i]);
  1388. azx_stop_chip(chip);
  1389. }
  1390. if (chip->irq >= 0) {
  1391. synchronize_irq(chip->irq);
  1392. free_irq(chip->irq, (void*)chip);
  1393. }
  1394. if (chip->msi)
  1395. pci_disable_msi(chip->pci);
  1396. if (chip->remap_addr)
  1397. iounmap(chip->remap_addr);
  1398. if (chip->bdl.area)
  1399. snd_dma_free_pages(&chip->bdl);
  1400. if (chip->rb.area)
  1401. snd_dma_free_pages(&chip->rb);
  1402. if (chip->posbuf.area)
  1403. snd_dma_free_pages(&chip->posbuf);
  1404. pci_release_regions(chip->pci);
  1405. pci_disable_device(chip->pci);
  1406. kfree(chip->azx_dev);
  1407. kfree(chip);
  1408. return 0;
  1409. }
  1410. static int azx_dev_free(struct snd_device *device)
  1411. {
  1412. return azx_free(device->device_data);
  1413. }
  1414. /*
  1415. * white/black-listing for position_fix
  1416. */
  1417. static struct snd_pci_quirk position_fix_list[] __devinitdata = {
  1418. SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_NONE),
  1419. SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_NONE),
  1420. {}
  1421. };
  1422. static int __devinit check_position_fix(struct azx *chip, int fix)
  1423. {
  1424. const struct snd_pci_quirk *q;
  1425. if (fix == POS_FIX_AUTO) {
  1426. q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
  1427. if (q) {
  1428. printk(KERN_INFO
  1429. "hda_intel: position_fix set to %d "
  1430. "for device %04x:%04x\n",
  1431. q->value, q->subvendor, q->subdevice);
  1432. return q->value;
  1433. }
  1434. }
  1435. return fix;
  1436. }
  1437. /*
  1438. * black-lists for probe_mask
  1439. */
  1440. static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
  1441. /* Thinkpad often breaks the controller communication when accessing
  1442. * to the non-working (or non-existing) modem codec slot.
  1443. */
  1444. SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
  1445. SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
  1446. SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
  1447. {}
  1448. };
  1449. static void __devinit check_probe_mask(struct azx *chip)
  1450. {
  1451. const struct snd_pci_quirk *q;
  1452. if (probe_mask == -1) {
  1453. q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
  1454. if (q) {
  1455. printk(KERN_INFO
  1456. "hda_intel: probe_mask set to 0x%x "
  1457. "for device %04x:%04x\n",
  1458. q->value, q->subvendor, q->subdevice);
  1459. probe_mask = q->value;
  1460. }
  1461. }
  1462. }
  1463. /*
  1464. * constructor
  1465. */
  1466. static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
  1467. int driver_type,
  1468. struct azx **rchip)
  1469. {
  1470. struct azx *chip;
  1471. int err;
  1472. static struct snd_device_ops ops = {
  1473. .dev_free = azx_dev_free,
  1474. };
  1475. *rchip = NULL;
  1476. err = pci_enable_device(pci);
  1477. if (err < 0)
  1478. return err;
  1479. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  1480. if (!chip) {
  1481. snd_printk(KERN_ERR SFX "cannot allocate chip\n");
  1482. pci_disable_device(pci);
  1483. return -ENOMEM;
  1484. }
  1485. spin_lock_init(&chip->reg_lock);
  1486. mutex_init(&chip->open_mutex);
  1487. chip->card = card;
  1488. chip->pci = pci;
  1489. chip->irq = -1;
  1490. chip->driver_type = driver_type;
  1491. chip->msi = enable_msi;
  1492. chip->position_fix = check_position_fix(chip, position_fix);
  1493. check_probe_mask(chip);
  1494. chip->single_cmd = single_cmd;
  1495. #if BITS_PER_LONG != 64
  1496. /* Fix up base address on ULI M5461 */
  1497. if (chip->driver_type == AZX_DRIVER_ULI) {
  1498. u16 tmp3;
  1499. pci_read_config_word(pci, 0x40, &tmp3);
  1500. pci_write_config_word(pci, 0x40, tmp3 | 0x10);
  1501. pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
  1502. }
  1503. #endif
  1504. err = pci_request_regions(pci, "ICH HD audio");
  1505. if (err < 0) {
  1506. kfree(chip);
  1507. pci_disable_device(pci);
  1508. return err;
  1509. }
  1510. chip->addr = pci_resource_start(pci, 0);
  1511. chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
  1512. if (chip->remap_addr == NULL) {
  1513. snd_printk(KERN_ERR SFX "ioremap error\n");
  1514. err = -ENXIO;
  1515. goto errout;
  1516. }
  1517. if (chip->msi)
  1518. if (pci_enable_msi(pci) < 0)
  1519. chip->msi = 0;
  1520. if (azx_acquire_irq(chip, 0) < 0) {
  1521. err = -EBUSY;
  1522. goto errout;
  1523. }
  1524. pci_set_master(pci);
  1525. synchronize_irq(chip->irq);
  1526. switch (chip->driver_type) {
  1527. case AZX_DRIVER_ULI:
  1528. chip->playback_streams = ULI_NUM_PLAYBACK;
  1529. chip->capture_streams = ULI_NUM_CAPTURE;
  1530. chip->playback_index_offset = ULI_PLAYBACK_INDEX;
  1531. chip->capture_index_offset = ULI_CAPTURE_INDEX;
  1532. break;
  1533. case AZX_DRIVER_ATIHDMI:
  1534. chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
  1535. chip->capture_streams = ATIHDMI_NUM_CAPTURE;
  1536. chip->playback_index_offset = ATIHDMI_PLAYBACK_INDEX;
  1537. chip->capture_index_offset = ATIHDMI_CAPTURE_INDEX;
  1538. break;
  1539. default:
  1540. chip->playback_streams = ICH6_NUM_PLAYBACK;
  1541. chip->capture_streams = ICH6_NUM_CAPTURE;
  1542. chip->playback_index_offset = ICH6_PLAYBACK_INDEX;
  1543. chip->capture_index_offset = ICH6_CAPTURE_INDEX;
  1544. break;
  1545. }
  1546. chip->num_streams = chip->playback_streams + chip->capture_streams;
  1547. chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
  1548. GFP_KERNEL);
  1549. if (!chip->azx_dev) {
  1550. snd_printk(KERN_ERR "cannot malloc azx_dev\n");
  1551. goto errout;
  1552. }
  1553. /* allocate memory for the BDL for each stream */
  1554. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  1555. snd_dma_pci_data(chip->pci),
  1556. BDL_SIZE, &chip->bdl);
  1557. if (err < 0) {
  1558. snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
  1559. goto errout;
  1560. }
  1561. /* allocate memory for the position buffer */
  1562. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  1563. snd_dma_pci_data(chip->pci),
  1564. chip->num_streams * 8, &chip->posbuf);
  1565. if (err < 0) {
  1566. snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
  1567. goto errout;
  1568. }
  1569. /* allocate CORB/RIRB */
  1570. if (!chip->single_cmd) {
  1571. err = azx_alloc_cmd_io(chip);
  1572. if (err < 0)
  1573. goto errout;
  1574. }
  1575. /* initialize streams */
  1576. azx_init_stream(chip);
  1577. /* initialize chip */
  1578. azx_init_pci(chip);
  1579. azx_init_chip(chip);
  1580. /* codec detection */
  1581. if (!chip->codec_mask) {
  1582. snd_printk(KERN_ERR SFX "no codecs found!\n");
  1583. err = -ENODEV;
  1584. goto errout;
  1585. }
  1586. err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
  1587. if (err <0) {
  1588. snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
  1589. goto errout;
  1590. }
  1591. strcpy(card->driver, "HDA-Intel");
  1592. strcpy(card->shortname, driver_short_names[chip->driver_type]);
  1593. sprintf(card->longname, "%s at 0x%lx irq %i",
  1594. card->shortname, chip->addr, chip->irq);
  1595. *rchip = chip;
  1596. return 0;
  1597. errout:
  1598. azx_free(chip);
  1599. return err;
  1600. }
  1601. static void power_down_all_codecs(struct azx *chip)
  1602. {
  1603. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1604. /* The codecs were powered up in snd_hda_codec_new().
  1605. * Now all initialization done, so turn them down if possible
  1606. */
  1607. struct hda_codec *codec;
  1608. list_for_each_entry(codec, &chip->bus->codec_list, list) {
  1609. snd_hda_power_down(codec);
  1610. }
  1611. #endif
  1612. }
  1613. static int __devinit azx_probe(struct pci_dev *pci,
  1614. const struct pci_device_id *pci_id)
  1615. {
  1616. struct snd_card *card;
  1617. struct azx *chip;
  1618. int err;
  1619. card = snd_card_new(index, id, THIS_MODULE, 0);
  1620. if (!card) {
  1621. snd_printk(KERN_ERR SFX "Error creating card!\n");
  1622. return -ENOMEM;
  1623. }
  1624. err = azx_create(card, pci, pci_id->driver_data, &chip);
  1625. if (err < 0) {
  1626. snd_card_free(card);
  1627. return err;
  1628. }
  1629. card->private_data = chip;
  1630. /* create codec instances */
  1631. err = azx_codec_create(chip, model);
  1632. if (err < 0) {
  1633. snd_card_free(card);
  1634. return err;
  1635. }
  1636. /* create PCM streams */
  1637. err = azx_pcm_create(chip);
  1638. if (err < 0) {
  1639. snd_card_free(card);
  1640. return err;
  1641. }
  1642. /* create mixer controls */
  1643. err = azx_mixer_create(chip);
  1644. if (err < 0) {
  1645. snd_card_free(card);
  1646. return err;
  1647. }
  1648. snd_card_set_dev(card, &pci->dev);
  1649. err = snd_card_register(card);
  1650. if (err < 0) {
  1651. snd_card_free(card);
  1652. return err;
  1653. }
  1654. pci_set_drvdata(pci, card);
  1655. chip->running = 1;
  1656. power_down_all_codecs(chip);
  1657. return err;
  1658. }
  1659. static void __devexit azx_remove(struct pci_dev *pci)
  1660. {
  1661. snd_card_free(pci_get_drvdata(pci));
  1662. pci_set_drvdata(pci, NULL);
  1663. }
  1664. /* PCI IDs */
  1665. static struct pci_device_id azx_ids[] = {
  1666. { 0x8086, 0x2668, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH6 */
  1667. { 0x8086, 0x27d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH7 */
  1668. { 0x8086, 0x269a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ESB2 */
  1669. { 0x8086, 0x284b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH8 */
  1670. { 0x8086, 0x293e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
  1671. { 0x8086, 0x293f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
  1672. { 0x1002, 0x437b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB450 */
  1673. { 0x1002, 0x4383, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB600 */
  1674. { 0x1002, 0x793b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS600 HDMI */
  1675. { 0x1002, 0x7919, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS690 HDMI */
  1676. { 0x1002, 0x960c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS780 HDMI */
  1677. { 0x1002, 0xaa00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI R600 HDMI */
  1678. { 0x1106, 0x3288, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_VIA }, /* VIA VT8251/VT8237A */
  1679. { 0x1039, 0x7502, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SIS }, /* SIS966 */
  1680. { 0x10b9, 0x5461, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ULI }, /* ULI M5461 */
  1681. { 0x10de, 0x026c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP51 */
  1682. { 0x10de, 0x0371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP55 */
  1683. { 0x10de, 0x03e4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
  1684. { 0x10de, 0x03f0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
  1685. { 0x10de, 0x044a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
  1686. { 0x10de, 0x044b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
  1687. { 0x10de, 0x055c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
  1688. { 0x10de, 0x055d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
  1689. { 0x10de, 0x07fc, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP73 */
  1690. { 0x10de, 0x07fd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP73 */
  1691. { 0x10de, 0x0774, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
  1692. { 0x10de, 0x0775, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
  1693. { 0x10de, 0x0776, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
  1694. { 0x10de, 0x0777, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
  1695. { 0x10de, 0x0ac0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
  1696. { 0x10de, 0x0ac1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
  1697. { 0x10de, 0x0ac2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
  1698. { 0x10de, 0x0ac3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
  1699. { 0, }
  1700. };
  1701. MODULE_DEVICE_TABLE(pci, azx_ids);
  1702. /* pci_driver definition */
  1703. static struct pci_driver driver = {
  1704. .name = "HDA Intel",
  1705. .id_table = azx_ids,
  1706. .probe = azx_probe,
  1707. .remove = __devexit_p(azx_remove),
  1708. #ifdef CONFIG_PM
  1709. .suspend = azx_suspend,
  1710. .resume = azx_resume,
  1711. #endif
  1712. };
  1713. static int __init alsa_card_azx_init(void)
  1714. {
  1715. return pci_register_driver(&driver);
  1716. }
  1717. static void __exit alsa_card_azx_exit(void)
  1718. {
  1719. pci_unregister_driver(&driver);
  1720. }
  1721. module_init(alsa_card_azx_init)
  1722. module_exit(alsa_card_azx_exit)