emu10k1_main.c 63 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976
  1. /*
  2. * Copyright (c) by Jaroslav Kysela <perex@perex.cz>
  3. * Creative Labs, Inc.
  4. * Routines for control of EMU10K1 chips
  5. *
  6. * Copyright (c) by James Courtier-Dutton <James@superbug.co.uk>
  7. * Added support for Audigy 2 Value.
  8. * Added EMU 1010 support.
  9. * General bug fixes and enhancements.
  10. *
  11. *
  12. * BUGS:
  13. * --
  14. *
  15. * TODO:
  16. * --
  17. *
  18. * This program is free software; you can redistribute it and/or modify
  19. * it under the terms of the GNU General Public License as published by
  20. * the Free Software Foundation; either version 2 of the License, or
  21. * (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  31. *
  32. */
  33. #include <linux/sched.h>
  34. #include <linux/kthread.h>
  35. #include <sound/driver.h>
  36. #include <linux/delay.h>
  37. #include <linux/init.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/pci.h>
  40. #include <linux/slab.h>
  41. #include <linux/vmalloc.h>
  42. #include <linux/mutex.h>
  43. #include <sound/core.h>
  44. #include <sound/emu10k1.h>
  45. #include <linux/firmware.h>
  46. #include "p16v.h"
  47. #include "tina2.h"
  48. #include "p17v.h"
  49. #define HANA_FILENAME "emu/hana.fw"
  50. #define DOCK_FILENAME "emu/audio_dock.fw"
  51. #define EMU1010B_FILENAME "emu/emu1010b.fw"
  52. #define MICRO_DOCK_FILENAME "emu/micro_dock.fw"
  53. #define EMU1010_NOTEBOOK_FILENAME "emu/emu1010_notebook.fw"
  54. MODULE_FIRMWARE(HANA_FILENAME);
  55. MODULE_FIRMWARE(DOCK_FILENAME);
  56. MODULE_FIRMWARE(EMU1010B_FILENAME);
  57. MODULE_FIRMWARE(MICRO_DOCK_FILENAME);
  58. MODULE_FIRMWARE(EMU1010_NOTEBOOK_FILENAME);
  59. /*************************************************************************
  60. * EMU10K1 init / done
  61. *************************************************************************/
  62. void snd_emu10k1_voice_init(struct snd_emu10k1 * emu, int ch)
  63. {
  64. snd_emu10k1_ptr_write(emu, DCYSUSV, ch, 0);
  65. snd_emu10k1_ptr_write(emu, IP, ch, 0);
  66. snd_emu10k1_ptr_write(emu, VTFT, ch, 0xffff);
  67. snd_emu10k1_ptr_write(emu, CVCF, ch, 0xffff);
  68. snd_emu10k1_ptr_write(emu, PTRX, ch, 0);
  69. snd_emu10k1_ptr_write(emu, CPF, ch, 0);
  70. snd_emu10k1_ptr_write(emu, CCR, ch, 0);
  71. snd_emu10k1_ptr_write(emu, PSST, ch, 0);
  72. snd_emu10k1_ptr_write(emu, DSL, ch, 0x10);
  73. snd_emu10k1_ptr_write(emu, CCCA, ch, 0);
  74. snd_emu10k1_ptr_write(emu, Z1, ch, 0);
  75. snd_emu10k1_ptr_write(emu, Z2, ch, 0);
  76. snd_emu10k1_ptr_write(emu, FXRT, ch, 0x32100000);
  77. snd_emu10k1_ptr_write(emu, ATKHLDM, ch, 0);
  78. snd_emu10k1_ptr_write(emu, DCYSUSM, ch, 0);
  79. snd_emu10k1_ptr_write(emu, IFATN, ch, 0xffff);
  80. snd_emu10k1_ptr_write(emu, PEFE, ch, 0);
  81. snd_emu10k1_ptr_write(emu, FMMOD, ch, 0);
  82. snd_emu10k1_ptr_write(emu, TREMFRQ, ch, 24); /* 1 Hz */
  83. snd_emu10k1_ptr_write(emu, FM2FRQ2, ch, 24); /* 1 Hz */
  84. snd_emu10k1_ptr_write(emu, TEMPENV, ch, 0);
  85. /*** these are last so OFF prevents writing ***/
  86. snd_emu10k1_ptr_write(emu, LFOVAL2, ch, 0);
  87. snd_emu10k1_ptr_write(emu, LFOVAL1, ch, 0);
  88. snd_emu10k1_ptr_write(emu, ATKHLDV, ch, 0);
  89. snd_emu10k1_ptr_write(emu, ENVVOL, ch, 0);
  90. snd_emu10k1_ptr_write(emu, ENVVAL, ch, 0);
  91. /* Audigy extra stuffs */
  92. if (emu->audigy) {
  93. snd_emu10k1_ptr_write(emu, 0x4c, ch, 0); /* ?? */
  94. snd_emu10k1_ptr_write(emu, 0x4d, ch, 0); /* ?? */
  95. snd_emu10k1_ptr_write(emu, 0x4e, ch, 0); /* ?? */
  96. snd_emu10k1_ptr_write(emu, 0x4f, ch, 0); /* ?? */
  97. snd_emu10k1_ptr_write(emu, A_FXRT1, ch, 0x03020100);
  98. snd_emu10k1_ptr_write(emu, A_FXRT2, ch, 0x3f3f3f3f);
  99. snd_emu10k1_ptr_write(emu, A_SENDAMOUNTS, ch, 0);
  100. }
  101. }
  102. static unsigned int spi_dac_init[] = {
  103. 0x00ff,
  104. 0x02ff,
  105. 0x0400,
  106. 0x0520,
  107. 0x0600,
  108. 0x08ff,
  109. 0x0aff,
  110. 0x0cff,
  111. 0x0eff,
  112. 0x10ff,
  113. 0x1200,
  114. 0x1400,
  115. 0x1480,
  116. 0x1800,
  117. 0x1aff,
  118. 0x1cff,
  119. 0x1e00,
  120. 0x0530,
  121. 0x0602,
  122. 0x0622,
  123. 0x1400,
  124. };
  125. static unsigned int i2c_adc_init[][2] = {
  126. { 0x17, 0x00 }, /* Reset */
  127. { 0x07, 0x00 }, /* Timeout */
  128. { 0x0b, 0x22 }, /* Interface control */
  129. { 0x0c, 0x22 }, /* Master mode control */
  130. { 0x0d, 0x08 }, /* Powerdown control */
  131. { 0x0e, 0xcf }, /* Attenuation Left 0x01 = -103dB, 0xff = 24dB */
  132. { 0x0f, 0xcf }, /* Attenuation Right 0.5dB steps */
  133. { 0x10, 0x7b }, /* ALC Control 1 */
  134. { 0x11, 0x00 }, /* ALC Control 2 */
  135. { 0x12, 0x32 }, /* ALC Control 3 */
  136. { 0x13, 0x00 }, /* Noise gate control */
  137. { 0x14, 0xa6 }, /* Limiter control */
  138. { 0x15, ADC_MUX_2 }, /* ADC Mixer control. Mic for Audigy 2 ZS Notebook */
  139. };
  140. static int snd_emu10k1_init(struct snd_emu10k1 *emu, int enable_ir, int resume)
  141. {
  142. unsigned int silent_page;
  143. int ch;
  144. u32 tmp;
  145. /* disable audio and lock cache */
  146. outl(HCFG_LOCKSOUNDCACHE | HCFG_LOCKTANKCACHE_MASK | HCFG_MUTEBUTTONENABLE,
  147. emu->port + HCFG);
  148. /* reset recording buffers */
  149. snd_emu10k1_ptr_write(emu, MICBS, 0, ADCBS_BUFSIZE_NONE);
  150. snd_emu10k1_ptr_write(emu, MICBA, 0, 0);
  151. snd_emu10k1_ptr_write(emu, FXBS, 0, ADCBS_BUFSIZE_NONE);
  152. snd_emu10k1_ptr_write(emu, FXBA, 0, 0);
  153. snd_emu10k1_ptr_write(emu, ADCBS, 0, ADCBS_BUFSIZE_NONE);
  154. snd_emu10k1_ptr_write(emu, ADCBA, 0, 0);
  155. /* disable channel interrupt */
  156. outl(0, emu->port + INTE);
  157. snd_emu10k1_ptr_write(emu, CLIEL, 0, 0);
  158. snd_emu10k1_ptr_write(emu, CLIEH, 0, 0);
  159. snd_emu10k1_ptr_write(emu, SOLEL, 0, 0);
  160. snd_emu10k1_ptr_write(emu, SOLEH, 0, 0);
  161. if (emu->audigy){
  162. /* set SPDIF bypass mode */
  163. snd_emu10k1_ptr_write(emu, SPBYPASS, 0, SPBYPASS_FORMAT);
  164. /* enable rear left + rear right AC97 slots */
  165. snd_emu10k1_ptr_write(emu, AC97SLOT, 0, AC97SLOT_REAR_RIGHT |
  166. AC97SLOT_REAR_LEFT);
  167. }
  168. /* init envelope engine */
  169. for (ch = 0; ch < NUM_G; ch++)
  170. snd_emu10k1_voice_init(emu, ch);
  171. snd_emu10k1_ptr_write(emu, SPCS0, 0, emu->spdif_bits[0]);
  172. snd_emu10k1_ptr_write(emu, SPCS1, 0, emu->spdif_bits[1]);
  173. snd_emu10k1_ptr_write(emu, SPCS2, 0, emu->spdif_bits[2]);
  174. if (emu->card_capabilities->ca0151_chip) { /* audigy2 */
  175. /* Hacks for Alice3 to work independent of haP16V driver */
  176. //Setup SRCMulti_I2S SamplingRate
  177. tmp = snd_emu10k1_ptr_read(emu, A_SPDIF_SAMPLERATE, 0);
  178. tmp &= 0xfffff1ff;
  179. tmp |= (0x2<<9);
  180. snd_emu10k1_ptr_write(emu, A_SPDIF_SAMPLERATE, 0, tmp);
  181. /* Setup SRCSel (Enable Spdif,I2S SRCMulti) */
  182. snd_emu10k1_ptr20_write(emu, SRCSel, 0, 0x14);
  183. /* Setup SRCMulti Input Audio Enable */
  184. /* Use 0xFFFFFFFF to enable P16V sounds. */
  185. snd_emu10k1_ptr20_write(emu, SRCMULTI_ENABLE, 0, 0xFFFFFFFF);
  186. /* Enabled Phased (8-channel) P16V playback */
  187. outl(0x0201, emu->port + HCFG2);
  188. /* Set playback routing. */
  189. snd_emu10k1_ptr20_write(emu, CAPTURE_P16V_SOURCE, 0, 0x78e4);
  190. }
  191. if (emu->card_capabilities->ca0108_chip) { /* audigy2 Value */
  192. /* Hacks for Alice3 to work independent of haP16V driver */
  193. snd_printk(KERN_INFO "Audigy2 value: Special config.\n");
  194. //Setup SRCMulti_I2S SamplingRate
  195. tmp = snd_emu10k1_ptr_read(emu, A_SPDIF_SAMPLERATE, 0);
  196. tmp &= 0xfffff1ff;
  197. tmp |= (0x2<<9);
  198. snd_emu10k1_ptr_write(emu, A_SPDIF_SAMPLERATE, 0, tmp);
  199. /* Setup SRCSel (Enable Spdif,I2S SRCMulti) */
  200. outl(0x600000, emu->port + 0x20);
  201. outl(0x14, emu->port + 0x24);
  202. /* Setup SRCMulti Input Audio Enable */
  203. outl(0x7b0000, emu->port + 0x20);
  204. outl(0xFF000000, emu->port + 0x24);
  205. /* Setup SPDIF Out Audio Enable */
  206. /* The Audigy 2 Value has a separate SPDIF out,
  207. * so no need for a mixer switch
  208. */
  209. outl(0x7a0000, emu->port + 0x20);
  210. outl(0xFF000000, emu->port + 0x24);
  211. tmp = inl(emu->port + A_IOCFG) & ~0x8; /* Clear bit 3 */
  212. outl(tmp, emu->port + A_IOCFG);
  213. }
  214. if (emu->card_capabilities->spi_dac) { /* Audigy 2 ZS Notebook with DAC Wolfson WM8768/WM8568 */
  215. int size, n;
  216. size = ARRAY_SIZE(spi_dac_init);
  217. for (n = 0; n < size; n++)
  218. snd_emu10k1_spi_write(emu, spi_dac_init[n]);
  219. snd_emu10k1_ptr20_write(emu, 0x60, 0, 0x10);
  220. /* Enable GPIOs
  221. * GPIO0: Unknown
  222. * GPIO1: Speakers-enabled.
  223. * GPIO2: Unknown
  224. * GPIO3: Unknown
  225. * GPIO4: IEC958 Output on.
  226. * GPIO5: Unknown
  227. * GPIO6: Unknown
  228. * GPIO7: Unknown
  229. */
  230. outl(0x76, emu->port + A_IOCFG); /* Windows uses 0x3f76 */
  231. }
  232. if (emu->card_capabilities->i2c_adc) { /* Audigy 2 ZS Notebook with ADC Wolfson WM8775 */
  233. int size, n;
  234. snd_emu10k1_ptr20_write(emu, P17V_I2S_SRC_SEL, 0, 0x2020205f);
  235. tmp = inl(emu->port + A_IOCFG);
  236. outl(tmp | 0x4, emu->port + A_IOCFG); /* Set bit 2 for mic input */
  237. tmp = inl(emu->port + A_IOCFG);
  238. size = ARRAY_SIZE(i2c_adc_init);
  239. for (n = 0; n < size; n++)
  240. snd_emu10k1_i2c_write(emu, i2c_adc_init[n][0], i2c_adc_init[n][1]);
  241. for (n=0; n < 4; n++) {
  242. emu->i2c_capture_volume[n][0]= 0xcf;
  243. emu->i2c_capture_volume[n][1]= 0xcf;
  244. }
  245. }
  246. snd_emu10k1_ptr_write(emu, PTB, 0, emu->ptb_pages.addr);
  247. snd_emu10k1_ptr_write(emu, TCB, 0, 0); /* taken from original driver */
  248. snd_emu10k1_ptr_write(emu, TCBS, 0, 4); /* taken from original driver */
  249. silent_page = (emu->silent_page.addr << 1) | MAP_PTI_MASK;
  250. for (ch = 0; ch < NUM_G; ch++) {
  251. snd_emu10k1_ptr_write(emu, MAPA, ch, silent_page);
  252. snd_emu10k1_ptr_write(emu, MAPB, ch, silent_page);
  253. }
  254. if (emu->card_capabilities->emu1010) {
  255. outl(HCFG_AUTOMUTE_ASYNC |
  256. HCFG_EMU32_SLAVE |
  257. HCFG_AUDIOENABLE, emu->port + HCFG);
  258. /*
  259. * Hokay, setup HCFG
  260. * Mute Disable Audio = 0
  261. * Lock Tank Memory = 1
  262. * Lock Sound Memory = 0
  263. * Auto Mute = 1
  264. */
  265. } else if (emu->audigy) {
  266. if (emu->revision == 4) /* audigy2 */
  267. outl(HCFG_AUDIOENABLE |
  268. HCFG_AC3ENABLE_CDSPDIF |
  269. HCFG_AC3ENABLE_GPSPDIF |
  270. HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  271. else
  272. outl(HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  273. /* FIXME: Remove all these emu->model and replace it with a card recognition parameter,
  274. * e.g. card_capabilities->joystick */
  275. } else if (emu->model == 0x20 ||
  276. emu->model == 0xc400 ||
  277. (emu->model == 0x21 && emu->revision < 6))
  278. outl(HCFG_LOCKTANKCACHE_MASK | HCFG_AUTOMUTE, emu->port + HCFG);
  279. else
  280. // With on-chip joystick
  281. outl(HCFG_LOCKTANKCACHE_MASK | HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  282. if (enable_ir) { /* enable IR for SB Live */
  283. if (emu->card_capabilities->emu1010) {
  284. ; /* Disable all access to A_IOCFG for the emu1010 */
  285. } else if (emu->card_capabilities->i2c_adc) {
  286. ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
  287. } else if (emu->audigy) {
  288. unsigned int reg = inl(emu->port + A_IOCFG);
  289. outl(reg | A_IOCFG_GPOUT2, emu->port + A_IOCFG);
  290. udelay(500);
  291. outl(reg | A_IOCFG_GPOUT1 | A_IOCFG_GPOUT2, emu->port + A_IOCFG);
  292. udelay(100);
  293. outl(reg, emu->port + A_IOCFG);
  294. } else {
  295. unsigned int reg = inl(emu->port + HCFG);
  296. outl(reg | HCFG_GPOUT2, emu->port + HCFG);
  297. udelay(500);
  298. outl(reg | HCFG_GPOUT1 | HCFG_GPOUT2, emu->port + HCFG);
  299. udelay(100);
  300. outl(reg, emu->port + HCFG);
  301. }
  302. }
  303. if (emu->card_capabilities->emu1010) {
  304. ; /* Disable all access to A_IOCFG for the emu1010 */
  305. } else if (emu->card_capabilities->i2c_adc) {
  306. ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
  307. } else if (emu->audigy) { /* enable analog output */
  308. unsigned int reg = inl(emu->port + A_IOCFG);
  309. outl(reg | A_IOCFG_GPOUT0, emu->port + A_IOCFG);
  310. }
  311. return 0;
  312. }
  313. static void snd_emu10k1_audio_enable(struct snd_emu10k1 *emu)
  314. {
  315. /*
  316. * Enable the audio bit
  317. */
  318. outl(inl(emu->port + HCFG) | HCFG_AUDIOENABLE, emu->port + HCFG);
  319. /* Enable analog/digital outs on audigy */
  320. if (emu->card_capabilities->emu1010) {
  321. ; /* Disable all access to A_IOCFG for the emu1010 */
  322. } else if (emu->card_capabilities->i2c_adc) {
  323. ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
  324. } else if (emu->audigy) {
  325. outl(inl(emu->port + A_IOCFG) & ~0x44, emu->port + A_IOCFG);
  326. if (emu->card_capabilities->ca0151_chip) { /* audigy2 */
  327. /* Unmute Analog now. Set GPO6 to 1 for Apollo.
  328. * This has to be done after init ALice3 I2SOut beyond 48KHz.
  329. * So, sequence is important. */
  330. outl(inl(emu->port + A_IOCFG) | 0x0040, emu->port + A_IOCFG);
  331. } else if (emu->card_capabilities->ca0108_chip) { /* audigy2 value */
  332. /* Unmute Analog now. */
  333. outl(inl(emu->port + A_IOCFG) | 0x0060, emu->port + A_IOCFG);
  334. } else {
  335. /* Disable routing from AC97 line out to Front speakers */
  336. outl(inl(emu->port + A_IOCFG) | 0x0080, emu->port + A_IOCFG);
  337. }
  338. }
  339. #if 0
  340. {
  341. unsigned int tmp;
  342. /* FIXME: the following routine disables LiveDrive-II !! */
  343. // TOSLink detection
  344. emu->tos_link = 0;
  345. tmp = inl(emu->port + HCFG);
  346. if (tmp & (HCFG_GPINPUT0 | HCFG_GPINPUT1)) {
  347. outl(tmp|0x800, emu->port + HCFG);
  348. udelay(50);
  349. if (tmp != (inl(emu->port + HCFG) & ~0x800)) {
  350. emu->tos_link = 1;
  351. outl(tmp, emu->port + HCFG);
  352. }
  353. }
  354. }
  355. #endif
  356. snd_emu10k1_intr_enable(emu, INTE_PCIERRORENABLE);
  357. }
  358. int snd_emu10k1_done(struct snd_emu10k1 * emu)
  359. {
  360. int ch;
  361. outl(0, emu->port + INTE);
  362. /*
  363. * Shutdown the chip
  364. */
  365. for (ch = 0; ch < NUM_G; ch++)
  366. snd_emu10k1_ptr_write(emu, DCYSUSV, ch, 0);
  367. for (ch = 0; ch < NUM_G; ch++) {
  368. snd_emu10k1_ptr_write(emu, VTFT, ch, 0);
  369. snd_emu10k1_ptr_write(emu, CVCF, ch, 0);
  370. snd_emu10k1_ptr_write(emu, PTRX, ch, 0);
  371. snd_emu10k1_ptr_write(emu, CPF, ch, 0);
  372. }
  373. /* reset recording buffers */
  374. snd_emu10k1_ptr_write(emu, MICBS, 0, 0);
  375. snd_emu10k1_ptr_write(emu, MICBA, 0, 0);
  376. snd_emu10k1_ptr_write(emu, FXBS, 0, 0);
  377. snd_emu10k1_ptr_write(emu, FXBA, 0, 0);
  378. snd_emu10k1_ptr_write(emu, FXWC, 0, 0);
  379. snd_emu10k1_ptr_write(emu, ADCBS, 0, ADCBS_BUFSIZE_NONE);
  380. snd_emu10k1_ptr_write(emu, ADCBA, 0, 0);
  381. snd_emu10k1_ptr_write(emu, TCBS, 0, TCBS_BUFFSIZE_16K);
  382. snd_emu10k1_ptr_write(emu, TCB, 0, 0);
  383. if (emu->audigy)
  384. snd_emu10k1_ptr_write(emu, A_DBG, 0, A_DBG_SINGLE_STEP);
  385. else
  386. snd_emu10k1_ptr_write(emu, DBG, 0, EMU10K1_DBG_SINGLE_STEP);
  387. /* disable channel interrupt */
  388. snd_emu10k1_ptr_write(emu, CLIEL, 0, 0);
  389. snd_emu10k1_ptr_write(emu, CLIEH, 0, 0);
  390. snd_emu10k1_ptr_write(emu, SOLEL, 0, 0);
  391. snd_emu10k1_ptr_write(emu, SOLEH, 0, 0);
  392. /* disable audio and lock cache */
  393. outl(HCFG_LOCKSOUNDCACHE | HCFG_LOCKTANKCACHE_MASK | HCFG_MUTEBUTTONENABLE, emu->port + HCFG);
  394. snd_emu10k1_ptr_write(emu, PTB, 0, 0);
  395. return 0;
  396. }
  397. /*************************************************************************
  398. * ECARD functional implementation
  399. *************************************************************************/
  400. /* In A1 Silicon, these bits are in the HC register */
  401. #define HOOKN_BIT (1L << 12)
  402. #define HANDN_BIT (1L << 11)
  403. #define PULSEN_BIT (1L << 10)
  404. #define EC_GDI1 (1 << 13)
  405. #define EC_GDI0 (1 << 14)
  406. #define EC_NUM_CONTROL_BITS 20
  407. #define EC_AC3_DATA_SELN 0x0001L
  408. #define EC_EE_DATA_SEL 0x0002L
  409. #define EC_EE_CNTRL_SELN 0x0004L
  410. #define EC_EECLK 0x0008L
  411. #define EC_EECS 0x0010L
  412. #define EC_EESDO 0x0020L
  413. #define EC_TRIM_CSN 0x0040L
  414. #define EC_TRIM_SCLK 0x0080L
  415. #define EC_TRIM_SDATA 0x0100L
  416. #define EC_TRIM_MUTEN 0x0200L
  417. #define EC_ADCCAL 0x0400L
  418. #define EC_ADCRSTN 0x0800L
  419. #define EC_DACCAL 0x1000L
  420. #define EC_DACMUTEN 0x2000L
  421. #define EC_LEDN 0x4000L
  422. #define EC_SPDIF0_SEL_SHIFT 15
  423. #define EC_SPDIF1_SEL_SHIFT 17
  424. #define EC_SPDIF0_SEL_MASK (0x3L << EC_SPDIF0_SEL_SHIFT)
  425. #define EC_SPDIF1_SEL_MASK (0x7L << EC_SPDIF1_SEL_SHIFT)
  426. #define EC_SPDIF0_SELECT(_x) (((_x) << EC_SPDIF0_SEL_SHIFT) & EC_SPDIF0_SEL_MASK)
  427. #define EC_SPDIF1_SELECT(_x) (((_x) << EC_SPDIF1_SEL_SHIFT) & EC_SPDIF1_SEL_MASK)
  428. #define EC_CURRENT_PROM_VERSION 0x01 /* Self-explanatory. This should
  429. * be incremented any time the EEPROM's
  430. * format is changed. */
  431. #define EC_EEPROM_SIZE 0x40 /* ECARD EEPROM has 64 16-bit words */
  432. /* Addresses for special values stored in to EEPROM */
  433. #define EC_PROM_VERSION_ADDR 0x20 /* Address of the current prom version */
  434. #define EC_BOARDREV0_ADDR 0x21 /* LSW of board rev */
  435. #define EC_BOARDREV1_ADDR 0x22 /* MSW of board rev */
  436. #define EC_LAST_PROMFILE_ADDR 0x2f
  437. #define EC_SERIALNUM_ADDR 0x30 /* First word of serial number. The
  438. * can be up to 30 characters in length
  439. * and is stored as a NULL-terminated
  440. * ASCII string. Any unused bytes must be
  441. * filled with zeros */
  442. #define EC_CHECKSUM_ADDR 0x3f /* Location at which checksum is stored */
  443. /* Most of this stuff is pretty self-evident. According to the hardware
  444. * dudes, we need to leave the ADCCAL bit low in order to avoid a DC
  445. * offset problem. Weird.
  446. */
  447. #define EC_RAW_RUN_MODE (EC_DACMUTEN | EC_ADCRSTN | EC_TRIM_MUTEN | \
  448. EC_TRIM_CSN)
  449. #define EC_DEFAULT_ADC_GAIN 0xC4C4
  450. #define EC_DEFAULT_SPDIF0_SEL 0x0
  451. #define EC_DEFAULT_SPDIF1_SEL 0x4
  452. /**************************************************************************
  453. * @func Clock bits into the Ecard's control latch. The Ecard uses a
  454. * control latch will is loaded bit-serially by toggling the Modem control
  455. * lines from function 2 on the E8010. This function hides these details
  456. * and presents the illusion that we are actually writing to a distinct
  457. * register.
  458. */
  459. static void snd_emu10k1_ecard_write(struct snd_emu10k1 * emu, unsigned int value)
  460. {
  461. unsigned short count;
  462. unsigned int data;
  463. unsigned long hc_port;
  464. unsigned int hc_value;
  465. hc_port = emu->port + HCFG;
  466. hc_value = inl(hc_port) & ~(HOOKN_BIT | HANDN_BIT | PULSEN_BIT);
  467. outl(hc_value, hc_port);
  468. for (count = 0; count < EC_NUM_CONTROL_BITS; count++) {
  469. /* Set up the value */
  470. data = ((value & 0x1) ? PULSEN_BIT : 0);
  471. value >>= 1;
  472. outl(hc_value | data, hc_port);
  473. /* Clock the shift register */
  474. outl(hc_value | data | HANDN_BIT, hc_port);
  475. outl(hc_value | data, hc_port);
  476. }
  477. /* Latch the bits */
  478. outl(hc_value | HOOKN_BIT, hc_port);
  479. outl(hc_value, hc_port);
  480. }
  481. /**************************************************************************
  482. * @func Set the gain of the ECARD's CS3310 Trim/gain controller. The
  483. * trim value consists of a 16bit value which is composed of two
  484. * 8 bit gain/trim values, one for the left channel and one for the
  485. * right channel. The following table maps from the Gain/Attenuation
  486. * value in decibels into the corresponding bit pattern for a single
  487. * channel.
  488. */
  489. static void snd_emu10k1_ecard_setadcgain(struct snd_emu10k1 * emu,
  490. unsigned short gain)
  491. {
  492. unsigned int bit;
  493. /* Enable writing to the TRIM registers */
  494. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl & ~EC_TRIM_CSN);
  495. /* Do it again to insure that we meet hold time requirements */
  496. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl & ~EC_TRIM_CSN);
  497. for (bit = (1 << 15); bit; bit >>= 1) {
  498. unsigned int value;
  499. value = emu->ecard_ctrl & ~(EC_TRIM_CSN | EC_TRIM_SDATA);
  500. if (gain & bit)
  501. value |= EC_TRIM_SDATA;
  502. /* Clock the bit */
  503. snd_emu10k1_ecard_write(emu, value);
  504. snd_emu10k1_ecard_write(emu, value | EC_TRIM_SCLK);
  505. snd_emu10k1_ecard_write(emu, value);
  506. }
  507. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl);
  508. }
  509. static int snd_emu10k1_ecard_init(struct snd_emu10k1 * emu)
  510. {
  511. unsigned int hc_value;
  512. /* Set up the initial settings */
  513. emu->ecard_ctrl = EC_RAW_RUN_MODE |
  514. EC_SPDIF0_SELECT(EC_DEFAULT_SPDIF0_SEL) |
  515. EC_SPDIF1_SELECT(EC_DEFAULT_SPDIF1_SEL);
  516. /* Step 0: Set the codec type in the hardware control register
  517. * and enable audio output */
  518. hc_value = inl(emu->port + HCFG);
  519. outl(hc_value | HCFG_AUDIOENABLE | HCFG_CODECFORMAT_I2S, emu->port + HCFG);
  520. inl(emu->port + HCFG);
  521. /* Step 1: Turn off the led and deassert TRIM_CS */
  522. snd_emu10k1_ecard_write(emu, EC_ADCCAL | EC_LEDN | EC_TRIM_CSN);
  523. /* Step 2: Calibrate the ADC and DAC */
  524. snd_emu10k1_ecard_write(emu, EC_DACCAL | EC_LEDN | EC_TRIM_CSN);
  525. /* Step 3: Wait for awhile; XXX We can't get away with this
  526. * under a real operating system; we'll need to block and wait that
  527. * way. */
  528. snd_emu10k1_wait(emu, 48000);
  529. /* Step 4: Switch off the DAC and ADC calibration. Note
  530. * That ADC_CAL is actually an inverted signal, so we assert
  531. * it here to stop calibration. */
  532. snd_emu10k1_ecard_write(emu, EC_ADCCAL | EC_LEDN | EC_TRIM_CSN);
  533. /* Step 4: Switch into run mode */
  534. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl);
  535. /* Step 5: Set the analog input gain */
  536. snd_emu10k1_ecard_setadcgain(emu, EC_DEFAULT_ADC_GAIN);
  537. return 0;
  538. }
  539. static int snd_emu10k1_cardbus_init(struct snd_emu10k1 * emu)
  540. {
  541. unsigned long special_port;
  542. unsigned int value;
  543. /* Special initialisation routine
  544. * before the rest of the IO-Ports become active.
  545. */
  546. special_port = emu->port + 0x38;
  547. value = inl(special_port);
  548. outl(0x00d00000, special_port);
  549. value = inl(special_port);
  550. outl(0x00d00001, special_port);
  551. value = inl(special_port);
  552. outl(0x00d0005f, special_port);
  553. value = inl(special_port);
  554. outl(0x00d0007f, special_port);
  555. value = inl(special_port);
  556. outl(0x0090007f, special_port);
  557. value = inl(special_port);
  558. snd_emu10k1_ptr20_write(emu, TINA2_VOLUME, 0, 0xfefefefe); /* Defaults to 0x30303030 */
  559. return 0;
  560. }
  561. static int snd_emu1010_load_firmware(struct snd_emu10k1 * emu, const char * filename)
  562. {
  563. int err;
  564. int n, i;
  565. int reg;
  566. int value;
  567. const struct firmware *fw_entry;
  568. if ((err = request_firmware(&fw_entry, filename, &emu->pci->dev)) != 0) {
  569. snd_printk(KERN_ERR "firmware: %s not found. Err=%d\n",filename, err);
  570. return err;
  571. }
  572. snd_printk(KERN_INFO "firmware size=0x%zx\n", fw_entry->size);
  573. #if 0
  574. if (fw_entry->size != 0x133a4) {
  575. snd_printk(KERN_ERR "firmware: %s wrong size.\n",filename);
  576. return -EINVAL;
  577. }
  578. #endif
  579. /* The FPGA is a Xilinx Spartan IIE XC2S50E */
  580. /* GPIO7 -> FPGA PGMN
  581. * GPIO6 -> FPGA CCLK
  582. * GPIO5 -> FPGA DIN
  583. * FPGA CONFIG OFF -> FPGA PGMN
  584. */
  585. outl(0x00, emu->port + A_IOCFG); /* Set PGMN low for 1uS. */
  586. udelay(1);
  587. outl(0x80, emu->port + A_IOCFG); /* Leave bit 7 set during netlist setup. */
  588. udelay(100); /* Allow FPGA memory to clean */
  589. for(n = 0; n < fw_entry->size; n++) {
  590. value=fw_entry->data[n];
  591. for(i = 0; i < 8; i++) {
  592. reg = 0x80;
  593. if (value & 0x1)
  594. reg = reg | 0x20;
  595. value = value >> 1;
  596. outl(reg, emu->port + A_IOCFG);
  597. outl(reg | 0x40, emu->port + A_IOCFG);
  598. }
  599. }
  600. /* After programming, set GPIO bit 4 high again. */
  601. outl(0x10, emu->port + A_IOCFG);
  602. release_firmware(fw_entry);
  603. return 0;
  604. }
  605. int emu1010_firmware_thread(void *data) {
  606. struct snd_emu10k1 * emu = data;
  607. int tmp,tmp2;
  608. int reg;
  609. int err;
  610. for (;;) {
  611. /* Delay to allow Audio Dock to settle */
  612. msleep(1000);
  613. if (kthread_should_stop())
  614. break;
  615. snd_emu1010_fpga_read(emu, EMU_HANA_IRQ_STATUS, &tmp ); /* IRQ Status */
  616. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg ); /* OPTIONS: Which cards are attached to the EMU */
  617. if (reg & EMU_HANA_OPTION_DOCK_OFFLINE) {
  618. /* Audio Dock attached */
  619. /* Return to Audio Dock programming mode */
  620. snd_printk(KERN_INFO "emu1010: Loading Audio Dock Firmware\n");
  621. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, EMU_HANA_FPGA_CONFIG_AUDIODOCK );
  622. if (emu->card_capabilities->emu1010 == 1) {
  623. if ((err = snd_emu1010_load_firmware(emu, DOCK_FILENAME)) != 0) {
  624. return err;
  625. }
  626. } else if (emu->card_capabilities->emu1010 == 2) {
  627. if ((err = snd_emu1010_load_firmware(emu, MICRO_DOCK_FILENAME)) != 0) {
  628. return err;
  629. }
  630. } else if (emu->card_capabilities->emu1010 == 3) {
  631. if ((err = snd_emu1010_load_firmware(emu, MICRO_DOCK_FILENAME)) != 0) {
  632. return err;
  633. }
  634. }
  635. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, 0 );
  636. snd_emu1010_fpga_read(emu, EMU_HANA_IRQ_STATUS, &reg );
  637. snd_printk(KERN_INFO "emu1010: EMU_HANA+DOCK_IRQ_STATUS=0x%x\n",reg);
  638. /* ID, should read & 0x7f = 0x55 when FPGA programmed. */
  639. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg );
  640. snd_printk(KERN_INFO "emu1010: EMU_HANA+DOCK_ID=0x%x\n",reg);
  641. if ((reg & 0x1f) != 0x15) {
  642. /* FPGA failed to be programmed */
  643. snd_printk(KERN_INFO "emu1010: Loading Audio Dock Firmware file failed, reg=0x%x\n", reg);
  644. return 0;
  645. return -ENODEV;
  646. }
  647. snd_printk(KERN_INFO "emu1010: Audio Dock Firmware loaded\n");
  648. snd_emu1010_fpga_read(emu, EMU_DOCK_MAJOR_REV, &tmp );
  649. snd_emu1010_fpga_read(emu, EMU_DOCK_MINOR_REV, &tmp2 );
  650. snd_printk("Audio Dock ver:%d.%d\n",tmp ,tmp2);
  651. /* Sync clocking between 1010 and Dock */
  652. /* Allow DLL to settle */
  653. msleep(10);
  654. /* Unmute all. Default is muted after a firmware load */
  655. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, EMU_UNMUTE );
  656. break;
  657. }
  658. }
  659. return 0;
  660. }
  661. /*
  662. * EMU-1010 - details found out from this driver, official MS Win drivers,
  663. * testing the card:
  664. *
  665. * Audigy2 (aka Alice2):
  666. * ---------------------
  667. * * communication over PCI
  668. * * conversion of 32-bit data coming over EMU32 links from HANA FPGA
  669. * to 2 x 16-bit, using internal DSP instructions
  670. * * slave mode, clock supplied by HANA
  671. * * linked to HANA using:
  672. * 32 x 32-bit serial EMU32 output channels
  673. * 16 x EMU32 input channels
  674. * (?) x I2S I/O channels (?)
  675. *
  676. * FPGA (aka HANA):
  677. * ---------------
  678. * * provides all (?) physical inputs and outputs of the card
  679. * (ADC, DAC, SPDIF I/O, ADAT I/O, etc.)
  680. * * provides clock signal for the card and Alice2
  681. * * two crystals - for 44.1kHz and 48kHz multiples
  682. * * provides internal routing of signal sources to signal destinations
  683. * * inputs/outputs to Alice2 - see above
  684. *
  685. * Current status of the driver:
  686. * ----------------------------
  687. * * only 44.1/48kHz supported (the MS Win driver supports up to 192 kHz)
  688. * * PCM device nb. 2:
  689. * 16 x 16-bit playback - snd_emu10k1_fx8010_playback_ops
  690. * 16 x 32-bit capture - snd_emu10k1_capture_efx_ops
  691. */
  692. static int snd_emu10k1_emu1010_init(struct snd_emu10k1 * emu)
  693. {
  694. unsigned int i;
  695. int tmp,tmp2;
  696. int reg;
  697. int err;
  698. snd_printk(KERN_INFO "emu1010: Special config.\n");
  699. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  700. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  701. * Mute all codecs.
  702. */
  703. outl(0x0005a00c, emu->port + HCFG);
  704. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  705. * Lock Tank Memory Cache,
  706. * Mute all codecs.
  707. */
  708. outl(0x0005a004, emu->port + HCFG);
  709. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  710. * Mute all codecs.
  711. */
  712. outl(0x0005a000, emu->port + HCFG);
  713. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  714. * Mute all codecs.
  715. */
  716. outl(0x0005a000, emu->port + HCFG);
  717. /* Disable 48Volt power to Audio Dock */
  718. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, 0 );
  719. /* ID, should read & 0x7f = 0x55. (Bit 7 is the IRQ bit) */
  720. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg );
  721. snd_printdd("reg1=0x%x\n",reg);
  722. if ((reg & 0x3f) == 0x15) {
  723. /* FPGA netlist already present so clear it */
  724. /* Return to programming mode */
  725. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, 0x02 );
  726. }
  727. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg );
  728. snd_printdd("reg2=0x%x\n",reg);
  729. if ((reg & 0x3f) == 0x15) {
  730. /* FPGA failed to return to programming mode */
  731. snd_printk(KERN_INFO "emu1010: FPGA failed to return to programming mode\n");
  732. return -ENODEV;
  733. }
  734. snd_printk(KERN_INFO "emu1010: EMU_HANA_ID=0x%x\n",reg);
  735. if (emu->card_capabilities->emu1010 == 1) {
  736. if ((err = snd_emu1010_load_firmware(emu, HANA_FILENAME)) != 0) {
  737. snd_printk(KERN_INFO "emu1010: Loading Hana Firmware file %s failed\n", HANA_FILENAME);
  738. return err;
  739. }
  740. } else if (emu->card_capabilities->emu1010 == 2) {
  741. if ((err = snd_emu1010_load_firmware(emu, EMU1010B_FILENAME)) != 0) {
  742. snd_printk(KERN_INFO "emu1010: Loading Firmware file %s failed\n", EMU1010B_FILENAME);
  743. return err;
  744. }
  745. } else if (emu->card_capabilities->emu1010 == 3) {
  746. if ((err = snd_emu1010_load_firmware(emu, EMU1010_NOTEBOOK_FILENAME)) != 0) {
  747. snd_printk(KERN_INFO "emu1010: Loading Firmware file %s failed\n", EMU1010_NOTEBOOK_FILENAME);
  748. return err;
  749. }
  750. }
  751. /* ID, should read & 0x7f = 0x55 when FPGA programmed. */
  752. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg );
  753. if ((reg & 0x3f) != 0x15) {
  754. /* FPGA failed to be programmed */
  755. snd_printk(KERN_INFO "emu1010: Loading Hana Firmware file failed, reg=0x%x\n", reg);
  756. return -ENODEV;
  757. }
  758. snd_printk(KERN_INFO "emu1010: Hana Firmware loaded\n");
  759. snd_emu1010_fpga_read(emu, EMU_HANA_MAJOR_REV, &tmp );
  760. snd_emu1010_fpga_read(emu, EMU_HANA_MINOR_REV, &tmp2 );
  761. snd_printk("Hana ver:%d.%d\n",tmp ,tmp2);
  762. /* Enable 48Volt power to Audio Dock */
  763. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, EMU_HANA_DOCK_PWR_ON );
  764. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg );
  765. snd_printk(KERN_INFO "emu1010: Card options=0x%x\n",reg);
  766. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg );
  767. snd_printk(KERN_INFO "emu1010: Card options=0x%x\n",reg);
  768. snd_emu1010_fpga_read(emu, EMU_HANA_OPTICAL_TYPE, &tmp );
  769. /* Optical -> ADAT I/O */
  770. /* 0 : SPDIF
  771. * 1 : ADAT
  772. */
  773. emu->emu1010.optical_in = 1; /* IN_ADAT */
  774. emu->emu1010.optical_out = 1; /* IN_ADAT */
  775. tmp = 0;
  776. tmp = (emu->emu1010.optical_in ? EMU_HANA_OPTICAL_IN_ADAT : 0) |
  777. (emu->emu1010.optical_out ? EMU_HANA_OPTICAL_OUT_ADAT : 0);
  778. snd_emu1010_fpga_write(emu, EMU_HANA_OPTICAL_TYPE, tmp );
  779. snd_emu1010_fpga_read(emu, EMU_HANA_ADC_PADS, &tmp );
  780. /* Set no attenuation on Audio Dock pads. */
  781. snd_emu1010_fpga_write(emu, EMU_HANA_ADC_PADS, 0x00 );
  782. emu->emu1010.adc_pads = 0x00;
  783. snd_emu1010_fpga_read(emu, EMU_HANA_DOCK_MISC, &tmp );
  784. /* Unmute Audio dock DACs, Headphone source DAC-4. */
  785. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_MISC, 0x30 );
  786. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12 );
  787. snd_emu1010_fpga_read(emu, EMU_HANA_DAC_PADS, &tmp );
  788. /* DAC PADs. */
  789. snd_emu1010_fpga_write(emu, EMU_HANA_DAC_PADS, 0x0f );
  790. emu->emu1010.dac_pads = 0x0f;
  791. snd_emu1010_fpga_read(emu, EMU_HANA_DOCK_MISC, &tmp );
  792. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_MISC, 0x30 );
  793. snd_emu1010_fpga_read(emu, EMU_HANA_SPDIF_MODE, &tmp );
  794. /* SPDIF Format. Set Consumer mode, 24bit, copy enable */
  795. snd_emu1010_fpga_write(emu, EMU_HANA_SPDIF_MODE, 0x10 );
  796. /* MIDI routing */
  797. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19 );
  798. /* Unknown. */
  799. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c );
  800. /* snd_emu1010_fpga_write(emu, 0x09, 0x0f ); // IRQ Enable: All on */
  801. /* IRQ Enable: All off */
  802. snd_emu1010_fpga_write(emu, EMU_HANA_IRQ_ENABLE, 0x00 );
  803. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg );
  804. snd_printk(KERN_INFO "emu1010: Card options3=0x%x\n",reg);
  805. /* Default WCLK set to 48kHz. */
  806. snd_emu1010_fpga_write(emu, EMU_HANA_DEFCLOCK, 0x00 );
  807. /* Word Clock source, Internal 48kHz x1 */
  808. snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K );
  809. //snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K | EMU_HANA_WCLOCK_4X );
  810. /* Audio Dock LEDs. */
  811. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12 );
  812. #if 0
  813. /* For 96kHz */
  814. snd_emu1010_fpga_link_dst_src_write(emu,
  815. EMU_DST_ALICE2_EMU32_0, EMU_SRC_HAMOA_ADC_LEFT1);
  816. snd_emu1010_fpga_link_dst_src_write(emu,
  817. EMU_DST_ALICE2_EMU32_1, EMU_SRC_HAMOA_ADC_RIGHT1);
  818. snd_emu1010_fpga_link_dst_src_write(emu,
  819. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HAMOA_ADC_LEFT2);
  820. snd_emu1010_fpga_link_dst_src_write(emu,
  821. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HAMOA_ADC_RIGHT2);
  822. #endif
  823. #if 0
  824. /* For 192kHz */
  825. snd_emu1010_fpga_link_dst_src_write(emu,
  826. EMU_DST_ALICE2_EMU32_0, EMU_SRC_HAMOA_ADC_LEFT1);
  827. snd_emu1010_fpga_link_dst_src_write(emu,
  828. EMU_DST_ALICE2_EMU32_1, EMU_SRC_HAMOA_ADC_RIGHT1);
  829. snd_emu1010_fpga_link_dst_src_write(emu,
  830. EMU_DST_ALICE2_EMU32_2, EMU_SRC_HAMOA_ADC_LEFT2);
  831. snd_emu1010_fpga_link_dst_src_write(emu,
  832. EMU_DST_ALICE2_EMU32_3, EMU_SRC_HAMOA_ADC_RIGHT2);
  833. snd_emu1010_fpga_link_dst_src_write(emu,
  834. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HAMOA_ADC_LEFT3);
  835. snd_emu1010_fpga_link_dst_src_write(emu,
  836. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HAMOA_ADC_RIGHT3);
  837. snd_emu1010_fpga_link_dst_src_write(emu,
  838. EMU_DST_ALICE2_EMU32_6, EMU_SRC_HAMOA_ADC_LEFT4);
  839. snd_emu1010_fpga_link_dst_src_write(emu,
  840. EMU_DST_ALICE2_EMU32_7, EMU_SRC_HAMOA_ADC_RIGHT4);
  841. #endif
  842. #if 1
  843. /* For 48kHz */
  844. snd_emu1010_fpga_link_dst_src_write(emu,
  845. EMU_DST_ALICE2_EMU32_0, EMU_SRC_DOCK_MIC_A1);
  846. snd_emu1010_fpga_link_dst_src_write(emu,
  847. EMU_DST_ALICE2_EMU32_1, EMU_SRC_DOCK_MIC_B1);
  848. snd_emu1010_fpga_link_dst_src_write(emu,
  849. EMU_DST_ALICE2_EMU32_2, EMU_SRC_HAMOA_ADC_LEFT2);
  850. snd_emu1010_fpga_link_dst_src_write(emu,
  851. EMU_DST_ALICE2_EMU32_3, EMU_SRC_HAMOA_ADC_LEFT2);
  852. snd_emu1010_fpga_link_dst_src_write(emu,
  853. EMU_DST_ALICE2_EMU32_4, EMU_SRC_DOCK_ADC1_LEFT1);
  854. snd_emu1010_fpga_link_dst_src_write(emu,
  855. EMU_DST_ALICE2_EMU32_5, EMU_SRC_DOCK_ADC1_RIGHT1);
  856. snd_emu1010_fpga_link_dst_src_write(emu,
  857. EMU_DST_ALICE2_EMU32_6, EMU_SRC_DOCK_ADC2_LEFT1);
  858. snd_emu1010_fpga_link_dst_src_write(emu,
  859. EMU_DST_ALICE2_EMU32_7, EMU_SRC_DOCK_ADC2_RIGHT1);
  860. /* Pavel Hofman - setting defaults for 8 more capture channels
  861. * Defaults only, users will set their own values anyways, let's
  862. * just copy/paste.
  863. */
  864. snd_emu1010_fpga_link_dst_src_write(emu,
  865. EMU_DST_ALICE2_EMU32_8, EMU_SRC_DOCK_MIC_A1);
  866. snd_emu1010_fpga_link_dst_src_write(emu,
  867. EMU_DST_ALICE2_EMU32_9, EMU_SRC_DOCK_MIC_B1);
  868. snd_emu1010_fpga_link_dst_src_write(emu,
  869. EMU_DST_ALICE2_EMU32_A, EMU_SRC_HAMOA_ADC_LEFT2);
  870. snd_emu1010_fpga_link_dst_src_write(emu,
  871. EMU_DST_ALICE2_EMU32_B, EMU_SRC_HAMOA_ADC_LEFT2);
  872. snd_emu1010_fpga_link_dst_src_write(emu,
  873. EMU_DST_ALICE2_EMU32_C, EMU_SRC_DOCK_ADC1_LEFT1);
  874. snd_emu1010_fpga_link_dst_src_write(emu,
  875. EMU_DST_ALICE2_EMU32_D, EMU_SRC_DOCK_ADC1_RIGHT1);
  876. snd_emu1010_fpga_link_dst_src_write(emu,
  877. EMU_DST_ALICE2_EMU32_E, EMU_SRC_DOCK_ADC2_LEFT1);
  878. snd_emu1010_fpga_link_dst_src_write(emu,
  879. EMU_DST_ALICE2_EMU32_F, EMU_SRC_DOCK_ADC2_RIGHT1);
  880. #endif
  881. #if 0
  882. /* Original */
  883. snd_emu1010_fpga_link_dst_src_write(emu,
  884. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HANA_ADAT);
  885. snd_emu1010_fpga_link_dst_src_write(emu,
  886. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HANA_ADAT + 1);
  887. snd_emu1010_fpga_link_dst_src_write(emu,
  888. EMU_DST_ALICE2_EMU32_6, EMU_SRC_HANA_ADAT + 2);
  889. snd_emu1010_fpga_link_dst_src_write(emu,
  890. EMU_DST_ALICE2_EMU32_7, EMU_SRC_HANA_ADAT + 3);
  891. snd_emu1010_fpga_link_dst_src_write(emu,
  892. EMU_DST_ALICE2_EMU32_8, EMU_SRC_HANA_ADAT + 4);
  893. snd_emu1010_fpga_link_dst_src_write(emu,
  894. EMU_DST_ALICE2_EMU32_9, EMU_SRC_HANA_ADAT + 5);
  895. snd_emu1010_fpga_link_dst_src_write(emu,
  896. EMU_DST_ALICE2_EMU32_A, EMU_SRC_HANA_ADAT + 6);
  897. snd_emu1010_fpga_link_dst_src_write(emu,
  898. EMU_DST_ALICE2_EMU32_B, EMU_SRC_HANA_ADAT + 7);
  899. snd_emu1010_fpga_link_dst_src_write(emu,
  900. EMU_DST_ALICE2_EMU32_C, EMU_SRC_DOCK_MIC_A1);
  901. snd_emu1010_fpga_link_dst_src_write(emu,
  902. EMU_DST_ALICE2_EMU32_D, EMU_SRC_DOCK_MIC_B1);
  903. snd_emu1010_fpga_link_dst_src_write(emu,
  904. EMU_DST_ALICE2_EMU32_E, EMU_SRC_HAMOA_ADC_LEFT2);
  905. snd_emu1010_fpga_link_dst_src_write(emu,
  906. EMU_DST_ALICE2_EMU32_F, EMU_SRC_HAMOA_ADC_LEFT2);
  907. #endif
  908. for (i = 0;i < 0x20; i++ ) {
  909. /* AudioDock Elink <- Silence */
  910. snd_emu1010_fpga_link_dst_src_write(emu, 0x0100+i, EMU_SRC_SILENCE);
  911. }
  912. for (i = 0;i < 4; i++) {
  913. /* Hana SPDIF Out <- Silence */
  914. snd_emu1010_fpga_link_dst_src_write(emu, 0x0200+i, EMU_SRC_SILENCE);
  915. }
  916. for (i = 0;i < 7; i++) {
  917. /* Hamoa DAC <- Silence */
  918. snd_emu1010_fpga_link_dst_src_write(emu, 0x0300+i, EMU_SRC_SILENCE);
  919. }
  920. for (i = 0;i < 7; i++) {
  921. /* Hana ADAT Out <- Silence */
  922. snd_emu1010_fpga_link_dst_src_write(emu, EMU_DST_HANA_ADAT + i, EMU_SRC_SILENCE);
  923. }
  924. snd_emu1010_fpga_link_dst_src_write(emu,
  925. EMU_DST_ALICE_I2S0_LEFT, EMU_SRC_DOCK_ADC1_LEFT1);
  926. snd_emu1010_fpga_link_dst_src_write(emu,
  927. EMU_DST_ALICE_I2S0_RIGHT, EMU_SRC_DOCK_ADC1_RIGHT1);
  928. snd_emu1010_fpga_link_dst_src_write(emu,
  929. EMU_DST_ALICE_I2S1_LEFT, EMU_SRC_DOCK_ADC2_LEFT1);
  930. snd_emu1010_fpga_link_dst_src_write(emu,
  931. EMU_DST_ALICE_I2S1_RIGHT, EMU_SRC_DOCK_ADC2_RIGHT1);
  932. snd_emu1010_fpga_link_dst_src_write(emu,
  933. EMU_DST_ALICE_I2S2_LEFT, EMU_SRC_DOCK_ADC3_LEFT1);
  934. snd_emu1010_fpga_link_dst_src_write(emu,
  935. EMU_DST_ALICE_I2S2_RIGHT, EMU_SRC_DOCK_ADC3_RIGHT1);
  936. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x01 ); // Unmute all
  937. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &tmp );
  938. /* AC97 1.03, Any 32Meg of 2Gig address, Auto-Mute, EMU32 Slave,
  939. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  940. * Mute all codecs.
  941. */
  942. outl(0x0000a000, emu->port + HCFG);
  943. /* AC97 1.03, Any 32Meg of 2Gig address, Auto-Mute, EMU32 Slave,
  944. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  945. * Un-Mute all codecs.
  946. */
  947. outl(0x0000a001, emu->port + HCFG);
  948. /* Initial boot complete. Now patches */
  949. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &tmp );
  950. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19 ); /* MIDI Route */
  951. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c ); /* Unknown */
  952. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19 ); /* MIDI Route */
  953. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c ); /* Unknown */
  954. snd_emu1010_fpga_read(emu, EMU_HANA_SPDIF_MODE, &tmp );
  955. snd_emu1010_fpga_write(emu, EMU_HANA_SPDIF_MODE, 0x10 ); /* SPDIF Format spdif (or 0x11 for aes/ebu) */
  956. /* Start Micro/Audio Dock firmware loader thread */
  957. emu->emu1010.firmware_thread = kthread_create(&emu1010_firmware_thread,
  958. emu,
  959. "emu1010_firmware");
  960. wake_up_process(emu->emu1010.firmware_thread);
  961. #if 0
  962. snd_emu1010_fpga_link_dst_src_write(emu,
  963. EMU_DST_HAMOA_DAC_LEFT1, EMU_SRC_ALICE_EMU32B + 2); /* ALICE2 bus 0xa2 */
  964. snd_emu1010_fpga_link_dst_src_write(emu,
  965. EMU_DST_HAMOA_DAC_RIGHT1, EMU_SRC_ALICE_EMU32B + 3); /* ALICE2 bus 0xa3 */
  966. snd_emu1010_fpga_link_dst_src_write(emu,
  967. EMU_DST_HANA_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 2); /* ALICE2 bus 0xb2 */
  968. snd_emu1010_fpga_link_dst_src_write(emu,
  969. EMU_DST_HANA_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 3); /* ALICE2 bus 0xb3 */
  970. #endif
  971. /* Default outputs */
  972. snd_emu1010_fpga_link_dst_src_write(emu,
  973. EMU_DST_DOCK_DAC1_LEFT1, EMU_SRC_ALICE_EMU32A + 0); /* ALICE2 bus 0xa0 */
  974. emu->emu1010.output_source[0] = 21;
  975. snd_emu1010_fpga_link_dst_src_write(emu,
  976. EMU_DST_DOCK_DAC1_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  977. emu->emu1010.output_source[1] = 22;
  978. snd_emu1010_fpga_link_dst_src_write(emu,
  979. EMU_DST_DOCK_DAC2_LEFT1, EMU_SRC_ALICE_EMU32A + 2);
  980. emu->emu1010.output_source[2] = 23;
  981. snd_emu1010_fpga_link_dst_src_write(emu,
  982. EMU_DST_DOCK_DAC2_RIGHT1, EMU_SRC_ALICE_EMU32A + 3);
  983. emu->emu1010.output_source[3] = 24;
  984. snd_emu1010_fpga_link_dst_src_write(emu,
  985. EMU_DST_DOCK_DAC3_LEFT1, EMU_SRC_ALICE_EMU32A + 4);
  986. emu->emu1010.output_source[4] = 25;
  987. snd_emu1010_fpga_link_dst_src_write(emu,
  988. EMU_DST_DOCK_DAC3_RIGHT1, EMU_SRC_ALICE_EMU32A + 5);
  989. emu->emu1010.output_source[5] = 26;
  990. snd_emu1010_fpga_link_dst_src_write(emu,
  991. EMU_DST_DOCK_DAC4_LEFT1, EMU_SRC_ALICE_EMU32A + 6);
  992. emu->emu1010.output_source[6] = 27;
  993. snd_emu1010_fpga_link_dst_src_write(emu,
  994. EMU_DST_DOCK_DAC4_RIGHT1, EMU_SRC_ALICE_EMU32A + 7);
  995. emu->emu1010.output_source[7] = 28;
  996. snd_emu1010_fpga_link_dst_src_write(emu,
  997. EMU_DST_DOCK_PHONES_LEFT1, EMU_SRC_ALICE_EMU32A + 0); /* ALICE2 bus 0xa0 */
  998. emu->emu1010.output_source[8] = 21;
  999. snd_emu1010_fpga_link_dst_src_write(emu,
  1000. EMU_DST_DOCK_PHONES_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1001. emu->emu1010.output_source[9] = 22;
  1002. snd_emu1010_fpga_link_dst_src_write(emu,
  1003. EMU_DST_DOCK_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 0); /* ALICE2 bus 0xa0 */
  1004. emu->emu1010.output_source[10] = 21;
  1005. snd_emu1010_fpga_link_dst_src_write(emu,
  1006. EMU_DST_DOCK_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1007. emu->emu1010.output_source[11] = 22;
  1008. snd_emu1010_fpga_link_dst_src_write(emu,
  1009. EMU_DST_HANA_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 0); /* ALICE2 bus 0xa0 */
  1010. emu->emu1010.output_source[12] = 21;
  1011. snd_emu1010_fpga_link_dst_src_write(emu,
  1012. EMU_DST_HANA_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1013. emu->emu1010.output_source[13] = 22;
  1014. snd_emu1010_fpga_link_dst_src_write(emu,
  1015. EMU_DST_HAMOA_DAC_LEFT1, EMU_SRC_ALICE_EMU32A + 0); /* ALICE2 bus 0xa0 */
  1016. emu->emu1010.output_source[14] = 21;
  1017. snd_emu1010_fpga_link_dst_src_write(emu,
  1018. EMU_DST_HAMOA_DAC_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1019. emu->emu1010.output_source[15] = 22;
  1020. snd_emu1010_fpga_link_dst_src_write(emu,
  1021. EMU_DST_HANA_ADAT, EMU_SRC_ALICE_EMU32A + 0); /* ALICE2 bus 0xa0 */
  1022. emu->emu1010.output_source[16] = 21;
  1023. snd_emu1010_fpga_link_dst_src_write(emu,
  1024. EMU_DST_HANA_ADAT + 1, EMU_SRC_ALICE_EMU32A + 1);
  1025. emu->emu1010.output_source[17] = 22;
  1026. snd_emu1010_fpga_link_dst_src_write(emu,
  1027. EMU_DST_HANA_ADAT + 2, EMU_SRC_ALICE_EMU32A + 2);
  1028. emu->emu1010.output_source[18] = 23;
  1029. snd_emu1010_fpga_link_dst_src_write(emu,
  1030. EMU_DST_HANA_ADAT + 3, EMU_SRC_ALICE_EMU32A + 3);
  1031. emu->emu1010.output_source[19] = 24;
  1032. snd_emu1010_fpga_link_dst_src_write(emu,
  1033. EMU_DST_HANA_ADAT + 4, EMU_SRC_ALICE_EMU32A + 4);
  1034. emu->emu1010.output_source[20] = 25;
  1035. snd_emu1010_fpga_link_dst_src_write(emu,
  1036. EMU_DST_HANA_ADAT + 5, EMU_SRC_ALICE_EMU32A + 5);
  1037. emu->emu1010.output_source[21] = 26;
  1038. snd_emu1010_fpga_link_dst_src_write(emu,
  1039. EMU_DST_HANA_ADAT + 6, EMU_SRC_ALICE_EMU32A + 6);
  1040. emu->emu1010.output_source[22] = 27;
  1041. snd_emu1010_fpga_link_dst_src_write(emu,
  1042. EMU_DST_HANA_ADAT + 7, EMU_SRC_ALICE_EMU32A + 7);
  1043. emu->emu1010.output_source[23] = 28;
  1044. /* TEMP: Select SPDIF in/out */
  1045. //snd_emu1010_fpga_write(emu, EMU_HANA_OPTICAL_TYPE, 0x0); /* Output spdif */
  1046. /* TEMP: Select 48kHz SPDIF out */
  1047. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x0); /* Mute all */
  1048. snd_emu1010_fpga_write(emu, EMU_HANA_DEFCLOCK, 0x0); /* Default fallback clock 48kHz */
  1049. /* Word Clock source, Internal 48kHz x1 */
  1050. snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K );
  1051. //snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K | EMU_HANA_WCLOCK_4X );
  1052. emu->emu1010.internal_clock = 1; /* 48000 */
  1053. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12);/* Set LEDs on Audio Dock */
  1054. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x1); /* Unmute all */
  1055. //snd_emu1010_fpga_write(emu, 0x7, 0x0); /* Mute all */
  1056. //snd_emu1010_fpga_write(emu, 0x7, 0x1); /* Unmute all */
  1057. //snd_emu1010_fpga_write(emu, 0xe, 0x12); /* Set LEDs on Audio Dock */
  1058. return 0;
  1059. }
  1060. /*
  1061. * Create the EMU10K1 instance
  1062. */
  1063. #ifdef CONFIG_PM
  1064. static int alloc_pm_buffer(struct snd_emu10k1 *emu);
  1065. static void free_pm_buffer(struct snd_emu10k1 *emu);
  1066. #endif
  1067. static int snd_emu10k1_free(struct snd_emu10k1 *emu)
  1068. {
  1069. if (emu->port) { /* avoid access to already used hardware */
  1070. snd_emu10k1_fx8010_tram_setup(emu, 0);
  1071. snd_emu10k1_done(emu);
  1072. /* remove reserved page */
  1073. if (emu->reserved_page) {
  1074. snd_emu10k1_synth_free(emu, (struct snd_util_memblk *)emu->reserved_page);
  1075. emu->reserved_page = NULL;
  1076. }
  1077. snd_emu10k1_free_efx(emu);
  1078. }
  1079. if (emu->card_capabilities->emu1010) {
  1080. /* Disable 48Volt power to Audio Dock */
  1081. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, 0 );
  1082. kthread_stop(emu->emu1010.firmware_thread);
  1083. }
  1084. if (emu->memhdr)
  1085. snd_util_memhdr_free(emu->memhdr);
  1086. if (emu->silent_page.area)
  1087. snd_dma_free_pages(&emu->silent_page);
  1088. if (emu->ptb_pages.area)
  1089. snd_dma_free_pages(&emu->ptb_pages);
  1090. vfree(emu->page_ptr_table);
  1091. vfree(emu->page_addr_table);
  1092. #ifdef CONFIG_PM
  1093. free_pm_buffer(emu);
  1094. #endif
  1095. if (emu->irq >= 0)
  1096. free_irq(emu->irq, emu);
  1097. if (emu->port)
  1098. pci_release_regions(emu->pci);
  1099. if (emu->card_capabilities->ca0151_chip) /* P16V */
  1100. snd_p16v_free(emu);
  1101. pci_disable_device(emu->pci);
  1102. kfree(emu);
  1103. return 0;
  1104. }
  1105. static int snd_emu10k1_dev_free(struct snd_device *device)
  1106. {
  1107. struct snd_emu10k1 *emu = device->device_data;
  1108. return snd_emu10k1_free(emu);
  1109. }
  1110. static struct snd_emu_chip_details emu_chip_details[] = {
  1111. /* Audigy 2 Value AC3 out does not work yet. Need to find out how to turn off interpolators.*/
  1112. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1113. /* DSP: CA0108-IAT
  1114. * DAC: CS4382-KQ
  1115. * ADC: Philips 1361T
  1116. * AC97: STAC9750
  1117. * CA0151: None
  1118. */
  1119. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x10011102,
  1120. .driver = "Audigy2", .name = "Audigy 2 Value [SB0400]",
  1121. .id = "Audigy2",
  1122. .emu10k2_chip = 1,
  1123. .ca0108_chip = 1,
  1124. .spk71 = 1,
  1125. .ac97_chip = 1} ,
  1126. /* Audigy4 (Not PRO) SB0610 */
  1127. /* Tested by James@superbug.co.uk 4th April 2006 */
  1128. /* A_IOCFG bits
  1129. * Output
  1130. * 0: ?
  1131. * 1: ?
  1132. * 2: ?
  1133. * 3: 0 - Digital Out, 1 - Line in
  1134. * 4: ?
  1135. * 5: ?
  1136. * 6: ?
  1137. * 7: ?
  1138. * Input
  1139. * 8: ?
  1140. * 9: ?
  1141. * A: Green jack sense (Front)
  1142. * B: ?
  1143. * C: Black jack sense (Rear/Side Right)
  1144. * D: Yellow jack sense (Center/LFE/Side Left)
  1145. * E: ?
  1146. * F: ?
  1147. *
  1148. * Digital Out/Line in switch using A_IOCFG bit 3 (0x08)
  1149. * 0 - Digital Out
  1150. * 1 - Line in
  1151. */
  1152. /* Mic input not tested.
  1153. * Analog CD input not tested
  1154. * Digital Out not tested.
  1155. * Line in working.
  1156. * Audio output 5.1 working. Side outputs not working.
  1157. */
  1158. /* DSP: CA10300-IAT LF
  1159. * DAC: Cirrus Logic CS4382-KQZ
  1160. * ADC: Philips 1361T
  1161. * AC97: Sigmatel STAC9750
  1162. * CA0151: None
  1163. */
  1164. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x10211102,
  1165. .driver = "Audigy2", .name = "Audigy 4 [SB0610]",
  1166. .id = "Audigy2",
  1167. .emu10k2_chip = 1,
  1168. .ca0108_chip = 1,
  1169. .spk71 = 1,
  1170. .adc_1361t = 1, /* 24 bit capture instead of 16bit */
  1171. .ac97_chip = 1} ,
  1172. /* Audigy 2 ZS Notebook Cardbus card.*/
  1173. /* Tested by James@superbug.co.uk 6th November 2006 */
  1174. /* Audio output 7.1/Headphones working.
  1175. * Digital output working. (AC3 not checked, only PCM)
  1176. * Audio Mic/Line inputs working.
  1177. * Digital input not tested.
  1178. */
  1179. /* DSP: Tina2
  1180. * DAC: Wolfson WM8768/WM8568
  1181. * ADC: Wolfson WM8775
  1182. * AC97: None
  1183. * CA0151: None
  1184. */
  1185. /* Tested by James@superbug.co.uk 4th April 2006 */
  1186. /* A_IOCFG bits
  1187. * Output
  1188. * 0: Not Used
  1189. * 1: 0 = Mute all the 7.1 channel out. 1 = unmute.
  1190. * 2: Analog input 0 = line in, 1 = mic in
  1191. * 3: Not Used
  1192. * 4: Digital output 0 = off, 1 = on.
  1193. * 5: Not Used
  1194. * 6: Not Used
  1195. * 7: Not Used
  1196. * Input
  1197. * All bits 1 (0x3fxx) means nothing plugged in.
  1198. * 8-9: 0 = Line in/Mic, 2 = Optical in, 3 = Nothing.
  1199. * A-B: 0 = Headphones, 2 = Optical out, 3 = Nothing.
  1200. * C-D: 2 = Front/Rear/etc, 3 = nothing.
  1201. * E-F: Always 0
  1202. *
  1203. */
  1204. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x20011102,
  1205. .driver = "Audigy2", .name = "Audigy 2 ZS Notebook [SB0530]",
  1206. .id = "Audigy2",
  1207. .emu10k2_chip = 1,
  1208. .ca0108_chip = 1,
  1209. .ca_cardbus_chip = 1,
  1210. .spi_dac = 1,
  1211. .i2c_adc = 1,
  1212. .spk71 = 1} ,
  1213. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x42011102,
  1214. .driver = "Audigy2", .name = "E-mu 1010 Notebook [MAEM8950]",
  1215. .id = "EMU1010",
  1216. .emu10k2_chip = 1,
  1217. .ca0108_chip = 1,
  1218. .ca_cardbus_chip = 1,
  1219. .spk71 = 1 ,
  1220. .emu1010 = 3} ,
  1221. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x40041102,
  1222. .driver = "Audigy2", .name = "E-mu 1010b PCI [MAEM????]",
  1223. .id = "EMU1010",
  1224. .emu10k2_chip = 1,
  1225. .ca0108_chip = 1,
  1226. .spk71 = 1 ,
  1227. .emu1010 = 2} ,
  1228. {.vendor = 0x1102, .device = 0x0008,
  1229. .driver = "Audigy2", .name = "Audigy 2 Value [Unknown]",
  1230. .id = "Audigy2",
  1231. .emu10k2_chip = 1,
  1232. .ca0108_chip = 1,
  1233. .ac97_chip = 1} ,
  1234. /* Tested by James@superbug.co.uk 8th July 2005. No sound available yet. */
  1235. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x40011102,
  1236. .driver = "Audigy2", .name = "E-mu 1010 [4001]",
  1237. .id = "EMU1010",
  1238. .emu10k2_chip = 1,
  1239. .ca0102_chip = 1,
  1240. .spk71 = 1,
  1241. .emu1010 = 1} ,
  1242. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1243. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20071102,
  1244. .driver = "Audigy2", .name = "Audigy 4 PRO [SB0380]",
  1245. .id = "Audigy2",
  1246. .emu10k2_chip = 1,
  1247. .ca0102_chip = 1,
  1248. .ca0151_chip = 1,
  1249. .spk71 = 1,
  1250. .spdif_bug = 1,
  1251. .ac97_chip = 1} ,
  1252. /* Tested by shane-alsa@cm.nu 5th Nov 2005 */
  1253. /* The 0x20061102 does have SB0350 written on it
  1254. * Just like 0x20021102
  1255. */
  1256. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20061102,
  1257. .driver = "Audigy2", .name = "Audigy 2 [SB0350b]",
  1258. .id = "Audigy2",
  1259. .emu10k2_chip = 1,
  1260. .ca0102_chip = 1,
  1261. .ca0151_chip = 1,
  1262. .spk71 = 1,
  1263. .spdif_bug = 1,
  1264. .ac97_chip = 1} ,
  1265. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20021102,
  1266. .driver = "Audigy2", .name = "Audigy 2 ZS [SB0350]",
  1267. .id = "Audigy2",
  1268. .emu10k2_chip = 1,
  1269. .ca0102_chip = 1,
  1270. .ca0151_chip = 1,
  1271. .spk71 = 1,
  1272. .spdif_bug = 1,
  1273. .ac97_chip = 1} ,
  1274. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20011102,
  1275. .driver = "Audigy2", .name = "Audigy 2 ZS [2001]",
  1276. .id = "Audigy2",
  1277. .emu10k2_chip = 1,
  1278. .ca0102_chip = 1,
  1279. .ca0151_chip = 1,
  1280. .spk71 = 1,
  1281. .spdif_bug = 1,
  1282. .ac97_chip = 1} ,
  1283. /* Audigy 2 */
  1284. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1285. /* DSP: CA0102-IAT
  1286. * DAC: CS4382-KQ
  1287. * ADC: Philips 1361T
  1288. * AC97: STAC9721
  1289. * CA0151: Yes
  1290. */
  1291. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10071102,
  1292. .driver = "Audigy2", .name = "Audigy 2 [SB0240]",
  1293. .id = "Audigy2",
  1294. .emu10k2_chip = 1,
  1295. .ca0102_chip = 1,
  1296. .ca0151_chip = 1,
  1297. .spk71 = 1,
  1298. .spdif_bug = 1,
  1299. .adc_1361t = 1, /* 24 bit capture instead of 16bit */
  1300. .ac97_chip = 1} ,
  1301. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10051102,
  1302. .driver = "Audigy2", .name = "Audigy 2 EX [1005]",
  1303. .id = "Audigy2",
  1304. .emu10k2_chip = 1,
  1305. .ca0102_chip = 1,
  1306. .ca0151_chip = 1,
  1307. .spk71 = 1,
  1308. .spdif_bug = 1} ,
  1309. /* Dell OEM/Creative Labs Audigy 2 ZS */
  1310. /* See ALSA bug#1365 */
  1311. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10031102,
  1312. .driver = "Audigy2", .name = "Audigy 2 ZS [SB0353]",
  1313. .id = "Audigy2",
  1314. .emu10k2_chip = 1,
  1315. .ca0102_chip = 1,
  1316. .ca0151_chip = 1,
  1317. .spk71 = 1,
  1318. .spdif_bug = 1,
  1319. .ac97_chip = 1} ,
  1320. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10021102,
  1321. .driver = "Audigy2", .name = "Audigy 2 Platinum [SB0240P]",
  1322. .id = "Audigy2",
  1323. .emu10k2_chip = 1,
  1324. .ca0102_chip = 1,
  1325. .ca0151_chip = 1,
  1326. .spk71 = 1,
  1327. .spdif_bug = 1,
  1328. .adc_1361t = 1, /* 24 bit capture instead of 16bit. Fixes ALSA bug#324 */
  1329. .ac97_chip = 1} ,
  1330. {.vendor = 0x1102, .device = 0x0004, .revision = 0x04,
  1331. .driver = "Audigy2", .name = "Audigy 2 [Unknown]",
  1332. .id = "Audigy2",
  1333. .emu10k2_chip = 1,
  1334. .ca0102_chip = 1,
  1335. .ca0151_chip = 1,
  1336. .spdif_bug = 1,
  1337. .ac97_chip = 1} ,
  1338. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00531102,
  1339. .driver = "Audigy", .name = "Audigy 1 [SB0090]",
  1340. .id = "Audigy",
  1341. .emu10k2_chip = 1,
  1342. .ca0102_chip = 1,
  1343. .ac97_chip = 1} ,
  1344. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00521102,
  1345. .driver = "Audigy", .name = "Audigy 1 ES [SB0160]",
  1346. .id = "Audigy",
  1347. .emu10k2_chip = 1,
  1348. .ca0102_chip = 1,
  1349. .spdif_bug = 1,
  1350. .ac97_chip = 1} ,
  1351. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00511102,
  1352. .driver = "Audigy", .name = "Audigy 1 [SB0090]",
  1353. .id = "Audigy",
  1354. .emu10k2_chip = 1,
  1355. .ca0102_chip = 1,
  1356. .ac97_chip = 1} ,
  1357. {.vendor = 0x1102, .device = 0x0004,
  1358. .driver = "Audigy", .name = "Audigy 1 [Unknown]",
  1359. .id = "Audigy",
  1360. .emu10k2_chip = 1,
  1361. .ca0102_chip = 1,
  1362. .ac97_chip = 1} ,
  1363. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x806B1102,
  1364. .driver = "EMU10K1", .name = "SBLive! [SB0105]",
  1365. .id = "Live",
  1366. .emu10k1_chip = 1,
  1367. .ac97_chip = 1,
  1368. .sblive51 = 1} ,
  1369. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x806A1102,
  1370. .driver = "EMU10K1", .name = "SBLive! Value [SB0103]",
  1371. .id = "Live",
  1372. .emu10k1_chip = 1,
  1373. .ac97_chip = 1,
  1374. .sblive51 = 1} ,
  1375. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80691102,
  1376. .driver = "EMU10K1", .name = "SBLive! Value [SB0101]",
  1377. .id = "Live",
  1378. .emu10k1_chip = 1,
  1379. .ac97_chip = 1,
  1380. .sblive51 = 1} ,
  1381. /* Tested by ALSA bug#1680 26th December 2005 */
  1382. /* note: It really has SB0220 written on the card. */
  1383. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80661102,
  1384. .driver = "EMU10K1", .name = "SB Live 5.1 Dell OEM [SB0220]",
  1385. .id = "Live",
  1386. .emu10k1_chip = 1,
  1387. .ac97_chip = 1,
  1388. .sblive51 = 1} ,
  1389. /* Tested by Thomas Zehetbauer 27th Aug 2005 */
  1390. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80651102,
  1391. .driver = "EMU10K1", .name = "SB Live 5.1 [SB0220]",
  1392. .id = "Live",
  1393. .emu10k1_chip = 1,
  1394. .ac97_chip = 1,
  1395. .sblive51 = 1} ,
  1396. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x100a1102,
  1397. .driver = "EMU10K1", .name = "SB Live 5.1 [SB0220]",
  1398. .id = "Live",
  1399. .emu10k1_chip = 1,
  1400. .ac97_chip = 1,
  1401. .sblive51 = 1} ,
  1402. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80641102,
  1403. .driver = "EMU10K1", .name = "SB Live 5.1",
  1404. .id = "Live",
  1405. .emu10k1_chip = 1,
  1406. .ac97_chip = 1,
  1407. .sblive51 = 1} ,
  1408. /* Tested by alsa bugtrack user "hus" bug #1297 12th Aug 2005 */
  1409. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80611102,
  1410. .driver = "EMU10K1", .name = "SBLive 5.1 [SB0060]",
  1411. .id = "Live",
  1412. .emu10k1_chip = 1,
  1413. .ac97_chip = 2, /* ac97 is optional; both SBLive 5.1 and platinum
  1414. * share the same IDs!
  1415. */
  1416. .sblive51 = 1} ,
  1417. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80511102,
  1418. .driver = "EMU10K1", .name = "SBLive! Value [CT4850]",
  1419. .id = "Live",
  1420. .emu10k1_chip = 1,
  1421. .ac97_chip = 1,
  1422. .sblive51 = 1} ,
  1423. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80401102,
  1424. .driver = "EMU10K1", .name = "SBLive! Platinum [CT4760P]",
  1425. .id = "Live",
  1426. .emu10k1_chip = 1,
  1427. .ac97_chip = 1} ,
  1428. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80321102,
  1429. .driver = "EMU10K1", .name = "SBLive! Value [CT4871]",
  1430. .id = "Live",
  1431. .emu10k1_chip = 1,
  1432. .ac97_chip = 1,
  1433. .sblive51 = 1} ,
  1434. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80311102,
  1435. .driver = "EMU10K1", .name = "SBLive! Value [CT4831]",
  1436. .id = "Live",
  1437. .emu10k1_chip = 1,
  1438. .ac97_chip = 1,
  1439. .sblive51 = 1} ,
  1440. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80281102,
  1441. .driver = "EMU10K1", .name = "SBLive! Value [CT4870]",
  1442. .id = "Live",
  1443. .emu10k1_chip = 1,
  1444. .ac97_chip = 1,
  1445. .sblive51 = 1} ,
  1446. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1447. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80271102,
  1448. .driver = "EMU10K1", .name = "SBLive! Value [CT4832]",
  1449. .id = "Live",
  1450. .emu10k1_chip = 1,
  1451. .ac97_chip = 1,
  1452. .sblive51 = 1} ,
  1453. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80261102,
  1454. .driver = "EMU10K1", .name = "SBLive! Value [CT4830]",
  1455. .id = "Live",
  1456. .emu10k1_chip = 1,
  1457. .ac97_chip = 1,
  1458. .sblive51 = 1} ,
  1459. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80231102,
  1460. .driver = "EMU10K1", .name = "SB PCI512 [CT4790]",
  1461. .id = "Live",
  1462. .emu10k1_chip = 1,
  1463. .ac97_chip = 1,
  1464. .sblive51 = 1} ,
  1465. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80221102,
  1466. .driver = "EMU10K1", .name = "SBLive! Value [CT4780]",
  1467. .id = "Live",
  1468. .emu10k1_chip = 1,
  1469. .ac97_chip = 1,
  1470. .sblive51 = 1} ,
  1471. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x40011102,
  1472. .driver = "EMU10K1", .name = "E-mu APS [4001]",
  1473. .id = "APS",
  1474. .emu10k1_chip = 1,
  1475. .ecard = 1} ,
  1476. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x00211102,
  1477. .driver = "EMU10K1", .name = "SBLive! [CT4620]",
  1478. .id = "Live",
  1479. .emu10k1_chip = 1,
  1480. .ac97_chip = 1,
  1481. .sblive51 = 1} ,
  1482. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x00201102,
  1483. .driver = "EMU10K1", .name = "SBLive! Value [CT4670]",
  1484. .id = "Live",
  1485. .emu10k1_chip = 1,
  1486. .ac97_chip = 1,
  1487. .sblive51 = 1} ,
  1488. {.vendor = 0x1102, .device = 0x0002,
  1489. .driver = "EMU10K1", .name = "SB Live [Unknown]",
  1490. .id = "Live",
  1491. .emu10k1_chip = 1,
  1492. .ac97_chip = 1,
  1493. .sblive51 = 1} ,
  1494. { } /* terminator */
  1495. };
  1496. int __devinit snd_emu10k1_create(struct snd_card *card,
  1497. struct pci_dev * pci,
  1498. unsigned short extin_mask,
  1499. unsigned short extout_mask,
  1500. long max_cache_bytes,
  1501. int enable_ir,
  1502. uint subsystem,
  1503. struct snd_emu10k1 ** remu)
  1504. {
  1505. struct snd_emu10k1 *emu;
  1506. int idx, err;
  1507. int is_audigy;
  1508. unsigned int silent_page;
  1509. const struct snd_emu_chip_details *c;
  1510. static struct snd_device_ops ops = {
  1511. .dev_free = snd_emu10k1_dev_free,
  1512. };
  1513. *remu = NULL;
  1514. /* enable PCI device */
  1515. if ((err = pci_enable_device(pci)) < 0)
  1516. return err;
  1517. emu = kzalloc(sizeof(*emu), GFP_KERNEL);
  1518. if (emu == NULL) {
  1519. pci_disable_device(pci);
  1520. return -ENOMEM;
  1521. }
  1522. emu->card = card;
  1523. spin_lock_init(&emu->reg_lock);
  1524. spin_lock_init(&emu->emu_lock);
  1525. spin_lock_init(&emu->voice_lock);
  1526. spin_lock_init(&emu->synth_lock);
  1527. spin_lock_init(&emu->memblk_lock);
  1528. mutex_init(&emu->fx8010.lock);
  1529. INIT_LIST_HEAD(&emu->mapped_link_head);
  1530. INIT_LIST_HEAD(&emu->mapped_order_link_head);
  1531. emu->pci = pci;
  1532. emu->irq = -1;
  1533. emu->synth = NULL;
  1534. emu->get_synth_voice = NULL;
  1535. /* read revision & serial */
  1536. emu->revision = pci->revision;
  1537. pci_read_config_dword(pci, PCI_SUBSYSTEM_VENDOR_ID, &emu->serial);
  1538. pci_read_config_word(pci, PCI_SUBSYSTEM_ID, &emu->model);
  1539. snd_printdd("vendor=0x%x, device=0x%x, subsystem_vendor_id=0x%x, subsystem_id=0x%x\n",pci->vendor, pci->device, emu->serial, emu->model);
  1540. for (c = emu_chip_details; c->vendor; c++) {
  1541. if (c->vendor == pci->vendor && c->device == pci->device) {
  1542. if (subsystem) {
  1543. if (c->subsystem && (c->subsystem == subsystem) ) {
  1544. break;
  1545. } else continue;
  1546. } else {
  1547. if (c->subsystem && (c->subsystem != emu->serial) )
  1548. continue;
  1549. if (c->revision && c->revision != emu->revision)
  1550. continue;
  1551. }
  1552. break;
  1553. }
  1554. }
  1555. if (c->vendor == 0) {
  1556. snd_printk(KERN_ERR "emu10k1: Card not recognised\n");
  1557. kfree(emu);
  1558. pci_disable_device(pci);
  1559. return -ENOENT;
  1560. }
  1561. emu->card_capabilities = c;
  1562. if (c->subsystem && !subsystem)
  1563. snd_printdd("Sound card name=%s\n", c->name);
  1564. else if (subsystem)
  1565. snd_printdd("Sound card name=%s, vendor=0x%x, device=0x%x, subsystem=0x%x. Forced to subsytem=0x%x\n",
  1566. c->name, pci->vendor, pci->device, emu->serial, c->subsystem);
  1567. else
  1568. snd_printdd("Sound card name=%s, vendor=0x%x, device=0x%x, subsystem=0x%x.\n",
  1569. c->name, pci->vendor, pci->device, emu->serial);
  1570. if (!*card->id && c->id) {
  1571. int i, n = 0;
  1572. strlcpy(card->id, c->id, sizeof(card->id));
  1573. for (;;) {
  1574. for (i = 0; i < snd_ecards_limit; i++) {
  1575. if (snd_cards[i] && !strcmp(snd_cards[i]->id, card->id))
  1576. break;
  1577. }
  1578. if (i >= snd_ecards_limit)
  1579. break;
  1580. n++;
  1581. if (n >= SNDRV_CARDS)
  1582. break;
  1583. snprintf(card->id, sizeof(card->id), "%s_%d", c->id, n);
  1584. }
  1585. }
  1586. is_audigy = emu->audigy = c->emu10k2_chip;
  1587. /* set the DMA transfer mask */
  1588. emu->dma_mask = is_audigy ? AUDIGY_DMA_MASK : EMU10K1_DMA_MASK;
  1589. if (pci_set_dma_mask(pci, emu->dma_mask) < 0 ||
  1590. pci_set_consistent_dma_mask(pci, emu->dma_mask) < 0) {
  1591. snd_printk(KERN_ERR "architecture does not support PCI busmaster DMA with mask 0x%lx\n", emu->dma_mask);
  1592. kfree(emu);
  1593. pci_disable_device(pci);
  1594. return -ENXIO;
  1595. }
  1596. if (is_audigy)
  1597. emu->gpr_base = A_FXGPREGBASE;
  1598. else
  1599. emu->gpr_base = FXGPREGBASE;
  1600. if ((err = pci_request_regions(pci, "EMU10K1")) < 0) {
  1601. kfree(emu);
  1602. pci_disable_device(pci);
  1603. return err;
  1604. }
  1605. emu->port = pci_resource_start(pci, 0);
  1606. if (request_irq(pci->irq, snd_emu10k1_interrupt, IRQF_SHARED,
  1607. "EMU10K1", emu)) {
  1608. err = -EBUSY;
  1609. goto error;
  1610. }
  1611. emu->irq = pci->irq;
  1612. emu->max_cache_pages = max_cache_bytes >> PAGE_SHIFT;
  1613. if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(pci),
  1614. 32 * 1024, &emu->ptb_pages) < 0) {
  1615. err = -ENOMEM;
  1616. goto error;
  1617. }
  1618. emu->page_ptr_table = vmalloc(emu->max_cache_pages * sizeof(void *));
  1619. emu->page_addr_table = vmalloc(emu->max_cache_pages *
  1620. sizeof(unsigned long));
  1621. if (emu->page_ptr_table == NULL || emu->page_addr_table == NULL) {
  1622. err = -ENOMEM;
  1623. goto error;
  1624. }
  1625. if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(pci),
  1626. EMUPAGESIZE, &emu->silent_page) < 0) {
  1627. err = -ENOMEM;
  1628. goto error;
  1629. }
  1630. emu->memhdr = snd_util_memhdr_new(emu->max_cache_pages * PAGE_SIZE);
  1631. if (emu->memhdr == NULL) {
  1632. err = -ENOMEM;
  1633. goto error;
  1634. }
  1635. emu->memhdr->block_extra_size = sizeof(struct snd_emu10k1_memblk) -
  1636. sizeof(struct snd_util_memblk);
  1637. pci_set_master(pci);
  1638. emu->fx8010.fxbus_mask = 0x303f;
  1639. if (extin_mask == 0)
  1640. extin_mask = 0x3fcf;
  1641. if (extout_mask == 0)
  1642. extout_mask = 0x7fff;
  1643. emu->fx8010.extin_mask = extin_mask;
  1644. emu->fx8010.extout_mask = extout_mask;
  1645. emu->enable_ir = enable_ir;
  1646. if (emu->card_capabilities->ca_cardbus_chip) {
  1647. if ((err = snd_emu10k1_cardbus_init(emu)) < 0)
  1648. goto error;
  1649. }
  1650. if (emu->card_capabilities->ecard) {
  1651. if ((err = snd_emu10k1_ecard_init(emu)) < 0)
  1652. goto error;
  1653. } else if (emu->card_capabilities->emu1010) {
  1654. if ((err = snd_emu10k1_emu1010_init(emu)) < 0) {
  1655. snd_emu10k1_free(emu);
  1656. return err;
  1657. }
  1658. } else {
  1659. /* 5.1: Enable the additional AC97 Slots. If the emu10k1 version
  1660. does not support this, it shouldn't do any harm */
  1661. snd_emu10k1_ptr_write(emu, AC97SLOT, 0, AC97SLOT_CNTR|AC97SLOT_LFE);
  1662. }
  1663. /* initialize TRAM setup */
  1664. emu->fx8010.itram_size = (16 * 1024)/2;
  1665. emu->fx8010.etram_pages.area = NULL;
  1666. emu->fx8010.etram_pages.bytes = 0;
  1667. /*
  1668. * Init to 0x02109204 :
  1669. * Clock accuracy = 0 (1000ppm)
  1670. * Sample Rate = 2 (48kHz)
  1671. * Audio Channel = 1 (Left of 2)
  1672. * Source Number = 0 (Unspecified)
  1673. * Generation Status = 1 (Original for Cat Code 12)
  1674. * Cat Code = 12 (Digital Signal Mixer)
  1675. * Mode = 0 (Mode 0)
  1676. * Emphasis = 0 (None)
  1677. * CP = 1 (Copyright unasserted)
  1678. * AN = 0 (Audio data)
  1679. * P = 0 (Consumer)
  1680. */
  1681. emu->spdif_bits[0] = emu->spdif_bits[1] =
  1682. emu->spdif_bits[2] = SPCS_CLKACCY_1000PPM | SPCS_SAMPLERATE_48 |
  1683. SPCS_CHANNELNUM_LEFT | SPCS_SOURCENUM_UNSPEC |
  1684. SPCS_GENERATIONSTATUS | 0x00001200 |
  1685. 0x00000000 | SPCS_EMPHASIS_NONE | SPCS_COPYRIGHT;
  1686. emu->reserved_page = (struct snd_emu10k1_memblk *)
  1687. snd_emu10k1_synth_alloc(emu, 4096);
  1688. if (emu->reserved_page)
  1689. emu->reserved_page->map_locked = 1;
  1690. /* Clear silent pages and set up pointers */
  1691. memset(emu->silent_page.area, 0, PAGE_SIZE);
  1692. silent_page = emu->silent_page.addr << 1;
  1693. for (idx = 0; idx < MAXPAGES; idx++)
  1694. ((u32 *)emu->ptb_pages.area)[idx] = cpu_to_le32(silent_page | idx);
  1695. /* set up voice indices */
  1696. for (idx = 0; idx < NUM_G; idx++) {
  1697. emu->voices[idx].emu = emu;
  1698. emu->voices[idx].number = idx;
  1699. }
  1700. if ((err = snd_emu10k1_init(emu, enable_ir, 0)) < 0)
  1701. goto error;
  1702. #ifdef CONFIG_PM
  1703. if ((err = alloc_pm_buffer(emu)) < 0)
  1704. goto error;
  1705. #endif
  1706. /* Initialize the effect engine */
  1707. if ((err = snd_emu10k1_init_efx(emu)) < 0)
  1708. goto error;
  1709. snd_emu10k1_audio_enable(emu);
  1710. if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, emu, &ops)) < 0)
  1711. goto error;
  1712. #ifdef CONFIG_PROC_FS
  1713. snd_emu10k1_proc_init(emu);
  1714. #endif
  1715. snd_card_set_dev(card, &pci->dev);
  1716. *remu = emu;
  1717. return 0;
  1718. error:
  1719. snd_emu10k1_free(emu);
  1720. return err;
  1721. }
  1722. #ifdef CONFIG_PM
  1723. static unsigned char saved_regs[] = {
  1724. CPF, PTRX, CVCF, VTFT, Z1, Z2, PSST, DSL, CCCA, CCR, CLP,
  1725. FXRT, MAPA, MAPB, ENVVOL, ATKHLDV, DCYSUSV, LFOVAL1, ENVVAL,
  1726. ATKHLDM, DCYSUSM, LFOVAL2, IP, IFATN, PEFE, FMMOD, TREMFRQ, FM2FRQ2,
  1727. TEMPENV, ADCCR, FXWC, MICBA, ADCBA, FXBA,
  1728. MICBS, ADCBS, FXBS, CDCS, GPSCS, SPCS0, SPCS1, SPCS2,
  1729. SPBYPASS, AC97SLOT, CDSRCS, GPSRCS, ZVSRCS, MICIDX, ADCIDX, FXIDX,
  1730. 0xff /* end */
  1731. };
  1732. static unsigned char saved_regs_audigy[] = {
  1733. A_ADCIDX, A_MICIDX, A_FXWC1, A_FXWC2, A_SAMPLE_RATE,
  1734. A_FXRT2, A_SENDAMOUNTS, A_FXRT1,
  1735. 0xff /* end */
  1736. };
  1737. static int __devinit alloc_pm_buffer(struct snd_emu10k1 *emu)
  1738. {
  1739. int size;
  1740. size = ARRAY_SIZE(saved_regs);
  1741. if (emu->audigy)
  1742. size += ARRAY_SIZE(saved_regs_audigy);
  1743. emu->saved_ptr = vmalloc(4 * NUM_G * size);
  1744. if (! emu->saved_ptr)
  1745. return -ENOMEM;
  1746. if (snd_emu10k1_efx_alloc_pm_buffer(emu) < 0)
  1747. return -ENOMEM;
  1748. if (emu->card_capabilities->ca0151_chip &&
  1749. snd_p16v_alloc_pm_buffer(emu) < 0)
  1750. return -ENOMEM;
  1751. return 0;
  1752. }
  1753. static void free_pm_buffer(struct snd_emu10k1 *emu)
  1754. {
  1755. vfree(emu->saved_ptr);
  1756. snd_emu10k1_efx_free_pm_buffer(emu);
  1757. if (emu->card_capabilities->ca0151_chip)
  1758. snd_p16v_free_pm_buffer(emu);
  1759. }
  1760. void snd_emu10k1_suspend_regs(struct snd_emu10k1 *emu)
  1761. {
  1762. int i;
  1763. unsigned char *reg;
  1764. unsigned int *val;
  1765. val = emu->saved_ptr;
  1766. for (reg = saved_regs; *reg != 0xff; reg++)
  1767. for (i = 0; i < NUM_G; i++, val++)
  1768. *val = snd_emu10k1_ptr_read(emu, *reg, i);
  1769. if (emu->audigy) {
  1770. for (reg = saved_regs_audigy; *reg != 0xff; reg++)
  1771. for (i = 0; i < NUM_G; i++, val++)
  1772. *val = snd_emu10k1_ptr_read(emu, *reg, i);
  1773. }
  1774. if (emu->audigy)
  1775. emu->saved_a_iocfg = inl(emu->port + A_IOCFG);
  1776. emu->saved_hcfg = inl(emu->port + HCFG);
  1777. }
  1778. void snd_emu10k1_resume_init(struct snd_emu10k1 *emu)
  1779. {
  1780. if (emu->card_capabilities->ca_cardbus_chip)
  1781. snd_emu10k1_cardbus_init(emu);
  1782. if (emu->card_capabilities->ecard)
  1783. snd_emu10k1_ecard_init(emu);
  1784. else if (emu->card_capabilities->emu1010)
  1785. snd_emu10k1_emu1010_init(emu);
  1786. else
  1787. snd_emu10k1_ptr_write(emu, AC97SLOT, 0, AC97SLOT_CNTR|AC97SLOT_LFE);
  1788. snd_emu10k1_init(emu, emu->enable_ir, 1);
  1789. }
  1790. void snd_emu10k1_resume_regs(struct snd_emu10k1 *emu)
  1791. {
  1792. int i;
  1793. unsigned char *reg;
  1794. unsigned int *val;
  1795. snd_emu10k1_audio_enable(emu);
  1796. /* resore for spdif */
  1797. if (emu->audigy)
  1798. outl(emu->saved_a_iocfg, emu->port + A_IOCFG);
  1799. outl(emu->saved_hcfg, emu->port + HCFG);
  1800. val = emu->saved_ptr;
  1801. for (reg = saved_regs; *reg != 0xff; reg++)
  1802. for (i = 0; i < NUM_G; i++, val++)
  1803. snd_emu10k1_ptr_write(emu, *reg, i, *val);
  1804. if (emu->audigy) {
  1805. for (reg = saved_regs_audigy; *reg != 0xff; reg++)
  1806. for (i = 0; i < NUM_G; i++, val++)
  1807. snd_emu10k1_ptr_write(emu, *reg, i, *val);
  1808. }
  1809. }
  1810. #endif