system_64.h 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185
  1. #ifndef __ASM_SYSTEM_H
  2. #define __ASM_SYSTEM_H
  3. #include <linux/kernel.h>
  4. #include <asm/segment.h>
  5. #include <asm/cmpxchg.h>
  6. #ifdef __KERNEL__
  7. /* entries in ARCH_DLINFO: */
  8. #ifdef CONFIG_IA32_EMULATION
  9. # define AT_VECTOR_SIZE_ARCH 2
  10. #else
  11. # define AT_VECTOR_SIZE_ARCH 1
  12. #endif
  13. #define __SAVE(reg,offset) "movq %%" #reg ",(14-" #offset ")*8(%%rsp)\n\t"
  14. #define __RESTORE(reg,offset) "movq (14-" #offset ")*8(%%rsp),%%" #reg "\n\t"
  15. /* frame pointer must be last for get_wchan */
  16. #define SAVE_CONTEXT "pushf ; pushq %%rbp ; movq %%rsi,%%rbp\n\t"
  17. #define RESTORE_CONTEXT "movq %%rbp,%%rsi ; popq %%rbp ; popf\t"
  18. #define __EXTRA_CLOBBER \
  19. ,"rcx","rbx","rdx","r8","r9","r10","r11","r12","r13","r14","r15"
  20. /* Save restore flags to clear handle leaking NT */
  21. #define switch_to(prev,next,last) \
  22. asm volatile(SAVE_CONTEXT \
  23. "movq %%rsp,%P[threadrsp](%[prev])\n\t" /* save RSP */ \
  24. "movq %P[threadrsp](%[next]),%%rsp\n\t" /* restore RSP */ \
  25. "call __switch_to\n\t" \
  26. ".globl thread_return\n" \
  27. "thread_return:\n\t" \
  28. "movq %%gs:%P[pda_pcurrent],%%rsi\n\t" \
  29. "movq %P[thread_info](%%rsi),%%r8\n\t" \
  30. LOCK_PREFIX "btr %[tif_fork],%P[ti_flags](%%r8)\n\t" \
  31. "movq %%rax,%%rdi\n\t" \
  32. "jc ret_from_fork\n\t" \
  33. RESTORE_CONTEXT \
  34. : "=a" (last) \
  35. : [next] "S" (next), [prev] "D" (prev), \
  36. [threadrsp] "i" (offsetof(struct task_struct, thread.rsp)), \
  37. [ti_flags] "i" (offsetof(struct thread_info, flags)),\
  38. [tif_fork] "i" (TIF_FORK), \
  39. [thread_info] "i" (offsetof(struct task_struct, stack)), \
  40. [pda_pcurrent] "i" (offsetof(struct x8664_pda, pcurrent)) \
  41. : "memory", "cc" __EXTRA_CLOBBER)
  42. extern void load_gs_index(unsigned);
  43. /*
  44. * Load a segment. Fall back on loading the zero
  45. * segment if something goes wrong..
  46. */
  47. #define loadsegment(seg,value) \
  48. asm volatile("\n" \
  49. "1:\t" \
  50. "movl %k0,%%" #seg "\n" \
  51. "2:\n" \
  52. ".section .fixup,\"ax\"\n" \
  53. "3:\t" \
  54. "movl %1,%%" #seg "\n\t" \
  55. "jmp 2b\n" \
  56. ".previous\n" \
  57. ".section __ex_table,\"a\"\n\t" \
  58. ".align 8\n\t" \
  59. ".quad 1b,3b\n" \
  60. ".previous" \
  61. : :"r" (value), "r" (0))
  62. /*
  63. * Clear and set 'TS' bit respectively
  64. */
  65. #define clts() __asm__ __volatile__ ("clts")
  66. static inline unsigned long read_cr0(void)
  67. {
  68. unsigned long cr0;
  69. asm volatile("movq %%cr0,%0" : "=r" (cr0));
  70. return cr0;
  71. }
  72. static inline void write_cr0(unsigned long val)
  73. {
  74. asm volatile("movq %0,%%cr0" :: "r" (val));
  75. }
  76. static inline unsigned long read_cr2(void)
  77. {
  78. unsigned long cr2;
  79. asm volatile("movq %%cr2,%0" : "=r" (cr2));
  80. return cr2;
  81. }
  82. static inline void write_cr2(unsigned long val)
  83. {
  84. asm volatile("movq %0,%%cr2" :: "r" (val));
  85. }
  86. static inline unsigned long read_cr3(void)
  87. {
  88. unsigned long cr3;
  89. asm volatile("movq %%cr3,%0" : "=r" (cr3));
  90. return cr3;
  91. }
  92. static inline void write_cr3(unsigned long val)
  93. {
  94. asm volatile("movq %0,%%cr3" :: "r" (val) : "memory");
  95. }
  96. static inline unsigned long read_cr4(void)
  97. {
  98. unsigned long cr4;
  99. asm volatile("movq %%cr4,%0" : "=r" (cr4));
  100. return cr4;
  101. }
  102. static inline void write_cr4(unsigned long val)
  103. {
  104. asm volatile("movq %0,%%cr4" :: "r" (val) : "memory");
  105. }
  106. static inline unsigned long read_cr8(void)
  107. {
  108. unsigned long cr8;
  109. asm volatile("movq %%cr8,%0" : "=r" (cr8));
  110. return cr8;
  111. }
  112. static inline void write_cr8(unsigned long val)
  113. {
  114. asm volatile("movq %0,%%cr8" :: "r" (val) : "memory");
  115. }
  116. #define stts() write_cr0(8 | read_cr0())
  117. #define wbinvd() \
  118. __asm__ __volatile__ ("wbinvd": : :"memory")
  119. #endif /* __KERNEL__ */
  120. static inline void clflush(volatile void *__p)
  121. {
  122. asm volatile("clflush %0" : "+m" (*(char __force *)__p));
  123. }
  124. #define nop() __asm__ __volatile__ ("nop")
  125. #ifdef CONFIG_SMP
  126. #define smp_mb() mb()
  127. #define smp_rmb() barrier()
  128. #define smp_wmb() barrier()
  129. #define smp_read_barrier_depends() do {} while(0)
  130. #else
  131. #define smp_mb() barrier()
  132. #define smp_rmb() barrier()
  133. #define smp_wmb() barrier()
  134. #define smp_read_barrier_depends() do {} while(0)
  135. #endif
  136. /*
  137. * Force strict CPU ordering.
  138. * And yes, this is required on UP too when we're talking
  139. * to devices.
  140. */
  141. #define mb() asm volatile("mfence":::"memory")
  142. #define rmb() asm volatile("lfence":::"memory")
  143. #define wmb() asm volatile("sfence" ::: "memory")
  144. #define read_barrier_depends() do {} while(0)
  145. #define set_mb(var, value) do { (void) xchg(&var, value); } while (0)
  146. #define warn_if_not_ulong(x) do { unsigned long foo; (void) (&(x) == &foo); } while (0)
  147. #include <linux/irqflags.h>
  148. void cpu_idle_wait(void);
  149. extern unsigned long arch_align_stack(unsigned long sp);
  150. extern void free_init_pages(char *what, unsigned long begin, unsigned long end);
  151. #endif