io.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489
  1. #ifndef __SPARC64_IO_H
  2. #define __SPARC64_IO_H
  3. #include <linux/kernel.h>
  4. #include <linux/compiler.h>
  5. #include <linux/types.h>
  6. #include <asm/page.h> /* IO address mapping routines need this */
  7. #include <asm/system.h>
  8. #include <asm/asi.h>
  9. /* PC crapola... */
  10. #define __SLOW_DOWN_IO do { } while (0)
  11. #define SLOW_DOWN_IO do { } while (0)
  12. /* BIO layer definitions. */
  13. extern unsigned long kern_base, kern_size;
  14. #define page_to_phys(page) (page_to_pfn(page) << PAGE_SHIFT)
  15. #define BIO_VMERGE_BOUNDARY 8192
  16. static inline u8 _inb(unsigned long addr)
  17. {
  18. u8 ret;
  19. __asm__ __volatile__("lduba\t[%1] %2, %0\t/* pci_inb */"
  20. : "=r" (ret)
  21. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  22. return ret;
  23. }
  24. static inline u16 _inw(unsigned long addr)
  25. {
  26. u16 ret;
  27. __asm__ __volatile__("lduha\t[%1] %2, %0\t/* pci_inw */"
  28. : "=r" (ret)
  29. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  30. return ret;
  31. }
  32. static inline u32 _inl(unsigned long addr)
  33. {
  34. u32 ret;
  35. __asm__ __volatile__("lduwa\t[%1] %2, %0\t/* pci_inl */"
  36. : "=r" (ret)
  37. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  38. return ret;
  39. }
  40. static inline void _outb(u8 b, unsigned long addr)
  41. {
  42. __asm__ __volatile__("stba\t%r0, [%1] %2\t/* pci_outb */"
  43. : /* no outputs */
  44. : "Jr" (b), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  45. }
  46. static inline void _outw(u16 w, unsigned long addr)
  47. {
  48. __asm__ __volatile__("stha\t%r0, [%1] %2\t/* pci_outw */"
  49. : /* no outputs */
  50. : "Jr" (w), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  51. }
  52. static inline void _outl(u32 l, unsigned long addr)
  53. {
  54. __asm__ __volatile__("stwa\t%r0, [%1] %2\t/* pci_outl */"
  55. : /* no outputs */
  56. : "Jr" (l), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  57. }
  58. #define inb(__addr) (_inb((unsigned long)(__addr)))
  59. #define inw(__addr) (_inw((unsigned long)(__addr)))
  60. #define inl(__addr) (_inl((unsigned long)(__addr)))
  61. #define outb(__b, __addr) (_outb((u8)(__b), (unsigned long)(__addr)))
  62. #define outw(__w, __addr) (_outw((u16)(__w), (unsigned long)(__addr)))
  63. #define outl(__l, __addr) (_outl((u32)(__l), (unsigned long)(__addr)))
  64. #define inb_p(__addr) inb(__addr)
  65. #define outb_p(__b, __addr) outb(__b, __addr)
  66. #define inw_p(__addr) inw(__addr)
  67. #define outw_p(__w, __addr) outw(__w, __addr)
  68. #define inl_p(__addr) inl(__addr)
  69. #define outl_p(__l, __addr) outl(__l, __addr)
  70. extern void outsb(unsigned long, const void *, unsigned long);
  71. extern void outsw(unsigned long, const void *, unsigned long);
  72. extern void outsl(unsigned long, const void *, unsigned long);
  73. extern void insb(unsigned long, void *, unsigned long);
  74. extern void insw(unsigned long, void *, unsigned long);
  75. extern void insl(unsigned long, void *, unsigned long);
  76. static inline void ioread8_rep(void __iomem *port, void *buf, unsigned long count)
  77. {
  78. insb((unsigned long __force)port, buf, count);
  79. }
  80. static inline void ioread16_rep(void __iomem *port, void *buf, unsigned long count)
  81. {
  82. insw((unsigned long __force)port, buf, count);
  83. }
  84. static inline void ioread32_rep(void __iomem *port, void *buf, unsigned long count)
  85. {
  86. insl((unsigned long __force)port, buf, count);
  87. }
  88. static inline void iowrite8_rep(void __iomem *port, const void *buf, unsigned long count)
  89. {
  90. outsb((unsigned long __force)port, buf, count);
  91. }
  92. static inline void iowrite16_rep(void __iomem *port, const void *buf, unsigned long count)
  93. {
  94. outsw((unsigned long __force)port, buf, count);
  95. }
  96. static inline void iowrite32_rep(void __iomem *port, const void *buf, unsigned long count)
  97. {
  98. outsl((unsigned long __force)port, buf, count);
  99. }
  100. /* Memory functions, same as I/O accesses on Ultra. */
  101. static inline u8 _readb(const volatile void __iomem *addr)
  102. { u8 ret;
  103. __asm__ __volatile__("lduba\t[%1] %2, %0\t/* pci_readb */"
  104. : "=r" (ret)
  105. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  106. return ret;
  107. }
  108. static inline u16 _readw(const volatile void __iomem *addr)
  109. { u16 ret;
  110. __asm__ __volatile__("lduha\t[%1] %2, %0\t/* pci_readw */"
  111. : "=r" (ret)
  112. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  113. return ret;
  114. }
  115. static inline u32 _readl(const volatile void __iomem *addr)
  116. { u32 ret;
  117. __asm__ __volatile__("lduwa\t[%1] %2, %0\t/* pci_readl */"
  118. : "=r" (ret)
  119. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  120. return ret;
  121. }
  122. static inline u64 _readq(const volatile void __iomem *addr)
  123. { u64 ret;
  124. __asm__ __volatile__("ldxa\t[%1] %2, %0\t/* pci_readq */"
  125. : "=r" (ret)
  126. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  127. return ret;
  128. }
  129. static inline void _writeb(u8 b, volatile void __iomem *addr)
  130. {
  131. __asm__ __volatile__("stba\t%r0, [%1] %2\t/* pci_writeb */"
  132. : /* no outputs */
  133. : "Jr" (b), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  134. }
  135. static inline void _writew(u16 w, volatile void __iomem *addr)
  136. {
  137. __asm__ __volatile__("stha\t%r0, [%1] %2\t/* pci_writew */"
  138. : /* no outputs */
  139. : "Jr" (w), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  140. }
  141. static inline void _writel(u32 l, volatile void __iomem *addr)
  142. {
  143. __asm__ __volatile__("stwa\t%r0, [%1] %2\t/* pci_writel */"
  144. : /* no outputs */
  145. : "Jr" (l), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  146. }
  147. static inline void _writeq(u64 q, volatile void __iomem *addr)
  148. {
  149. __asm__ __volatile__("stxa\t%r0, [%1] %2\t/* pci_writeq */"
  150. : /* no outputs */
  151. : "Jr" (q), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  152. }
  153. #define readb(__addr) _readb(__addr)
  154. #define readw(__addr) _readw(__addr)
  155. #define readl(__addr) _readl(__addr)
  156. #define readq(__addr) _readq(__addr)
  157. #define readb_relaxed(__addr) _readb(__addr)
  158. #define readw_relaxed(__addr) _readw(__addr)
  159. #define readl_relaxed(__addr) _readl(__addr)
  160. #define readq_relaxed(__addr) _readq(__addr)
  161. #define writeb(__b, __addr) _writeb(__b, __addr)
  162. #define writew(__w, __addr) _writew(__w, __addr)
  163. #define writel(__l, __addr) _writel(__l, __addr)
  164. #define writeq(__q, __addr) _writeq(__q, __addr)
  165. /* Now versions without byte-swapping. */
  166. static inline u8 _raw_readb(unsigned long addr)
  167. {
  168. u8 ret;
  169. __asm__ __volatile__("lduba\t[%1] %2, %0\t/* pci_raw_readb */"
  170. : "=r" (ret)
  171. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  172. return ret;
  173. }
  174. static inline u16 _raw_readw(unsigned long addr)
  175. {
  176. u16 ret;
  177. __asm__ __volatile__("lduha\t[%1] %2, %0\t/* pci_raw_readw */"
  178. : "=r" (ret)
  179. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  180. return ret;
  181. }
  182. static inline u32 _raw_readl(unsigned long addr)
  183. {
  184. u32 ret;
  185. __asm__ __volatile__("lduwa\t[%1] %2, %0\t/* pci_raw_readl */"
  186. : "=r" (ret)
  187. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  188. return ret;
  189. }
  190. static inline u64 _raw_readq(unsigned long addr)
  191. {
  192. u64 ret;
  193. __asm__ __volatile__("ldxa\t[%1] %2, %0\t/* pci_raw_readq */"
  194. : "=r" (ret)
  195. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  196. return ret;
  197. }
  198. static inline void _raw_writeb(u8 b, unsigned long addr)
  199. {
  200. __asm__ __volatile__("stba\t%r0, [%1] %2\t/* pci_raw_writeb */"
  201. : /* no outputs */
  202. : "Jr" (b), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  203. }
  204. static inline void _raw_writew(u16 w, unsigned long addr)
  205. {
  206. __asm__ __volatile__("stha\t%r0, [%1] %2\t/* pci_raw_writew */"
  207. : /* no outputs */
  208. : "Jr" (w), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  209. }
  210. static inline void _raw_writel(u32 l, unsigned long addr)
  211. {
  212. __asm__ __volatile__("stwa\t%r0, [%1] %2\t/* pci_raw_writel */"
  213. : /* no outputs */
  214. : "Jr" (l), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  215. }
  216. static inline void _raw_writeq(u64 q, unsigned long addr)
  217. {
  218. __asm__ __volatile__("stxa\t%r0, [%1] %2\t/* pci_raw_writeq */"
  219. : /* no outputs */
  220. : "Jr" (q), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  221. }
  222. #define __raw_readb(__addr) (_raw_readb((unsigned long)(__addr)))
  223. #define __raw_readw(__addr) (_raw_readw((unsigned long)(__addr)))
  224. #define __raw_readl(__addr) (_raw_readl((unsigned long)(__addr)))
  225. #define __raw_readq(__addr) (_raw_readq((unsigned long)(__addr)))
  226. #define __raw_writeb(__b, __addr) (_raw_writeb((u8)(__b), (unsigned long)(__addr)))
  227. #define __raw_writew(__w, __addr) (_raw_writew((u16)(__w), (unsigned long)(__addr)))
  228. #define __raw_writel(__l, __addr) (_raw_writel((u32)(__l), (unsigned long)(__addr)))
  229. #define __raw_writeq(__q, __addr) (_raw_writeq((u64)(__q), (unsigned long)(__addr)))
  230. /* Valid I/O Space regions are anywhere, because each PCI bus supported
  231. * can live in an arbitrary area of the physical address range.
  232. */
  233. #define IO_SPACE_LIMIT 0xffffffffffffffffUL
  234. /* Now, SBUS variants, only difference from PCI is that we do
  235. * not use little-endian ASIs.
  236. */
  237. static inline u8 _sbus_readb(const volatile void __iomem *addr)
  238. {
  239. u8 ret;
  240. __asm__ __volatile__("lduba\t[%1] %2, %0\t/* sbus_readb */"
  241. : "=r" (ret)
  242. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  243. return ret;
  244. }
  245. static inline u16 _sbus_readw(const volatile void __iomem *addr)
  246. {
  247. u16 ret;
  248. __asm__ __volatile__("lduha\t[%1] %2, %0\t/* sbus_readw */"
  249. : "=r" (ret)
  250. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  251. return ret;
  252. }
  253. static inline u32 _sbus_readl(const volatile void __iomem *addr)
  254. {
  255. u32 ret;
  256. __asm__ __volatile__("lduwa\t[%1] %2, %0\t/* sbus_readl */"
  257. : "=r" (ret)
  258. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  259. return ret;
  260. }
  261. static inline u64 _sbus_readq(const volatile void __iomem *addr)
  262. {
  263. u64 ret;
  264. __asm__ __volatile__("ldxa\t[%1] %2, %0\t/* sbus_readq */"
  265. : "=r" (ret)
  266. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  267. return ret;
  268. }
  269. static inline void _sbus_writeb(u8 b, volatile void __iomem *addr)
  270. {
  271. __asm__ __volatile__("stba\t%r0, [%1] %2\t/* sbus_writeb */"
  272. : /* no outputs */
  273. : "Jr" (b), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  274. }
  275. static inline void _sbus_writew(u16 w, volatile void __iomem *addr)
  276. {
  277. __asm__ __volatile__("stha\t%r0, [%1] %2\t/* sbus_writew */"
  278. : /* no outputs */
  279. : "Jr" (w), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  280. }
  281. static inline void _sbus_writel(u32 l, volatile void __iomem *addr)
  282. {
  283. __asm__ __volatile__("stwa\t%r0, [%1] %2\t/* sbus_writel */"
  284. : /* no outputs */
  285. : "Jr" (l), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  286. }
  287. static inline void _sbus_writeq(u64 l, volatile void __iomem *addr)
  288. {
  289. __asm__ __volatile__("stxa\t%r0, [%1] %2\t/* sbus_writeq */"
  290. : /* no outputs */
  291. : "Jr" (l), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  292. }
  293. #define sbus_readb(__addr) _sbus_readb(__addr)
  294. #define sbus_readw(__addr) _sbus_readw(__addr)
  295. #define sbus_readl(__addr) _sbus_readl(__addr)
  296. #define sbus_readq(__addr) _sbus_readq(__addr)
  297. #define sbus_writeb(__b, __addr) _sbus_writeb(__b, __addr)
  298. #define sbus_writew(__w, __addr) _sbus_writew(__w, __addr)
  299. #define sbus_writel(__l, __addr) _sbus_writel(__l, __addr)
  300. #define sbus_writeq(__l, __addr) _sbus_writeq(__l, __addr)
  301. static inline void _sbus_memset_io(volatile void __iomem *dst, int c, __kernel_size_t n)
  302. {
  303. while(n--) {
  304. sbus_writeb(c, dst);
  305. dst++;
  306. }
  307. }
  308. #define sbus_memset_io(d,c,sz) _sbus_memset_io(d,c,sz)
  309. static inline void
  310. _memset_io(volatile void __iomem *dst, int c, __kernel_size_t n)
  311. {
  312. volatile void __iomem *d = dst;
  313. while (n--) {
  314. writeb(c, d);
  315. d++;
  316. }
  317. }
  318. #define memset_io(d,c,sz) _memset_io(d,c,sz)
  319. static inline void
  320. _memcpy_fromio(void *dst, const volatile void __iomem *src, __kernel_size_t n)
  321. {
  322. char *d = dst;
  323. while (n--) {
  324. char tmp = readb(src);
  325. *d++ = tmp;
  326. src++;
  327. }
  328. }
  329. #define memcpy_fromio(d,s,sz) _memcpy_fromio(d,s,sz)
  330. static inline void
  331. _memcpy_toio(volatile void __iomem *dst, const void *src, __kernel_size_t n)
  332. {
  333. const char *s = src;
  334. volatile void __iomem *d = dst;
  335. while (n--) {
  336. char tmp = *s++;
  337. writeb(tmp, d);
  338. d++;
  339. }
  340. }
  341. #define memcpy_toio(d,s,sz) _memcpy_toio(d,s,sz)
  342. #define mmiowb()
  343. #ifdef __KERNEL__
  344. /* On sparc64 we have the whole physical IO address space accessible
  345. * using physically addressed loads and stores, so this does nothing.
  346. */
  347. static inline void __iomem *ioremap(unsigned long offset, unsigned long size)
  348. {
  349. return (void __iomem *)offset;
  350. }
  351. #define ioremap_nocache(X,Y) ioremap((X),(Y))
  352. static inline void iounmap(volatile void __iomem *addr)
  353. {
  354. }
  355. #define ioread8(X) readb(X)
  356. #define ioread16(X) readw(X)
  357. #define ioread32(X) readl(X)
  358. #define iowrite8(val,X) writeb(val,X)
  359. #define iowrite16(val,X) writew(val,X)
  360. #define iowrite32(val,X) writel(val,X)
  361. /* Create a virtual mapping cookie for an IO port range */
  362. extern void __iomem *ioport_map(unsigned long port, unsigned int nr);
  363. extern void ioport_unmap(void __iomem *);
  364. /* Create a virtual mapping cookie for a PCI BAR (memory or IO) */
  365. struct pci_dev;
  366. extern void __iomem *pci_iomap(struct pci_dev *dev, int bar, unsigned long max);
  367. extern void pci_iounmap(struct pci_dev *dev, void __iomem *);
  368. /* Similarly for SBUS. */
  369. #define sbus_ioremap(__res, __offset, __size, __name) \
  370. ({ unsigned long __ret; \
  371. __ret = (__res)->start + (((__res)->flags & 0x1ffUL) << 32UL); \
  372. __ret += (unsigned long) (__offset); \
  373. if (! request_region((__ret), (__size), (__name))) \
  374. __ret = 0UL; \
  375. (void __iomem *) __ret; \
  376. })
  377. #define sbus_iounmap(__addr, __size) \
  378. release_region((unsigned long)(__addr), (__size))
  379. /*
  380. * Convert a physical pointer to a virtual kernel pointer for /dev/mem
  381. * access
  382. */
  383. #define xlate_dev_mem_ptr(p) __va(p)
  384. /*
  385. * Convert a virtual cached pointer to an uncached pointer
  386. */
  387. #define xlate_dev_kmem_ptr(p) p
  388. #endif
  389. #endif /* !(__SPARC64_IO_H) */