tx4927_pci.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2000-2001 Toshiba Corporation
  7. */
  8. #ifndef __ASM_TX4927_TX4927_PCI_H
  9. #define __ASM_TX4927_TX4927_PCI_H
  10. #define TX4927_CCFG_TOE 0x00004000
  11. #define TX4927_CCFG_TINTDIS 0x01000000
  12. #define TX4927_PCIMEM 0x08000000
  13. #define TX4927_PCIMEM_SIZE 0x08000000
  14. #define TX4927_PCIIO 0x16000000
  15. #define TX4927_PCIIO_SIZE 0x01000000
  16. #define TX4927_SDRAMC_REG 0xff1f8000
  17. #define TX4927_EBUSC_REG 0xff1f9000
  18. #define TX4927_PCIC_REG 0xff1fd000
  19. #define TX4927_CCFG_REG 0xff1fe000
  20. #define TX4927_IRC_REG 0xff1ff600
  21. #define TX4927_NR_TMR 3
  22. #define TX4927_TMR_REG(ch) (0xff1ff000 + (ch) * 0x100)
  23. #define TX4927_CE3 0x17f00000 /* 1M */
  24. #define TX4927_PCIRESET_ADDR 0xbc00f006
  25. #define TX4927_PCI_CLK_ADDR (KSEG1 + TX4927_CE3 + 0x00040020)
  26. #define TX4927_IMSTAT_ADDR(n) (KSEG1 + TX4927_CE3 + 0x0004001a + (n))
  27. #define tx4927_imstat_ptr(n) \
  28. ((volatile unsigned char *)TX4927_IMSTAT_ADDR(n))
  29. /* bits for ISTAT3/IMASK3/IMSTAT3 */
  30. #define TX4927_INT3B_PCID 0
  31. #define TX4927_INT3B_PCIC 1
  32. #define TX4927_INT3B_PCIB 2
  33. #define TX4927_INT3B_PCIA 3
  34. #define TX4927_INT3F_PCID (1 << TX4927_INT3B_PCID)
  35. #define TX4927_INT3F_PCIC (1 << TX4927_INT3B_PCIC)
  36. #define TX4927_INT3F_PCIB (1 << TX4927_INT3B_PCIB)
  37. #define TX4927_INT3F_PCIA (1 << TX4927_INT3B_PCIA)
  38. /* bits for PCI_CLK (S6) */
  39. #define TX4927_PCI_CLK_HOST 0x80
  40. #define TX4927_PCI_CLK_MASK (0x0f << 3)
  41. #define TX4927_PCI_CLK_33 (0x01 << 3)
  42. #define TX4927_PCI_CLK_25 (0x04 << 3)
  43. #define TX4927_PCI_CLK_66 (0x09 << 3)
  44. #define TX4927_PCI_CLK_50 (0x0c << 3)
  45. #define TX4927_PCI_CLK_ACK 0x04
  46. #define TX4927_PCI_CLK_ACE 0x02
  47. #define TX4927_PCI_CLK_ENDIAN 0x01
  48. #define TX4927_NR_IRQ_LOCAL TX4927_IRQ_PIC_BEG
  49. #define TX4927_NR_IRQ_IRC 32 /* On-Chip IRC */
  50. #define TX4927_IR_PCIC 16
  51. #define TX4927_IR_PCIERR 22
  52. #define TX4927_IR_PCIPMA 23
  53. #define TX4927_IRQ_IRC_PCIC (TX4927_NR_IRQ_LOCAL + TX4927_IR_PCIC)
  54. #define TX4927_IRQ_IRC_PCIERR (TX4927_NR_IRQ_LOCAL + TX4927_IR_PCIERR)
  55. #define TX4927_IRQ_IOC1 (TX4927_NR_IRQ_LOCAL + TX4927_NR_IRQ_IRC)
  56. #define TX4927_IRQ_IOC_PCID (TX4927_IRQ_IOC1 + TX4927_INT3B_PCID)
  57. #define TX4927_IRQ_IOC_PCIC (TX4927_IRQ_IOC1 + TX4927_INT3B_PCIC)
  58. #define TX4927_IRQ_IOC_PCIB (TX4927_IRQ_IOC1 + TX4927_INT3B_PCIB)
  59. #define TX4927_IRQ_IOC_PCIA (TX4927_IRQ_IOC1 + TX4927_INT3B_PCIA)
  60. #ifdef _LANGUAGE_ASSEMBLY
  61. #define _CONST64(c) c
  62. #else
  63. #define _CONST64(c) c##ull
  64. #include <asm/byteorder.h>
  65. #define tx4927_pcireset_ptr \
  66. ((volatile unsigned char *)TX4927_PCIRESET_ADDR)
  67. #define tx4927_pci_clk_ptr \
  68. ((volatile unsigned char *)TX4927_PCI_CLK_ADDR)
  69. struct tx4927_sdramc_reg {
  70. volatile unsigned long long cr[4];
  71. volatile unsigned long long unused0[4];
  72. volatile unsigned long long tr;
  73. volatile unsigned long long unused1[2];
  74. volatile unsigned long long cmd;
  75. };
  76. struct tx4927_ebusc_reg {
  77. volatile unsigned long long cr[8];
  78. };
  79. struct tx4927_ccfg_reg {
  80. volatile unsigned long long ccfg;
  81. volatile unsigned long long crir;
  82. volatile unsigned long long pcfg;
  83. volatile unsigned long long tear;
  84. volatile unsigned long long clkctr;
  85. volatile unsigned long long unused0;
  86. volatile unsigned long long garbc;
  87. volatile unsigned long long unused1;
  88. volatile unsigned long long unused2;
  89. volatile unsigned long long ramp;
  90. };
  91. struct tx4927_pcic_reg {
  92. volatile unsigned long pciid;
  93. volatile unsigned long pcistatus;
  94. volatile unsigned long pciccrev;
  95. volatile unsigned long pcicfg1;
  96. volatile unsigned long p2gm0plbase; /* +10 */
  97. volatile unsigned long p2gm0pubase;
  98. volatile unsigned long p2gm1plbase;
  99. volatile unsigned long p2gm1pubase;
  100. volatile unsigned long p2gm2pbase; /* +20 */
  101. volatile unsigned long p2giopbase;
  102. volatile unsigned long unused0;
  103. volatile unsigned long pcisid;
  104. volatile unsigned long unused1; /* +30 */
  105. volatile unsigned long pcicapptr;
  106. volatile unsigned long unused2;
  107. volatile unsigned long pcicfg2;
  108. volatile unsigned long g2ptocnt; /* +40 */
  109. volatile unsigned long unused3[15];
  110. volatile unsigned long g2pstatus; /* +80 */
  111. volatile unsigned long g2pmask;
  112. volatile unsigned long pcisstatus;
  113. volatile unsigned long pcimask;
  114. volatile unsigned long p2gcfg; /* +90 */
  115. volatile unsigned long p2gstatus;
  116. volatile unsigned long p2gmask;
  117. volatile unsigned long p2gccmd;
  118. volatile unsigned long unused4[24]; /* +a0 */
  119. volatile unsigned long pbareqport; /* +100 */
  120. volatile unsigned long pbacfg;
  121. volatile unsigned long pbastatus;
  122. volatile unsigned long pbamask;
  123. volatile unsigned long pbabm; /* +110 */
  124. volatile unsigned long pbacreq;
  125. volatile unsigned long pbacgnt;
  126. volatile unsigned long pbacstate;
  127. volatile unsigned long long g2pmgbase[3]; /* +120 */
  128. volatile unsigned long long g2piogbase;
  129. volatile unsigned long g2pmmask[3]; /* +140 */
  130. volatile unsigned long g2piomask;
  131. volatile unsigned long long g2pmpbase[3]; /* +150 */
  132. volatile unsigned long long g2piopbase;
  133. volatile unsigned long pciccfg; /* +170 */
  134. volatile unsigned long pcicstatus;
  135. volatile unsigned long pcicmask;
  136. volatile unsigned long unused5;
  137. volatile unsigned long long p2gmgbase[3]; /* +180 */
  138. volatile unsigned long long p2giogbase;
  139. volatile unsigned long g2pcfgadrs; /* +1a0 */
  140. volatile unsigned long g2pcfgdata;
  141. volatile unsigned long unused6[8];
  142. volatile unsigned long g2pintack;
  143. volatile unsigned long g2pspc;
  144. volatile unsigned long unused7[12]; /* +1d0 */
  145. volatile unsigned long long pdmca; /* +200 */
  146. volatile unsigned long long pdmga;
  147. volatile unsigned long long pdmpa;
  148. volatile unsigned long long pdmcut;
  149. volatile unsigned long long pdmcnt; /* +220 */
  150. volatile unsigned long long pdmsts;
  151. volatile unsigned long long unused8[2];
  152. volatile unsigned long long pdmdb[4]; /* +240 */
  153. volatile unsigned long long pdmtdh; /* +260 */
  154. volatile unsigned long long pdmdms;
  155. };
  156. #endif /* _LANGUAGE_ASSEMBLY */
  157. /*
  158. * PCIC
  159. */
  160. /* bits for G2PSTATUS/G2PMASK */
  161. #define TX4927_PCIC_G2PSTATUS_ALL 0x00000003
  162. #define TX4927_PCIC_G2PSTATUS_TTOE 0x00000002
  163. #define TX4927_PCIC_G2PSTATUS_RTOE 0x00000001
  164. /* bits for PCIMASK (see also PCI_STATUS_XXX in linux/pci.h */
  165. #define TX4927_PCIC_PCISTATUS_ALL 0x0000f900
  166. /* bits for PBACFG */
  167. #define TX4927_PCIC_PBACFG_RPBA 0x00000004
  168. #define TX4927_PCIC_PBACFG_PBAEN 0x00000002
  169. #define TX4927_PCIC_PBACFG_BMCEN 0x00000001
  170. /* bits for G2PMnGBASE */
  171. #define TX4927_PCIC_G2PMnGBASE_BSDIS _CONST64(0x0000002000000000)
  172. #define TX4927_PCIC_G2PMnGBASE_ECHG _CONST64(0x0000001000000000)
  173. /* bits for G2PIOGBASE */
  174. #define TX4927_PCIC_G2PIOGBASE_BSDIS _CONST64(0x0000002000000000)
  175. #define TX4927_PCIC_G2PIOGBASE_ECHG _CONST64(0x0000001000000000)
  176. /* bits for PCICSTATUS/PCICMASK */
  177. #define TX4927_PCIC_PCICSTATUS_ALL 0x000007dc
  178. /* bits for PCICCFG */
  179. #define TX4927_PCIC_PCICCFG_LBWC_MASK 0x0fff0000
  180. #define TX4927_PCIC_PCICCFG_HRST 0x00000800
  181. #define TX4927_PCIC_PCICCFG_SRST 0x00000400
  182. #define TX4927_PCIC_PCICCFG_IRBER 0x00000200
  183. #define TX4927_PCIC_PCICCFG_IMSE0 0x00000100
  184. #define TX4927_PCIC_PCICCFG_IMSE1 0x00000080
  185. #define TX4927_PCIC_PCICCFG_IMSE2 0x00000040
  186. #define TX4927_PCIC_PCICCFG_IISE 0x00000020
  187. #define TX4927_PCIC_PCICCFG_ATR 0x00000010
  188. #define TX4927_PCIC_PCICCFG_ICAE 0x00000008
  189. /* bits for P2GMnGBASE */
  190. #define TX4927_PCIC_P2GMnGBASE_TMEMEN _CONST64(0x0000004000000000)
  191. #define TX4927_PCIC_P2GMnGBASE_TBSDIS _CONST64(0x0000002000000000)
  192. #define TX4927_PCIC_P2GMnGBASE_TECHG _CONST64(0x0000001000000000)
  193. /* bits for P2GIOGBASE */
  194. #define TX4927_PCIC_P2GIOGBASE_TIOEN _CONST64(0x0000004000000000)
  195. #define TX4927_PCIC_P2GIOGBASE_TBSDIS _CONST64(0x0000002000000000)
  196. #define TX4927_PCIC_P2GIOGBASE_TECHG _CONST64(0x0000001000000000)
  197. #define TX4927_PCIC_IDSEL_AD_TO_SLOT(ad) ((ad) - 11)
  198. #define TX4927_PCIC_MAX_DEVNU TX4927_PCIC_IDSEL_AD_TO_SLOT(32)
  199. /*
  200. * CCFG
  201. */
  202. /* CCFG : Chip Configuration */
  203. #define TX4927_CCFG_PCI66 0x00800000
  204. #define TX4927_CCFG_PCIMIDE 0x00400000
  205. #define TX4927_CCFG_PCIXARB 0x00002000
  206. #define TX4927_CCFG_PCIDIVMODE_MASK 0x00001800
  207. #define TX4927_CCFG_PCIDIVMODE_2_5 0x00000000
  208. #define TX4927_CCFG_PCIDIVMODE_3 0x00000800
  209. #define TX4927_CCFG_PCIDIVMODE_5 0x00001000
  210. #define TX4927_CCFG_PCIDIVMODE_6 0x00001800
  211. #define TX4937_CCFG_PCIDIVMODE_MASK 0x00001c00
  212. #define TX4937_CCFG_PCIDIVMODE_8 0x00000000
  213. #define TX4937_CCFG_PCIDIVMODE_4 0x00000400
  214. #define TX4937_CCFG_PCIDIVMODE_9 0x00000800
  215. #define TX4937_CCFG_PCIDIVMODE_4_5 0x00000c00
  216. #define TX4937_CCFG_PCIDIVMODE_10 0x00001000
  217. #define TX4937_CCFG_PCIDIVMODE_5 0x00001400
  218. #define TX4937_CCFG_PCIDIVMODE_11 0x00001800
  219. #define TX4937_CCFG_PCIDIVMODE_5_5 0x00001c00
  220. /* PCFG : Pin Configuration */
  221. #define TX4927_PCFG_PCICLKEN_ALL 0x003f0000
  222. #define TX4927_PCFG_PCICLKEN(ch) (0x00010000<<(ch))
  223. /* CLKCTR : Clock Control */
  224. #define TX4927_CLKCTR_PCICKD 0x00400000
  225. #define TX4927_CLKCTR_PCIRST 0x00000040
  226. #ifndef _LANGUAGE_ASSEMBLY
  227. #define tx4927_sdramcptr ((struct tx4927_sdramc_reg *)TX4927_SDRAMC_REG)
  228. #define tx4927_pcicptr ((struct tx4927_pcic_reg *)TX4927_PCIC_REG)
  229. #define tx4927_ccfgptr ((struct tx4927_ccfg_reg *)TX4927_CCFG_REG)
  230. #define tx4927_ebuscptr ((struct tx4927_ebusc_reg *)TX4927_EBUSC_REG)
  231. #endif /* _LANGUAGE_ASSEMBLY */
  232. #endif /* __ASM_TX4927_TX4927_PCI_H */