maltaint.h 2.3 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283
  1. /*
  2. * Carsten Langgaard, carstenl@mips.com
  3. * Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved.
  4. *
  5. * ########################################################################
  6. *
  7. * This program is free software; you can distribute it and/or modify it
  8. * under the terms of the GNU General Public License (Version 2) as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  14. * for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along
  17. * with this program; if not, write to the Free Software Foundation, Inc.,
  18. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  19. *
  20. * ########################################################################
  21. *
  22. * Defines for the Malta interrupt controller.
  23. *
  24. */
  25. #ifndef _MIPS_MALTAINT_H
  26. #define _MIPS_MALTAINT_H
  27. #include <irq.h>
  28. /*
  29. * Interrupts 0..15 are used for Malta ISA compatible interrupts
  30. */
  31. #define MALTA_INT_BASE 0
  32. /* CPU interrupt offsets */
  33. #define MIPSCPU_INT_SW0 0
  34. #define MIPSCPU_INT_SW1 1
  35. #define MIPSCPU_INT_MB0 2
  36. #define MIPSCPU_INT_I8259A MIPSCPU_INT_MB0
  37. #define MIPSCPU_INT_MB1 3
  38. #define MIPSCPU_INT_SMI MIPSCPU_INT_MB1
  39. #define MIPSCPU_INT_MB2 4
  40. #define MIPSCPU_INT_MB3 5
  41. #define MIPSCPU_INT_COREHI MIPSCPU_INT_MB3
  42. #define MIPSCPU_INT_MB4 6
  43. #define MIPSCPU_INT_CORELO MIPSCPU_INT_MB4
  44. /*
  45. * Interrupts 64..127 are used for Soc-it Classic interrupts
  46. */
  47. #define MSC01C_INT_BASE 64
  48. /* SOC-it Classic interrupt offsets */
  49. #define MSC01C_INT_TMR 0
  50. #define MSC01C_INT_PCI 1
  51. /*
  52. * Interrupts 64..127 are used for Soc-it EIC interrupts
  53. */
  54. #define MSC01E_INT_BASE 64
  55. /* SOC-it EIC interrupt offsets */
  56. #define MSC01E_INT_SW0 1
  57. #define MSC01E_INT_SW1 2
  58. #define MSC01E_INT_MB0 3
  59. #define MSC01E_INT_I8259A MSC01E_INT_MB0
  60. #define MSC01E_INT_MB1 4
  61. #define MSC01E_INT_SMI MSC01E_INT_MB1
  62. #define MSC01E_INT_MB2 5
  63. #define MSC01E_INT_MB3 6
  64. #define MSC01E_INT_COREHI MSC01E_INT_MB3
  65. #define MSC01E_INT_MB4 7
  66. #define MSC01E_INT_CORELO MSC01E_INT_MB4
  67. #define MSC01E_INT_TMR 8
  68. #define MSC01E_INT_PCI 9
  69. #define MSC01E_INT_PERFCTR 10
  70. #define MSC01E_INT_CPUCTR 11
  71. #ifndef __ASSEMBLY__
  72. extern void maltaint_init(void);
  73. #endif
  74. #endif /* !(_MIPS_MALTAINT_H) */