cpu-info.h 2.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994 Waldorf GMBH
  7. * Copyright (C) 1995, 1996, 1997, 1998, 1999, 2001, 2002, 2003 Ralf Baechle
  8. * Copyright (C) 1996 Paul M. Antoine
  9. * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
  10. * Copyright (C) 2004 Maciej W. Rozycki
  11. */
  12. #ifndef __ASM_CPU_INFO_H
  13. #define __ASM_CPU_INFO_H
  14. #include <asm/cache.h>
  15. /*
  16. * Descriptor for a cache
  17. */
  18. struct cache_desc {
  19. unsigned int waysize; /* Bytes per way */
  20. unsigned short sets; /* Number of lines per set */
  21. unsigned char ways; /* Number of ways */
  22. unsigned char linesz; /* Size of line in bytes */
  23. unsigned char waybit; /* Bits to select in a cache set */
  24. unsigned char flags; /* Flags describing cache properties */
  25. };
  26. /*
  27. * Flag definitions
  28. */
  29. #define MIPS_CACHE_NOT_PRESENT 0x00000001
  30. #define MIPS_CACHE_VTAG 0x00000002 /* Virtually tagged cache */
  31. #define MIPS_CACHE_ALIASES 0x00000004 /* Cache could have aliases */
  32. #define MIPS_CACHE_IC_F_DC 0x00000008 /* Ic can refill from D-cache */
  33. #define MIPS_IC_SNOOPS_REMOTE 0x00000010 /* Ic snoops remote stores */
  34. #define MIPS_CACHE_PINDEX 0x00000020 /* Physically indexed cache */
  35. struct cpuinfo_mips {
  36. unsigned long udelay_val;
  37. unsigned long asid_cache;
  38. /*
  39. * Capability and feature descriptor structure for MIPS CPU
  40. */
  41. unsigned long options;
  42. unsigned long ases;
  43. unsigned int processor_id;
  44. unsigned int fpu_id;
  45. unsigned int cputype;
  46. int isa_level;
  47. int tlbsize;
  48. struct cache_desc icache; /* Primary I-cache */
  49. struct cache_desc dcache; /* Primary D or combined I/D cache */
  50. struct cache_desc scache; /* Secondary cache */
  51. struct cache_desc tcache; /* Tertiary/split secondary cache */
  52. int srsets; /* Shadow register sets */
  53. #if defined(CONFIG_MIPS_MT_SMTC)
  54. /*
  55. * In the MIPS MT "SMTC" model, each TC is considered
  56. * to be a "CPU" for the purposes of scheduling, but
  57. * exception resources, ASID spaces, etc, are common
  58. * to all TCs within the same VPE.
  59. */
  60. int vpe_id; /* Virtual Processor number */
  61. int tc_id; /* Thread Context number */
  62. #endif /* CONFIG_MIPS_MT */
  63. void *data; /* Additional data */
  64. } __attribute__((aligned(SMP_CACHE_BYTES)));
  65. extern struct cpuinfo_mips cpu_data[];
  66. #define current_cpu_data cpu_data[smp_processor_id()]
  67. #define raw_current_cpu_data cpu_data[raw_smp_processor_id()]
  68. extern void cpu_probe(void);
  69. extern void cpu_report(void);
  70. extern const char *__cpu_name[];
  71. #define cpu_name_string() __cpu_name[smp_processor_id()]
  72. #endif /* __ASM_CPU_INFO_H */