system.h 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272
  1. /* system.h: FR-V CPU control definitions
  2. *
  3. * Copyright (C) 2003 Red Hat, Inc. All Rights Reserved.
  4. * Written by David Howells (dhowells@redhat.com)
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #ifndef _ASM_SYSTEM_H
  12. #define _ASM_SYSTEM_H
  13. #include <linux/types.h>
  14. #include <linux/linkage.h>
  15. struct thread_struct;
  16. /*
  17. * switch_to(prev, next) should switch from task `prev' to `next'
  18. * `prev' will never be the same as `next'.
  19. * The `mb' is to tell GCC not to cache `current' across this call.
  20. */
  21. extern asmlinkage
  22. struct task_struct *__switch_to(struct thread_struct *prev_thread,
  23. struct thread_struct *next_thread,
  24. struct task_struct *prev);
  25. #define switch_to(prev, next, last) \
  26. do { \
  27. (prev)->thread.sched_lr = \
  28. (unsigned long) __builtin_return_address(0); \
  29. (last) = __switch_to(&(prev)->thread, &(next)->thread, (prev)); \
  30. mb(); \
  31. } while(0)
  32. /*
  33. * interrupt flag manipulation
  34. * - use virtual interrupt management since touching the PSR is slow
  35. * - ICC2.Z: T if interrupts virtually disabled
  36. * - ICC2.C: F if interrupts really disabled
  37. * - if Z==1 upon interrupt:
  38. * - C is set to 0
  39. * - interrupts are really disabled
  40. * - entry.S returns immediately
  41. * - uses TIHI (TRAP if Z==0 && C==0) #2 to really reenable interrupts
  42. * - if taken, the trap:
  43. * - sets ICC2.C
  44. * - enables interrupts
  45. */
  46. #define local_irq_disable() \
  47. do { \
  48. /* set Z flag, but don't change the C flag */ \
  49. asm volatile(" andcc gr0,gr0,gr0,icc2 \n" \
  50. : \
  51. : \
  52. : "memory", "icc2" \
  53. ); \
  54. } while(0)
  55. #define local_irq_enable() \
  56. do { \
  57. /* clear Z flag and then test the C flag */ \
  58. asm volatile(" oricc gr0,#1,gr0,icc2 \n" \
  59. " tihi icc2,gr0,#2 \n" \
  60. : \
  61. : \
  62. : "memory", "icc2" \
  63. ); \
  64. } while(0)
  65. #define local_save_flags(flags) \
  66. do { \
  67. typecheck(unsigned long, flags); \
  68. asm volatile("movsg ccr,%0" \
  69. : "=r"(flags) \
  70. : \
  71. : "memory"); \
  72. \
  73. /* shift ICC2.Z to bit 0 */ \
  74. flags >>= 26; \
  75. \
  76. /* make flags 1 if interrupts disabled, 0 otherwise */ \
  77. flags &= 1UL; \
  78. } while(0)
  79. #define irqs_disabled() \
  80. ({unsigned long flags; local_save_flags(flags); flags; })
  81. #define local_irq_save(flags) \
  82. do { \
  83. typecheck(unsigned long, flags); \
  84. local_save_flags(flags); \
  85. local_irq_disable(); \
  86. } while(0)
  87. #define local_irq_restore(flags) \
  88. do { \
  89. typecheck(unsigned long, flags); \
  90. \
  91. /* load the Z flag by turning 1 if disabled into 0 if disabled \
  92. * and thus setting the Z flag but not the C flag */ \
  93. asm volatile(" xoricc %0,#1,gr0,icc2 \n" \
  94. /* then test Z=0 and C=0 */ \
  95. " tihi icc2,gr0,#2 \n" \
  96. : \
  97. : "r"(flags) \
  98. : "memory", "icc2" \
  99. ); \
  100. \
  101. } while(0)
  102. /*
  103. * real interrupt flag manipulation
  104. */
  105. #define __local_irq_disable() \
  106. do { \
  107. unsigned long psr; \
  108. asm volatile(" movsg psr,%0 \n" \
  109. " andi %0,%2,%0 \n" \
  110. " ori %0,%1,%0 \n" \
  111. " movgs %0,psr \n" \
  112. : "=r"(psr) \
  113. : "i" (PSR_PIL_14), "i" (~PSR_PIL) \
  114. : "memory"); \
  115. } while(0)
  116. #define __local_irq_enable() \
  117. do { \
  118. unsigned long psr; \
  119. asm volatile(" movsg psr,%0 \n" \
  120. " andi %0,%1,%0 \n" \
  121. " movgs %0,psr \n" \
  122. : "=r"(psr) \
  123. : "i" (~PSR_PIL) \
  124. : "memory"); \
  125. } while(0)
  126. #define __local_save_flags(flags) \
  127. do { \
  128. typecheck(unsigned long, flags); \
  129. asm("movsg psr,%0" \
  130. : "=r"(flags) \
  131. : \
  132. : "memory"); \
  133. } while(0)
  134. #define __local_irq_save(flags) \
  135. do { \
  136. unsigned long npsr; \
  137. typecheck(unsigned long, flags); \
  138. asm volatile(" movsg psr,%0 \n" \
  139. " andi %0,%3,%1 \n" \
  140. " ori %1,%2,%1 \n" \
  141. " movgs %1,psr \n" \
  142. : "=r"(flags), "=r"(npsr) \
  143. : "i" (PSR_PIL_14), "i" (~PSR_PIL) \
  144. : "memory"); \
  145. } while(0)
  146. #define __local_irq_restore(flags) \
  147. do { \
  148. typecheck(unsigned long, flags); \
  149. asm volatile(" movgs %0,psr \n" \
  150. : \
  151. : "r" (flags) \
  152. : "memory"); \
  153. } while(0)
  154. #define __irqs_disabled() \
  155. ((__get_PSR() & PSR_PIL) >= PSR_PIL_14)
  156. /*
  157. * Force strict CPU ordering.
  158. */
  159. #define nop() asm volatile ("nop"::)
  160. #define mb() asm volatile ("membar" : : :"memory")
  161. #define rmb() asm volatile ("membar" : : :"memory")
  162. #define wmb() asm volatile ("membar" : : :"memory")
  163. #define set_mb(var, value) do { var = value; mb(); } while (0)
  164. #define smp_mb() mb()
  165. #define smp_rmb() rmb()
  166. #define smp_wmb() wmb()
  167. #define read_barrier_depends() do {} while(0)
  168. #define smp_read_barrier_depends() read_barrier_depends()
  169. #define HARD_RESET_NOW() \
  170. do { \
  171. cli(); \
  172. } while(1)
  173. extern void die_if_kernel(const char *, ...) __attribute__((format(printf, 1, 2)));
  174. extern void free_initmem(void);
  175. #define arch_align_stack(x) (x)
  176. /*****************************************************************************/
  177. /*
  178. * compare and conditionally exchange value with memory
  179. * - if (*ptr == test) then orig = *ptr; *ptr = test;
  180. * - if (*ptr != test) then orig = *ptr;
  181. */
  182. #ifndef CONFIG_FRV_OUTOFLINE_ATOMIC_OPS
  183. #define cmpxchg(ptr, test, new) \
  184. ({ \
  185. __typeof__(ptr) __xg_ptr = (ptr); \
  186. __typeof__(*(ptr)) __xg_orig, __xg_tmp; \
  187. __typeof__(*(ptr)) __xg_test = (test); \
  188. __typeof__(*(ptr)) __xg_new = (new); \
  189. \
  190. switch (sizeof(__xg_orig)) { \
  191. case 4: \
  192. asm volatile( \
  193. "0: \n" \
  194. " orcc gr0,gr0,gr0,icc3 \n" \
  195. " ckeq icc3,cc7 \n" \
  196. " ld.p %M0,%1 \n" \
  197. " orcr cc7,cc7,cc3 \n" \
  198. " sub%I4cc %1,%4,%2,icc0 \n" \
  199. " bne icc0,#0,1f \n" \
  200. " cst.p %3,%M0 ,cc3,#1 \n" \
  201. " corcc gr29,gr29,gr0 ,cc3,#1 \n" \
  202. " beq icc3,#0,0b \n" \
  203. "1: \n" \
  204. : "+U"(*__xg_ptr), "=&r"(__xg_orig), "=&r"(__xg_tmp) \
  205. : "r"(__xg_new), "NPr"(__xg_test) \
  206. : "memory", "cc7", "cc3", "icc3", "icc0" \
  207. ); \
  208. break; \
  209. \
  210. default: \
  211. __xg_orig = 0; \
  212. asm volatile("break"); \
  213. break; \
  214. } \
  215. \
  216. __xg_orig; \
  217. })
  218. #else
  219. extern uint32_t __cmpxchg_32(uint32_t *v, uint32_t test, uint32_t new);
  220. #define cmpxchg(ptr, test, new) \
  221. ({ \
  222. __typeof__(ptr) __xg_ptr = (ptr); \
  223. __typeof__(*(ptr)) __xg_orig; \
  224. __typeof__(*(ptr)) __xg_test = (test); \
  225. __typeof__(*(ptr)) __xg_new = (new); \
  226. \
  227. switch (sizeof(__xg_orig)) { \
  228. case 4: __xg_orig = (__force __typeof__(*ptr)) \
  229. __cmpxchg_32((__force uint32_t *)__xg_ptr, \
  230. (__force uint32_t)__xg_test, \
  231. (__force uint32_t)__xg_new); break; \
  232. default: \
  233. __xg_orig = 0; \
  234. asm volatile("break"); \
  235. break; \
  236. } \
  237. \
  238. __xg_orig; \
  239. })
  240. #endif
  241. #endif /* _ASM_SYSTEM_H */