cplb.h 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132
  1. /*
  2. * File: include/asm-blackfin/cplb.h
  3. * Based on: include/asm-blackfin/mach-bf537/bf537.h
  4. * Author: Robin Getz <rgetz@blackfin.uclinux.org>
  5. *
  6. * Created: 2000
  7. * Description: Common CPLB definitions for CPLB init
  8. *
  9. * Modified:
  10. * Copyright 2004-2007 Analog Devices Inc.
  11. *
  12. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or
  17. * (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, see the file COPYING, or write
  26. * to the Free Software Foundation, Inc.,
  27. * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  28. */
  29. #ifndef _CPLB_H
  30. #define _CPLB_H
  31. #include <asm/blackfin.h>
  32. #include <asm/mach/anomaly.h>
  33. #define SDRAM_IGENERIC (CPLB_L1_CHBL | CPLB_USER_RD | CPLB_VALID | CPLB_PORTPRIO)
  34. #define SDRAM_IKERNEL (SDRAM_IGENERIC | CPLB_LOCK)
  35. #define L1_IMEMORY ( CPLB_USER_RD | CPLB_VALID | CPLB_LOCK)
  36. #define SDRAM_INON_CHBL ( CPLB_USER_RD | CPLB_VALID)
  37. /*Use the menuconfig cache policy here - CONFIG_BFIN_WT/CONFIG_BFIN_WB*/
  38. #if ANOMALY_05000158
  39. #define ANOMALY_05000158_WORKAROUND 0x200
  40. #else
  41. #define ANOMALY_05000158_WORKAROUND 0x0
  42. #endif
  43. #define CPLB_COMMON (CPLB_DIRTY | CPLB_SUPV_WR | CPLB_USER_WR | CPLB_USER_RD | CPLB_VALID | ANOMALY_05000158_WORKAROUND)
  44. #ifdef CONFIG_BFIN_WB /*Write Back Policy */
  45. #define SDRAM_DGENERIC (CPLB_L1_CHBL | CPLB_COMMON)
  46. #else /*Write Through */
  47. #define SDRAM_DGENERIC (CPLB_L1_CHBL | CPLB_WT | CPLB_L1_AOW | CPLB_COMMON)
  48. #endif
  49. #define L1_DMEMORY (CPLB_LOCK | CPLB_COMMON)
  50. #define L2_MEMORY (CPLB_COMMON)
  51. #define SDRAM_DNON_CHBL (CPLB_COMMON)
  52. #define SDRAM_EBIU (CPLB_COMMON)
  53. #define SDRAM_OOPS (CPLB_VALID | ANOMALY_05000158_WORKAROUND | CPLB_LOCK | CPLB_DIRTY)
  54. #define SIZE_1K 0x00000400 /* 1K */
  55. #define SIZE_4K 0x00001000 /* 4K */
  56. #define SIZE_1M 0x00100000 /* 1M */
  57. #define SIZE_4M 0x00400000 /* 4M */
  58. #define MAX_CPLBS (16 * 2)
  59. #define ASYNC_MEMORY_CPLB_COVERAGE ((ASYNC_BANK0_SIZE + ASYNC_BANK1_SIZE + \
  60. ASYNC_BANK2_SIZE + ASYNC_BANK3_SIZE) / SIZE_4M)
  61. /*
  62. * Number of required data CPLB switchtable entries
  63. * MEMSIZE / 4 (we mostly install 4M page size CPLBs
  64. * approx 16 for smaller 1MB page size CPLBs for allignment purposes
  65. * 1 for L1 Data Memory
  66. * possibly 1 for L2 Data Memory
  67. * 1 for CONFIG_DEBUG_HUNT_FOR_ZERO
  68. * 1 for ASYNC Memory
  69. */
  70. #define MAX_SWITCH_D_CPLBS (((CONFIG_MEM_SIZE / 4) + 16 + 1 + 1 + 1 \
  71. + ASYNC_MEMORY_CPLB_COVERAGE) * 2)
  72. /*
  73. * Number of required instruction CPLB switchtable entries
  74. * MEMSIZE / 4 (we mostly install 4M page size CPLBs
  75. * approx 12 for smaller 1MB page size CPLBs for allignment purposes
  76. * 1 for L1 Instruction Memory
  77. * possibly 1 for L2 Instruction Memory
  78. * 1 for CONFIG_DEBUG_HUNT_FOR_ZERO
  79. */
  80. #define MAX_SWITCH_I_CPLBS (((CONFIG_MEM_SIZE / 4) + 12 + 1 + 1 + 1) * 2)
  81. #define CPLB_ENABLE_ICACHE_P 0
  82. #define CPLB_ENABLE_DCACHE_P 1
  83. #define CPLB_ENABLE_DCACHE2_P 2
  84. #define CPLB_ENABLE_CPLBS_P 3 /* Deprecated! */
  85. #define CPLB_ENABLE_ICPLBS_P 4
  86. #define CPLB_ENABLE_DCPLBS_P 5
  87. #define CPLB_ENABLE_ICACHE (1<<CPLB_ENABLE_ICACHE_P)
  88. #define CPLB_ENABLE_DCACHE (1<<CPLB_ENABLE_DCACHE_P)
  89. #define CPLB_ENABLE_DCACHE2 (1<<CPLB_ENABLE_DCACHE2_P)
  90. #define CPLB_ENABLE_CPLBS (1<<CPLB_ENABLE_CPLBS_P)
  91. #define CPLB_ENABLE_ICPLBS (1<<CPLB_ENABLE_ICPLBS_P)
  92. #define CPLB_ENABLE_DCPLBS (1<<CPLB_ENABLE_DCPLBS_P)
  93. #define CPLB_ENABLE_ANY_CPLBS CPLB_ENABLE_CPLBS | \
  94. CPLB_ENABLE_ICPLBS | \
  95. CPLB_ENABLE_DCPLBS
  96. #define CPLB_RELOADED 0x0000
  97. #define CPLB_NO_UNLOCKED 0x0001
  98. #define CPLB_NO_ADDR_MATCH 0x0002
  99. #define CPLB_PROT_VIOL 0x0003
  100. #define CPLB_UNKNOWN_ERR 0x0004
  101. #define CPLB_DEF_CACHE CPLB_L1_CHBL | CPLB_WT
  102. #define CPLB_CACHE_ENABLED CPLB_L1_CHBL | CPLB_DIRTY
  103. #define CPLB_I_PAGE_MGMT CPLB_LOCK | CPLB_VALID
  104. #define CPLB_D_PAGE_MGMT CPLB_LOCK | CPLB_ALL_ACCESS | CPLB_VALID
  105. #define CPLB_DNOCACHE CPLB_ALL_ACCESS | CPLB_VALID
  106. #define CPLB_DDOCACHE CPLB_DNOCACHE | CPLB_DEF_CACHE
  107. #define CPLB_INOCACHE CPLB_USER_RD | CPLB_VALID
  108. #define CPLB_IDOCACHE CPLB_INOCACHE | CPLB_L1_CHBL
  109. #endif /* _CPLB_H */