spi_bitbang.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514
  1. /*
  2. * spi_bitbang.c - polling/bitbanging SPI master controller driver utilities
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  17. */
  18. #include <linux/init.h>
  19. #include <linux/spinlock.h>
  20. #include <linux/workqueue.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/delay.h>
  23. #include <linux/errno.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/spi/spi.h>
  26. #include <linux/spi/spi_bitbang.h>
  27. /*----------------------------------------------------------------------*/
  28. /*
  29. * FIRST PART (OPTIONAL): word-at-a-time spi_transfer support.
  30. * Use this for GPIO or shift-register level hardware APIs.
  31. *
  32. * spi_bitbang_cs is in spi_device->controller_state, which is unavailable
  33. * to glue code. These bitbang setup() and cleanup() routines are always
  34. * used, though maybe they're called from controller-aware code.
  35. *
  36. * chipselect() and friends may use use spi_device->controller_data and
  37. * controller registers as appropriate.
  38. *
  39. *
  40. * NOTE: SPI controller pins can often be used as GPIO pins instead,
  41. * which means you could use a bitbang driver either to get hardware
  42. * working quickly, or testing for differences that aren't speed related.
  43. */
  44. struct spi_bitbang_cs {
  45. unsigned nsecs; /* (clock cycle time)/2 */
  46. u32 (*txrx_word)(struct spi_device *spi, unsigned nsecs,
  47. u32 word, u8 bits);
  48. unsigned (*txrx_bufs)(struct spi_device *,
  49. u32 (*txrx_word)(
  50. struct spi_device *spi,
  51. unsigned nsecs,
  52. u32 word, u8 bits),
  53. unsigned, struct spi_transfer *);
  54. };
  55. static unsigned bitbang_txrx_8(
  56. struct spi_device *spi,
  57. u32 (*txrx_word)(struct spi_device *spi,
  58. unsigned nsecs,
  59. u32 word, u8 bits),
  60. unsigned ns,
  61. struct spi_transfer *t
  62. ) {
  63. unsigned bits = spi->bits_per_word;
  64. unsigned count = t->len;
  65. const u8 *tx = t->tx_buf;
  66. u8 *rx = t->rx_buf;
  67. while (likely(count > 0)) {
  68. u8 word = 0;
  69. if (tx)
  70. word = *tx++;
  71. word = txrx_word(spi, ns, word, bits);
  72. if (rx)
  73. *rx++ = word;
  74. count -= 1;
  75. }
  76. return t->len - count;
  77. }
  78. static unsigned bitbang_txrx_16(
  79. struct spi_device *spi,
  80. u32 (*txrx_word)(struct spi_device *spi,
  81. unsigned nsecs,
  82. u32 word, u8 bits),
  83. unsigned ns,
  84. struct spi_transfer *t
  85. ) {
  86. unsigned bits = spi->bits_per_word;
  87. unsigned count = t->len;
  88. const u16 *tx = t->tx_buf;
  89. u16 *rx = t->rx_buf;
  90. while (likely(count > 1)) {
  91. u16 word = 0;
  92. if (tx)
  93. word = *tx++;
  94. word = txrx_word(spi, ns, word, bits);
  95. if (rx)
  96. *rx++ = word;
  97. count -= 2;
  98. }
  99. return t->len - count;
  100. }
  101. static unsigned bitbang_txrx_32(
  102. struct spi_device *spi,
  103. u32 (*txrx_word)(struct spi_device *spi,
  104. unsigned nsecs,
  105. u32 word, u8 bits),
  106. unsigned ns,
  107. struct spi_transfer *t
  108. ) {
  109. unsigned bits = spi->bits_per_word;
  110. unsigned count = t->len;
  111. const u32 *tx = t->tx_buf;
  112. u32 *rx = t->rx_buf;
  113. while (likely(count > 3)) {
  114. u32 word = 0;
  115. if (tx)
  116. word = *tx++;
  117. word = txrx_word(spi, ns, word, bits);
  118. if (rx)
  119. *rx++ = word;
  120. count -= 4;
  121. }
  122. return t->len - count;
  123. }
  124. int spi_bitbang_setup_transfer(struct spi_device *spi, struct spi_transfer *t)
  125. {
  126. struct spi_bitbang_cs *cs = spi->controller_state;
  127. u8 bits_per_word;
  128. u32 hz;
  129. if (t) {
  130. bits_per_word = t->bits_per_word;
  131. hz = t->speed_hz;
  132. } else {
  133. bits_per_word = 0;
  134. hz = 0;
  135. }
  136. /* spi_transfer level calls that work per-word */
  137. if (!bits_per_word)
  138. bits_per_word = spi->bits_per_word;
  139. if (bits_per_word <= 8)
  140. cs->txrx_bufs = bitbang_txrx_8;
  141. else if (bits_per_word <= 16)
  142. cs->txrx_bufs = bitbang_txrx_16;
  143. else if (bits_per_word <= 32)
  144. cs->txrx_bufs = bitbang_txrx_32;
  145. else
  146. return -EINVAL;
  147. /* nsecs = (clock period)/2 */
  148. if (!hz)
  149. hz = spi->max_speed_hz;
  150. if (hz) {
  151. cs->nsecs = (1000000000/2) / hz;
  152. if (cs->nsecs > (MAX_UDELAY_MS * 1000 * 1000))
  153. return -EINVAL;
  154. }
  155. return 0;
  156. }
  157. EXPORT_SYMBOL_GPL(spi_bitbang_setup_transfer);
  158. /**
  159. * spi_bitbang_setup - default setup for per-word I/O loops
  160. */
  161. int spi_bitbang_setup(struct spi_device *spi)
  162. {
  163. struct spi_bitbang_cs *cs = spi->controller_state;
  164. struct spi_bitbang *bitbang;
  165. int retval;
  166. unsigned long flags;
  167. bitbang = spi_master_get_devdata(spi->master);
  168. /* Bitbangers can support SPI_CS_HIGH, SPI_3WIRE, and so on;
  169. * add those to master->flags, and provide the other support.
  170. */
  171. if ((spi->mode & ~(SPI_CPOL|SPI_CPHA|bitbang->flags)) != 0)
  172. return -EINVAL;
  173. if (!cs) {
  174. cs = kzalloc(sizeof *cs, GFP_KERNEL);
  175. if (!cs)
  176. return -ENOMEM;
  177. spi->controller_state = cs;
  178. }
  179. if (!spi->bits_per_word)
  180. spi->bits_per_word = 8;
  181. /* per-word shift register access, in hardware or bitbanging */
  182. cs->txrx_word = bitbang->txrx_word[spi->mode & (SPI_CPOL|SPI_CPHA)];
  183. if (!cs->txrx_word)
  184. return -EINVAL;
  185. retval = bitbang->setup_transfer(spi, NULL);
  186. if (retval < 0)
  187. return retval;
  188. dev_dbg(&spi->dev, "%s, mode %d, %u bits/w, %u nsec/bit\n",
  189. __FUNCTION__, spi->mode & (SPI_CPOL | SPI_CPHA),
  190. spi->bits_per_word, 2 * cs->nsecs);
  191. /* NOTE we _need_ to call chipselect() early, ideally with adapter
  192. * setup, unless the hardware defaults cooperate to avoid confusion
  193. * between normal (active low) and inverted chipselects.
  194. */
  195. /* deselect chip (low or high) */
  196. spin_lock_irqsave(&bitbang->lock, flags);
  197. if (!bitbang->busy) {
  198. bitbang->chipselect(spi, BITBANG_CS_INACTIVE);
  199. ndelay(cs->nsecs);
  200. }
  201. spin_unlock_irqrestore(&bitbang->lock, flags);
  202. return 0;
  203. }
  204. EXPORT_SYMBOL_GPL(spi_bitbang_setup);
  205. /**
  206. * spi_bitbang_cleanup - default cleanup for per-word I/O loops
  207. */
  208. void spi_bitbang_cleanup(struct spi_device *spi)
  209. {
  210. kfree(spi->controller_state);
  211. }
  212. EXPORT_SYMBOL_GPL(spi_bitbang_cleanup);
  213. static int spi_bitbang_bufs(struct spi_device *spi, struct spi_transfer *t)
  214. {
  215. struct spi_bitbang_cs *cs = spi->controller_state;
  216. unsigned nsecs = cs->nsecs;
  217. return cs->txrx_bufs(spi, cs->txrx_word, nsecs, t);
  218. }
  219. /*----------------------------------------------------------------------*/
  220. /*
  221. * SECOND PART ... simple transfer queue runner.
  222. *
  223. * This costs a task context per controller, running the queue by
  224. * performing each transfer in sequence. Smarter hardware can queue
  225. * several DMA transfers at once, and process several controller queues
  226. * in parallel; this driver doesn't match such hardware very well.
  227. *
  228. * Drivers can provide word-at-a-time i/o primitives, or provide
  229. * transfer-at-a-time ones to leverage dma or fifo hardware.
  230. */
  231. static void bitbang_work(struct work_struct *work)
  232. {
  233. struct spi_bitbang *bitbang =
  234. container_of(work, struct spi_bitbang, work);
  235. unsigned long flags;
  236. spin_lock_irqsave(&bitbang->lock, flags);
  237. bitbang->busy = 1;
  238. while (!list_empty(&bitbang->queue)) {
  239. struct spi_message *m;
  240. struct spi_device *spi;
  241. unsigned nsecs;
  242. struct spi_transfer *t = NULL;
  243. unsigned tmp;
  244. unsigned cs_change;
  245. int status;
  246. int (*setup_transfer)(struct spi_device *,
  247. struct spi_transfer *);
  248. m = container_of(bitbang->queue.next, struct spi_message,
  249. queue);
  250. list_del_init(&m->queue);
  251. spin_unlock_irqrestore(&bitbang->lock, flags);
  252. /* FIXME this is made-up ... the correct value is known to
  253. * word-at-a-time bitbang code, and presumably chipselect()
  254. * should enforce these requirements too?
  255. */
  256. nsecs = 100;
  257. spi = m->spi;
  258. tmp = 0;
  259. cs_change = 1;
  260. status = 0;
  261. setup_transfer = NULL;
  262. list_for_each_entry (t, &m->transfers, transfer_list) {
  263. /* override or restore speed and wordsize */
  264. if (t->speed_hz || t->bits_per_word) {
  265. setup_transfer = bitbang->setup_transfer;
  266. if (!setup_transfer) {
  267. status = -ENOPROTOOPT;
  268. break;
  269. }
  270. }
  271. if (setup_transfer) {
  272. status = setup_transfer(spi, t);
  273. if (status < 0)
  274. break;
  275. }
  276. /* set up default clock polarity, and activate chip;
  277. * this implicitly updates clock and spi modes as
  278. * previously recorded for this device via setup().
  279. * (and also deselects any other chip that might be
  280. * selected ...)
  281. */
  282. if (cs_change) {
  283. bitbang->chipselect(spi, BITBANG_CS_ACTIVE);
  284. ndelay(nsecs);
  285. }
  286. cs_change = t->cs_change;
  287. if (!t->tx_buf && !t->rx_buf && t->len) {
  288. status = -EINVAL;
  289. break;
  290. }
  291. /* transfer data. the lower level code handles any
  292. * new dma mappings it needs. our caller always gave
  293. * us dma-safe buffers.
  294. */
  295. if (t->len) {
  296. /* REVISIT dma API still needs a designated
  297. * DMA_ADDR_INVALID; ~0 might be better.
  298. */
  299. if (!m->is_dma_mapped)
  300. t->rx_dma = t->tx_dma = 0;
  301. status = bitbang->txrx_bufs(spi, t);
  302. }
  303. if (status != t->len) {
  304. if (status > 0)
  305. status = -EMSGSIZE;
  306. break;
  307. }
  308. m->actual_length += status;
  309. status = 0;
  310. /* protocol tweaks before next transfer */
  311. if (t->delay_usecs)
  312. udelay(t->delay_usecs);
  313. if (!cs_change)
  314. continue;
  315. if (t->transfer_list.next == &m->transfers)
  316. break;
  317. /* sometimes a short mid-message deselect of the chip
  318. * may be needed to terminate a mode or command
  319. */
  320. ndelay(nsecs);
  321. bitbang->chipselect(spi, BITBANG_CS_INACTIVE);
  322. ndelay(nsecs);
  323. }
  324. m->status = status;
  325. m->complete(m->context);
  326. /* restore speed and wordsize */
  327. if (setup_transfer)
  328. setup_transfer(spi, NULL);
  329. /* normally deactivate chipselect ... unless no error and
  330. * cs_change has hinted that the next message will probably
  331. * be for this chip too.
  332. */
  333. if (!(status == 0 && cs_change)) {
  334. ndelay(nsecs);
  335. bitbang->chipselect(spi, BITBANG_CS_INACTIVE);
  336. ndelay(nsecs);
  337. }
  338. spin_lock_irqsave(&bitbang->lock, flags);
  339. }
  340. bitbang->busy = 0;
  341. spin_unlock_irqrestore(&bitbang->lock, flags);
  342. }
  343. /**
  344. * spi_bitbang_transfer - default submit to transfer queue
  345. */
  346. int spi_bitbang_transfer(struct spi_device *spi, struct spi_message *m)
  347. {
  348. struct spi_bitbang *bitbang;
  349. unsigned long flags;
  350. int status = 0;
  351. m->actual_length = 0;
  352. m->status = -EINPROGRESS;
  353. bitbang = spi_master_get_devdata(spi->master);
  354. spin_lock_irqsave(&bitbang->lock, flags);
  355. if (!spi->max_speed_hz)
  356. status = -ENETDOWN;
  357. else {
  358. list_add_tail(&m->queue, &bitbang->queue);
  359. queue_work(bitbang->workqueue, &bitbang->work);
  360. }
  361. spin_unlock_irqrestore(&bitbang->lock, flags);
  362. return status;
  363. }
  364. EXPORT_SYMBOL_GPL(spi_bitbang_transfer);
  365. /*----------------------------------------------------------------------*/
  366. /**
  367. * spi_bitbang_start - start up a polled/bitbanging SPI master driver
  368. * @bitbang: driver handle
  369. *
  370. * Caller should have zero-initialized all parts of the structure, and then
  371. * provided callbacks for chip selection and I/O loops. If the master has
  372. * a transfer method, its final step should call spi_bitbang_transfer; or,
  373. * that's the default if the transfer routine is not initialized. It should
  374. * also set up the bus number and number of chipselects.
  375. *
  376. * For i/o loops, provide callbacks either per-word (for bitbanging, or for
  377. * hardware that basically exposes a shift register) or per-spi_transfer
  378. * (which takes better advantage of hardware like fifos or DMA engines).
  379. *
  380. * Drivers using per-word I/O loops should use (or call) spi_bitbang_setup,
  381. * spi_bitbang_cleanup and spi_bitbang_setup_transfer to handle those spi
  382. * master methods. Those methods are the defaults if the bitbang->txrx_bufs
  383. * routine isn't initialized.
  384. *
  385. * This routine registers the spi_master, which will process requests in a
  386. * dedicated task, keeping IRQs unblocked most of the time. To stop
  387. * processing those requests, call spi_bitbang_stop().
  388. */
  389. int spi_bitbang_start(struct spi_bitbang *bitbang)
  390. {
  391. int status;
  392. if (!bitbang->master || !bitbang->chipselect)
  393. return -EINVAL;
  394. INIT_WORK(&bitbang->work, bitbang_work);
  395. spin_lock_init(&bitbang->lock);
  396. INIT_LIST_HEAD(&bitbang->queue);
  397. if (!bitbang->master->transfer)
  398. bitbang->master->transfer = spi_bitbang_transfer;
  399. if (!bitbang->txrx_bufs) {
  400. bitbang->use_dma = 0;
  401. bitbang->txrx_bufs = spi_bitbang_bufs;
  402. if (!bitbang->master->setup) {
  403. if (!bitbang->setup_transfer)
  404. bitbang->setup_transfer =
  405. spi_bitbang_setup_transfer;
  406. bitbang->master->setup = spi_bitbang_setup;
  407. bitbang->master->cleanup = spi_bitbang_cleanup;
  408. }
  409. } else if (!bitbang->master->setup)
  410. return -EINVAL;
  411. /* this task is the only thing to touch the SPI bits */
  412. bitbang->busy = 0;
  413. bitbang->workqueue = create_singlethread_workqueue(
  414. bitbang->master->dev.parent->bus_id);
  415. if (bitbang->workqueue == NULL) {
  416. status = -EBUSY;
  417. goto err1;
  418. }
  419. /* driver may get busy before register() returns, especially
  420. * if someone registered boardinfo for devices
  421. */
  422. status = spi_register_master(bitbang->master);
  423. if (status < 0)
  424. goto err2;
  425. return status;
  426. err2:
  427. destroy_workqueue(bitbang->workqueue);
  428. err1:
  429. return status;
  430. }
  431. EXPORT_SYMBOL_GPL(spi_bitbang_start);
  432. /**
  433. * spi_bitbang_stop - stops the task providing spi communication
  434. */
  435. int spi_bitbang_stop(struct spi_bitbang *bitbang)
  436. {
  437. spi_unregister_master(bitbang->master);
  438. WARN_ON(!list_empty(&bitbang->queue));
  439. destroy_workqueue(bitbang->workqueue);
  440. return 0;
  441. }
  442. EXPORT_SYMBOL_GPL(spi_bitbang_stop);
  443. MODULE_LICENSE("GPL");